blob: f0227c0d27801c3c1174da40977dc6dfbfb5ac28 [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
James Hogan258f3a22016-06-15 19:29:47 +010022#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010023#include <asm/mipsregs.h>
24
James Hogan48a3c4e2014-05-29 10:16:28 +010025/* MIPS KVM register ids */
26#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000027 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010028
29#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000030 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010031
32#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
33#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
34#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
35#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
36#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
37#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
38#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
39#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
40#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
41#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
42#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
43#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
44#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
45#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
James Hoganad58d4d2015-02-02 22:55:17 +000046#define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010047#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
48#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010049#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010050#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
51#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
52#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
53#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
54#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010055#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
56#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010057#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
58#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
59#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010060#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
61#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
62#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
63#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
64#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
65#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010066
Sanjay Lal740765c2012-11-21 18:34:00 -080067
James Hogan12ed1fa2016-12-13 22:39:39 +000068#define KVM_MAX_VCPUS 8
Sanjay Lal740765c2012-11-21 18:34:00 -080069#define KVM_USER_MEM_SLOTS 8
70/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000071#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080072
73#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
David Hildenbrand920552b2015-09-18 12:34:53 +020074#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080075
Sanjay Lal740765c2012-11-21 18:34:00 -080076
77
James Hogan42aa12e2016-06-15 19:29:57 +010078/*
79 * Special address that contains the comm page, used for reducing # of traps
80 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
81 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
82 * caught.
83 */
84#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
85 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -080086
87#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
88 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
89
James Hogan22027942014-03-14 13:06:08 +000090#define KVM_GUEST_KUSEG 0x00000000UL
91#define KVM_GUEST_KSEG0 0x40000000UL
James Hogan7801bbe2016-11-14 23:59:27 +000092#define KVM_GUEST_KSEG1 0x40000000UL
James Hogan22027942014-03-14 13:06:08 +000093#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +010094#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +000095#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -080096
97#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
98#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
99#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
100
101/*
102 * Map an address to a certain kernel segment
103 */
104#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
105#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
106#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
107
James Hogan22027942014-03-14 13:06:08 +0000108#define KVM_INVALID_PAGE 0xdeadbeef
James Hogan22027942014-03-14 13:06:08 +0000109#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800110
James Hoganf6f70172016-08-01 09:07:52 +0100111/*
112 * EVA has overlapping user & kernel address spaces, so user VAs may be >
113 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
114 * PAGE_OFFSET.
115 */
116
117#define KVM_HVA_ERR_BAD (-1UL)
118#define KVM_HVA_ERR_RO_BAD (-2UL)
119
120static inline bool kvm_is_error_hva(unsigned long addr)
121{
122 return IS_ERR_VALUE(addr);
123}
124
Sanjay Lal740765c2012-11-21 18:34:00 -0800125struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000126 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800127};
128
129struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000130 u64 wait_exits;
131 u64 cache_exits;
132 u64 signal_exits;
133 u64 int_exits;
134 u64 cop_unusable_exits;
135 u64 tlbmod_exits;
136 u64 tlbmiss_ld_exits;
137 u64 tlbmiss_st_exits;
138 u64 addrerr_st_exits;
139 u64 addrerr_ld_exits;
140 u64 syscall_exits;
141 u64 resvd_inst_exits;
142 u64 break_inst_exits;
143 u64 trap_inst_exits;
144 u64 msa_fpe_exits;
145 u64 fpe_exits;
146 u64 msa_disabled_exits;
147 u64 flush_dcache_exits;
James Hogana7244922017-03-14 10:15:18 +0000148#ifdef CONFIG_KVM_MIPS_VZ
149 u64 vz_gpsi_exits;
150 u64 vz_gsfc_exits;
151 u64 vz_hc_exits;
152 u64 vz_grr_exits;
153 u64 vz_gva_exits;
154 u64 vz_ghfc_exits;
155 u64 vz_gpa_exits;
156 u64 vz_resvd_exits;
157#endif
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000158 u64 halt_successful_poll;
159 u64 halt_attempted_poll;
160 u64 halt_poll_invalid;
161 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800162};
163
Sanjay Lal740765c2012-11-21 18:34:00 -0800164struct kvm_arch_memory_slot {
165};
166
167struct kvm_arch {
James Hogan06c158c2015-05-01 13:50:18 +0100168 /* Guest physical mm */
169 struct mm_struct gpa_mm;
Sanjay Lal740765c2012-11-21 18:34:00 -0800170};
171
James Hogan22027942014-03-14 13:06:08 +0000172#define N_MIPS_COPROC_REGS 32
173#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800174
175struct mips_coproc {
176 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
177#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
178 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
179#endif
180};
181
182/*
183 * Coprocessor 0 register names
184 */
James Hogan22027942014-03-14 13:06:08 +0000185#define MIPS_CP0_TLB_INDEX 0
186#define MIPS_CP0_TLB_RANDOM 1
187#define MIPS_CP0_TLB_LOW 2
188#define MIPS_CP0_TLB_LO0 2
189#define MIPS_CP0_TLB_LO1 3
190#define MIPS_CP0_TLB_CONTEXT 4
191#define MIPS_CP0_TLB_PG_MASK 5
192#define MIPS_CP0_TLB_WIRED 6
193#define MIPS_CP0_HWRENA 7
194#define MIPS_CP0_BAD_VADDR 8
195#define MIPS_CP0_COUNT 9
196#define MIPS_CP0_TLB_HI 10
197#define MIPS_CP0_COMPARE 11
198#define MIPS_CP0_STATUS 12
199#define MIPS_CP0_CAUSE 13
200#define MIPS_CP0_EXC_PC 14
201#define MIPS_CP0_PRID 15
202#define MIPS_CP0_CONFIG 16
203#define MIPS_CP0_LLADDR 17
204#define MIPS_CP0_WATCH_LO 18
205#define MIPS_CP0_WATCH_HI 19
206#define MIPS_CP0_TLB_XCONTEXT 20
207#define MIPS_CP0_ECC 26
208#define MIPS_CP0_CACHE_ERR 27
209#define MIPS_CP0_TAG_LO 28
210#define MIPS_CP0_TAG_HI 29
211#define MIPS_CP0_ERROR_PC 30
212#define MIPS_CP0_DEBUG 23
213#define MIPS_CP0_DEPC 24
214#define MIPS_CP0_PERFCNT 25
215#define MIPS_CP0_ERRCTL 26
216#define MIPS_CP0_DATA_LO 28
217#define MIPS_CP0_DATA_HI 29
218#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800219
James Hogan22027942014-03-14 13:06:08 +0000220#define MIPS_CP0_CONFIG_SEL 0
221#define MIPS_CP0_CONFIG1_SEL 1
222#define MIPS_CP0_CONFIG2_SEL 2
223#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100224#define MIPS_CP0_CONFIG4_SEL 4
225#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800226
Sanjay Lal740765c2012-11-21 18:34:00 -0800227/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000228#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
229#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800230
James Hogan22027942014-03-14 13:06:08 +0000231#define RESUME_GUEST 0
232#define RESUME_GUEST_DR RESUME_FLAG_DR
233#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800234
235enum emulation_result {
236 EMULATE_DONE, /* no further processing */
237 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
238 EMULATE_FAIL, /* can't emulate this instruction */
239 EMULATE_WAIT, /* WAIT instruction */
240 EMULATE_PRIV_FAIL,
James Hogan4cf74c92016-11-26 00:37:28 +0000241 EMULATE_EXCEPT, /* A guest exception has been generated */
James Hogan955d8dc2017-03-14 10:15:14 +0000242 EMULATE_HYPERCALL, /* HYPCALL instruction */
Sanjay Lal740765c2012-11-21 18:34:00 -0800243};
244
Sanjay Lal740765c2012-11-21 18:34:00 -0800245#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000246 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800247#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000248 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800249
James Hogan22027942014-03-14 13:06:08 +0000250#define MIPS3_PG_SHIFT 6
251#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800252
James Hogan22027942014-03-14 13:06:08 +0000253#define VPN2_MASK 0xffffe000
Paul Burtonca64c2b2016-05-06 14:36:20 +0100254#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
James Hogane6207bb2016-06-09 14:19:19 +0100255#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000256#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100257#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100258#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100259#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
James Hogan1880afd2016-11-28 23:04:52 +0000260#define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700261#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
262 ((y) & VPN2_MASK & ~(x).tlb_mask))
263#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100264 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800265
266struct kvm_mips_tlb {
267 long tlb_mask;
268 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100269 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800270};
271
James Hoganaba85922016-12-16 15:57:00 +0000272#define KVM_NR_MEM_OBJS 4
273
274/*
275 * We don't want allocation failures within the mmu code, so we preallocate
276 * enough memory for a single page fault in a cache.
277 */
278struct kvm_mmu_memory_cache {
279 int nobjs;
280 void *objects[KVM_NR_MEM_OBJS];
281};
282
James Hoganf9431762016-06-14 09:40:10 +0100283#define KVM_MIPS_AUX_FPU 0x1
284#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000285
James Hogan22027942014-03-14 13:06:08 +0000286#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800287struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100288 void *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100289 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800290 unsigned long host_stack;
291 unsigned long host_gp;
292
293 /* Host CP0 registers used when handling exits from guest */
294 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800295 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100296 u32 host_cp0_cause;
James Hogan6a97c772015-04-23 16:54:35 +0100297 u32 host_cp0_badinstr;
298 u32 host_cp0_badinstrp;
Sanjay Lal740765c2012-11-21 18:34:00 -0800299
300 /* GPRS */
301 unsigned long gprs[32];
302 unsigned long hi;
303 unsigned long lo;
304 unsigned long pc;
305
306 /* FPU State */
307 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100308 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
309 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800310
311 /* COP0 State */
312 struct mips_coproc *cop0;
313
314 /* Host KSEG0 address of the EI/DI offset */
315 void *kseg0_commpage;
316
James Hogane1e575f62016-10-25 16:11:12 +0100317 /* Resume PC after MMIO completion */
318 unsigned long io_pc;
319 /* GPR used as IO source/target */
320 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800321
James Hogane30492b2014-05-29 10:16:35 +0100322 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100323 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100324 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100325 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100326 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100327 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100328 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100329 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
330 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100331 /* Resume time */
332 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100333 /* Period of timer tick in ns */
334 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800335
336 /* Bitmask of exceptions that are pending */
337 unsigned long pending_exceptions;
338
339 /* Bitmask of pending exceptions to be cleared */
340 unsigned long pending_exceptions_clr;
341
Sanjay Lal740765c2012-11-21 18:34:00 -0800342 /* S/W Based TLB for guest */
343 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
344
James Hoganc550d532016-10-11 23:14:39 +0100345 /* Guest kernel/user [partial] mm */
Sanjay Lal740765c2012-11-21 18:34:00 -0800346 struct mm_struct guest_kernel_mm, guest_user_mm;
347
James Hogan25b08c72016-09-16 00:06:43 +0100348 /* Guest ASID of last user mode execution */
349 unsigned int last_user_gasid;
350
James Hoganaba85922016-12-16 15:57:00 +0000351 /* Cache some mmu pages needed inside spinlock regions */
352 struct kvm_mmu_memory_cache mmu_page_cache;
353
Sanjay Lal740765c2012-11-21 18:34:00 -0800354 int last_sched_cpu;
355
356 /* WAIT executed */
357 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000358
359 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000360 u8 msa_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800361};
362
363
James Hogan22027942014-03-14 13:06:08 +0000364#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
365#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
366#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
James Hogan013044c2016-12-07 17:16:37 +0000367#define kvm_write_c0_guest_entrylo0(cop0, val) (cop0->reg[MIPS_CP0_TLB_LO0][0] = (val))
James Hogan22027942014-03-14 13:06:08 +0000368#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
James Hogan013044c2016-12-07 17:16:37 +0000369#define kvm_write_c0_guest_entrylo1(cop0, val) (cop0->reg[MIPS_CP0_TLB_LO1][0] = (val))
James Hogan22027942014-03-14 13:06:08 +0000370#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
371#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
372#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
James Hogan7767b7d2014-05-29 10:16:30 +0100373#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
James Hogan22027942014-03-14 13:06:08 +0000374#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
375#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
376#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
377#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
James Hogan26f4f3b2014-03-14 13:06:09 +0000378#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
379#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
James Hogan22027942014-03-14 13:06:08 +0000380#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
381#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
382#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
383#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
384#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
385#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
386#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
387#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
388#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
389#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
390#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
391#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
392#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
393#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
394#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
395#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
396#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
397#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
398#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
399#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
400#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
401#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
402#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
403#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
James Hoganc7716072014-06-26 15:11:29 +0100404#define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
405#define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
James Hogan22027942014-03-14 13:06:08 +0000406#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
407#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
408#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
409#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
410#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
James Hoganc7716072014-06-26 15:11:29 +0100411#define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
412#define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
James Hogan22027942014-03-14 13:06:08 +0000413#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
414#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
415#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
James Hogan05108702016-06-15 19:29:56 +0100416#define kvm_read_c0_guest_kscratch1(cop0) (cop0->reg[MIPS_CP0_DESAVE][2])
417#define kvm_read_c0_guest_kscratch2(cop0) (cop0->reg[MIPS_CP0_DESAVE][3])
418#define kvm_read_c0_guest_kscratch3(cop0) (cop0->reg[MIPS_CP0_DESAVE][4])
419#define kvm_read_c0_guest_kscratch4(cop0) (cop0->reg[MIPS_CP0_DESAVE][5])
420#define kvm_read_c0_guest_kscratch5(cop0) (cop0->reg[MIPS_CP0_DESAVE][6])
421#define kvm_read_c0_guest_kscratch6(cop0) (cop0->reg[MIPS_CP0_DESAVE][7])
422#define kvm_write_c0_guest_kscratch1(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][2] = (val))
423#define kvm_write_c0_guest_kscratch2(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][3] = (val))
424#define kvm_write_c0_guest_kscratch3(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][4] = (val))
425#define kvm_write_c0_guest_kscratch4(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][5] = (val))
426#define kvm_write_c0_guest_kscratch5(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][6] = (val))
427#define kvm_write_c0_guest_kscratch6(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][7] = (val))
Sanjay Lal740765c2012-11-21 18:34:00 -0800428
James Hoganc73c99b2014-05-29 10:16:33 +0100429/*
430 * Some of the guest registers may be modified asynchronously (e.g. from a
431 * hrtimer callback in hard irq context) and therefore need stronger atomicity
432 * guarantees than other registers.
433 */
434
435static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
436 unsigned long val)
437{
438 unsigned long temp;
439 do {
440 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100441 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100442 " " __LL "%0, %1 \n"
443 " or %0, %2 \n"
444 " " __SC "%0, %1 \n"
445 " .set mips0 \n"
446 : "=&r" (temp), "+m" (*reg)
447 : "r" (val));
448 } while (unlikely(!temp));
449}
450
451static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
452 unsigned long val)
453{
454 unsigned long temp;
455 do {
456 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100457 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100458 " " __LL "%0, %1 \n"
459 " and %0, %2 \n"
460 " " __SC "%0, %1 \n"
461 " .set mips0 \n"
462 : "=&r" (temp), "+m" (*reg)
463 : "r" (~val));
464 } while (unlikely(!temp));
465}
466
467static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
468 unsigned long change,
469 unsigned long val)
470{
471 unsigned long temp;
472 do {
473 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100474 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100475 " " __LL "%0, %1 \n"
476 " and %0, %2 \n"
477 " or %0, %3 \n"
478 " " __SC "%0, %1 \n"
479 " .set mips0 \n"
480 : "=&r" (temp), "+m" (*reg)
481 : "r" (~change), "r" (val & change));
482 } while (unlikely(!temp));
483}
484
James Hogan22027942014-03-14 13:06:08 +0000485#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
486#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
James Hoganc73c99b2014-05-29 10:16:33 +0100487
488/* Cause can be modified asynchronously from hardirq hrtimer callback */
489#define kvm_set_c0_guest_cause(cop0, val) \
490 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
491#define kvm_clear_c0_guest_cause(cop0, val) \
492 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
James Hogan22027942014-03-14 13:06:08 +0000493#define kvm_change_c0_guest_cause(cop0, change, val) \
James Hoganc73c99b2014-05-29 10:16:33 +0100494 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
495 change, val)
496
James Hogan22027942014-03-14 13:06:08 +0000497#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
498#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
499#define kvm_change_c0_guest_ebase(cop0, change, val) \
500{ \
501 kvm_clear_c0_guest_ebase(cop0, change); \
502 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
Sanjay Lal740765c2012-11-21 18:34:00 -0800503}
504
James Hogan98e91b82014-11-18 14:09:12 +0000505/* Helpers */
506
507static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
508{
James Hogan19451e52016-06-15 19:29:50 +0100509 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000510 vcpu->fpu_enabled;
511}
512
513static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
514{
515 return kvm_mips_guest_can_have_fpu(vcpu) &&
516 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
517}
Sanjay Lal740765c2012-11-21 18:34:00 -0800518
James Hogan539cb89fb2015-03-05 11:43:36 +0000519static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
520{
521 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
522 vcpu->msa_enabled;
523}
524
525static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
526{
527 return kvm_mips_guest_can_have_msa(vcpu) &&
528 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
529}
530
Sanjay Lal740765c2012-11-21 18:34:00 -0800531struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100532 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
533 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
534 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
535 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
536 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
537 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
538 int (*handle_syscall)(struct kvm_vcpu *vcpu);
539 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
540 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000541 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000542 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000543 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000544 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100545 int (*vcpu_init)(struct kvm_vcpu *vcpu);
James Hogan630766b32016-09-08 23:00:24 +0100546 void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100547 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
James Hoganb6209112016-10-25 00:01:37 +0100548 void (*flush_shadow_all)(struct kvm *kvm);
549 /*
550 * Must take care of flushing any cached GPA PTEs (e.g. guest entries in
551 * VZ root TLB, or T&E GVA page tables and corresponding root TLB
552 * mappings).
553 */
554 void (*flush_shadow_memslot)(struct kvm *kvm,
555 const struct kvm_memory_slot *slot);
James Hogan2dca3722014-05-29 10:16:40 +0100556 gpa_t (*gva_to_gpa)(gva_t gva);
557 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
558 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
559 void (*queue_io_int)(struct kvm_vcpu *vcpu,
560 struct kvm_mips_interrupt *irq);
561 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
562 struct kvm_mips_interrupt *irq);
563 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100564 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100565 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100566 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100567 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
568 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100569 int (*get_one_reg)(struct kvm_vcpu *vcpu,
570 const struct kvm_one_reg *reg, s64 *v);
571 int (*set_one_reg)(struct kvm_vcpu *vcpu,
572 const struct kvm_one_reg *reg, s64 v);
James Hogana60b8432016-11-12 00:00:13 +0000573 int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
574 int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
James Hogana2c046e2016-11-18 13:14:37 +0000575 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
576 void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800577};
578extern struct kvm_mips_callbacks *kvm_mips_callbacks;
579int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
580
581/* Debug: dump vcpu state */
582int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
583
James Hogan90e93112016-06-23 17:34:39 +0100584extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu);
585
586/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100587int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100588void *kvm_mips_build_vcpu_run(void *addr);
James Hogana7cfa7a2016-09-10 23:56:46 +0100589void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
James Hogan1f9ca622016-06-23 17:34:46 +0100590void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100591void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800592
James Hogan539cb89fb2015-03-05 11:43:36 +0000593/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000594void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
595void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
596void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000597void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
598void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
599void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
600void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000601void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000602void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000603void kvm_drop_fpu(struct kvm_vcpu *vcpu);
604void kvm_lose_fpu(struct kvm_vcpu *vcpu);
605
Sanjay Lal740765c2012-11-21 18:34:00 -0800606/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100607u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800608
James Hoganbdb7ed82016-06-09 14:19:07 +0100609u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800610
James Hoganbdb7ed82016-06-09 14:19:07 +0100611u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800612
613extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
James Hogan577ed7f2015-05-01 14:56:31 +0100614 struct kvm_vcpu *vcpu,
615 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800616
617extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
618 struct kvm_vcpu *vcpu);
619
620extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan7e3d2a72016-10-08 01:15:19 +0100621 struct kvm_mips_tlb *tlb,
James Hogan577ed7f2015-05-01 14:56:31 +0100622 unsigned long gva,
623 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800624
James Hogan31cf7492016-06-09 14:19:09 +0100625extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100626 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800627 struct kvm_run *run,
James Hogan577ed7f2015-05-01 14:56:31 +0100628 struct kvm_vcpu *vcpu,
629 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800630
Sanjay Lal740765c2012-11-21 18:34:00 -0800631extern void kvm_mips_dump_host_tlbs(void);
632extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
James Hogan57e38692016-10-08 00:15:52 +0100633extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
634 bool user, bool kernel);
Sanjay Lal740765c2012-11-21 18:34:00 -0800635
636extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
637 unsigned long entryhi);
James Hogana7ebb2e2016-11-15 00:06:05 +0000638
639void kvm_mips_suspend_mm(int cpu);
640void kvm_mips_resume_mm(int cpu);
641
James Hogana31b50d2016-12-16 15:57:00 +0000642/* MMU handling */
643
644/**
645 * enum kvm_mips_flush - Types of MMU flushes.
646 * @KMF_USER: Flush guest user virtual memory mappings.
647 * Guest USeg only.
648 * @KMF_KERN: Flush guest kernel virtual memory mappings.
649 * Guest USeg and KSeg2/3.
650 * @KMF_GPA: Flush guest physical memory mappings.
651 * Also includes KSeg0 if KMF_KERN is set.
652 */
653enum kvm_mips_flush {
654 KMF_USER = 0x0,
655 KMF_KERN = 0x1,
656 KMF_GPA = 0x2,
657};
658void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
James Hogan06c158c2015-05-01 13:50:18 +0100659bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hoganf0c0c332016-12-06 14:47:47 +0000660int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hogan06c158c2015-05-01 13:50:18 +0100661pgd_t *kvm_pgd_alloc(void);
James Hoganaba85922016-12-16 15:57:00 +0000662void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
663void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
664 bool user);
James Hogan1880afd2016-11-28 23:04:52 +0000665void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu);
666void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu);
667
668enum kvm_mips_fault_result {
669 KVM_MIPS_MAPPED = 0,
670 KVM_MIPS_GVA,
671 KVM_MIPS_GPA,
672 KVM_MIPS_TLB,
673 KVM_MIPS_TLBINV,
674 KVM_MIPS_TLBMOD,
675};
676enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu,
677 unsigned long gva,
678 bool write);
Sanjay Lal740765c2012-11-21 18:34:00 -0800679
James Hogan411740f2016-12-13 16:32:39 +0000680#define KVM_ARCH_WANT_MMU_NOTIFIER
681int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
682int kvm_unmap_hva_range(struct kvm *kvm,
683 unsigned long start, unsigned long end);
684void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
685int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
686int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
687
688static inline void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
689 unsigned long address)
690{
691}
692
Sanjay Lal740765c2012-11-21 18:34:00 -0800693/* Emulation */
James Hogan122e51d2016-11-28 17:23:14 +0000694int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
James Hoganbdb7ed82016-06-09 14:19:07 +0100695enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
James Hogan6a97c772015-04-23 16:54:35 +0100696int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
697int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
Sanjay Lal740765c2012-11-21 18:34:00 -0800698
James Hogana1ecc542016-11-28 18:39:24 +0000699/**
700 * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
701 * @vcpu: Virtual CPU.
702 *
703 * Returns: Whether the TLBL exception was likely due to an instruction
704 * fetch fault rather than a data load fault.
705 */
706static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
707{
708 unsigned long badvaddr = vcpu->host_cp0_badvaddr;
709 unsigned long epc = msk_isa16_mode(vcpu->pc);
710 u32 cause = vcpu->host_cp0_cause;
711
712 if (epc == badvaddr)
713 return true;
714
715 /*
716 * Branches may be 32-bit or 16-bit instructions.
717 * This isn't exact, but we don't really support MIPS16 or microMIPS yet
718 * in KVM anyway.
719 */
720 if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
721 return true;
722
723 return false;
724}
725
James Hogan31cf7492016-06-09 14:19:09 +0100726extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100727 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800728 struct kvm_run *run,
729 struct kvm_vcpu *vcpu);
730
James Hogan7801bbe2016-11-14 23:59:27 +0000731long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu);
732
James Hogan31cf7492016-06-09 14:19:09 +0100733extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100734 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800735 struct kvm_run *run,
736 struct kvm_vcpu *vcpu);
737
James Hogan31cf7492016-06-09 14:19:09 +0100738extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100739 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800740 struct kvm_run *run,
741 struct kvm_vcpu *vcpu);
742
James Hogan31cf7492016-06-09 14:19:09 +0100743extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100744 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800745 struct kvm_run *run,
746 struct kvm_vcpu *vcpu);
747
James Hogan31cf7492016-06-09 14:19:09 +0100748extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100749 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800750 struct kvm_run *run,
751 struct kvm_vcpu *vcpu);
752
James Hogan31cf7492016-06-09 14:19:09 +0100753extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100754 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800755 struct kvm_run *run,
756 struct kvm_vcpu *vcpu);
757
James Hogan31cf7492016-06-09 14:19:09 +0100758extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100759 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800760 struct kvm_run *run,
761 struct kvm_vcpu *vcpu);
762
James Hogan31cf7492016-06-09 14:19:09 +0100763extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100764 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800765 struct kvm_run *run,
766 struct kvm_vcpu *vcpu);
767
James Hogan31cf7492016-06-09 14:19:09 +0100768extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100769 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800770 struct kvm_run *run,
771 struct kvm_vcpu *vcpu);
772
James Hogan31cf7492016-06-09 14:19:09 +0100773extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100774 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800775 struct kvm_run *run,
776 struct kvm_vcpu *vcpu);
777
James Hogan31cf7492016-06-09 14:19:09 +0100778extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100779 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800780 struct kvm_run *run,
781 struct kvm_vcpu *vcpu);
782
James Hogan31cf7492016-06-09 14:19:09 +0100783extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100784 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +0000785 struct kvm_run *run,
786 struct kvm_vcpu *vcpu);
787
James Hogan31cf7492016-06-09 14:19:09 +0100788extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100789 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +0000790 struct kvm_run *run,
791 struct kvm_vcpu *vcpu);
792
James Hogan31cf7492016-06-09 14:19:09 +0100793extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100794 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +0000795 struct kvm_run *run,
796 struct kvm_vcpu *vcpu);
797
James Hogan31cf7492016-06-09 14:19:09 +0100798extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100799 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +0000800 struct kvm_run *run,
801 struct kvm_vcpu *vcpu);
802
Sanjay Lal740765c2012-11-21 18:34:00 -0800803extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
804 struct kvm_run *run);
805
James Hoganbdb7ed82016-06-09 14:19:07 +0100806u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
807void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
808void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogana517c1a2017-03-14 10:15:21 +0000809void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
James Hoganf8239342014-05-29 10:16:37 +0100810int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
811int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +0100812int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +0100813void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
814void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
815enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800816
James Hogan31cf7492016-06-09 14:19:09 +0100817enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100818 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800819 struct kvm_run *run,
820 struct kvm_vcpu *vcpu);
821
James Hogan258f3a22016-06-15 19:29:47 +0100822enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100823 u32 *opc,
824 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800825 struct kvm_run *run,
826 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100827enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100828 u32 *opc,
829 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800830 struct kvm_run *run,
831 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100832enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100833 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800834 struct kvm_run *run,
835 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100836enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100837 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800838 struct kvm_run *run,
839 struct kvm_vcpu *vcpu);
840
James Hoganc7716072014-06-26 15:11:29 +0100841unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
842unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
843unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
844unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
845
James Hogan955d8dc2017-03-14 10:15:14 +0000846/* Hypercalls (hypcall.c) */
847
848enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
849 union mips_instruction inst);
850int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
851
Sanjay Lal740765c2012-11-21 18:34:00 -0800852/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +0100853extern int kvm_mips_trans_cache_index(union mips_instruction inst,
854 u32 *opc, struct kvm_vcpu *vcpu);
855extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
856 struct kvm_vcpu *vcpu);
857extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
858 struct kvm_vcpu *vcpu);
859extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
860 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800861
862/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700863extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800864extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
865
Radim Krčmář13a34e02014-08-28 15:13:03 +0200866static inline void kvm_arch_hardware_disable(void) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200867static inline void kvm_arch_hardware_unsetup(void) {}
868static inline void kvm_arch_sync_events(struct kvm *kvm) {}
869static inline void kvm_arch_free_memslot(struct kvm *kvm,
870 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
Paolo Bonzini15f46012015-05-17 21:26:08 +0200871static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200872static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +0200873static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
874static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200875static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -0800876
877#endif /* __MIPS_KVM_HOST_H__ */