blob: 19defe73b1566addbed6c30be53463f2d76c06fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
48
49#include <drm/drmP.h>
50#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010055
56#include "i915_params.h"
57#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000058#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059
60#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000061#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000062#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000063#include "intel_dpll_mgr.h"
64#include "intel_lrc.h"
65#include "intel_opregion.h"
66#include "intel_ringbuffer.h"
67#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070068#include "intel_wopcm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000069#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010070
Chris Wilsond501b1d2016-04-13 17:35:02 +010071#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000072#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_gem_fence_reg.h"
74#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010075#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000076#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000077#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010078#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010079#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020080#include "i915_vma.h"
81
Zhi Wang0ad35fe2016-06-16 08:07:00 -040082#include "intel_gvt.h"
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/* General customization:
85 */
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#define DRIVER_NAME "i915"
88#define DRIVER_DESC "Intel Graphics"
Rodrigo Vivi14c3f842018-06-06 15:10:47 -070089#define DRIVER_DATE "20180606"
90#define DRIVER_TIMESTAMP 1528323047
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Rob Clarke2c719b2014-12-15 13:56:32 -050092/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200101 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000102 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500104 unlikely(__ret_warn_on); \
105})
106
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200109
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000110#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100111
Imre Deak4fec15d2016-03-16 13:39:08 +0200112bool __i915_inject_load_failure(const char *func, int line);
113#define i915_inject_load_failure() \
114 __i915_inject_load_failure(__func__, __LINE__)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100115
116bool i915_error_injected(void);
117
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000118#else
Chris Wilson51c18bf2018-06-09 12:10:58 +0100119
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000120#define i915_inject_load_failure() false
Chris Wilson51c18bf2018-06-09 12:10:58 +0100121#define i915_error_injected() false
122
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000123#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200124
Chris Wilson51c18bf2018-06-09 12:10:58 +0100125#define i915_load_error(i915, fmt, ...) \
126 __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
127 fmt, ##__VA_ARGS__)
128
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530129typedef struct {
130 uint32_t val;
131} uint_fixed_16_16_t;
132
133#define FP_16_16_MAX ({ \
134 uint_fixed_16_16_t fp; \
135 fp.val = UINT_MAX; \
136 fp; \
137})
138
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530139static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
140{
141 if (val.val == 0)
142 return true;
143 return false;
144}
145
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530146static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530147{
148 uint_fixed_16_16_t fp;
149
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530150 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530151
152 fp.val = val << 16;
153 return fp;
154}
155
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530156static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530157{
158 return DIV_ROUND_UP(fp.val, 1 << 16);
159}
160
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530161static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530162{
163 return fp.val >> 16;
164}
165
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530166static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530167 uint_fixed_16_16_t min2)
168{
169 uint_fixed_16_16_t min;
170
171 min.val = min(min1.val, min2.val);
172 return min;
173}
174
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530175static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530176 uint_fixed_16_16_t max2)
177{
178 uint_fixed_16_16_t max;
179
180 max.val = max(max1.val, max2.val);
181 return max;
182}
183
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530184static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
185{
186 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530187 WARN_ON(val > U32_MAX);
188 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530189 return fp;
190}
191
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530192static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
193 uint_fixed_16_16_t d)
194{
195 return DIV_ROUND_UP(val.val, d.val);
196}
197
198static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
199 uint_fixed_16_16_t mul)
200{
201 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530202
203 intermediate_val = (uint64_t) val * mul.val;
204 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530205 WARN_ON(intermediate_val > U32_MAX);
206 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530207}
208
209static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
210 uint_fixed_16_16_t mul)
211{
212 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530213
214 intermediate_val = (uint64_t) val.val * mul.val;
215 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530216 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530217}
218
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530219static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530220{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530221 uint64_t interm_val;
222
223 interm_val = (uint64_t)val << 16;
224 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530225 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530226}
227
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530228static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
229 uint_fixed_16_16_t d)
230{
231 uint64_t interm_val;
232
233 interm_val = (uint64_t)val << 16;
234 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530235 WARN_ON(interm_val > U32_MAX);
236 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530237}
238
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530239static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530240 uint_fixed_16_16_t mul)
241{
242 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530243
244 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530245 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530246}
247
Kumar, Mahesh6ea593c02017-07-05 20:01:47 +0530248static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
249 uint_fixed_16_16_t add2)
250{
251 uint64_t interm_sum;
252
253 interm_sum = (uint64_t) add1.val + add2.val;
254 return clamp_u64_to_fixed16(interm_sum);
255}
256
257static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
258 uint32_t add2)
259{
260 uint64_t interm_sum;
261 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
262
263 interm_sum = (uint64_t) add1.val + interm_add2.val;
264 return clamp_u64_to_fixed16(interm_sum);
265}
266
Egbert Eich1d843f92013-02-25 12:06:49 -0500267enum hpd_pin {
268 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500269 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
270 HPD_CRT,
271 HPD_SDVO_B,
272 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700273 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500274 HPD_PORT_B,
275 HPD_PORT_C,
276 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800277 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700278 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500279 HPD_NUM_PINS
280};
281
Jani Nikulac91711f2015-05-28 15:43:48 +0300282#define for_each_hpd_pin(__pin) \
283 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
284
Lyude317eaa92017-02-03 21:18:25 -0500285#define HPD_STORM_DEFAULT_THRESHOLD 5
286
Jani Nikula5fcece82015-05-27 15:03:42 +0300287struct i915_hotplug {
288 struct work_struct hotplug_work;
289
290 struct {
291 unsigned long last_jiffies;
292 int count;
293 enum {
294 HPD_ENABLED = 0,
295 HPD_DISABLED = 1,
296 HPD_MARK_DISABLED = 2
297 } state;
298 } stats[HPD_NUM_PINS];
299 u32 event_bits;
300 struct delayed_work reenable_work;
301
302 struct intel_digital_port *irq_port[I915_MAX_PORTS];
303 u32 long_port_mask;
304 u32 short_port_mask;
305 struct work_struct dig_port_work;
306
Lyude19625e82016-06-21 17:03:44 -0400307 struct work_struct poll_init_work;
308 bool poll_enabled;
309
Lyude317eaa92017-02-03 21:18:25 -0500310 unsigned int hpd_storm_threshold;
311
Jani Nikula5fcece82015-05-27 15:03:42 +0300312 /*
313 * if we get a HPD irq from DP and a HPD irq from non-DP
314 * the non-DP HPD could block the workqueue on a mode config
315 * mutex getting, that userspace may have taken. However
316 * userspace is waiting on the DP workqueue to run which is
317 * blocked behind the non-DP one.
318 */
319 struct workqueue_struct *dp_wq;
320};
321
Chris Wilson2a2d5482012-12-03 11:49:06 +0000322#define I915_GEM_GPU_DOMAINS \
323 (I915_GEM_DOMAIN_RENDER | \
324 I915_GEM_DOMAIN_SAMPLER | \
325 I915_GEM_DOMAIN_COMMAND | \
326 I915_GEM_DOMAIN_INSTRUCTION | \
327 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700328
Daniel Vettere7b903d2013-06-05 13:34:14 +0200329struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100330struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100331struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200332
Chris Wilsona6f766f2015-04-27 13:41:20 +0100333struct drm_i915_file_private {
334 struct drm_i915_private *dev_priv;
335 struct drm_file *file;
336
337 struct {
338 spinlock_t lock;
339 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100340/* 20ms is a fairly arbitrary limit (greater than the average frame time)
341 * chosen to prevent the CPU getting more than a frame ahead of the GPU
342 * (when using lax throttling for the frontbuffer). We also use it to
343 * offer free GPU waitboosts for severely congested workloads.
344 */
345#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100346 } mm;
347 struct idr context_idr;
348
Chris Wilson2e1b8732015-04-27 13:41:22 +0100349 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100350 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100351 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100352
Chris Wilsonc80ff162016-07-27 09:07:27 +0100353 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200354
355/* Client can have a maximum of 3 contexts banned before
356 * it is denied of creating new contexts. As one context
357 * ban needs 4 consecutive hangs, and more if there is
358 * progress in between, this is a last resort stop gap measure
359 * to limit the badly behaving clients access to gpu.
360 */
361#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100362 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100363};
364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365/* Interface history:
366 *
367 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100368 * 1.2: Add Power Management
369 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100370 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000371 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000372 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
373 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 */
375#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000376#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#define DRIVER_PATCHLEVEL 0
378
Chris Wilson6ef3d422010-08-04 20:26:07 +0100379struct intel_overlay;
380struct intel_overlay_error_state;
381
yakui_zhao9b9d1722009-05-31 17:17:17 +0800382struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100383 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100387 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400388 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800389};
390
Jani Nikula7bd688c2013-11-08 16:48:56 +0200391struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200392struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100393struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200394struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000395struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100396struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200397struct intel_limit;
398struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200399struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100400
Jesse Barnese70236a2009-09-21 10:42:27 -0700401struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200402 void (*get_cdclk)(struct drm_i915_private *dev_priv,
403 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200404 void (*set_cdclk)(struct drm_i915_private *dev_priv,
405 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200406 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
407 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100408 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800409 int (*compute_intermediate_wm)(struct drm_device *dev,
410 struct intel_crtc *intel_crtc,
411 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100412 void (*initial_watermarks)(struct intel_atomic_state *state,
413 struct intel_crtc_state *cstate);
414 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
415 struct intel_crtc_state *cstate);
416 void (*optimize_watermarks)(struct intel_atomic_state *state,
417 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700418 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200419 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200420 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100421 /* Returns the active state of the crtc, and if the crtc is active,
422 * fills out the pipe-config with the hw state. */
423 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200424 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000425 void (*get_initial_plane_config)(struct intel_crtc *,
426 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200427 int (*crtc_compute_clock)(struct intel_crtc *crtc,
428 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200429 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
430 struct drm_atomic_state *old_state);
431 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
432 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200433 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200434 void (*audio_codec_enable)(struct intel_encoder *encoder,
435 const struct intel_crtc_state *crtc_state,
436 const struct drm_connector_state *conn_state);
437 void (*audio_codec_disable)(struct intel_encoder *encoder,
438 const struct intel_crtc_state *old_crtc_state,
439 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200440 void (*fdi_link_train)(struct intel_crtc *crtc,
441 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200442 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100443 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700444 /* clock updates for mode set */
445 /* cursor updates */
446 /* render clock increase/decrease */
447 /* display clock increase/decrease */
448 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000449
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200450 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
451 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700452};
453
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200454#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
455#define CSR_VERSION_MAJOR(version) ((version) >> 16)
456#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
457
Daniel Vettereb805622015-05-04 14:58:44 +0200458struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200459 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200460 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530461 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200462 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200463 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200464 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200465 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200466 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200467 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200468 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200469};
470
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800471enum i915_cache_level {
472 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100473 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
474 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
475 caches, eg sampler/render caches, and the
476 large Last-Level-Cache. LLC is coherent with
477 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100478 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800479};
480
Chris Wilson85fd4f52016-12-05 14:29:36 +0000481#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
482
Paulo Zanonia4001f12015-02-13 17:23:44 -0200483enum fb_op_origin {
484 ORIGIN_GTT,
485 ORIGIN_CPU,
486 ORIGIN_CS,
487 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300488 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200489};
490
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200491struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300492 /* This is always the inner lock when overlapping with struct_mutex and
493 * it's the outer lock when overlapping with stolen_lock. */
494 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700495 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200496 unsigned int possible_framebuffer_bits;
497 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200498 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200499 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700500
Ben Widawskyc4213882014-06-19 12:06:10 -0700501 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700502 struct drm_mm_node *compressed_llb;
503
Rodrigo Vivida46f932014-08-01 02:04:45 -0700504 bool false_color;
505
Paulo Zanonid029bca2015-10-15 10:44:46 -0300506 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300507 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300508
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300509 bool underrun_detected;
510 struct work_struct underrun_work;
511
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300512 /*
513 * Due to the atomic rules we can't access some structures without the
514 * appropriate locking, so we cache information here in order to avoid
515 * these problems.
516 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200517 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000518 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000519 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000520
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200521 struct {
522 unsigned int mode_flags;
523 uint32_t hsw_bdw_pixel_rate;
524 } crtc;
525
526 struct {
527 unsigned int rotation;
528 int src_w;
529 int src_h;
530 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300531 /*
532 * Display surface base address adjustement for
533 * pageflips. Note that on gen4+ this only adjusts up
534 * to a tile, offsets within a tile are handled in
535 * the hw itself (with the TILEOFF register).
536 */
537 int adjusted_x;
538 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300539
540 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200541 } plane;
542
543 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200544 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200545 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200546 } fb;
547 } state_cache;
548
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300549 /*
550 * This structure contains everything that's relevant to program the
551 * hardware registers. When we want to figure out if we need to disable
552 * and re-enable FBC for a new configuration we just check if there's
553 * something different in the struct. The genx_fbc_activate functions
554 * are supposed to read from it in order to program the registers.
555 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200556 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000557 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000558 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000559
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200560 struct {
561 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200562 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200563 unsigned int fence_y_offset;
564 } crtc;
565
566 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200567 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200568 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200569 } fb;
570
571 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530572 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200573 } params;
574
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700575 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200576 bool scheduled;
Dhinakaran Pandiyan1b29b7c2018-02-02 21:12:55 -0800577 u64 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200578 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200579 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700580
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200581 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800582};
583
Chris Wilsonfe88d122016-12-31 11:20:12 +0000584/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530585 * HIGH_RR is the highest eDP panel refresh rate read from EDID
586 * LOW_RR is the lowest eDP panel refresh rate found from EDID
587 * parsing for same resolution.
588 */
589enum drrs_refresh_rate_type {
590 DRRS_HIGH_RR,
591 DRRS_LOW_RR,
592 DRRS_MAX_RR, /* RR count */
593};
594
595enum drrs_support_type {
596 DRRS_NOT_SUPPORTED = 0,
597 STATIC_DRRS_SUPPORT = 1,
598 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530599};
600
Daniel Vetter2807cf62014-07-11 10:30:11 -0700601struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530602struct i915_drrs {
603 struct mutex mutex;
604 struct delayed_work work;
605 struct intel_dp *dp;
606 unsigned busy_frontbuffer_bits;
607 enum drrs_refresh_rate_type refresh_rate_type;
608 enum drrs_support_type type;
609};
610
Rodrigo Vivia031d702013-10-03 16:15:06 -0300611struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700612 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300613 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700614 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700615 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700616 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700617 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700618 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800619 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530620 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530621 bool alpm;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700622 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700623 u8 sink_sync_latency;
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -0700624 bool debug;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700625 ktime_t last_entry_attempt;
626 ktime_t last_exit;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700627
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700628 void (*enable_source)(struct intel_dp *,
629 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700630 void (*disable_source)(struct intel_dp *,
631 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700632 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700633 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700634 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300635};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700636
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800637enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300638 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800639 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300640 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
641 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530642 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700643 PCH_KBP, /* Kaby Lake PCH */
644 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200645 PCH_ICP, /* Ice Lake PCH */
Lucas De Marchib8bf31d2018-06-08 15:33:27 +0300646 PCH_NOP, /* PCH without south display */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800647};
648
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200649enum intel_sbi_destination {
650 SBI_ICLK,
651 SBI_MPHY,
652};
653
Keith Packard435793d2011-07-12 14:56:22 -0700654#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100655#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000656#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100657#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700658#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -0700659
Dave Airlie8be48d92010-03-30 05:34:14 +0000660struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100661struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000662
Daniel Vetterc2b91522012-02-14 22:37:19 +0100663struct intel_gmbus {
664 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200665#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000666 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100667 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200668 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100669 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100670 struct drm_i915_private *dev_priv;
671};
672
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100673struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000674 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000675 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800676 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800677 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000678 u32 saveSWF0[16];
679 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300680 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200681 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400682 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800683 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100684};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100685
Imre Deakddeea5b2014-05-05 15:19:56 +0300686struct vlv_s0ix_state {
687 /* GAM */
688 u32 wr_watermark;
689 u32 gfx_prio_ctrl;
690 u32 arb_mode;
691 u32 gfx_pend_tlb0;
692 u32 gfx_pend_tlb1;
693 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
694 u32 media_max_req_count;
695 u32 gfx_max_req_count;
696 u32 render_hwsp;
697 u32 ecochk;
698 u32 bsd_hwsp;
699 u32 blt_hwsp;
700 u32 tlb_rd_addr;
701
702 /* MBC */
703 u32 g3dctl;
704 u32 gsckgctl;
705 u32 mbctl;
706
707 /* GCP */
708 u32 ucgctl1;
709 u32 ucgctl3;
710 u32 rcgctl1;
711 u32 rcgctl2;
712 u32 rstctl;
713 u32 misccpctl;
714
715 /* GPM */
716 u32 gfxpause;
717 u32 rpdeuhwtc;
718 u32 rpdeuc;
719 u32 ecobus;
720 u32 pwrdwnupctl;
721 u32 rp_down_timeout;
722 u32 rp_deucsw;
723 u32 rcubmabdtmr;
724 u32 rcedata;
725 u32 spare2gh;
726
727 /* Display 1 CZ domain */
728 u32 gt_imr;
729 u32 gt_ier;
730 u32 pm_imr;
731 u32 pm_ier;
732 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
733
734 /* GT SA CZ domain */
735 u32 tilectl;
736 u32 gt_fifoctl;
737 u32 gtlc_wake_ctrl;
738 u32 gtlc_survive;
739 u32 pmwgicz;
740
741 /* Display 2 CZ domain */
742 u32 gu_ctl0;
743 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700744 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300745 u32 clock_gate_dis2;
746};
747
Chris Wilsonbf225f22014-07-10 20:31:18 +0100748struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200749 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100750 u32 render_c0;
751 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400752};
753
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100754struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200755 /*
756 * work, interrupts_enabled and pm_iir are protected by
757 * dev_priv->irq_lock
758 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100759 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200760 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100761 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200762
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100763 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530764 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530765
Ben Widawskyb39fb292014-03-19 18:31:11 -0700766 /* Frequencies are stored in potentially platform dependent multiples.
767 * In other words, *_freq needs to be multiplied by X to be interesting.
768 * Soft limits are those which are used for the dynamic reclocking done
769 * by the driver (raise frequencies under heavy loads, and lower for
770 * lighter loads). Hard limits are those imposed by the hardware.
771 *
772 * A distinction is made for overclocking, which is never enabled by
773 * default, and is considered to be above the hard limit if it's
774 * possible at all.
775 */
776 u8 cur_freq; /* Current frequency (cached, may not == HW) */
777 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
778 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
779 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
780 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100781 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000782 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700783 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
784 u8 rp1_freq; /* "less than" RP0 power/freqency */
785 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200786 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700787
Chris Wilson8fb55192015-04-07 16:20:28 +0100788 u8 up_threshold; /* Current %busy required to uplock */
789 u8 down_threshold; /* Current %busy required to downclock */
790
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100791 int last_adj;
792 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
793
Chris Wilsonc0951f02013-10-10 21:58:50 +0100794 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100795 atomic_t num_waiters;
796 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700797
Chris Wilsonbf225f22014-07-10 20:31:18 +0100798 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000799 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100800};
801
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100802struct intel_rc6 {
803 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000804 u64 prev_hw_residency[4];
805 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100806};
807
808struct intel_llc_pstate {
809 bool enabled;
810};
811
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100812struct intel_gen6_power_mgmt {
813 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100814 struct intel_rc6 rc6;
815 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100816};
817
Daniel Vetter1a240d42012-11-29 22:18:51 +0100818/* defined intel_pm.c */
819extern spinlock_t mchdev_lock;
820
Daniel Vetterc85aa882012-11-02 19:55:03 +0100821struct intel_ilk_power_mgmt {
822 u8 cur_delay;
823 u8 min_delay;
824 u8 max_delay;
825 u8 fmax;
826 u8 fstart;
827
828 u64 last_count1;
829 unsigned long last_time1;
830 unsigned long chipset_power;
831 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000832 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100833 unsigned long gfx_power;
834 u8 corr;
835
836 int c_m;
837 int r_t;
838};
839
Imre Deakc6cb5822014-03-04 19:22:55 +0200840struct drm_i915_private;
841struct i915_power_well;
842
843struct i915_power_well_ops {
844 /*
845 * Synchronize the well's hw state to match the current sw state, for
846 * example enable/disable it based on the current refcount. Called
847 * during driver init and resume time, possibly after first calling
848 * the enable/disable handlers.
849 */
850 void (*sync_hw)(struct drm_i915_private *dev_priv,
851 struct i915_power_well *power_well);
852 /*
853 * Enable the well and resources that depend on it (for example
854 * interrupts located on the well). Called after the 0->1 refcount
855 * transition.
856 */
857 void (*enable)(struct drm_i915_private *dev_priv,
858 struct i915_power_well *power_well);
859 /*
860 * Disable the well and resources that depend on it. Called after
861 * the 1->0 refcount transition.
862 */
863 void (*disable)(struct drm_i915_private *dev_priv,
864 struct i915_power_well *power_well);
865 /* Returns the hw enabled state. */
866 bool (*is_enabled)(struct drm_i915_private *dev_priv,
867 struct i915_power_well *power_well);
868};
869
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800870/* Power well structure for haswell */
871struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200872 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200873 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800874 /* power well enable/disable usage count */
875 int count;
Imre Deakbfafe932014-06-05 20:31:47 +0300876 /* cached hw enabled state */
877 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200878 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300879 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300880 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300881 /*
882 * Arbitraty data associated with this power well. Platform and power
883 * well specific.
884 */
Imre Deakb5565a22017-07-06 17:40:29 +0300885 union {
886 struct {
887 enum dpio_phy phy;
888 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300889 struct {
890 /* Mask of pipes whose IRQ logic is backed by the pw */
891 u8 irq_pipe_mask;
892 /* The pw is backing the VGA functionality */
893 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300894 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300895 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300896 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200897 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800898};
899
Imre Deak83c00f52013-10-25 17:36:47 +0300900struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300901 /*
902 * Power wells needed for initialization at driver init and suspend
903 * time are on. They are kept on until after the first modeset.
904 */
905 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300906 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200907 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300908
Imre Deak83c00f52013-10-25 17:36:47 +0300909 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200910 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200911 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300912};
913
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700914#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100915struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700916 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100917 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700918 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100919};
920
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100921struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100922 /** Memory allocator for GTT stolen memory */
923 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300924 /** Protects the usage of the GTT stolen memory allocator. This is
925 * always the inner lock when overlapping with struct_mutex. */
926 struct mutex stolen_lock;
927
Chris Wilsonf2123812017-10-16 12:40:37 +0100928 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
929 spinlock_t obj_lock;
930
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100931 /** List of all objects in gtt_space. Used to restore gtt
932 * mappings on resume */
933 struct list_head bound_list;
934 /**
935 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100936 * are idle and not used by the GPU). These objects may or may
937 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100938 */
939 struct list_head unbound_list;
940
Chris Wilson275f0392016-10-24 13:42:14 +0100941 /** List of all objects in gtt_space, currently mmaped by userspace.
942 * All objects within this list must also be on bound_list.
943 */
944 struct list_head userfault_list;
945
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100946 /**
947 * List of objects which are pending destruction.
948 */
949 struct llist_head free_list;
950 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100951 spinlock_t free_lock;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000952 /**
953 * Count of objects pending destructions. Used to skip needlessly
954 * waiting on an RCU barrier if no objects are waiting to be freed.
955 */
956 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100957
Chris Wilson66df1012017-08-22 18:38:28 +0100958 /**
959 * Small stash of WC pages
960 */
961 struct pagevec wc_stash;
962
Matthew Auld465c4032017-10-06 23:18:14 +0100963 /**
964 * tmpfs instance used for shmem backed objects
965 */
966 struct vfsmount *gemfs;
967
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100968 /** PPGTT used for aliasing the PPGTT with the GTT */
969 struct i915_hw_ppgtt *aliasing_ppgtt;
970
Chris Wilson2cfcd32a2014-05-20 08:28:43 +0100971 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100972 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000973 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100974
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100975 /** LRU list of objects with fence regs on them. */
976 struct list_head fence_list;
977
Chris Wilson8a2421b2017-06-16 15:05:22 +0100978 /**
979 * Workqueue to fault in userptr pages, flushed by the execbuf
980 * when required but otherwise left to userspace to try again
981 * on EAGAIN.
982 */
983 struct workqueue_struct *userptr_wq;
984
Chris Wilson94312822017-05-03 10:39:18 +0100985 u64 unordered_timeline;
986
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200987 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300988 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200989
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100990 /** Bit 6 swizzling required for X tiling */
991 uint32_t bit_6_swizzle_x;
992 /** Bit 6 swizzling required for Y tiling */
993 uint32_t bit_6_swizzle_y;
994
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100995 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200996 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100997 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100998 u32 object_count;
999};
1000
Chris Wilsonee42c002017-12-11 19:41:34 +00001001#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
1002
Chris Wilsonb52992c2016-10-28 13:58:24 +01001003#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1004#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1005
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001006#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1007#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1008
Zhang Ruib8efb172013-02-05 15:41:53 +08001009enum modeset_restore {
1010 MODESET_ON_LID_OPEN,
1011 MODESET_DONE,
1012 MODESET_SUSPENDED,
1013};
1014
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001015#define DP_AUX_A 0x40
1016#define DP_AUX_B 0x10
1017#define DP_AUX_C 0x20
1018#define DP_AUX_D 0x30
James Ausmusbb187e92018-06-11 17:25:12 -07001019#define DP_AUX_E 0x50
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001020#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001021
Xiong Zhang11c1b652015-08-17 16:04:04 +08001022#define DDC_PIN_B 0x05
1023#define DDC_PIN_C 0x04
1024#define DDC_PIN_D 0x06
1025
Paulo Zanoni6acab152013-09-12 17:06:24 -03001026struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001027 int max_tmds_clock;
1028
Damien Lespiauce4dd492014-08-01 11:07:54 +01001029 /*
1030 * This is an index in the HDMI/DVI DDI buffer translation table.
1031 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1032 * populate this field.
1033 */
1034#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001035 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001036
1037 uint8_t supports_dvi:1;
1038 uint8_t supports_hdmi:1;
1039 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001040 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001041
1042 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001043 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001044
1045 uint8_t dp_boost_level;
1046 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001047 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001048};
1049
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001050enum psr_lines_to_wait {
1051 PSR_0_LINES_TO_WAIT = 0,
1052 PSR_1_LINE_TO_WAIT,
1053 PSR_4_LINES_TO_WAIT,
1054 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301055};
1056
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001057struct intel_vbt_data {
1058 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1059 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1060
1061 /* Feature bits */
1062 unsigned int int_tv_support:1;
1063 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001064 unsigned int int_crt_support:1;
1065 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +03001066 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001067 unsigned int display_clock_mode:1;
1068 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001069 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001070 int lvds_ssc_freq;
1071 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1072
Pradeep Bhat83a72802014-03-28 10:14:57 +05301073 enum drrs_support_type drrs_type;
1074
Jani Nikula6aa23e62016-03-24 17:50:20 +02001075 struct {
1076 int rate;
1077 int lanes;
1078 int preemphasis;
1079 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001080 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001081 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001082 int bpp;
1083 struct edp_power_seq pps;
1084 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001085
Jani Nikulaf00076d2013-12-14 20:38:29 -02001086 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -07001087 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001088 bool full_link;
1089 bool require_aux_wakeup;
1090 int idle_frames;
1091 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +05301092 int tp1_wakeup_time_us;
1093 int tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001094 } psr;
1095
1096 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001097 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001098 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001099 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001100 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001101 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001102 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001103 } backlight;
1104
Shobhit Kumard17c5442013-08-27 15:12:25 +03001105 /* MIPI DSI */
1106 struct {
1107 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301108 struct mipi_config *config;
1109 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301110 u16 bl_ports;
1111 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301112 u8 seq_version;
1113 u32 size;
1114 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001115 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001116 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Shobhit Kumard17c5442013-08-27 15:12:25 +03001117 } dsi;
1118
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001119 int crt_ddc_pin;
1120
1121 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001122 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001123
1124 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001125 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001126};
1127
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001128enum intel_ddb_partitioning {
1129 INTEL_DDB_PART_1_2,
1130 INTEL_DDB_PART_5_6, /* IVB+ */
1131};
1132
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001133struct intel_wm_level {
1134 bool enable;
1135 uint32_t pri_val;
1136 uint32_t spr_val;
1137 uint32_t cur_val;
1138 uint32_t fbc_val;
1139};
1140
Imre Deak820c1982013-12-17 14:46:36 +02001141struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001142 uint32_t wm_pipe[3];
1143 uint32_t wm_lp[3];
1144 uint32_t wm_lp_spr[3];
1145 uint32_t wm_linetime[3];
1146 bool enable_fbc_wm;
1147 enum intel_ddb_partitioning partitioning;
1148};
1149
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001150struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001151 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001152 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001153};
1154
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001155struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001156 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001157 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001158 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001159};
1160
1161struct vlv_wm_ddl_values {
1162 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001163};
1164
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001165struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001166 struct g4x_pipe_wm pipe[3];
1167 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001168 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001169 uint8_t level;
1170 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001171};
1172
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001173struct g4x_wm_values {
1174 struct g4x_pipe_wm pipe[2];
1175 struct g4x_sr_wm sr;
1176 struct g4x_sr_wm hpll;
1177 bool cxsr;
1178 bool hpll_en;
1179 bool fbc_en;
1180};
1181
Damien Lespiauc1939242014-11-04 17:06:41 +00001182struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001183 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001184};
1185
1186static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1187{
Damien Lespiau16160e32014-11-04 17:06:53 +00001188 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001189}
1190
Damien Lespiau08db6652014-11-04 17:06:52 +00001191static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1192 const struct skl_ddb_entry *e2)
1193{
1194 if (e1->start == e2->start && e1->end == e2->end)
1195 return true;
1196
1197 return false;
1198}
1199
Damien Lespiauc1939242014-11-04 17:06:41 +00001200struct skl_ddb_allocation {
Mahesh Kumarb879d582018-04-09 09:11:01 +05301201 /* packed/y */
1202 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1203 struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301204 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001205};
1206
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301207struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001208 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001209 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001210};
1211
1212struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001213 bool plane_en;
1214 uint16_t plane_res_b;
1215 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001216};
1217
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301218/* Stores plane specific WM parameters */
1219struct skl_wm_params {
1220 bool x_tiled, y_tiled;
1221 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301222 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301223 uint32_t width;
1224 uint8_t cpp;
1225 uint32_t plane_pixel_rate;
1226 uint32_t y_min_scanlines;
1227 uint32_t plane_bytes_per_line;
1228 uint_fixed_16_16_t plane_blocks_per_line;
1229 uint_fixed_16_16_t y_tile_minimum;
1230 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001231 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301232};
1233
Paulo Zanonic67a4702013-08-19 13:18:09 -03001234/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001235 * This struct helps tracking the state needed for runtime PM, which puts the
1236 * device in PCI D3 state. Notice that when this happens, nothing on the
1237 * graphics device works, even register access, so we don't get interrupts nor
1238 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001239 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001240 * Every piece of our code that needs to actually touch the hardware needs to
1241 * either call intel_runtime_pm_get or call intel_display_power_get with the
1242 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001243 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001244 * Our driver uses the autosuspend delay feature, which means we'll only really
1245 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001246 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001247 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001248 *
1249 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1250 * goes back to false exactly before we reenable the IRQs. We use this variable
1251 * to check if someone is trying to enable/disable IRQs while they're supposed
1252 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001253 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001254 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001255 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001256 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001257struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001258 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001259 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001260 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001261};
1262
Daniel Vetter926321d2013-10-16 13:30:34 +02001263enum intel_pipe_crc_source {
1264 INTEL_PIPE_CRC_SOURCE_NONE,
1265 INTEL_PIPE_CRC_SOURCE_PLANE1,
1266 INTEL_PIPE_CRC_SOURCE_PLANE2,
1267 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001268 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001269 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1270 INTEL_PIPE_CRC_SOURCE_TV,
1271 INTEL_PIPE_CRC_SOURCE_DP_B,
1272 INTEL_PIPE_CRC_SOURCE_DP_C,
1273 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001274 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001275 INTEL_PIPE_CRC_SOURCE_MAX,
1276};
1277
Shuang He8bf1e9f2013-10-15 18:55:27 +01001278struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001279 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001280 uint32_t crc[5];
1281};
1282
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001283#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001284struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001285 spinlock_t lock;
1286 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001287 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001288 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001289 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001290 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001291 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001292};
1293
Daniel Vetterf99d7062014-06-19 16:01:59 +02001294struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001295 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001296
1297 /*
1298 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1299 * scheduled flips.
1300 */
1301 unsigned busy_bits;
1302 unsigned flip_bits;
1303};
1304
Mika Kuoppala72253422014-10-07 17:21:26 +03001305struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001306 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001307 u32 value;
1308 /* bitmask representing WA bits */
1309 u32 mask;
1310};
1311
Oscar Mateod6242ae2017-10-17 13:27:51 -07001312#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001313
1314struct i915_workarounds {
1315 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1316 u32 count;
1317};
1318
Yu Zhangcf9d2892015-02-10 19:05:47 +08001319struct i915_virtual_gpu {
1320 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001321 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001322};
1323
Matt Roperaa363132015-09-24 15:53:18 -07001324/* used in computing the new watermarks state */
1325struct intel_wm_config {
1326 unsigned int num_pipes_active;
1327 bool sprites_enabled;
1328 bool sprites_scaled;
1329};
1330
Robert Braggd7965152016-11-07 19:49:52 +00001331struct i915_oa_format {
1332 u32 format;
1333 int size;
1334};
1335
Robert Bragg8a3003d2016-11-07 19:49:51 +00001336struct i915_oa_reg {
1337 i915_reg_t addr;
1338 u32 value;
1339};
1340
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001341struct i915_oa_config {
1342 char uuid[UUID_STRING_LEN + 1];
1343 int id;
1344
1345 const struct i915_oa_reg *mux_regs;
1346 u32 mux_regs_len;
1347 const struct i915_oa_reg *b_counter_regs;
1348 u32 b_counter_regs_len;
1349 const struct i915_oa_reg *flex_regs;
1350 u32 flex_regs_len;
1351
1352 struct attribute_group sysfs_metric;
1353 struct attribute *attrs[2];
1354 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001355
1356 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001357};
1358
Robert Braggeec688e2016-11-07 19:49:47 +00001359struct i915_perf_stream;
1360
Robert Bragg16d98b32016-12-07 21:40:33 +00001361/**
1362 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1363 */
Robert Braggeec688e2016-11-07 19:49:47 +00001364struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001365 /**
1366 * @enable: Enables the collection of HW samples, either in response to
1367 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1368 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001369 */
1370 void (*enable)(struct i915_perf_stream *stream);
1371
Robert Bragg16d98b32016-12-07 21:40:33 +00001372 /**
1373 * @disable: Disables the collection of HW samples, either in response
1374 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1375 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001376 */
1377 void (*disable)(struct i915_perf_stream *stream);
1378
Robert Bragg16d98b32016-12-07 21:40:33 +00001379 /**
1380 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001381 * once there is something ready to read() for the stream
1382 */
1383 void (*poll_wait)(struct i915_perf_stream *stream,
1384 struct file *file,
1385 poll_table *wait);
1386
Robert Bragg16d98b32016-12-07 21:40:33 +00001387 /**
1388 * @wait_unlocked: For handling a blocking read, wait until there is
1389 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001390 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001391 */
1392 int (*wait_unlocked)(struct i915_perf_stream *stream);
1393
Robert Bragg16d98b32016-12-07 21:40:33 +00001394 /**
1395 * @read: Copy buffered metrics as records to userspace
1396 * **buf**: the userspace, destination buffer
1397 * **count**: the number of bytes to copy, requested by userspace
1398 * **offset**: zero at the start of the read, updated as the read
1399 * proceeds, it represents how many bytes have been copied so far and
1400 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001401 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001402 * Copy as many buffered i915 perf samples and records for this stream
1403 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001404 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001405 * Only write complete records; returning -%ENOSPC if there isn't room
1406 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001407 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001408 * Return any error condition that results in a short read such as
1409 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1410 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001411 */
1412 int (*read)(struct i915_perf_stream *stream,
1413 char __user *buf,
1414 size_t count,
1415 size_t *offset);
1416
Robert Bragg16d98b32016-12-07 21:40:33 +00001417 /**
1418 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001419 *
1420 * The stream will always be disabled before this is called.
1421 */
1422 void (*destroy)(struct i915_perf_stream *stream);
1423};
1424
Robert Bragg16d98b32016-12-07 21:40:33 +00001425/**
1426 * struct i915_perf_stream - state for a single open stream FD
1427 */
Robert Braggeec688e2016-11-07 19:49:47 +00001428struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001429 /**
1430 * @dev_priv: i915 drm device
1431 */
Robert Braggeec688e2016-11-07 19:49:47 +00001432 struct drm_i915_private *dev_priv;
1433
Robert Bragg16d98b32016-12-07 21:40:33 +00001434 /**
1435 * @link: Links the stream into ``&drm_i915_private->streams``
1436 */
Robert Braggeec688e2016-11-07 19:49:47 +00001437 struct list_head link;
1438
Robert Bragg16d98b32016-12-07 21:40:33 +00001439 /**
1440 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1441 * properties given when opening a stream, representing the contents
1442 * of a single sample as read() by userspace.
1443 */
Robert Braggeec688e2016-11-07 19:49:47 +00001444 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001445
1446 /**
1447 * @sample_size: Considering the configured contents of a sample
1448 * combined with the required header size, this is the total size
1449 * of a single sample record.
1450 */
Robert Braggd7965152016-11-07 19:49:52 +00001451 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001452
Robert Bragg16d98b32016-12-07 21:40:33 +00001453 /**
1454 * @ctx: %NULL if measuring system-wide across all contexts or a
1455 * specific context that is being monitored.
1456 */
Robert Braggeec688e2016-11-07 19:49:47 +00001457 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001458
1459 /**
1460 * @enabled: Whether the stream is currently enabled, considering
1461 * whether the stream was opened in a disabled state and based
1462 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1463 */
Robert Braggeec688e2016-11-07 19:49:47 +00001464 bool enabled;
1465
Robert Bragg16d98b32016-12-07 21:40:33 +00001466 /**
1467 * @ops: The callbacks providing the implementation of this specific
1468 * type of configured stream.
1469 */
Robert Braggd7965152016-11-07 19:49:52 +00001470 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001471
1472 /**
1473 * @oa_config: The OA configuration used by the stream.
1474 */
1475 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001476};
1477
Robert Bragg16d98b32016-12-07 21:40:33 +00001478/**
1479 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1480 */
Robert Braggd7965152016-11-07 19:49:52 +00001481struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001482 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001483 * @is_valid_b_counter_reg: Validates register's address for
1484 * programming boolean counters for a particular platform.
1485 */
1486 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1487 u32 addr);
1488
1489 /**
1490 * @is_valid_mux_reg: Validates register's address for programming mux
1491 * for a particular platform.
1492 */
1493 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1494
1495 /**
1496 * @is_valid_flex_reg: Validates register's address for programming
1497 * flex EU filtering for a particular platform.
1498 */
1499 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1500
1501 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001502 * @init_oa_buffer: Resets the head and tail pointers of the
1503 * circular buffer for periodic OA reports.
1504 *
1505 * Called when first opening a stream for OA metrics, but also may be
1506 * called in response to an OA buffer overflow or other error
1507 * condition.
1508 *
1509 * Note it may be necessary to clear the full OA buffer here as part of
1510 * maintaining the invariable that new reports must be written to
1511 * zeroed memory for us to be able to reliable detect if an expected
1512 * report has not yet landed in memory. (At least on Haswell the OA
1513 * buffer tail pointer is not synchronized with reports being visible
1514 * to the CPU)
1515 */
Robert Braggd7965152016-11-07 19:49:52 +00001516 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001517
1518 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001519 * @enable_metric_set: Selects and applies any MUX configuration to set
1520 * up the Boolean and Custom (B/C) counters that are part of the
1521 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001522 * disabling EU clock gating as required.
1523 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001524 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1525 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001526
1527 /**
1528 * @disable_metric_set: Remove system constraints associated with using
1529 * the OA unit.
1530 */
Robert Braggd7965152016-11-07 19:49:52 +00001531 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001532
1533 /**
1534 * @oa_enable: Enable periodic sampling
1535 */
Robert Braggd7965152016-11-07 19:49:52 +00001536 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001537
1538 /**
1539 * @oa_disable: Disable periodic sampling
1540 */
Robert Braggd7965152016-11-07 19:49:52 +00001541 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001542
1543 /**
1544 * @read: Copy data from the circular OA buffer into a given userspace
1545 * buffer.
1546 */
Robert Braggd7965152016-11-07 19:49:52 +00001547 int (*read)(struct i915_perf_stream *stream,
1548 char __user *buf,
1549 size_t count,
1550 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001551
1552 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001553 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001554 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001555 * In particular this enables us to share all the fiddly code for
1556 * handling the OA unit tail pointer race that affects multiple
1557 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001558 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001559 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001560};
1561
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001562struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001563 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001564 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001565};
1566
Jani Nikula77fec552014-03-31 14:27:22 +03001567struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001568 struct drm_device drm;
1569
Chris Wilsonefab6d82015-04-07 16:20:57 +01001570 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001571 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001572 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001573 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001574 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001575 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001577 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001578 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001579
Matthew Auld77894222017-12-11 15:18:18 +00001580 /**
1581 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1582 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001583 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001584 * exactly how much of this we are actually allowed to use, given that
1585 * some portion of it is in fact reserved for use by hardware functions.
1586 */
1587 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001588 /**
1589 * Reseved portion of Data Stolen Memory
1590 */
1591 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001592
Matthew Auldb1ace602017-12-11 15:18:21 +00001593 /*
1594 * Stolen memory is segmented in hardware with different portions
1595 * offlimits to certain functions.
1596 *
1597 * The drm_mm is initialised to the total accessible range, as found
1598 * from the PCI config. On Broadwell+, this is further restricted to
1599 * avoid the first page! The upper end of stolen memory is reserved for
1600 * hardware functions and similarly removed from the accessible range.
1601 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001602 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001603
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001604 void __iomem *regs;
1605
Chris Wilson907b28c2013-07-19 20:36:52 +01001606 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001607
Yu Zhangcf9d2892015-02-10 19:05:47 +08001608 struct i915_virtual_gpu vgpu;
1609
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001610 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001611
Jackie Li6b0478f2018-03-13 17:32:50 -07001612 struct intel_wopcm wopcm;
1613
Anusha Srivatsabd132852017-01-18 08:05:53 -08001614 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001615 struct intel_guc guc;
1616
Daniel Vettereb805622015-05-04 14:58:44 +02001617 struct intel_csr csr;
1618
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001619 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001620
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001621 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1622 * controller on different i2c buses. */
1623 struct mutex gmbus_mutex;
1624
1625 /**
1626 * Base address of the gmbus and gpio block.
1627 */
1628 uint32_t gpio_mmio_base;
1629
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301630 /* MMIO base address for MIPI regs */
1631 uint32_t mipi_mmio_base;
1632
Ville Syrjälä443a3892015-11-11 20:34:15 +02001633 uint32_t psr_mmio_base;
1634
Imre Deak44cb7342016-08-10 14:07:29 +03001635 uint32_t pps_mmio_base;
1636
Daniel Vetter28c70f12012-12-01 13:53:45 +01001637 wait_queue_head_t gmbus_wait_queue;
1638
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001639 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301640 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001641 /* Context used internally to idle the GPU and setup initial state */
1642 struct i915_gem_context *kernel_context;
1643 /* Context only to be used for injecting preemption commands */
1644 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001645 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1646 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001647
Daniel Vetterba8286f2014-09-11 07:43:25 +02001648 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001649 struct resource mch_res;
1650
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651 /* protects the irq masks */
1652 spinlock_t irq_lock;
1653
Imre Deakf8b79e52014-03-04 19:23:07 +02001654 bool display_irqs_enabled;
1655
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001656 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1657 struct pm_qos_request pm_qos;
1658
Ville Syrjäläa5805162015-05-26 20:42:30 +03001659 /* Sideband mailbox protection */
1660 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001661
1662 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001663 union {
1664 u32 irq_mask;
1665 u32 de_irq_mask[I915_MAX_PIPES];
1666 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001667 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301668 u32 pm_imr;
1669 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301670 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301671 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001672 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673
Jani Nikula5fcece82015-05-27 15:03:42 +03001674 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001675 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301676 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001677 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001678 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001679
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001680 bool preserve_bios_swizzle;
1681
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001682 /* overlay */
1683 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684
Jani Nikula58c68772013-11-08 16:48:54 +02001685 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001686 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001687
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001688 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001689 bool no_aux_handshake;
1690
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001691 /* protects panel power sequencer state */
1692 struct mutex pps_mutex;
1693
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001694 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001695 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1696
1697 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001698 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001699 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001700
Mika Kaholaadafdc62015-08-18 14:36:59 +03001701 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001702 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001703 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001704 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001705 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001706
Ville Syrjälä63911d72016-05-13 23:41:32 +03001707 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001708 /*
1709 * The current logical cdclk state.
1710 * See intel_atomic_state.cdclk.logical
1711 *
1712 * For reading holding any crtc lock is sufficient,
1713 * for writing must hold all of them.
1714 */
1715 struct intel_cdclk_state logical;
1716 /*
1717 * The current actual cdclk state.
1718 * See intel_atomic_state.cdclk.actual
1719 */
1720 struct intel_cdclk_state actual;
1721 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001722 struct intel_cdclk_state hw;
1723 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001724
Daniel Vetter645416f2013-09-02 16:22:25 +02001725 /**
1726 * wq - Driver workqueue for GEM.
1727 *
1728 * NOTE: Work items scheduled here are not allowed to grab any modeset
1729 * locks, for otherwise the flushing done in the pageflip code will
1730 * result in deadlocks.
1731 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001732 struct workqueue_struct *wq;
1733
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001734 /* ordered wq for modesets */
1735 struct workqueue_struct *modeset_wq;
1736
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737 /* Display functions */
1738 struct drm_i915_display_funcs display;
1739
1740 /* PCH chipset type */
1741 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001742 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743
1744 unsigned long quirks;
1745
Zhang Ruib8efb172013-02-05 15:41:53 +08001746 enum modeset_restore modeset_restore;
1747 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001748 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001749 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001750
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001751 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001752 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001753
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001754 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001755 DECLARE_HASHTABLE(mm_structs, 7);
1756 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001757
Zhi Wang43958902017-09-14 20:39:40 +08001758 struct intel_ppat ppat;
1759
Daniel Vetter87813422012-05-02 11:49:32 +02001760 /* Kernel Modesetting */
1761
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001762 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1763 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001764
Daniel Vetterc4597872013-10-21 21:04:07 +02001765#ifdef CONFIG_DEBUG_FS
1766 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1767#endif
1768
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001769 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001770 int num_shared_dpll;
1771 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001772 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001773
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001774 /*
1775 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1776 * Must be global rather than per dpll, because on some platforms
1777 * plls share registers.
1778 */
1779 struct mutex dpll_lock;
1780
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001781 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001782 /* minimum acceptable cdclk for each pipe */
1783 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001784 /* minimum acceptable voltage level for each pipe */
1785 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001786
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001787 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Mika Kuoppala72253422014-10-07 17:21:26 +03001789 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001790
Daniel Vetterf99d7062014-06-19 16:01:59 +02001791 struct i915_frontbuffer_tracking fb_tracking;
1792
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001793 struct intel_atomic_helper {
1794 struct llist_head free_list;
1795 struct work_struct free_work;
1796 } atomic_helper;
1797
Jesse Barnes652c3932009-08-17 13:31:43 -07001798 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001799
Zhenyu Wangc48044112009-12-17 14:48:43 +08001800 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001801
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001802 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001803
Ben Widawsky59124502013-07-04 11:02:05 -07001804 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001805 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001806
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001807 /*
1808 * Protects RPS/RC6 register access and PCU communication.
1809 * Must be taken after struct_mutex if nested. Note that
1810 * this lock may be held for long periods of time when
1811 * talking to hw - so only take it when talking to hw!
1812 */
1813 struct mutex pcu_lock;
1814
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001815 /* gen6+ GT PM state */
1816 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001817
Daniel Vetter20e4d402012-08-08 23:35:39 +02001818 /* ilk-only ips/rps state. Everything in here is protected by the global
1819 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001820 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001821
Imre Deak83c00f52013-10-25 17:36:47 +03001822 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001823
Rodrigo Vivia031d702013-10-03 16:15:06 -03001824 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001825
Daniel Vetter99584db2012-11-14 17:14:04 +01001826 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001827
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001828 struct drm_i915_gem_object *vlv_pctx;
1829
Dave Airlie8be48d92010-03-30 05:34:14 +00001830 /* list of fbdev register on this device */
1831 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001832 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001833
1834 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001835 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001836
Imre Deak58fddc22015-01-08 17:54:14 +02001837 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001838 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001839 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001840 /**
1841 * av_mutex - mutex for audio/video sync
1842 *
1843 */
1844 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001845
Chris Wilson829a0af2017-06-20 12:05:45 +01001846 struct {
1847 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001848 struct llist_head free_list;
1849 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001850
1851 /* The hw wants to have a stable context identifier for the
1852 * lifetime of the context (for OA, PASID, faults, etc).
1853 * This is limited in execlists to 21 bits.
1854 */
1855 struct ida hw_ida;
1856#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001857#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001858#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson829a0af2017-06-20 12:05:45 +01001859 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001860
Damien Lespiau3e683202012-12-11 18:48:29 +00001861 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001862
Ville Syrjäläc2317752016-03-15 16:39:56 +02001863 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001864 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001865 /*
1866 * Shadows for CHV DPLL_MD regs to keep the state
1867 * checker somewhat working in the presence hardware
1868 * crappiness (can't read out DPLL_MD for pipes B & C).
1869 */
1870 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001871 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001872
Daniel Vetter842f1c82014-03-10 10:01:44 +01001873 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001874 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001875 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001876 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001877
Lyude656d1b82016-08-17 15:55:54 -04001878 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001879 I915_SAGV_UNKNOWN = 0,
1880 I915_SAGV_DISABLED,
1881 I915_SAGV_ENABLED,
1882 I915_SAGV_NOT_CONTROLLED
1883 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001884
Ville Syrjälä53615a52013-08-01 16:18:50 +03001885 struct {
1886 /*
1887 * Raw watermark latency values:
1888 * in 0.1us units for WM0,
1889 * in 0.5us units for WM1+.
1890 */
1891 /* primary */
1892 uint16_t pri_latency[5];
1893 /* sprite */
1894 uint16_t spr_latency[5];
1895 /* cursor */
1896 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001897 /*
1898 * Raw watermark memory latency values
1899 * for SKL for all 8 levels
1900 * in 1us units.
1901 */
1902 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001903
1904 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001905 union {
1906 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301907 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001908 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001909 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001910 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001911
1912 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001913
1914 /*
1915 * Should be held around atomic WM register writing; also
1916 * protects * intel_crtc->wm.active and
1917 * cstate->wm.need_postvbl_update.
1918 */
1919 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001920
1921 /*
1922 * Set during HW readout of watermarks/DDB. Some platforms
1923 * need to know when we're still using BIOS-provided values
1924 * (which we don't fully trust).
1925 */
1926 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001927 } wm;
1928
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001929 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001930
Robert Braggeec688e2016-11-07 19:49:47 +00001931 struct {
1932 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001933
Robert Bragg442b8c02016-11-07 19:49:53 +00001934 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001935 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001936
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001937 /*
1938 * Lock associated with adding/modifying/removing OA configs
1939 * in dev_priv->perf.metrics_idr.
1940 */
1941 struct mutex metrics_lock;
1942
1943 /*
1944 * List of dynamic configurations, you need to hold
1945 * dev_priv->perf.metrics_lock to access it.
1946 */
1947 struct idr metrics_idr;
1948
1949 /*
1950 * Lock associated with anything below within this structure
1951 * except exclusive_stream.
1952 */
Robert Braggeec688e2016-11-07 19:49:47 +00001953 struct mutex lock;
1954 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001955
1956 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001957 /*
1958 * The stream currently using the OA unit. If accessed
1959 * outside a syscall associated to its file
1960 * descriptor, you need to hold
1961 * dev_priv->drm.struct_mutex.
1962 */
Robert Braggd7965152016-11-07 19:49:52 +00001963 struct i915_perf_stream *exclusive_stream;
1964
Chris Wilson1fc44d92018-05-17 22:26:32 +01001965 struct intel_context *pinned_ctx;
Robert Braggd7965152016-11-07 19:49:52 +00001966 u32 specific_ctx_id;
Lionel Landwerlin61d56762018-06-02 12:29:46 +01001967 u32 specific_ctx_id_mask;
Robert Braggd7965152016-11-07 19:49:52 +00001968
1969 struct hrtimer poll_check_timer;
1970 wait_queue_head_t poll_wq;
1971 bool pollin;
1972
Robert Bragg712122e2017-05-11 16:43:31 +01001973 /**
1974 * For rate limiting any notifications of spurious
1975 * invalid OA reports
1976 */
1977 struct ratelimit_state spurious_report_rs;
1978
Robert Braggd7965152016-11-07 19:49:52 +00001979 bool periodic;
1980 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001981
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001982 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001983
1984 struct {
1985 struct i915_vma *vma;
1986 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001987 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001988 int format;
1989 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001990
1991 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001992 * Locks reads and writes to all head/tail state
1993 *
1994 * Consider: the head and tail pointer state
1995 * needs to be read consistently from a hrtimer
1996 * callback (atomic context) and read() fop
1997 * (user context) with tail pointer updates
1998 * happening in atomic context and head updates
1999 * in user context and the (unlikely)
2000 * possibility of read() errors needing to
2001 * reset all head/tail state.
2002 *
2003 * Note: Contention or performance aren't
2004 * currently a significant concern here
2005 * considering the relatively low frequency of
2006 * hrtimer callbacks (5ms period) and that
2007 * reads typically only happen in response to a
2008 * hrtimer event and likely complete before the
2009 * next callback.
2010 *
2011 * Note: This lock is not held *while* reading
2012 * and copying data to userspace so the value
2013 * of head observed in htrimer callbacks won't
2014 * represent any partial consumption of data.
2015 */
2016 spinlock_t ptr_lock;
2017
2018 /**
2019 * One 'aging' tail pointer and one 'aged'
2020 * tail pointer ready to used for reading.
2021 *
2022 * Initial values of 0xffffffff are invalid
2023 * and imply that an update is required
2024 * (and should be ignored by an attempted
2025 * read)
2026 */
2027 struct {
2028 u32 offset;
2029 } tails[2];
2030
2031 /**
2032 * Index for the aged tail ready to read()
2033 * data up to.
2034 */
2035 unsigned int aged_tail_idx;
2036
2037 /**
2038 * A monotonic timestamp for when the current
2039 * aging tail pointer was read; used to
2040 * determine when it is old enough to trust.
2041 */
2042 u64 aging_timestamp;
2043
2044 /**
Robert Braggf2790202017-05-11 16:43:26 +01002045 * Although we can always read back the head
2046 * pointer register, we prefer to avoid
2047 * trusting the HW state, just to avoid any
2048 * risk that some hardware condition could
2049 * somehow bump the head pointer unpredictably
2050 * and cause us to forward the wrong OA buffer
2051 * data to userspace.
2052 */
2053 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002054 } oa_buffer;
2055
2056 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002057 u32 ctx_oactxctrl_offset;
2058 u32 ctx_flexeu0_offset;
2059
2060 /**
2061 * The RPT_ID/reason field for Gen8+ includes a bit
2062 * to determine if the CTX ID in the report is valid
2063 * but the specific bit differs between Gen 8 and 9
2064 */
2065 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002066
2067 struct i915_oa_ops ops;
2068 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002069 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002070 } perf;
2071
Oscar Mateoa83014d2014-07-24 17:04:21 +01002072 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2073 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002074 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002075 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002076
Chris Wilsonb887d612018-04-30 14:15:02 +01002077 struct list_head timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01002078
2079 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01002080 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01002081 u32 active_requests;
Chris Wilson52d7f162018-04-30 14:15:00 +01002082 u32 request_serial;
Chris Wilson73cb9702016-10-28 13:58:46 +01002083
Chris Wilson67d97da2016-07-04 08:08:31 +01002084 /**
2085 * Is the GPU currently considered idle, or busy executing
2086 * userspace requests? Whilst idle, we allow runtime power
2087 * management to power down the hardware and display clocks.
2088 * In order to reduce the effect on performance, there
2089 * is a slight delay before we do so.
2090 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002091 bool awake;
2092
2093 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002094 * The number of times we have woken up.
2095 */
2096 unsigned int epoch;
2097#define I915_EPOCH_INVALID 0
2098
2099 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002100 * We leave the user IRQ off as much as possible,
2101 * but this means that requests will finish and never
2102 * be retired once the system goes idle. Set a timer to
2103 * fire periodically while the ring is running. When it
2104 * fires, go retire requests.
2105 */
2106 struct delayed_work retire_work;
2107
2108 /**
2109 * When we detect an idle GPU, we want to turn on
2110 * powersaving features. So once we see that there
2111 * are no more requests outstanding and no more
2112 * arrive within a small period of time, we fire
2113 * off the idle_work.
2114 */
2115 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002116
2117 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002118 } gt;
2119
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002120 /* perform PHY state sanity checks? */
2121 bool chv_phy_assert[2];
2122
Mahesh Kumara3a89862016-12-01 21:19:34 +05302123 bool ipc_enabled;
2124
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002125 /* Used to save the pipe-to-encoder mapping for audio */
2126 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002127
Jerome Anandeef57322017-01-25 04:27:49 +05302128 /* necessary resource sharing with HDMI LPE audio driver. */
2129 struct {
2130 struct platform_device *platdev;
2131 int irq;
2132 } lpe_audio;
2133
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002134 struct i915_pmu pmu;
2135
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002136 /*
2137 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2138 * will be rejected. Instead look for a better place.
2139 */
Jani Nikula77fec552014-03-31 14:27:22 +03002140};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Chris Wilson2c1792a2013-08-01 18:39:55 +01002142static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2143{
Chris Wilson091387c2016-06-24 14:00:21 +01002144 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002145}
2146
David Weinehallc49d13e2016-08-22 13:32:42 +03002147static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002148{
David Weinehallc49d13e2016-08-22 13:32:42 +03002149 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002150}
2151
Jackie Li6b0478f2018-03-13 17:32:50 -07002152static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2153{
2154 return container_of(wopcm, struct drm_i915_private, wopcm);
2155}
2156
Alex Dai33a732f2015-08-12 15:43:36 +01002157static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2158{
2159 return container_of(guc, struct drm_i915_private, guc);
2160}
2161
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002162static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2163{
2164 return container_of(huc, struct drm_i915_private, huc);
2165}
2166
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002167/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302168#define for_each_engine(engine__, dev_priv__, id__) \
2169 for ((id__) = 0; \
2170 (id__) < I915_NUM_ENGINES; \
2171 (id__)++) \
2172 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002173
2174/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002175#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002176 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2177 (tmp__) ? \
2178 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2179 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002180
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002181enum hdmi_force_audio {
2182 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2183 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2184 HDMI_AUDIO_AUTO, /* trust EDID */
2185 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2186};
2187
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002188#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002189
Daniel Vettera071fa02014-06-18 23:28:09 +02002190/*
2191 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302192 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002193 * doesn't mean that the hw necessarily already scans it out, but that any
2194 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2195 *
2196 * We have one bit per pipe and per scanout plane type.
2197 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302198#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002199#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2200 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2201 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2202 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2203})
Daniel Vettera071fa02014-06-18 23:28:09 +02002204#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002205 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002206#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002207 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2208 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002209
Dave Gordon85d12252016-05-20 11:54:06 +01002210/*
2211 * Optimised SGL iterator for GEM objects
2212 */
2213static __always_inline struct sgt_iter {
2214 struct scatterlist *sgp;
2215 union {
2216 unsigned long pfn;
2217 dma_addr_t dma;
2218 };
2219 unsigned int curr;
2220 unsigned int max;
2221} __sgt_iter(struct scatterlist *sgl, bool dma) {
2222 struct sgt_iter s = { .sgp = sgl };
2223
2224 if (s.sgp) {
2225 s.max = s.curr = s.sgp->offset;
2226 s.max += s.sgp->length;
2227 if (dma)
2228 s.dma = sg_dma_address(s.sgp);
2229 else
2230 s.pfn = page_to_pfn(sg_page(s.sgp));
2231 }
2232
2233 return s;
2234}
2235
Chris Wilson96d77632016-10-28 13:58:33 +01002236static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2237{
2238 ++sg;
2239 if (unlikely(sg_is_chain(sg)))
2240 sg = sg_chain_ptr(sg);
2241 return sg;
2242}
2243
Dave Gordon85d12252016-05-20 11:54:06 +01002244/**
Dave Gordon63d15322016-05-20 11:54:07 +01002245 * __sg_next - return the next scatterlist entry in a list
2246 * @sg: The current sg entry
2247 *
2248 * Description:
2249 * If the entry is the last, return NULL; otherwise, step to the next
2250 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2251 * otherwise just return the pointer to the current element.
2252 **/
2253static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2254{
2255#ifdef CONFIG_DEBUG_SG
2256 BUG_ON(sg->sg_magic != SG_MAGIC);
2257#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002258 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002259}
2260
2261/**
Dave Gordon85d12252016-05-20 11:54:06 +01002262 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2263 * @__dmap: DMA address (output)
2264 * @__iter: 'struct sgt_iter' (iterator state, internal)
2265 * @__sgt: sg_table to iterate over (input)
2266 */
2267#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2268 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2269 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f72017-09-13 11:57:54 +01002270 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2271 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002272
2273/**
2274 * for_each_sgt_page - iterate over the pages of the given sg_table
2275 * @__pp: page pointer (output)
2276 * @__iter: 'struct sgt_iter' (iterator state, internal)
2277 * @__sgt: sg_table to iterate over (input)
2278 */
2279#define for_each_sgt_page(__pp, __iter, __sgt) \
2280 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2281 ((__pp) = (__iter).pfn == 0 ? NULL : \
2282 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f72017-09-13 11:57:54 +01002283 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2284 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002285
Matthew Aulda5c081662017-10-06 23:18:18 +01002286static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2287{
2288 unsigned int page_sizes;
2289
2290 page_sizes = 0;
2291 while (sg) {
2292 GEM_BUG_ON(sg->offset);
2293 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2294 page_sizes |= sg->length;
2295 sg = __sg_next(sg);
2296 }
2297
2298 return page_sizes;
2299}
2300
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002301static inline unsigned int i915_sg_segment_size(void)
2302{
2303 unsigned int size = swiotlb_max_segment();
2304
2305 if (size == 0)
2306 return SCATTERLIST_MAX_SEGMENT;
2307
2308 size = rounddown(size, PAGE_SIZE);
2309 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2310 if (size < PAGE_SIZE)
2311 size = PAGE_SIZE;
2312
2313 return size;
2314}
2315
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002316static inline const struct intel_device_info *
2317intel_info(const struct drm_i915_private *dev_priv)
2318{
2319 return &dev_priv->info;
2320}
2321
2322#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002323
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002324#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002325#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002326
Jani Nikulae87a0052015-10-20 15:22:02 +03002327#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002328#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002329
2330#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002331
2332#define INTEL_GEN_MASK(s, e) ( \
2333 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2334 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2335 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2336 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2337)
2338
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002339/*
2340 * Returns true if Gen is in inclusive range [Start, End].
2341 *
2342 * Use GEN_FOREVER for unbound start and or end.
2343 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002344#define IS_GEN(dev_priv, s, e) \
2345 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002346
Jani Nikulae87a0052015-10-20 15:22:02 +03002347/*
2348 * Return true if revision is in range [since,until] inclusive.
2349 *
2350 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2351 */
2352#define IS_REVID(p, since, until) \
2353 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2354
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002355#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002356
2357#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2358#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2359#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2360#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2361#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2362#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2363#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2364#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2365#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2366#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2367#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2368#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002369#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002370#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2371#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002372#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2373#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002374#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002375#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002376#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2377 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002378#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2379#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2380#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2381#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2382#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2383#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2384#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2385#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2386#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2387#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002388#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002389#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002390#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2391 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2392#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2393 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2394 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2395 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002396/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002397#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2398 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2399#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002400 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002401#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2402 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2403#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002404 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002405/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002406#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2407 INTEL_DEVID(dev_priv) == 0x0A1E)
2408#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2409 INTEL_DEVID(dev_priv) == 0x1913 || \
2410 INTEL_DEVID(dev_priv) == 0x1916 || \
2411 INTEL_DEVID(dev_priv) == 0x1921 || \
2412 INTEL_DEVID(dev_priv) == 0x1926)
2413#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2414 INTEL_DEVID(dev_priv) == 0x1915 || \
2415 INTEL_DEVID(dev_priv) == 0x191E)
2416#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2417 INTEL_DEVID(dev_priv) == 0x5913 || \
2418 INTEL_DEVID(dev_priv) == 0x5916 || \
2419 INTEL_DEVID(dev_priv) == 0x5921 || \
2420 INTEL_DEVID(dev_priv) == 0x5926)
2421#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2422 INTEL_DEVID(dev_priv) == 0x5915 || \
2423 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002424#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002425 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002426#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002427 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002428#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002429 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002430#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002431 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002432#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002433 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002434#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2435 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002436#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2437 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002438#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2439 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002440#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2441 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302442
Jani Nikulac007fb42016-10-31 12:18:28 +02002443#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002444
Jani Nikulaef712bb2015-10-20 15:22:00 +03002445#define SKL_REVID_A0 0x0
2446#define SKL_REVID_B0 0x1
2447#define SKL_REVID_C0 0x2
2448#define SKL_REVID_D0 0x3
2449#define SKL_REVID_E0 0x4
2450#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002451#define SKL_REVID_G0 0x6
2452#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002453
Jani Nikulae87a0052015-10-20 15:22:02 +03002454#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2455
Jani Nikulaef712bb2015-10-20 15:22:00 +03002456#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002457#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002458#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002459#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002460#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002461
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002462#define IS_BXT_REVID(dev_priv, since, until) \
2463 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002464
Mika Kuoppalac033a372016-06-07 17:18:55 +03002465#define KBL_REVID_A0 0x0
2466#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002467#define KBL_REVID_C0 0x2
2468#define KBL_REVID_D0 0x3
2469#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002470
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002471#define IS_KBL_REVID(dev_priv, since, until) \
2472 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002473
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002474#define GLK_REVID_A0 0x0
2475#define GLK_REVID_A1 0x1
2476
2477#define IS_GLK_REVID(dev_priv, since, until) \
2478 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2479
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002480#define CNL_REVID_A0 0x0
2481#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002482#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002483
2484#define IS_CNL_REVID(p, since, until) \
2485 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2486
Oscar Mateocc38cae2018-05-08 14:29:23 -07002487#define ICL_REVID_A0 0x0
2488#define ICL_REVID_A2 0x1
2489#define ICL_REVID_B0 0x3
2490#define ICL_REVID_B2 0x4
2491#define ICL_REVID_C0 0x5
2492
2493#define IS_ICL_REVID(p, since, until) \
2494 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2495
Jesse Barnes85436692011-04-06 12:11:14 -07002496/*
2497 * The genX designation typically refers to the render engine, so render
2498 * capability related checks should use IS_GEN, while display and other checks
2499 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2500 * chips, etc.).
2501 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002502#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2503#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2504#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2505#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2506#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2507#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2508#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2509#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002510#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002511#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002512
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002513#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002514#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2515#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002516
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002517#define ENGINE_MASK(id) BIT(id)
2518#define RENDER_RING ENGINE_MASK(RCS)
2519#define BSD_RING ENGINE_MASK(VCS)
2520#define BLT_RING ENGINE_MASK(BCS)
2521#define VEBOX_RING ENGINE_MASK(VECS)
2522#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002523#define BSD3_RING ENGINE_MASK(VCS3)
2524#define BSD4_RING ENGINE_MASK(VCS4)
2525#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002526#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002527
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002528#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002529 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002530
2531#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2532#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2533#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2534#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2535
Chris Wilson93c6e962017-11-20 20:55:04 +00002536#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2537
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002538#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2539#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2540#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002541#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2542 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002543
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002544#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002545
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002546#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2547 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002548#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2549 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002550#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2551 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002552
2553#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2554
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002555#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2556#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2557#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002558#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2559 GEM_BUG_ON((sizes) == 0); \
2560 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2561})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002562
2563#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2564#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2565 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002566
Daniel Vetterb45305f2012-12-17 16:21:27 +01002567/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002568#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002569
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002570/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002571#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002572 (IS_CANNONLAKE(dev_priv) || \
2573 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002574
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002575/*
2576 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2577 * even when in MSI mode. This results in spurious interrupt warnings if the
2578 * legacy irq no. is shared with another device. The kernel then disables that
2579 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002580 *
2581 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
2582 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002583 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002584#define HAS_AUX_IRQ(dev_priv) true
2585#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002586
Zou Nan haicae58522010-11-09 17:17:32 +08002587/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2588 * rows, which changed the alignment requirements and fence programming.
2589 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002590#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2591 !(IS_I915G(dev_priv) || \
2592 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002593#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2594#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002595
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002596#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002597#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002598#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002599
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002600#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002601
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002602#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002603
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002604#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2605#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2606#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002607
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002608#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2609#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002610#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002611
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002612#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002613
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002614#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002615#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2616
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302617#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2618
Dave Gordon1a3d1892016-05-13 15:36:30 +01002619/*
2620 * For now, anything with a GuC requires uCode loading, and then supports
2621 * command submission once loaded. But these are logically independent
2622 * properties, so we have separate macros to test them.
2623 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002624#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002625#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002626#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2627#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002628
2629/* For now, anything with a GuC has also HuC */
2630#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002631#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002632
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002633/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002634#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2635#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2636#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002637
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002638#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002639
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002640#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002641
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002642#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002643#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2644#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2645#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2646#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2647#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002648#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2649#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302650#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2651#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002652#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002653#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002654#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002655#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002656#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002657#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002658#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002659
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002660#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002661#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002662#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002663#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002664#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002665 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002666#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2667#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2668#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002669#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002670 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2671 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002672#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002673 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2674 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002675#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2676#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2677#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2678#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002679
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002680#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302681
Rodrigo Viviff159472017-06-09 15:26:14 -07002682#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302683
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002684/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002685#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002686#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2687 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002688
Ben Widawskyc8735b02012-09-07 19:43:39 -07002689#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302690#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002691
Chris Wilson05394f32010-11-08 19:18:58 +00002692#include "i915_trace.h"
2693
Chris Wilson80debff2017-05-25 13:16:12 +01002694static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002695{
2696#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002697 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002698 return true;
2699#endif
2700 return false;
2701}
2702
Chris Wilson80debff2017-05-25 13:16:12 +01002703static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2704{
2705 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2706}
2707
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002708static inline bool
2709intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2710{
Chris Wilson80debff2017-05-25 13:16:12 +01002711 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002712}
2713
Chris Wilsonc0336662016-05-06 15:40:21 +01002714int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002715 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002716
Chris Wilson0673ad42016-06-24 14:00:22 +01002717/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002718void __printf(3, 4)
2719__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2720 const char *fmt, ...);
2721
2722#define i915_report_error(dev_priv, fmt, ...) \
2723 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2724
Ben Widawskyc43b5632012-04-16 14:07:40 -07002725#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002726extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2727 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002728#else
2729#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002730#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002731extern const struct dev_pm_ops i915_pm_ops;
2732
2733extern int i915_driver_load(struct pci_dev *pdev,
2734 const struct pci_device_id *ent);
2735extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002736extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2737extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002738
Chris Wilsond0667e92018-04-06 23:03:54 +01002739extern void i915_reset(struct drm_i915_private *i915,
2740 unsigned int stalled_mask,
2741 const char *reason);
2742extern int i915_reset_engine(struct intel_engine_cs *engine,
2743 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002744
Michel Thierry142bc7d2017-06-20 10:57:46 +01002745extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002746extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002747extern int intel_guc_reset_engine(struct intel_guc *guc,
2748 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002749extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002750extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002751extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2752extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2753extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2754extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002755int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002756
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002757int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002758int intel_engines_init(struct drm_i915_private *dev_priv);
2759
Yunwei Zhang1e40d4a2018-05-18 15:39:57 -07002760u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2761
Jani Nikula77913b32015-06-18 13:06:16 +03002762/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002763void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2764 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002765void intel_hpd_init(struct drm_i915_private *dev_priv);
2766void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2767void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002768enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
2769 enum hpd_pin pin);
2770enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2771 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002772bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2773void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002774
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002776static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2777{
2778 unsigned long delay;
2779
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002780 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002781 return;
2782
2783 /* Don't continually defer the hangcheck so that it is always run at
2784 * least once after work has been scheduled on any ring. Otherwise,
2785 * we will ignore a hung ring if a second ring is kept busy.
2786 */
2787
2788 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2789 queue_delayed_work(system_long_wq,
2790 &dev_priv->gpu_error.hangcheck_work, delay);
2791}
2792
Chris Wilsonce800752018-03-20 10:04:49 +00002793__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002794void i915_handle_error(struct drm_i915_private *dev_priv,
2795 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002796 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002797 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002798#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
Daniel Vetterb9632912014-09-30 10:56:44 +02002800extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002801extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002802int intel_irq_install(struct drm_i915_private *dev_priv);
2803void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002804
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002805static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2806{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002807 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002808}
2809
Chris Wilsonc0336662016-05-06 15:40:21 +01002810static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002811{
Chris Wilsonc0336662016-05-06 15:40:21 +01002812 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002813}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002814
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002815u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2816 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002817void
Jani Nikula50227e12014-03-31 14:27:21 +03002818i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002819 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002820
2821void
Jani Nikula50227e12014-03-31 14:27:21 +03002822i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002823 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002824
Imre Deakf8b79e52014-03-04 19:23:07 +02002825void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2826void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002827void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2828 uint32_t mask,
2829 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002830void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2831 uint32_t interrupt_mask,
2832 uint32_t enabled_irq_mask);
2833static inline void
2834ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2835{
2836 ilk_update_display_irq(dev_priv, bits, bits);
2837}
2838static inline void
2839ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2840{
2841 ilk_update_display_irq(dev_priv, bits, 0);
2842}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002843void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2844 enum pipe pipe,
2845 uint32_t interrupt_mask,
2846 uint32_t enabled_irq_mask);
2847static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2848 enum pipe pipe, uint32_t bits)
2849{
2850 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2851}
2852static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2853 enum pipe pipe, uint32_t bits)
2854{
2855 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2856}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002857void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2858 uint32_t interrupt_mask,
2859 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002860static inline void
2861ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2862{
2863 ibx_display_interrupt_update(dev_priv, bits, bits);
2864}
2865static inline void
2866ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2867{
2868 ibx_display_interrupt_update(dev_priv, bits, 0);
2869}
2870
Eric Anholt673a3942008-07-30 12:06:12 -07002871/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002872int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file_priv);
2874int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2875 struct drm_file *file_priv);
2876int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
2878int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002880int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2881 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002882int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2883 struct drm_file *file_priv);
2884int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002886int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file_priv);
2888int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002890int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002892int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file);
2894int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002896int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2897 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002898int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002900int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2901 struct drm_file *file_priv);
2902int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2903 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002904int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2905void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002906int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2907 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002908int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2909 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002910int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2911 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002912void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002913int i915_gem_init_early(struct drm_i915_private *dev_priv);
2914void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002915void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002916int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002917int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2918
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002919void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002920void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002921void i915_gem_object_init(struct drm_i915_gem_object *obj,
2922 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002923struct drm_i915_gem_object *
2924i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2925struct drm_i915_gem_object *
2926i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2927 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002928void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002929void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002930
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002931static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2932{
Chris Wilsonc9c704712018-02-19 22:06:31 +00002933 if (!atomic_read(&i915->mm.free_count))
2934 return;
2935
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002936 /* A single pass should suffice to release all the freed objects (along
2937 * most call paths) , but be a little more paranoid in that freeing
2938 * the objects does take a little amount of time, during which the rcu
2939 * callbacks could have added new objects into the freed list, and
2940 * armed the work again.
2941 */
2942 do {
2943 rcu_barrier();
2944 } while (flush_work(&i915->mm.free_work));
2945}
2946
Chris Wilson3b19f162017-07-18 14:41:24 +01002947static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2948{
2949 /*
2950 * Similar to objects above (see i915_gem_drain_freed-objects), in
2951 * general we have workers that are armed by RCU and then rearm
2952 * themselves in their callbacks. To be paranoid, we need to
2953 * drain the workqueue a second time after waiting for the RCU
2954 * grace period so that we catch work queued via RCU from the first
2955 * pass. As neither drain_workqueue() nor flush_workqueue() report
2956 * a result, we make an assumption that we only don't require more
2957 * than 2 passes to catch all recursive RCU delayed work.
2958 *
2959 */
2960 int pass = 2;
2961 do {
2962 rcu_barrier();
2963 drain_workqueue(i915->wq);
2964 } while (--pass);
2965}
2966
Chris Wilson058d88c2016-08-15 10:49:06 +01002967struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002968i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2969 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002970 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002971 u64 alignment,
2972 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002973
Chris Wilsonaa653a62016-08-04 07:52:27 +01002974int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002975void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002976
Chris Wilson7c108fd2016-10-24 13:42:18 +01002977void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2978
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002979static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002980{
Chris Wilsonee286372015-04-07 16:20:25 +01002981 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002982}
Chris Wilsonee286372015-04-07 16:20:25 +01002983
Chris Wilson96d77632016-10-28 13:58:33 +01002984struct scatterlist *
2985i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2986 unsigned int n, unsigned int *offset);
2987
Dave Gordon033908a2015-12-10 18:51:23 +00002988struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002989i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2990 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002991
Chris Wilson96d77632016-10-28 13:58:33 +01002992struct page *
2993i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2994 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302995
Chris Wilson96d77632016-10-28 13:58:33 +01002996dma_addr_t
2997i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2998 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002999
Chris Wilson03ac84f2016-10-28 13:58:36 +01003000void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01003001 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01003002 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003003int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3004
3005static inline int __must_check
3006i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003007{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003008 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003009
Chris Wilson1233e2d2016-10-28 13:58:37 +01003010 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003011 return 0;
3012
3013 return __i915_gem_object_get_pages(obj);
3014}
3015
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003016static inline bool
3017i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3018{
3019 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3020}
3021
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003022static inline void
3023__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3024{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003025 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003026
Chris Wilson1233e2d2016-10-28 13:58:37 +01003027 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003028}
3029
3030static inline bool
3031i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3032{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003033 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003034}
3035
3036static inline void
3037__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3038{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003039 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003040 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003041
Chris Wilson1233e2d2016-10-28 13:58:37 +01003042 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003043}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003044
Chris Wilson1233e2d2016-10-28 13:58:37 +01003045static inline void
3046i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003047{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003048 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003049}
3050
Chris Wilson548625e2016-11-01 12:11:34 +00003051enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3052 I915_MM_NORMAL = 0,
3053 I915_MM_SHRINKER
3054};
3055
3056void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3057 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003058void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003059
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003060enum i915_map_type {
3061 I915_MAP_WB = 0,
3062 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003063#define I915_MAP_OVERRIDE BIT(31)
3064 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3065 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003066};
3067
Chris Wilson0a798eb2016-04-08 12:11:11 +01003068/**
3069 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003070 * @obj: the object to map into kernel address space
3071 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003072 *
3073 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3074 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003075 * the kernel address space. Based on the @type of mapping, the PTE will be
3076 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003077 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003078 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3079 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003080 *
Dave Gordon83052162016-04-12 14:46:16 +01003081 * Returns the pointer through which to access the mapped object, or an
3082 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003083 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003084void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3085 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003086
3087/**
3088 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003089 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003090 *
3091 * After pinning the object and mapping its pages, once you are finished
3092 * with your access, call i915_gem_object_unpin_map() to release the pin
3093 * upon the mapping. Once the pin count reaches zero, that mapping may be
3094 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003095 */
3096static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3097{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003098 i915_gem_object_unpin_pages(obj);
3099}
3100
Chris Wilson43394c72016-08-18 17:16:47 +01003101int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3102 unsigned int *needs_clflush);
3103int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3104 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003105#define CLFLUSH_BEFORE BIT(0)
3106#define CLFLUSH_AFTER BIT(1)
3107#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003108
3109static inline void
3110i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3111{
3112 i915_gem_object_unpin_pages(obj);
3113}
3114
Chris Wilson54cf91d2010-11-25 18:00:26 +00003115int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003116void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilsone61e0f52018-02-21 09:56:36 +00003117 struct i915_request *rq,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003118 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003119int i915_gem_dumb_create(struct drm_file *file_priv,
3120 struct drm_device *dev,
3121 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003122int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3123 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003124int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003125
3126void i915_gem_track_fb(struct drm_i915_gem_object *old,
3127 struct drm_i915_gem_object *new,
3128 unsigned frontbuffer_bits);
3129
Chris Wilson73cb9702016-10-28 13:58:46 +01003130int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003131
Chris Wilsone61e0f52018-02-21 09:56:36 +00003132struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003133i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003134
Chris Wilson8c185ec2017-03-16 17:13:02 +00003135static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003136{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003137 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3138}
3139
3140static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3141{
3142 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003143}
3144
3145static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3146{
Chris Wilson8af29b02016-09-09 14:11:47 +01003147 return unlikely(test_bit(I915_WEDGED, &error->flags));
3148}
3149
Chris Wilson8c185ec2017-03-16 17:13:02 +00003150static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003151{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003152 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003153}
3154
3155static inline u32 i915_reset_count(struct i915_gpu_error *error)
3156{
Chris Wilson8af29b02016-09-09 14:11:47 +01003157 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003158}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003159
Michel Thierry702c8f82017-06-20 10:57:48 +01003160static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3161 struct intel_engine_cs *engine)
3162{
3163 return READ_ONCE(error->reset_engine_count[engine->id]);
3164}
3165
Chris Wilsone61e0f52018-02-21 09:56:36 +00003166struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003167i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003168int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003169void i915_gem_reset(struct drm_i915_private *dev_priv,
3170 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003171void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003172void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003173void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003174bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003175void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003176 struct i915_request *request,
3177 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003178
Chris Wilson24145512017-01-24 11:01:35 +00003179void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003180int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3181int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003182void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00003183void i915_gem_fini(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003184void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003185int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3186 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003187int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01003188void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003189void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01003190vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003191int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3192 unsigned int flags,
3193 long timeout,
3194 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003195int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3196 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003197 const struct i915_sched_attr *attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003198#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3199
Chris Wilson2e2f3512015-04-27 13:41:14 +01003200int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003201i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3202int __must_check
3203i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003204int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003205i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003206struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003207i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3208 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003209 const struct i915_ggtt_view *view,
3210 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003211void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003212int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003213 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003214int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003215void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003216
Chris Wilsone4ffd172011-04-04 09:44:39 +01003217int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3218 enum i915_cache_level cache_level);
3219
Daniel Vetter1286ff72012-05-10 15:25:09 +02003220struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3221 struct dma_buf *dma_buf);
3222
3223struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3224 struct drm_gem_object *gem_obj, int flags);
3225
Daniel Vetter841cd772014-08-06 15:04:48 +02003226static inline struct i915_hw_ppgtt *
3227i915_vm_to_ppgtt(struct i915_address_space *vm)
3228{
Chris Wilson82ad6442018-06-05 16:37:58 +01003229 return container_of(vm, struct i915_hw_ppgtt, vm);
Daniel Vetter841cd772014-08-06 15:04:48 +02003230}
3231
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003232/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003233struct drm_i915_fence_reg *
3234i915_reserve_fence(struct drm_i915_private *dev_priv);
3235void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003236
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003237void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003238void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003239
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003240void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003241void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3242 struct sg_table *pages);
3243void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3244 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003245
Chris Wilsonca585b52016-05-24 14:53:36 +01003246static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003247__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3248{
3249 return idr_find(&file_priv->context_idr, id);
3250}
3251
3252static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003253i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3254{
3255 struct i915_gem_context *ctx;
3256
Chris Wilson1acfc102017-06-20 12:05:47 +01003257 rcu_read_lock();
3258 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3259 if (ctx && !kref_get_unless_zero(&ctx->ref))
3260 ctx = NULL;
3261 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003262
3263 return ctx;
3264}
3265
Robert Braggeec688e2016-11-07 19:49:47 +00003266int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3267 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003268int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3269 struct drm_file *file);
3270int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3271 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003272void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3273 struct i915_gem_context *ctx,
3274 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003275
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003276/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003277int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003278 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003279 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003280 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003281 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003282int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3283 struct drm_mm_node *node,
3284 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003285int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003286
Chris Wilson7125397b2017-12-06 12:49:14 +00003287void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3288
Ben Widawsky0260c422014-03-22 22:47:21 -07003289/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003290static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003291{
Chris Wilson600f4362016-08-18 17:16:40 +01003292 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003293 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003294 intel_gtt_chipset_flush();
3295}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003296
Chris Wilson9797fbf2012-04-24 15:47:39 +01003297/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003298int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3299 struct drm_mm_node *node, u64 size,
3300 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003301int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3302 struct drm_mm_node *node, u64 size,
3303 unsigned alignment, u64 start,
3304 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003305void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3306 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003307int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003308void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003309struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003310i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3311 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003312struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003313i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003314 resource_size_t stolen_offset,
3315 resource_size_t gtt_offset,
3316 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003317
Chris Wilson920cf412016-10-28 13:58:30 +01003318/* i915_gem_internal.c */
3319struct drm_i915_gem_object *
3320i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003321 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003322
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003323/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003324unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003325 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003326 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003327 unsigned flags);
3328#define I915_SHRINK_PURGEABLE 0x1
3329#define I915_SHRINK_UNBOUND 0x2
3330#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003331#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003332#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003333unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3334void i915_gem_shrinker_register(struct drm_i915_private *i915);
3335void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003336
3337
Eric Anholt673a3942008-07-30 12:06:12 -07003338/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003339static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003340{
Chris Wilson091387c2016-06-24 14:00:21 +01003341 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003342
3343 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003344 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003345}
3346
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003347u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3348 unsigned int tiling, unsigned int stride);
3349u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3350 unsigned int tiling, unsigned int stride);
3351
Ben Gamari20172632009-02-17 20:08:50 -05003352/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003353#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003354int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003355int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003356void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003357#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003358static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003359static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3360{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003361static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003362#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003363
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003364const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003365
Brad Volkin351e3db2014-02-18 10:15:46 -08003366/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003367int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003368void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003369void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003370int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3371 struct drm_i915_gem_object *batch_obj,
3372 struct drm_i915_gem_object *shadow_batch_obj,
3373 u32 batch_start_offset,
3374 u32 batch_len,
3375 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003376
Robert Braggeec688e2016-11-07 19:49:47 +00003377/* i915_perf.c */
3378extern void i915_perf_init(struct drm_i915_private *dev_priv);
3379extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003380extern void i915_perf_register(struct drm_i915_private *dev_priv);
3381extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003382
Jesse Barnes317c35d2008-08-25 15:11:06 -07003383/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003384extern int i915_save_state(struct drm_i915_private *dev_priv);
3385extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003386
Ben Widawsky0136db52012-04-10 21:17:01 -07003387/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003388void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3389void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003390
Jerome Anandeef57322017-01-25 04:27:49 +05303391/* intel_lpe_audio.c */
3392int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3393void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3394void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303395void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003396 enum pipe pipe, enum port port,
3397 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303398
Chris Wilsonf899fc62010-07-20 15:44:45 -07003399/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003400extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3401extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003402extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3403 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003404extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003405
Jani Nikula0184df462015-03-27 00:20:20 +02003406extern struct i2c_adapter *
3407intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003408extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3409extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003410static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003411{
3412 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3413}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003414extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003415
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003416/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003417void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003418void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003419bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003420bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003421bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003422bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003423bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003424bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003425bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303426bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3427 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303428bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3429 enum port port);
3430
Jesse Barnes723bfd72010-10-07 16:01:13 -07003431/* intel_acpi.c */
3432#ifdef CONFIG_ACPI
3433extern void intel_register_dsm_handler(void);
3434extern void intel_unregister_dsm_handler(void);
3435#else
3436static inline void intel_register_dsm_handler(void) { return; }
3437static inline void intel_unregister_dsm_handler(void) { return; }
3438#endif /* CONFIG_ACPI */
3439
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003440/* intel_device_info.c */
3441static inline struct intel_device_info *
3442mkwrite_device_info(struct drm_i915_private *dev_priv)
3443{
3444 return (struct intel_device_info *)&dev_priv->info;
3445}
3446
Jesse Barnes79e53942008-11-07 14:24:08 -08003447/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003448extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003449extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003450extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003451extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003452extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003453extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3454 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003455extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003456extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3457extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003458extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003459extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003460extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003461extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003462 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003463
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003464int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3465 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003466
Chris Wilson6ef3d422010-08-04 20:26:07 +01003467/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003468extern struct intel_overlay_error_state *
3469intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003470extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3471 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003472
Chris Wilsonc0336662016-05-06 15:40:21 +01003473extern struct intel_display_error_state *
3474intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003475extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003476 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003477
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003478int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003479int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003480 u32 val, int fast_timeout_us,
3481 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003482#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003483 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003484
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003485int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3486 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003487
3488/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303489u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003490int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003491u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003492u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3493void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003494u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3495void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3496u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3497void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003498u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3499void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003500u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3501void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003502u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3503 enum intel_sbi_destination destination);
3504void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3505 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303506u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3507void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003508
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003509/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003510void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003511 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003512void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3513 enum port port, u32 margin, u32 scale,
3514 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003515void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3516void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3517bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3518 enum dpio_phy phy);
3519bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3520 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003521uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003522void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3523 uint8_t lane_lat_optim_mask);
3524uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3525
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003526void chv_set_phy_signal_level(struct intel_encoder *encoder,
3527 u32 deemph_reg_value, u32 margin_reg_value,
3528 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003529void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003530 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003531 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003532void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3533 const struct intel_crtc_state *crtc_state);
3534void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3535 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003536void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003537void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3538 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003539
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003540void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3541 u32 demph_reg_value, u32 preemph_reg_value,
3542 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003543void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3544 const struct intel_crtc_state *crtc_state);
3545void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3546 const struct intel_crtc_state *crtc_state);
3547void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3548 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003549
Ville Syrjälä616bc822015-01-23 21:04:25 +02003550int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3551int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003552u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003553 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303554
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003555u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3556
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003557static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3558 const i915_reg_t reg)
3559{
3560 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3561}
3562
Ben Widawsky0b274482013-10-04 21:22:51 -07003563#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3564#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003565
Ben Widawsky0b274482013-10-04 21:22:51 -07003566#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3567#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3568#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3569#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003570
Ben Widawsky0b274482013-10-04 21:22:51 -07003571#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3572#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3573#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3574#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003575
Chris Wilson698b3132014-03-21 13:16:43 +00003576/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3577 * will be implemented using 2 32-bit writes in an arbitrary order with
3578 * an arbitrary delay between them. This can cause the hardware to
3579 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003580 * machine death. For this reason we do not support I915_WRITE64, or
3581 * dev_priv->uncore.funcs.mmio_writeq.
3582 *
3583 * When reading a 64-bit value as two 32-bit values, the delay may cause
3584 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3585 * occasionally a 64-bit register does not actualy support a full readq
3586 * and must be read using two 32-bit reads.
3587 *
3588 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003589 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003590#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003591
Chris Wilson50877442014-03-21 12:41:53 +00003592#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003593 u32 upper, lower, old_upper, loop = 0; \
3594 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003595 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003596 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003597 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003598 upper = I915_READ(upper_reg); \
3599 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003600 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003601
Zou Nan haicae58522010-11-09 17:17:32 +08003602#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3603#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3604
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003605#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003606static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003607 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003608{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003609 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003610}
3611
3612#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003613static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003614 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003615{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003616 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003617}
3618__raw_read(8, b)
3619__raw_read(16, w)
3620__raw_read(32, l)
3621__raw_read(64, q)
3622
3623__raw_write(8, b)
3624__raw_write(16, w)
3625__raw_write(32, l)
3626__raw_write(64, q)
3627
3628#undef __raw_read
3629#undef __raw_write
3630
Chris Wilsona6111f72015-04-07 16:21:02 +01003631/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003632 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003633 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003634 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003635 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003636 *
3637 * As an example, these accessors can possibly be used between:
3638 *
3639 * spin_lock_irq(&dev_priv->uncore.lock);
3640 * intel_uncore_forcewake_get__locked();
3641 *
3642 * and
3643 *
3644 * intel_uncore_forcewake_put__locked();
3645 * spin_unlock_irq(&dev_priv->uncore.lock);
3646 *
3647 *
3648 * Note: some registers may not need forcewake held, so
3649 * intel_uncore_forcewake_{get,put} can be omitted, see
3650 * intel_uncore_forcewake_for_reg().
3651 *
3652 * Certain architectures will die if the same cacheline is concurrently accessed
3653 * by different clients (e.g. on Ivybridge). Access to registers should
3654 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3655 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003656 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003657#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3658#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003659#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003660#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3661
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003662/* "Broadcast RGB" property */
3663#define INTEL_BROADCAST_RGB_AUTO 0
3664#define INTEL_BROADCAST_RGB_FULL 1
3665#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003666
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003667static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003668{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003669 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003670 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003671 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303672 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003673 else
3674 return VGACNTRL;
3675}
3676
Imre Deakdf977292013-05-21 20:03:17 +03003677static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3678{
3679 unsigned long j = msecs_to_jiffies(m);
3680
3681 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3682}
3683
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003684static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3685{
Chris Wilsonb8050142017-08-11 11:57:31 +01003686 /* nsecs_to_jiffies64() does not guard against overflow */
3687 if (NSEC_PER_SEC % HZ &&
3688 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3689 return MAX_JIFFY_OFFSET;
3690
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003691 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3692}
3693
Imre Deakdf977292013-05-21 20:03:17 +03003694static inline unsigned long
3695timespec_to_jiffies_timeout(const struct timespec *value)
3696{
3697 unsigned long j = timespec_to_jiffies(value);
3698
3699 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3700}
3701
Paulo Zanonidce56b32013-12-19 14:29:40 -02003702/*
3703 * If you need to wait X milliseconds between events A and B, but event B
3704 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3705 * when event A happened, then just before event B you call this function and
3706 * pass the timestamp as the first argument, and X as the second argument.
3707 */
3708static inline void
3709wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3710{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003711 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003712
3713 /*
3714 * Don't re-read the value of "jiffies" every time since it may change
3715 * behind our back and break the math.
3716 */
3717 tmp_jiffies = jiffies;
3718 target_jiffies = timestamp_jiffies +
3719 msecs_to_jiffies_timeout(to_wait_ms);
3720
3721 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003722 remaining_jiffies = target_jiffies - tmp_jiffies;
3723 while (remaining_jiffies)
3724 remaining_jiffies =
3725 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003726 }
3727}
Chris Wilson221fe792016-09-09 14:11:51 +01003728
3729static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003730__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003731{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003732 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003733 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003734
Chris Wilson309663a2017-02-23 07:44:07 +00003735 /* Note that the engine may have wrapped around the seqno, and
3736 * so our request->global_seqno will be ahead of the hardware,
3737 * even though it completed the request before wrapping. We catch
3738 * this by kicking all the waiters before resetting the seqno
3739 * in hardware, and also signal the fence.
3740 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003741 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003742 return true;
3743
Chris Wilson754c9fd2017-02-23 07:44:14 +00003744 /* The request was dequeued before we were awoken. We check after
3745 * inspecting the hw to confirm that this was the same request
3746 * that generated the HWS update. The memory barriers within
3747 * the request execution are sufficient to ensure that a check
3748 * after reading the value from hw matches this request.
3749 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003750 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003751 if (!seqno)
3752 return false;
3753
Chris Wilson7ec2c732016-07-01 17:23:22 +01003754 /* Before we do the heavier coherent read of the seqno,
3755 * check the value (hopefully) in the CPU cacheline.
3756 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003757 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003758 return true;
3759
Chris Wilson688e6c72016-07-01 17:23:15 +01003760 /* Ensure our read of the seqno is coherent so that we
3761 * do not "miss an interrupt" (i.e. if this is the last
3762 * request and the seqno write from the GPU is not visible
3763 * by the time the interrupt fires, we will see that the
3764 * request is incomplete and go back to sleep awaiting
3765 * another interrupt that will never come.)
3766 *
3767 * Strictly, we only need to do this once after an interrupt,
3768 * but it is easier and safer to do it every time the waiter
3769 * is woken.
3770 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003771 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003772 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003773 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003774
Chris Wilson3d5564e2016-07-01 17:23:23 +01003775 /* The ordering of irq_posted versus applying the barrier
3776 * is crucial. The clearing of the current irq_posted must
3777 * be visible before we perform the barrier operation,
3778 * such that if a subsequent interrupt arrives, irq_posted
3779 * is reasserted and our task rewoken (which causes us to
3780 * do another __i915_request_irq_complete() immediately
3781 * and reapply the barrier). Conversely, if the clear
3782 * occurs after the barrier, then an interrupt that arrived
3783 * whilst we waited on the barrier would not trigger a
3784 * barrier on the next pass, and the read may not see the
3785 * seqno update.
3786 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003787 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003788
3789 /* If we consume the irq, but we are no longer the bottom-half,
3790 * the real bottom-half may not have serialised their own
3791 * seqno check with the irq-barrier (i.e. may have inspected
3792 * the seqno before we believe it coherent since they see
3793 * irq_posted == false but we are still running).
3794 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003795 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003796 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003797 /* Note that if the bottom-half is changed as we
3798 * are sending the wake-up, the new bottom-half will
3799 * be woken by whomever made the change. We only have
3800 * to worry about when we steal the irq-posted for
3801 * ourself.
3802 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003803 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003804 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003805
Chris Wilsone61e0f52018-02-21 09:56:36 +00003806 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003807 return true;
3808 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003809
Chris Wilson688e6c72016-07-01 17:23:15 +01003810 return false;
3811}
3812
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003813void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3814bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3815
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003816/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3817 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3818 * perform the operation. To check beforehand, pass in the parameters to
3819 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3820 * you only need to pass in the minor offsets, page-aligned pointers are
3821 * always valid.
3822 *
3823 * For just checking for SSE4.1, in the foreknowledge that the future use
3824 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3825 */
3826#define i915_can_memcpy_from_wc(dst, src, len) \
3827 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3828
3829#define i915_has_memcpy_from_wc() \
3830 i915_memcpy_from_wc(NULL, NULL, 0)
3831
Chris Wilsonc58305a2016-08-19 16:54:28 +01003832/* i915_mm.c */
3833int remap_io_mapping(struct vm_area_struct *vma,
3834 unsigned long addr, unsigned long pfn, unsigned long size,
3835 struct io_mapping *iomap);
3836
Chris Wilson767a9832017-09-13 09:56:05 +01003837static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3838{
3839 if (INTEL_GEN(i915) >= 10)
3840 return CNL_HWS_CSB_WRITE_INDEX;
3841 else
3842 return I915_HWS_CSB_WRITE_INDEX;
3843}
3844
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845#endif