blob: b5af9b121ce1f9fe491814c5660b10ae547f8aa4 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -0700856 /* WaProgramL3SqcReg1Default:bdw */
857 WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
858
Arun Siluvery86d7f232014-08-26 14:44:50 +0100859 return 0;
860}
861
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300862static int chv_init_workarounds(struct intel_engine_cs *ring)
863{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 struct drm_device *dev = ring->dev;
865 struct drm_i915_private *dev_priv = dev->dev_private;
866
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300867 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300868 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000870 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
871 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300872
Arun Siluvery952890092014-10-28 18:33:14 +0000873 /* Use Force Non-Coherent whenever executing a 3D context. This is a
874 * workaround for a possible hang in the unlikely event a TLB
875 * invalidation occurs during a PSD flush.
876 */
877 /* WaForceEnableNonCoherent:chv */
878 /* WaHdcDisableFetchWhenMasked:chv */
879 WA_SET_BIT_MASKED(HDC_CHICKEN0,
880 HDC_FORCE_NON_COHERENT |
881 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
882
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800883 /* According to the CACHE_MODE_0 default value documentation, some
884 * CHV platforms disable this optimization by default. Turn it on.
885 */
886 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
887
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200888 /* Wa4x4STCOptimizationDisable:chv */
889 WA_SET_BIT_MASKED(CACHE_MODE_1,
890 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
891
Kenneth Graunked60de812015-01-10 18:02:22 -0800892 /* Improve HiZ throughput on CHV. */
893 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
894
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200895 /*
896 * BSpec recommends 8x4 when MSAA is used,
897 * however in practice 16x4 seems fastest.
898 *
899 * Note that PS/WM thread counts depend on the WIZ hashing
900 * disable bit, which we don't touch here, but it's good
901 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
902 */
903 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
904 GEN6_WIZ_HASHING_MASK,
905 GEN6_WIZ_HASHING_16x4);
906
Damien Lespiau65ca7512015-02-09 19:33:22 +0000907 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
908 INTEL_REVID(dev) == SKL_REVID_D0)
909 /* WaBarrierPerformanceFixDisable:skl */
910 WA_SET_BIT_MASKED(HDC_CHICKEN0,
911 HDC_FENCE_DEST_SLM_DISABLE |
912 HDC_BARRIER_PERFORMANCE_DISABLE);
913
Mika Kuoppala72253422014-10-07 17:21:26 +0300914 return 0;
915}
916
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000917static int gen9_init_workarounds(struct intel_engine_cs *ring)
918{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919 struct drm_device *dev = ring->dev;
920 struct drm_i915_private *dev_priv = dev->dev_private;
921
922 /* WaDisablePartialInstShootdown:skl */
923 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
924 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
925
Nick Hoath84241712015-02-05 10:47:20 +0000926 /* Syncing dependencies between camera and graphics */
927 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
928 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
929
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000930 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
931 INTEL_REVID(dev) == SKL_REVID_B0) {
Damien Lespiaua86eb582015-02-11 18:21:44 +0000932 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
933 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
934 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000935 }
936
Damien Lespiau183c6da2015-02-09 19:33:11 +0000937 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
938 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
939 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
940 GEN9_RHWO_OPTIMIZATION_DISABLE);
941 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
942 DISABLE_PIXEL_MASK_CAMMING);
943 }
944
Nick Hoathcac23df2015-02-05 10:47:22 +0000945 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
946 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
947 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
948 GEN9_ENABLE_YV12_BUGFIX);
949 }
950
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000951 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
952 /*
953 *Use Force Non-Coherent whenever executing a 3D context. This
954 * is a workaround for a possible hang in the unlikely event
955 * a TLB invalidation occurs during a PSD flush.
956 */
957 /* WaForceEnableNonCoherent:skl */
958 WA_SET_BIT_MASKED(HDC_CHICKEN0,
959 HDC_FORCE_NON_COHERENT);
960 }
961
Hoath, Nicholas18404812015-02-05 10:47:23 +0000962 /* Wa4x4STCOptimizationDisable:skl */
963 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
964
Damien Lespiau9370cd92015-02-09 19:33:17 +0000965 /* WaDisablePartialResolveInVc:skl */
966 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
967
Damien Lespiaue2db7072015-02-09 19:33:21 +0000968 /* WaCcsTlbPrefetchDisable:skl */
969 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
970 GEN9_CCS_TLB_PREFETCH_ENABLE);
971
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000972 return 0;
973}
974
Damien Lespiaub7668792015-02-14 18:30:29 +0000975static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000976{
Damien Lespiaub7668792015-02-14 18:30:29 +0000977 struct drm_device *dev = ring->dev;
978 struct drm_i915_private *dev_priv = dev->dev_private;
979 u8 vals[3] = { 0, 0, 0 };
980 unsigned int i;
981
982 for (i = 0; i < 3; i++) {
983 u8 ss;
984
985 /*
986 * Only consider slices where one, and only one, subslice has 7
987 * EUs
988 */
989 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
990 continue;
991
992 /*
993 * subslice_7eu[i] != 0 (because of the check above) and
994 * ss_max == 4 (maximum number of subslices possible per slice)
995 *
996 * -> 0 <= ss <= 3;
997 */
998 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
999 vals[i] = 3 - ss;
1000 }
1001
1002 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1003 return 0;
1004
1005 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1006 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1007 GEN9_IZ_HASHING_MASK(2) |
1008 GEN9_IZ_HASHING_MASK(1) |
1009 GEN9_IZ_HASHING_MASK(0),
1010 GEN9_IZ_HASHING(2, vals[2]) |
1011 GEN9_IZ_HASHING(1, vals[1]) |
1012 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001013
Mika Kuoppala72253422014-10-07 17:21:26 +03001014 return 0;
1015}
1016
Damien Lespiaub7668792015-02-14 18:30:29 +00001017
Damien Lespiau8d205492015-02-09 19:33:15 +00001018static int skl_init_workarounds(struct intel_engine_cs *ring)
1019{
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001020 struct drm_device *dev = ring->dev;
1021 struct drm_i915_private *dev_priv = dev->dev_private;
1022
Damien Lespiau8d205492015-02-09 19:33:15 +00001023 gen9_init_workarounds(ring);
1024
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001025 /* WaDisablePowerCompilerClockGating:skl */
1026 if (INTEL_REVID(dev) == SKL_REVID_B0)
1027 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1028 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1029
Damien Lespiaub7668792015-02-14 18:30:29 +00001030 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001031}
1032
Michel Thierry771b9a52014-11-11 16:47:33 +00001033int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001034{
1035 struct drm_device *dev = ring->dev;
1036 struct drm_i915_private *dev_priv = dev->dev_private;
1037
1038 WARN_ON(ring->id != RCS);
1039
1040 dev_priv->workarounds.count = 0;
1041
1042 if (IS_BROADWELL(dev))
1043 return bdw_init_workarounds(ring);
1044
1045 if (IS_CHERRYVIEW(dev))
1046 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001047
Damien Lespiau8d205492015-02-09 19:33:15 +00001048 if (IS_SKYLAKE(dev))
1049 return skl_init_workarounds(ring);
1050 else if (IS_GEN9(dev))
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001051 return gen9_init_workarounds(ring);
1052
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001053 return 0;
1054}
1055
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001056static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001057{
Chris Wilson78501ea2010-10-27 12:18:21 +01001058 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001059 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001060 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001061 if (ret)
1062 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001063
Akash Goel61a563a2014-03-25 18:01:50 +05301064 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1065 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001066 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001067
1068 /* We need to disable the AsyncFlip performance optimisations in order
1069 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1070 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001071 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001072 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001073 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001074 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001075 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1076
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001077 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301078 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001079 if (INTEL_INFO(dev)->gen == 6)
1080 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001081 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001082
Akash Goel01fa0302014-03-24 23:00:04 +05301083 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001084 if (IS_GEN7(dev))
1085 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301086 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001087 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001088
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001089 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001090 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1091 * "If this bit is set, STCunit will have LRA as replacement
1092 * policy. [...] This bit must be reset. LRA replacement
1093 * policy is not supported."
1094 */
1095 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001096 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001097 }
1098
Daniel Vetter6b26c862012-04-24 14:04:12 +02001099 if (INTEL_INFO(dev)->gen >= 6)
1100 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001101
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001102 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001103 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001104
Mika Kuoppala72253422014-10-07 17:21:26 +03001105 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001106}
1107
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001108static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001109{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001110 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001111 struct drm_i915_private *dev_priv = dev->dev_private;
1112
1113 if (dev_priv->semaphore_obj) {
1114 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1115 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1116 dev_priv->semaphore_obj = NULL;
1117 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001118
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001119 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001120}
1121
Ben Widawsky3e789982014-06-30 09:53:37 -07001122static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1123 unsigned int num_dwords)
1124{
1125#define MBOX_UPDATE_DWORDS 8
1126 struct drm_device *dev = signaller->dev;
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128 struct intel_engine_cs *waiter;
1129 int i, ret, num_rings;
1130
1131 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1132 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1133#undef MBOX_UPDATE_DWORDS
1134
1135 ret = intel_ring_begin(signaller, num_dwords);
1136 if (ret)
1137 return ret;
1138
1139 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001140 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001141 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1142 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1143 continue;
1144
John Harrison6259cea2014-11-24 18:49:29 +00001145 seqno = i915_gem_request_get_seqno(
1146 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001147 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1148 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1149 PIPE_CONTROL_QW_WRITE |
1150 PIPE_CONTROL_FLUSH_ENABLE);
1151 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1152 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001153 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001154 intel_ring_emit(signaller, 0);
1155 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1156 MI_SEMAPHORE_TARGET(waiter->id));
1157 intel_ring_emit(signaller, 0);
1158 }
1159
1160 return 0;
1161}
1162
1163static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1164 unsigned int num_dwords)
1165{
1166#define MBOX_UPDATE_DWORDS 6
1167 struct drm_device *dev = signaller->dev;
1168 struct drm_i915_private *dev_priv = dev->dev_private;
1169 struct intel_engine_cs *waiter;
1170 int i, ret, num_rings;
1171
1172 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1173 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1174#undef MBOX_UPDATE_DWORDS
1175
1176 ret = intel_ring_begin(signaller, num_dwords);
1177 if (ret)
1178 return ret;
1179
1180 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001181 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001182 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1183 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1184 continue;
1185
John Harrison6259cea2014-11-24 18:49:29 +00001186 seqno = i915_gem_request_get_seqno(
1187 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001188 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1189 MI_FLUSH_DW_OP_STOREDW);
1190 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1191 MI_FLUSH_DW_USE_GTT);
1192 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001193 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001194 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1195 MI_SEMAPHORE_TARGET(waiter->id));
1196 intel_ring_emit(signaller, 0);
1197 }
1198
1199 return 0;
1200}
1201
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001202static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001203 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001204{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001205 struct drm_device *dev = signaller->dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001207 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001208 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001209
Ben Widawskya1444b72014-06-30 09:53:35 -07001210#define MBOX_UPDATE_DWORDS 3
1211 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1212 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1213#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001214
1215 ret = intel_ring_begin(signaller, num_dwords);
1216 if (ret)
1217 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001218
Ben Widawsky78325f22014-04-29 14:52:29 -07001219 for_each_ring(useless, dev_priv, i) {
1220 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1221 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001222 u32 seqno = i915_gem_request_get_seqno(
1223 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001224 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1225 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001226 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001227 }
1228 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001229
Ben Widawskya1444b72014-06-30 09:53:35 -07001230 /* If num_dwords was rounded, make sure the tail pointer is correct */
1231 if (num_rings % 2 == 0)
1232 intel_ring_emit(signaller, MI_NOOP);
1233
Ben Widawsky024a43e2014-04-29 14:52:30 -07001234 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001235}
1236
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001237/**
1238 * gen6_add_request - Update the semaphore mailbox registers
1239 *
1240 * @ring - ring that is adding a request
1241 * @seqno - return seqno stuck into the ring
1242 *
1243 * Update the mailbox registers in the *other* rings with the current seqno.
1244 * This acts like a signal in the canonical semaphore.
1245 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001246static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001247gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001248{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001249 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001250
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001251 if (ring->semaphore.signal)
1252 ret = ring->semaphore.signal(ring, 4);
1253 else
1254 ret = intel_ring_begin(ring, 4);
1255
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001256 if (ret)
1257 return ret;
1258
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001259 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1260 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001261 intel_ring_emit(ring,
1262 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001263 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001264 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001265
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001266 return 0;
1267}
1268
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001269static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1270 u32 seqno)
1271{
1272 struct drm_i915_private *dev_priv = dev->dev_private;
1273 return dev_priv->last_seqno < seqno;
1274}
1275
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001276/**
1277 * intel_ring_sync - sync the waiter to the signaller on seqno
1278 *
1279 * @waiter - ring that is waiting
1280 * @signaller - ring which has, or will signal
1281 * @seqno - seqno which the waiter will block on
1282 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001283
1284static int
1285gen8_ring_sync(struct intel_engine_cs *waiter,
1286 struct intel_engine_cs *signaller,
1287 u32 seqno)
1288{
1289 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1290 int ret;
1291
1292 ret = intel_ring_begin(waiter, 4);
1293 if (ret)
1294 return ret;
1295
1296 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1297 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001298 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001299 MI_SEMAPHORE_SAD_GTE_SDD);
1300 intel_ring_emit(waiter, seqno);
1301 intel_ring_emit(waiter,
1302 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1303 intel_ring_emit(waiter,
1304 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1305 intel_ring_advance(waiter);
1306 return 0;
1307}
1308
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001309static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001310gen6_ring_sync(struct intel_engine_cs *waiter,
1311 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001312 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001313{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001314 u32 dw1 = MI_SEMAPHORE_MBOX |
1315 MI_SEMAPHORE_COMPARE |
1316 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001317 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1318 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001319
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001320 /* Throughout all of the GEM code, seqno passed implies our current
1321 * seqno is >= the last seqno executed. However for hardware the
1322 * comparison is strictly greater than.
1323 */
1324 seqno -= 1;
1325
Ben Widawskyebc348b2014-04-29 14:52:28 -07001326 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001327
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001328 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001329 if (ret)
1330 return ret;
1331
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001332 /* If seqno wrap happened, omit the wait with no-ops */
1333 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001334 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001335 intel_ring_emit(waiter, seqno);
1336 intel_ring_emit(waiter, 0);
1337 intel_ring_emit(waiter, MI_NOOP);
1338 } else {
1339 intel_ring_emit(waiter, MI_NOOP);
1340 intel_ring_emit(waiter, MI_NOOP);
1341 intel_ring_emit(waiter, MI_NOOP);
1342 intel_ring_emit(waiter, MI_NOOP);
1343 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001344 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001345
1346 return 0;
1347}
1348
Chris Wilsonc6df5412010-12-15 09:56:50 +00001349#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1350do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001351 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1352 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001353 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1354 intel_ring_emit(ring__, 0); \
1355 intel_ring_emit(ring__, 0); \
1356} while (0)
1357
1358static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001359pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001360{
Chris Wilson18393f62014-04-09 09:19:40 +01001361 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001362 int ret;
1363
1364 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1365 * incoherent with writes to memory, i.e. completely fubar,
1366 * so we need to use PIPE_NOTIFY instead.
1367 *
1368 * However, we also need to workaround the qword write
1369 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1370 * memory before requesting an interrupt.
1371 */
1372 ret = intel_ring_begin(ring, 32);
1373 if (ret)
1374 return ret;
1375
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001376 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001377 PIPE_CONTROL_WRITE_FLUSH |
1378 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001379 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001380 intel_ring_emit(ring,
1381 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001382 intel_ring_emit(ring, 0);
1383 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001384 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001385 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001386 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001387 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001388 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001389 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001390 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001391 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001392 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001393 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001394
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001396 PIPE_CONTROL_WRITE_FLUSH |
1397 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001398 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001399 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001400 intel_ring_emit(ring,
1401 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001402 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001403 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001404
Chris Wilsonc6df5412010-12-15 09:56:50 +00001405 return 0;
1406}
1407
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001408static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001409gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001410{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001411 /* Workaround to force correct ordering between irq and seqno writes on
1412 * ivb (and maybe also on snb) by reading from a CS register (like
1413 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001414 if (!lazy_coherency) {
1415 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1416 POSTING_READ(RING_ACTHD(ring->mmio_base));
1417 }
1418
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001419 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1420}
1421
1422static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001423ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001424{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001425 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1426}
1427
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001428static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001429ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001430{
1431 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1432}
1433
Chris Wilsonc6df5412010-12-15 09:56:50 +00001434static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001435pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001436{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001437 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001438}
1439
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001440static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001441pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001442{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001443 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001444}
1445
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001446static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001447gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001448{
1449 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001450 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001451 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001452
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001453 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001454 return false;
1455
Chris Wilson7338aef2012-04-24 21:48:47 +01001456 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001457 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001458 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001459 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001460
1461 return true;
1462}
1463
1464static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001465gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001466{
1467 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001468 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001469 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001470
Chris Wilson7338aef2012-04-24 21:48:47 +01001471 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001472 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001473 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001474 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001475}
1476
1477static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001478i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001479{
Chris Wilson78501ea2010-10-27 12:18:21 +01001480 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001481 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001482 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001483
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001484 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001485 return false;
1486
Chris Wilson7338aef2012-04-24 21:48:47 +01001487 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001488 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001489 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1490 I915_WRITE(IMR, dev_priv->irq_mask);
1491 POSTING_READ(IMR);
1492 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001493 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001494
1495 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001496}
1497
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001498static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001499i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001500{
Chris Wilson78501ea2010-10-27 12:18:21 +01001501 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001502 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001503 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001504
Chris Wilson7338aef2012-04-24 21:48:47 +01001505 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001506 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001507 dev_priv->irq_mask |= ring->irq_enable_mask;
1508 I915_WRITE(IMR, dev_priv->irq_mask);
1509 POSTING_READ(IMR);
1510 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001511 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001512}
1513
Chris Wilsonc2798b12012-04-22 21:13:57 +01001514static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001516{
1517 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001520
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001521 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001522 return false;
1523
Chris Wilson7338aef2012-04-24 21:48:47 +01001524 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001525 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001526 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1527 I915_WRITE16(IMR, dev_priv->irq_mask);
1528 POSTING_READ16(IMR);
1529 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001530 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001531
1532 return true;
1533}
1534
1535static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001536i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001537{
1538 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001539 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001540 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001541
Chris Wilson7338aef2012-04-24 21:48:47 +01001542 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001543 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001544 dev_priv->irq_mask |= ring->irq_enable_mask;
1545 I915_WRITE16(IMR, dev_priv->irq_mask);
1546 POSTING_READ16(IMR);
1547 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001548 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001549}
1550
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001551static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001552bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001553 u32 invalidate_domains,
1554 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001555{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001556 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001557
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001558 ret = intel_ring_begin(ring, 2);
1559 if (ret)
1560 return ret;
1561
1562 intel_ring_emit(ring, MI_FLUSH);
1563 intel_ring_emit(ring, MI_NOOP);
1564 intel_ring_advance(ring);
1565 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001566}
1567
Chris Wilson3cce4692010-10-27 16:11:02 +01001568static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001569i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001570{
Chris Wilson3cce4692010-10-27 16:11:02 +01001571 int ret;
1572
1573 ret = intel_ring_begin(ring, 4);
1574 if (ret)
1575 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001576
Chris Wilson3cce4692010-10-27 16:11:02 +01001577 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1578 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001579 intel_ring_emit(ring,
1580 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001581 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001582 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001583
Chris Wilson3cce4692010-10-27 16:11:02 +01001584 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001585}
1586
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001587static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001588gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001589{
1590 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001592 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001593
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001594 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1595 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001596
Chris Wilson7338aef2012-04-24 21:48:47 +01001597 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001598 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001599 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001600 I915_WRITE_IMR(ring,
1601 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001602 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001603 else
1604 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001605 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001606 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001607 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001608
1609 return true;
1610}
1611
1612static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001613gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001614{
1615 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001616 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001617 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001618
Chris Wilson7338aef2012-04-24 21:48:47 +01001619 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001620 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001621 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001622 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001623 else
1624 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001625 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001626 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001627 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001628}
1629
Ben Widawskya19d2932013-05-28 19:22:30 -07001630static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001631hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001632{
1633 struct drm_device *dev = ring->dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 unsigned long flags;
1636
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001637 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001638 return false;
1639
Daniel Vetter59cdb632013-07-04 23:35:28 +02001640 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001641 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001642 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001643 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001644 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001645 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001646
1647 return true;
1648}
1649
1650static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001651hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001652{
1653 struct drm_device *dev = ring->dev;
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 unsigned long flags;
1656
Daniel Vetter59cdb632013-07-04 23:35:28 +02001657 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001658 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001659 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001660 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001661 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001662 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001663}
1664
Ben Widawskyabd58f02013-11-02 21:07:09 -07001665static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001666gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001667{
1668 struct drm_device *dev = ring->dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 unsigned long flags;
1671
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001672 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001673 return false;
1674
1675 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1676 if (ring->irq_refcount++ == 0) {
1677 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1678 I915_WRITE_IMR(ring,
1679 ~(ring->irq_enable_mask |
1680 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1681 } else {
1682 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1683 }
1684 POSTING_READ(RING_IMR(ring->mmio_base));
1685 }
1686 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1687
1688 return true;
1689}
1690
1691static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001692gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001693{
1694 struct drm_device *dev = ring->dev;
1695 struct drm_i915_private *dev_priv = dev->dev_private;
1696 unsigned long flags;
1697
1698 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1699 if (--ring->irq_refcount == 0) {
1700 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1701 I915_WRITE_IMR(ring,
1702 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1703 } else {
1704 I915_WRITE_IMR(ring, ~0);
1705 }
1706 POSTING_READ(RING_IMR(ring->mmio_base));
1707 }
1708 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1709}
1710
Zou Nan haid1b851f2010-05-21 09:08:57 +08001711static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001712i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001713 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001714 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001715{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001716 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001717
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001718 ret = intel_ring_begin(ring, 2);
1719 if (ret)
1720 return ret;
1721
Chris Wilson78501ea2010-10-27 12:18:21 +01001722 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001723 MI_BATCH_BUFFER_START |
1724 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001725 (dispatch_flags & I915_DISPATCH_SECURE ?
1726 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001727 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001728 intel_ring_advance(ring);
1729
Zou Nan haid1b851f2010-05-21 09:08:57 +08001730 return 0;
1731}
1732
Daniel Vetterb45305f2012-12-17 16:21:27 +01001733/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1734#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001735#define I830_TLB_ENTRIES (2)
1736#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001737static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001738i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001739 u64 offset, u32 len,
1740 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001741{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001742 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001743 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001744
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001745 ret = intel_ring_begin(ring, 6);
1746 if (ret)
1747 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001748
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001749 /* Evict the invalid PTE TLBs */
1750 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1751 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1752 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1753 intel_ring_emit(ring, cs_offset);
1754 intel_ring_emit(ring, 0xdeadbeef);
1755 intel_ring_emit(ring, MI_NOOP);
1756 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001757
John Harrison8e004ef2015-02-13 11:48:10 +00001758 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001759 if (len > I830_BATCH_LIMIT)
1760 return -ENOSPC;
1761
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001762 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001763 if (ret)
1764 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001765
1766 /* Blit the batch (which has now all relocs applied) to the
1767 * stable batch scratch bo area (so that the CS never
1768 * stumbles over its tlb invalidation bug) ...
1769 */
1770 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1771 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001772 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001773 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001774 intel_ring_emit(ring, 4096);
1775 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001776
Daniel Vetterb45305f2012-12-17 16:21:27 +01001777 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001778 intel_ring_emit(ring, MI_NOOP);
1779 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001780
1781 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001782 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001783 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001784
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001785 ret = intel_ring_begin(ring, 4);
1786 if (ret)
1787 return ret;
1788
1789 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001790 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1791 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001792 intel_ring_emit(ring, offset + len - 8);
1793 intel_ring_emit(ring, MI_NOOP);
1794 intel_ring_advance(ring);
1795
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001796 return 0;
1797}
1798
1799static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001800i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001801 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001802 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001803{
1804 int ret;
1805
1806 ret = intel_ring_begin(ring, 2);
1807 if (ret)
1808 return ret;
1809
Chris Wilson65f56872012-04-17 16:38:12 +01001810 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001811 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1812 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001813 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001814
Eric Anholt62fdfea2010-05-21 13:26:39 -07001815 return 0;
1816}
1817
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001818static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001819{
Chris Wilson05394f32010-11-08 19:18:58 +00001820 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001821
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001822 obj = ring->status_page.obj;
1823 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001824 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001825
Chris Wilson9da3da62012-06-01 15:20:22 +01001826 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001827 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001828 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001829 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001830}
1831
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001832static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001833{
Chris Wilson05394f32010-11-08 19:18:58 +00001834 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001835
Chris Wilsone3efda42014-04-09 09:19:41 +01001836 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001837 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001838 int ret;
1839
1840 obj = i915_gem_alloc_object(ring->dev, 4096);
1841 if (obj == NULL) {
1842 DRM_ERROR("Failed to allocate status page\n");
1843 return -ENOMEM;
1844 }
1845
1846 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1847 if (ret)
1848 goto err_unref;
1849
Chris Wilson1f767e02014-07-03 17:33:03 -04001850 flags = 0;
1851 if (!HAS_LLC(ring->dev))
1852 /* On g33, we cannot place HWS above 256MiB, so
1853 * restrict its pinning to the low mappable arena.
1854 * Though this restriction is not documented for
1855 * gen4, gen5, or byt, they also behave similarly
1856 * and hang if the HWS is placed at the top of the
1857 * GTT. To generalise, it appears that all !llc
1858 * platforms have issues with us placing the HWS
1859 * above the mappable region (even though we never
1860 * actualy map it).
1861 */
1862 flags |= PIN_MAPPABLE;
1863 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001864 if (ret) {
1865err_unref:
1866 drm_gem_object_unreference(&obj->base);
1867 return ret;
1868 }
1869
1870 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001871 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001872
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001873 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001874 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001875 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001876
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001877 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1878 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001879
1880 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001881}
1882
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001883static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001884{
1885 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001886
1887 if (!dev_priv->status_page_dmah) {
1888 dev_priv->status_page_dmah =
1889 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1890 if (!dev_priv->status_page_dmah)
1891 return -ENOMEM;
1892 }
1893
Chris Wilson6b8294a2012-11-16 11:43:20 +00001894 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1895 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1896
1897 return 0;
1898}
1899
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001900void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1901{
1902 iounmap(ringbuf->virtual_start);
1903 ringbuf->virtual_start = NULL;
1904 i915_gem_object_ggtt_unpin(ringbuf->obj);
1905}
1906
1907int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1908 struct intel_ringbuffer *ringbuf)
1909{
1910 struct drm_i915_private *dev_priv = to_i915(dev);
1911 struct drm_i915_gem_object *obj = ringbuf->obj;
1912 int ret;
1913
1914 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1915 if (ret)
1916 return ret;
1917
1918 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1919 if (ret) {
1920 i915_gem_object_ggtt_unpin(obj);
1921 return ret;
1922 }
1923
1924 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1925 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1926 if (ringbuf->virtual_start == NULL) {
1927 i915_gem_object_ggtt_unpin(obj);
1928 return -EINVAL;
1929 }
1930
1931 return 0;
1932}
1933
Oscar Mateo84c23772014-07-24 17:04:15 +01001934void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001935{
Oscar Mateo2919d292014-07-03 16:28:02 +01001936 drm_gem_object_unreference(&ringbuf->obj->base);
1937 ringbuf->obj = NULL;
1938}
1939
Oscar Mateo84c23772014-07-24 17:04:15 +01001940int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1941 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001942{
Chris Wilsone3efda42014-04-09 09:19:41 +01001943 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001944
1945 obj = NULL;
1946 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001947 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001948 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001949 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001950 if (obj == NULL)
1951 return -ENOMEM;
1952
Akash Goel24f3a8c2014-06-17 10:59:42 +05301953 /* mark ring buffers as read-only from GPU side by default */
1954 obj->gt_ro = 1;
1955
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001956 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001957
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001958 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001959}
1960
Ben Widawskyc43b5632012-04-16 14:07:40 -07001961static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001962 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001963{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001964 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001965 int ret;
1966
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001967 WARN_ON(ring->buffer);
1968
1969 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1970 if (!ringbuf)
1971 return -ENOMEM;
1972 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001973
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001974 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001975 INIT_LIST_HEAD(&ring->active_list);
1976 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001977 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001978 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001979 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001980 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001981
Chris Wilsonb259f672011-03-29 13:19:09 +01001982 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001983
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001984 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001985 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001986 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001987 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001988 } else {
1989 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001990 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001991 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001992 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001993 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001995 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001996
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001997 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1998 if (ret) {
1999 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2000 ring->name, ret);
2001 goto error;
2002 }
2003
2004 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2005 if (ret) {
2006 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2007 ring->name, ret);
2008 intel_destroy_ringbuffer_obj(ringbuf);
2009 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002010 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002011
Chris Wilson55249ba2010-12-22 14:04:47 +00002012 /* Workaround an erratum on the i830 which causes a hang if
2013 * the TAIL pointer points to within the last 2 cachelines
2014 * of the buffer.
2015 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002016 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002017 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002018 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002019
Brad Volkin44e895a2014-05-10 14:10:43 -07002020 ret = i915_cmd_parser_init_ring(ring);
2021 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002022 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002023
Oscar Mateo8ee14972014-05-22 14:13:34 +01002024 return 0;
2025
2026error:
2027 kfree(ringbuf);
2028 ring->buffer = NULL;
2029 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002030}
2031
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002032void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002033{
John Harrison6402c332014-10-31 12:00:26 +00002034 struct drm_i915_private *dev_priv;
2035 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002036
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002037 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002038 return;
2039
John Harrison6402c332014-10-31 12:00:26 +00002040 dev_priv = to_i915(ring->dev);
2041 ringbuf = ring->buffer;
2042
Chris Wilsone3efda42014-04-09 09:19:41 +01002043 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002044 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002045
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002046 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002047 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002048 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002049
Zou Nan hai8d192152010-11-02 16:31:01 +08002050 if (ring->cleanup)
2051 ring->cleanup(ring);
2052
Chris Wilson78501ea2010-10-27 12:18:21 +01002053 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002054
2055 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002056
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002057 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002058 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002059}
2060
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002061static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002062{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002063 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002064 struct drm_i915_gem_request *request;
John Harrisondbe46462015-03-19 12:30:09 +00002065 int ret, new_space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002066
Dave Gordonebd0fd42014-11-27 11:22:49 +00002067 if (intel_ring_space(ringbuf) >= n)
2068 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002069
2070 list_for_each_entry(request, &ring->request_list, list) {
John Harrisondbe46462015-03-19 12:30:09 +00002071 new_space = __intel_ring_space(request->postfix, ringbuf->tail,
2072 ringbuf->size);
2073 if (new_space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002074 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002075 }
2076
Daniel Vettera4b3a572014-11-26 14:17:05 +01002077 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002078 return -ENOSPC;
2079
Daniel Vettera4b3a572014-11-26 14:17:05 +01002080 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002081 if (ret)
2082 return ret;
2083
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002084 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002085
John Harrisondbe46462015-03-19 12:30:09 +00002086 WARN_ON(intel_ring_space(ringbuf) < new_space);
2087
Chris Wilsona71d8d92012-02-15 11:25:36 +00002088 return 0;
2089}
2090
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002091static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002092{
Chris Wilson78501ea2010-10-27 12:18:21 +01002093 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002094 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002095 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002096 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002097 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002098
Chris Wilsona71d8d92012-02-15 11:25:36 +00002099 ret = intel_ring_wait_request(ring, n);
2100 if (ret != -ENOSPC)
2101 return ret;
2102
Chris Wilson09246732013-08-10 22:16:32 +01002103 /* force the tail write in case we have been skipping them */
2104 __intel_ring_advance(ring);
2105
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002106 /* With GEM the hangcheck timer should kick us out of the loop,
2107 * leaving it early runs the risk of corrupting GEM state (due
2108 * to running on almost untested codepaths). But on resume
2109 * timers don't work yet, so prevent a complete hang in that
2110 * case by choosing an insanely large timeout. */
2111 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002112
Dave Gordonebd0fd42014-11-27 11:22:49 +00002113 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002114 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002115 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002116 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002117 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002118 ringbuf->head = I915_READ_HEAD(ring);
2119 if (intel_ring_space(ringbuf) >= n)
2120 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002121
Chris Wilsone60a0b12010-10-13 10:09:14 +01002122 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002123
Chris Wilsondcfe0502014-05-05 09:07:32 +01002124 if (dev_priv->mm.interruptible && signal_pending(current)) {
2125 ret = -ERESTARTSYS;
2126 break;
2127 }
2128
Daniel Vetter33196de2012-11-14 17:14:05 +01002129 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2130 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002131 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002132 break;
2133
2134 if (time_after(jiffies, end)) {
2135 ret = -EBUSY;
2136 break;
2137 }
2138 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002139 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002140 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002141}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002142
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002143static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002144{
2145 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002146 struct intel_ringbuffer *ringbuf = ring->buffer;
2147 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002148
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002149 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002150 int ret = ring_wait_for_space(ring, rem);
2151 if (ret)
2152 return ret;
2153 }
2154
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002155 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002156 rem /= 4;
2157 while (rem--)
2158 iowrite32(MI_NOOP, virt++);
2159
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002160 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002161 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002162
2163 return 0;
2164}
2165
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002166int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002167{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002168 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002169 int ret;
2170
2171 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002172 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002173 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002174 if (ret)
2175 return ret;
2176 }
2177
2178 /* Wait upon the last request to be completed */
2179 if (list_empty(&ring->request_list))
2180 return 0;
2181
Daniel Vettera4b3a572014-11-26 14:17:05 +01002182 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002183 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002184 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002185
Daniel Vettera4b3a572014-11-26 14:17:05 +01002186 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002187}
2188
John Harrison6689cb22015-03-19 12:30:08 +00002189int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002190{
John Harrison6689cb22015-03-19 12:30:08 +00002191 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002192
John Harrison9eba5d42014-11-24 18:49:23 +00002193 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002194}
2195
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002196static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002197 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002198{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002199 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002200 int ret;
2201
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002202 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002203 ret = intel_wrap_ring_buffer(ring);
2204 if (unlikely(ret))
2205 return ret;
2206 }
2207
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002208 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002209 ret = ring_wait_for_space(ring, bytes);
2210 if (unlikely(ret))
2211 return ret;
2212 }
2213
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002214 return 0;
2215}
2216
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002217int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002218 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002219{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002220 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002221 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002222
Daniel Vetter33196de2012-11-14 17:14:05 +01002223 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2224 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002225 if (ret)
2226 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002227
Chris Wilson304d6952014-01-02 14:32:35 +00002228 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2229 if (ret)
2230 return ret;
2231
Chris Wilson9d7730912012-11-27 16:22:52 +00002232 /* Preallocate the olr before touching the ring */
John Harrison6689cb22015-03-19 12:30:08 +00002233 ret = i915_gem_request_alloc(ring, ring->default_context);
Chris Wilson9d7730912012-11-27 16:22:52 +00002234 if (ret)
2235 return ret;
2236
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002237 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002238 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002239}
2240
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002241/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002242int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002243{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002244 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002245 int ret;
2246
2247 if (num_dwords == 0)
2248 return 0;
2249
Chris Wilson18393f62014-04-09 09:19:40 +01002250 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002251 ret = intel_ring_begin(ring, num_dwords);
2252 if (ret)
2253 return ret;
2254
2255 while (num_dwords--)
2256 intel_ring_emit(ring, MI_NOOP);
2257
2258 intel_ring_advance(ring);
2259
2260 return 0;
2261}
2262
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002263void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002264{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002265 struct drm_device *dev = ring->dev;
2266 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002267
John Harrison6259cea2014-11-24 18:49:29 +00002268 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002269
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002270 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002271 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2272 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002273 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002274 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002275 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002276
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002277 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002278 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002279}
2280
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002281static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002282 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002283{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002284 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002285
2286 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002287
Chris Wilson12f55812012-07-05 17:14:01 +01002288 /* Disable notification that the ring is IDLE. The GT
2289 * will then assume that it is busy and bring it out of rc6.
2290 */
2291 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2292 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2293
2294 /* Clear the context id. Here be magic! */
2295 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2296
2297 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002298 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002299 GEN6_BSD_SLEEP_INDICATOR) == 0,
2300 50))
2301 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002302
Chris Wilson12f55812012-07-05 17:14:01 +01002303 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002304 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002305 POSTING_READ(RING_TAIL(ring->mmio_base));
2306
2307 /* Let the ring send IDLE messages to the GT again,
2308 * and so let it sleep to conserve power when idle.
2309 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002310 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002311 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002312}
2313
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002314static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002315 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002316{
Chris Wilson71a77e02011-02-02 12:13:49 +00002317 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002318 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002319
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002320 ret = intel_ring_begin(ring, 4);
2321 if (ret)
2322 return ret;
2323
Chris Wilson71a77e02011-02-02 12:13:49 +00002324 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002325 if (INTEL_INFO(ring->dev)->gen >= 8)
2326 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002327
2328 /* We always require a command barrier so that subsequent
2329 * commands, such as breadcrumb interrupts, are strictly ordered
2330 * wrt the contents of the write cache being flushed to memory
2331 * (and thus being coherent from the CPU).
2332 */
2333 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2334
Jesse Barnes9a289772012-10-26 09:42:42 -07002335 /*
2336 * Bspec vol 1c.5 - video engine command streamer:
2337 * "If ENABLED, all TLBs will be invalidated once the flush
2338 * operation is complete. This bit is only valid when the
2339 * Post-Sync Operation field is a value of 1h or 3h."
2340 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002341 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002342 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2343
Chris Wilson71a77e02011-02-02 12:13:49 +00002344 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002345 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002346 if (INTEL_INFO(ring->dev)->gen >= 8) {
2347 intel_ring_emit(ring, 0); /* upper addr */
2348 intel_ring_emit(ring, 0); /* value */
2349 } else {
2350 intel_ring_emit(ring, 0);
2351 intel_ring_emit(ring, MI_NOOP);
2352 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002353 intel_ring_advance(ring);
2354 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002355}
2356
2357static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002358gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002359 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002360 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002361{
John Harrison8e004ef2015-02-13 11:48:10 +00002362 bool ppgtt = USES_PPGTT(ring->dev) &&
2363 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002364 int ret;
2365
2366 ret = intel_ring_begin(ring, 4);
2367 if (ret)
2368 return ret;
2369
2370 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002371 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002372 intel_ring_emit(ring, lower_32_bits(offset));
2373 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002374 intel_ring_emit(ring, MI_NOOP);
2375 intel_ring_advance(ring);
2376
2377 return 0;
2378}
2379
2380static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002381hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002382 u64 offset, u32 len,
2383 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002384{
Akshay Joshi0206e352011-08-16 15:34:10 -04002385 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002386
Akshay Joshi0206e352011-08-16 15:34:10 -04002387 ret = intel_ring_begin(ring, 2);
2388 if (ret)
2389 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002390
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002391 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002392 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002393 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002394 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002395 /* bit0-7 is the length on GEN6+ */
2396 intel_ring_emit(ring, offset);
2397 intel_ring_advance(ring);
2398
2399 return 0;
2400}
2401
2402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002403gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002404 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002405 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002406{
2407 int ret;
2408
2409 ret = intel_ring_begin(ring, 2);
2410 if (ret)
2411 return ret;
2412
2413 intel_ring_emit(ring,
2414 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002415 (dispatch_flags & I915_DISPATCH_SECURE ?
2416 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002417 /* bit0-7 is the length on GEN6+ */
2418 intel_ring_emit(ring, offset);
2419 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002420
Akshay Joshi0206e352011-08-16 15:34:10 -04002421 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002422}
2423
Chris Wilson549f7362010-10-19 11:19:32 +01002424/* Blitter support (SandyBridge+) */
2425
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002426static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002427 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002428{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002429 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002430 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002431 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002432
Daniel Vetter6a233c72011-12-14 13:57:07 +01002433 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002434 if (ret)
2435 return ret;
2436
Chris Wilson71a77e02011-02-02 12:13:49 +00002437 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002438 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002439 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002440
2441 /* We always require a command barrier so that subsequent
2442 * commands, such as breadcrumb interrupts, are strictly ordered
2443 * wrt the contents of the write cache being flushed to memory
2444 * (and thus being coherent from the CPU).
2445 */
2446 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2447
Jesse Barnes9a289772012-10-26 09:42:42 -07002448 /*
2449 * Bspec vol 1c.3 - blitter engine command streamer:
2450 * "If ENABLED, all TLBs will be invalidated once the flush
2451 * operation is complete. This bit is only valid when the
2452 * Post-Sync Operation field is a value of 1h or 3h."
2453 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002454 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002455 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002456 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002457 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002458 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002459 intel_ring_emit(ring, 0); /* upper addr */
2460 intel_ring_emit(ring, 0); /* value */
2461 } else {
2462 intel_ring_emit(ring, 0);
2463 intel_ring_emit(ring, MI_NOOP);
2464 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002465 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002466
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002467 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002468}
2469
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002470int intel_init_render_ring_buffer(struct drm_device *dev)
2471{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002472 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002473 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002474 struct drm_i915_gem_object *obj;
2475 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002476
Daniel Vetter59465b52012-04-11 22:12:48 +02002477 ring->name = "render ring";
2478 ring->id = RCS;
2479 ring->mmio_base = RENDER_RING_BASE;
2480
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002481 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002482 if (i915_semaphore_is_enabled(dev)) {
2483 obj = i915_gem_alloc_object(dev, 4096);
2484 if (obj == NULL) {
2485 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2486 i915.semaphores = 0;
2487 } else {
2488 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2489 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2490 if (ret != 0) {
2491 drm_gem_object_unreference(&obj->base);
2492 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2493 i915.semaphores = 0;
2494 } else
2495 dev_priv->semaphore_obj = obj;
2496 }
2497 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002498
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002499 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002500 ring->add_request = gen6_add_request;
2501 ring->flush = gen8_render_ring_flush;
2502 ring->irq_get = gen8_ring_get_irq;
2503 ring->irq_put = gen8_ring_put_irq;
2504 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2505 ring->get_seqno = gen6_ring_get_seqno;
2506 ring->set_seqno = ring_set_seqno;
2507 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002508 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002509 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002510 ring->semaphore.signal = gen8_rcs_signal;
2511 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002512 }
2513 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002514 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002515 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002516 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002517 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002518 ring->irq_get = gen6_ring_get_irq;
2519 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002520 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002521 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002522 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002523 if (i915_semaphore_is_enabled(dev)) {
2524 ring->semaphore.sync_to = gen6_ring_sync;
2525 ring->semaphore.signal = gen6_signal;
2526 /*
2527 * The current semaphore is only applied on pre-gen8
2528 * platform. And there is no VCS2 ring on the pre-gen8
2529 * platform. So the semaphore between RCS and VCS2 is
2530 * initialized as INVALID. Gen8 will initialize the
2531 * sema between VCS2 and RCS later.
2532 */
2533 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2534 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2535 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2536 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2537 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2538 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2539 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2540 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2541 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2542 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2543 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002544 } else if (IS_GEN5(dev)) {
2545 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002546 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002547 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002548 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002549 ring->irq_get = gen5_ring_get_irq;
2550 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002551 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2552 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002553 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002554 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002555 if (INTEL_INFO(dev)->gen < 4)
2556 ring->flush = gen2_render_ring_flush;
2557 else
2558 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002559 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002560 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002561 if (IS_GEN2(dev)) {
2562 ring->irq_get = i8xx_ring_get_irq;
2563 ring->irq_put = i8xx_ring_put_irq;
2564 } else {
2565 ring->irq_get = i9xx_ring_get_irq;
2566 ring->irq_put = i9xx_ring_put_irq;
2567 }
Daniel Vettere3670312012-04-11 22:12:53 +02002568 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002569 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002570 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002571
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002572 if (IS_HASWELL(dev))
2573 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002574 else if (IS_GEN8(dev))
2575 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002576 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002577 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2578 else if (INTEL_INFO(dev)->gen >= 4)
2579 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2580 else if (IS_I830(dev) || IS_845G(dev))
2581 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2582 else
2583 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002584 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002585 ring->cleanup = render_ring_cleanup;
2586
Daniel Vetterb45305f2012-12-17 16:21:27 +01002587 /* Workaround batchbuffer to combat CS tlb bug. */
2588 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002589 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002590 if (obj == NULL) {
2591 DRM_ERROR("Failed to allocate batch bo\n");
2592 return -ENOMEM;
2593 }
2594
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002595 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002596 if (ret != 0) {
2597 drm_gem_object_unreference(&obj->base);
2598 DRM_ERROR("Failed to ping batch bo\n");
2599 return ret;
2600 }
2601
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002602 ring->scratch.obj = obj;
2603 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002604 }
2605
Daniel Vetter99be1df2014-11-20 00:33:06 +01002606 ret = intel_init_ring_buffer(dev, ring);
2607 if (ret)
2608 return ret;
2609
2610 if (INTEL_INFO(dev)->gen >= 5) {
2611 ret = intel_init_pipe_control(ring);
2612 if (ret)
2613 return ret;
2614 }
2615
2616 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002617}
2618
2619int intel_init_bsd_ring_buffer(struct drm_device *dev)
2620{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002621 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002622 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002623
Daniel Vetter58fa3832012-04-11 22:12:49 +02002624 ring->name = "bsd ring";
2625 ring->id = VCS;
2626
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002627 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002628 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002629 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002630 /* gen6 bsd needs a special wa for tail updates */
2631 if (IS_GEN6(dev))
2632 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002633 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002634 ring->add_request = gen6_add_request;
2635 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002636 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637 if (INTEL_INFO(dev)->gen >= 8) {
2638 ring->irq_enable_mask =
2639 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2640 ring->irq_get = gen8_ring_get_irq;
2641 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002642 ring->dispatch_execbuffer =
2643 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002644 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002645 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002646 ring->semaphore.signal = gen8_xcs_signal;
2647 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002648 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649 } else {
2650 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2651 ring->irq_get = gen6_ring_get_irq;
2652 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002653 ring->dispatch_execbuffer =
2654 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655 if (i915_semaphore_is_enabled(dev)) {
2656 ring->semaphore.sync_to = gen6_ring_sync;
2657 ring->semaphore.signal = gen6_signal;
2658 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2659 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2660 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2661 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2662 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2663 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2664 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2665 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2666 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2667 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2668 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002669 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002670 } else {
2671 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002672 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002673 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002674 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002675 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002676 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002677 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002678 ring->irq_get = gen5_ring_get_irq;
2679 ring->irq_put = gen5_ring_put_irq;
2680 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002681 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002682 ring->irq_get = i9xx_ring_get_irq;
2683 ring->irq_put = i9xx_ring_put_irq;
2684 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002685 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002686 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002687 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002688
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002689 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002690}
Chris Wilson549f7362010-10-19 11:19:32 +01002691
Zhao Yakui845f74a2014-04-17 10:37:37 +08002692/**
Damien Lespiau62659922015-01-29 14:13:40 +00002693 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002694 */
2695int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2696{
2697 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002698 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002699
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002700 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002701 ring->id = VCS2;
2702
2703 ring->write_tail = ring_write_tail;
2704 ring->mmio_base = GEN8_BSD2_RING_BASE;
2705 ring->flush = gen6_bsd_ring_flush;
2706 ring->add_request = gen6_add_request;
2707 ring->get_seqno = gen6_ring_get_seqno;
2708 ring->set_seqno = ring_set_seqno;
2709 ring->irq_enable_mask =
2710 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2711 ring->irq_get = gen8_ring_get_irq;
2712 ring->irq_put = gen8_ring_put_irq;
2713 ring->dispatch_execbuffer =
2714 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002715 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002716 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002717 ring->semaphore.signal = gen8_xcs_signal;
2718 GEN8_RING_SEMAPHORE_INIT;
2719 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002720 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002721
2722 return intel_init_ring_buffer(dev, ring);
2723}
2724
Chris Wilson549f7362010-10-19 11:19:32 +01002725int intel_init_blt_ring_buffer(struct drm_device *dev)
2726{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002727 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002728 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002729
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002730 ring->name = "blitter ring";
2731 ring->id = BCS;
2732
2733 ring->mmio_base = BLT_RING_BASE;
2734 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002735 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002736 ring->add_request = gen6_add_request;
2737 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002738 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002739 if (INTEL_INFO(dev)->gen >= 8) {
2740 ring->irq_enable_mask =
2741 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2742 ring->irq_get = gen8_ring_get_irq;
2743 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002744 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002745 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002746 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002747 ring->semaphore.signal = gen8_xcs_signal;
2748 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002749 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002750 } else {
2751 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2752 ring->irq_get = gen6_ring_get_irq;
2753 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002754 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002755 if (i915_semaphore_is_enabled(dev)) {
2756 ring->semaphore.signal = gen6_signal;
2757 ring->semaphore.sync_to = gen6_ring_sync;
2758 /*
2759 * The current semaphore is only applied on pre-gen8
2760 * platform. And there is no VCS2 ring on the pre-gen8
2761 * platform. So the semaphore between BCS and VCS2 is
2762 * initialized as INVALID. Gen8 will initialize the
2763 * sema between BCS and VCS2 later.
2764 */
2765 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2766 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2767 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2768 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2769 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2770 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2771 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2772 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2773 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2774 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2775 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002776 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002777 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002778
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002779 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002780}
Chris Wilsona7b97612012-07-20 12:41:08 +01002781
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002782int intel_init_vebox_ring_buffer(struct drm_device *dev)
2783{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002784 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002785 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002786
2787 ring->name = "video enhancement ring";
2788 ring->id = VECS;
2789
2790 ring->mmio_base = VEBOX_RING_BASE;
2791 ring->write_tail = ring_write_tail;
2792 ring->flush = gen6_ring_flush;
2793 ring->add_request = gen6_add_request;
2794 ring->get_seqno = gen6_ring_get_seqno;
2795 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002796
2797 if (INTEL_INFO(dev)->gen >= 8) {
2798 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002799 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002800 ring->irq_get = gen8_ring_get_irq;
2801 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002802 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002803 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002804 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002805 ring->semaphore.signal = gen8_xcs_signal;
2806 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002807 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002808 } else {
2809 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2810 ring->irq_get = hsw_vebox_get_irq;
2811 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002812 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002813 if (i915_semaphore_is_enabled(dev)) {
2814 ring->semaphore.sync_to = gen6_ring_sync;
2815 ring->semaphore.signal = gen6_signal;
2816 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2817 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2818 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2819 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2820 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2821 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2822 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2823 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2824 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2825 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2826 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002827 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002828 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002829
2830 return intel_init_ring_buffer(dev, ring);
2831}
2832
Chris Wilsona7b97612012-07-20 12:41:08 +01002833int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002834intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002835{
2836 int ret;
2837
2838 if (!ring->gpu_caches_dirty)
2839 return 0;
2840
2841 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2842 if (ret)
2843 return ret;
2844
2845 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2846
2847 ring->gpu_caches_dirty = false;
2848 return 0;
2849}
2850
2851int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002852intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002853{
2854 uint32_t flush_domains;
2855 int ret;
2856
2857 flush_domains = 0;
2858 if (ring->gpu_caches_dirty)
2859 flush_domains = I915_GEM_GPU_DOMAINS;
2860
2861 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2862 if (ret)
2863 return ret;
2864
2865 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2866
2867 ring->gpu_caches_dirty = false;
2868 return 0;
2869}
Chris Wilsone3efda42014-04-09 09:19:41 +01002870
2871void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002872intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002873{
2874 int ret;
2875
2876 if (!intel_ring_initialized(ring))
2877 return;
2878
2879 ret = intel_ring_idle(ring);
2880 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2881 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2882 ring->name, ret);
2883
2884 stop_ring(ring);
2885}