blob: 0eaaaec78bae9a1748ba4566f01c70068799e2d6 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateoa4872ba2014-05-22 14:13:33 +010051static inline int ring_space(struct intel_engine_cs *ring)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 struct intel_ringbuffer *ringbuf = ring->buffer;
54 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000055}
56
Oscar Mateoa4872ba2014-05-22 14:13:33 +010057static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010058{
59 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
61}
Chris Wilson09246732013-08-10 22:16:32 +010062
Oscar Mateoa4872ba2014-05-22 14:13:33 +010063void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020064{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 struct intel_ringbuffer *ringbuf = ring->buffer;
66 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020067 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010068 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010069 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010070}
71
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 u32 invalidate_domains,
75 u32 flush_domains)
76{
77 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
87 ret = intel_ring_begin(ring, 2);
88 if (ret)
89 return ret;
90
91 intel_ring_emit(ring, cmd);
92 intel_ring_emit(ring, MI_NOOP);
93 intel_ring_advance(ring);
94
95 return 0;
96}
97
98static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010099gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Chris Wilson78501ea2010-10-27 12:18:21 +0100103 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100104 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000105 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100106
Chris Wilson36d527d2011-03-19 22:26:49 +0000107 /*
108 * read/write caches:
109 *
110 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
111 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
112 * also flushed at 2d versus 3d pipeline switches.
113 *
114 * read-only caches:
115 *
116 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
117 * MI_READ_FLUSH is set, and is always flushed on 965.
118 *
119 * I915_GEM_DOMAIN_COMMAND may not exist?
120 *
121 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
122 * invalidated when MI_EXE_FLUSH is set.
123 *
124 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
125 * invalidated with every MI_FLUSH.
126 *
127 * TLBs:
128 *
129 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
130 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
131 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
132 * are flushed at any MI_FLUSH.
133 */
134
135 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100136 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
139 cmd |= MI_EXE_FLUSH;
140
141 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
142 (IS_G4X(dev) || IS_GEN5(dev)))
143 cmd |= MI_INVALIDATE_ISP;
144
145 ret = intel_ring_begin(ring, 2);
146 if (ret)
147 return ret;
148
149 intel_ring_emit(ring, cmd);
150 intel_ring_emit(ring, MI_NOOP);
151 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000152
153 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800154}
155
Jesse Barnes8d315282011-10-16 10:23:31 +0200156/**
157 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
158 * implementing two workarounds on gen6. From section 1.4.7.1
159 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
160 *
161 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
162 * produced by non-pipelined state commands), software needs to first
163 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
164 * 0.
165 *
166 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
167 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
168 *
169 * And the workaround for these two requires this workaround first:
170 *
171 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
172 * BEFORE the pipe-control with a post-sync op and no write-cache
173 * flushes.
174 *
175 * And this last workaround is tricky because of the requirements on
176 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
177 * volume 2 part 1:
178 *
179 * "1 of the following must also be set:
180 * - Render Target Cache Flush Enable ([12] of DW1)
181 * - Depth Cache Flush Enable ([0] of DW1)
182 * - Stall at Pixel Scoreboard ([1] of DW1)
183 * - Depth Stall ([13] of DW1)
184 * - Post-Sync Operation ([13] of DW1)
185 * - Notify Enable ([8] of DW1)"
186 *
187 * The cache flushes require the workaround flush that triggered this
188 * one, so we can't use it. Depth stall would trigger the same.
189 * Post-sync nonzero is what triggered this second workaround, so we
190 * can't use that one either. Notify enable is IRQs, which aren't
191 * really our business. That leaves only stall at scoreboard.
192 */
193static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100194intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200195{
Chris Wilson18393f62014-04-09 09:19:40 +0100196 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200197 int ret;
198
199
200 ret = intel_ring_begin(ring, 6);
201 if (ret)
202 return ret;
203
204 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
205 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
206 PIPE_CONTROL_STALL_AT_SCOREBOARD);
207 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
208 intel_ring_emit(ring, 0); /* low dword */
209 intel_ring_emit(ring, 0); /* high dword */
210 intel_ring_emit(ring, MI_NOOP);
211 intel_ring_advance(ring);
212
213 ret = intel_ring_begin(ring, 6);
214 if (ret)
215 return ret;
216
217 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
218 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
219 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, 0);
222 intel_ring_emit(ring, MI_NOOP);
223 intel_ring_advance(ring);
224
225 return 0;
226}
227
228static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100229gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200230 u32 invalidate_domains, u32 flush_domains)
231{
232 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100233 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 int ret;
235
Paulo Zanonib3111502012-08-17 18:35:42 -0300236 /* Force SNB workarounds for PIPE_CONTROL flushes */
237 ret = intel_emit_post_sync_nonzero_flush(ring);
238 if (ret)
239 return ret;
240
Jesse Barnes8d315282011-10-16 10:23:31 +0200241 /* Just flush everything. Experiments have shown that reducing the
242 * number of bits based on the write domains has little performance
243 * impact.
244 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100245 if (flush_domains) {
246 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
247 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
248 /*
249 * Ensure that any following seqno writes only happen
250 * when the render cache is indeed flushed.
251 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200252 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 }
254 if (invalidate_domains) {
255 flags |= PIPE_CONTROL_TLB_INVALIDATE;
256 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
261 /*
262 * TLB invalidate requires a post-sync write.
263 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700264 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100265 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200266
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100267 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200268 if (ret)
269 return ret;
270
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200272 intel_ring_emit(ring, flags);
273 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100274 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200275 intel_ring_advance(ring);
276
277 return 0;
278}
279
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100280static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100281gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300282{
283 int ret;
284
285 ret = intel_ring_begin(ring, 4);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
290 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
291 PIPE_CONTROL_STALL_AT_SCOREBOARD);
292 intel_ring_emit(ring, 0);
293 intel_ring_emit(ring, 0);
294 intel_ring_advance(ring);
295
296 return 0;
297}
298
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100299static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300300{
301 int ret;
302
303 if (!ring->fbc_dirty)
304 return 0;
305
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200306 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300307 if (ret)
308 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300309 /* WaFbcNukeOn3DBlt:ivb/hsw */
310 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
311 intel_ring_emit(ring, MSG_FBC_REND_STATE);
312 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200313 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
314 intel_ring_emit(ring, MSG_FBC_REND_STATE);
315 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300316 intel_ring_advance(ring);
317
318 ring->fbc_dirty = false;
319 return 0;
320}
321
Paulo Zanonif3987632012-08-17 18:35:43 -0300322static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100323gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300324 u32 invalidate_domains, u32 flush_domains)
325{
326 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100327 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300328 int ret;
329
Paulo Zanonif3987632012-08-17 18:35:43 -0300330 /*
331 * Ensure that any following seqno writes only happen when the render
332 * cache is indeed flushed.
333 *
334 * Workaround: 4th PIPE_CONTROL command (except the ones with only
335 * read-cache invalidate bits set) must have the CS_STALL bit set. We
336 * don't try to be clever and just set it unconditionally.
337 */
338 flags |= PIPE_CONTROL_CS_STALL;
339
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 /* Just flush everything. Experiments have shown that reducing the
341 * number of bits based on the write domains has little performance
342 * impact.
343 */
344 if (flush_domains) {
345 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
346 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348 if (invalidate_domains) {
349 flags |= PIPE_CONTROL_TLB_INVALIDATE;
350 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
355 /*
356 * TLB invalidate requires a post-sync write.
357 */
358 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200359 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300360
361 /* Workaround: we must issue a pipe_control with CS-stall bit
362 * set before a pipe_control command that has the state cache
363 * invalidate bit set. */
364 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300365 }
366
367 ret = intel_ring_begin(ring, 4);
368 if (ret)
369 return ret;
370
371 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
372 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200373 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 intel_ring_emit(ring, 0);
375 intel_ring_advance(ring);
376
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200377 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300378 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
379
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 return 0;
381}
382
Ben Widawskya5f3d682013-11-02 21:07:27 -0700383static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100384gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700385 u32 invalidate_domains, u32 flush_domains)
386{
387 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100388 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700389 int ret;
390
391 flags |= PIPE_CONTROL_CS_STALL;
392
393 if (flush_domains) {
394 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
395 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
396 }
397 if (invalidate_domains) {
398 flags |= PIPE_CONTROL_TLB_INVALIDATE;
399 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
400 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
401 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
402 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
404 flags |= PIPE_CONTROL_QW_WRITE;
405 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
406 }
407
408 ret = intel_ring_begin(ring, 6);
409 if (ret)
410 return ret;
411
412 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
413 intel_ring_emit(ring, flags);
414 intel_ring_emit(ring, scratch_addr);
415 intel_ring_emit(ring, 0);
416 intel_ring_emit(ring, 0);
417 intel_ring_emit(ring, 0);
418 intel_ring_advance(ring);
419
420 return 0;
421
422}
423
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100424static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100425 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800426{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300427 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100428 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800429}
430
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100431u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000434 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800435
Chris Wilson50877442014-03-21 12:41:53 +0000436 if (INTEL_INFO(ring->dev)->gen >= 8)
437 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
438 RING_ACTHD_UDW(ring->mmio_base));
439 else if (INTEL_INFO(ring->dev)->gen >= 4)
440 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
441 else
442 acthd = I915_READ(ACTHD);
443
444 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445}
446
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100447static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200448{
449 struct drm_i915_private *dev_priv = ring->dev->dev_private;
450 u32 addr;
451
452 addr = dev_priv->status_page_dmah->busaddr;
453 if (INTEL_INFO(ring->dev)->gen >= 4)
454 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
455 I915_WRITE(HWS_PGA, addr);
456}
457
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100458static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100459{
460 struct drm_i915_private *dev_priv = to_i915(ring->dev);
461
462 if (!IS_GEN2(ring->dev)) {
463 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
464 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
465 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
466 return false;
467 }
468 }
469
470 I915_WRITE_CTL(ring, 0);
471 I915_WRITE_HEAD(ring, 0);
472 ring->write_tail(ring, 0);
473
474 if (!IS_GEN2(ring->dev)) {
475 (void)I915_READ_CTL(ring);
476 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
477 }
478
479 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
480}
481
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100482static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800483{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100486 struct intel_ringbuffer *ringbuf = ring->buffer;
487 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200488 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489
Deepak Sc8d9a592013-11-23 14:55:42 +0530490 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200491
Chris Wilson9991ae72014-04-02 16:36:07 +0100492 if (!stop_ring(ring)) {
493 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000494 DRM_DEBUG_KMS("%s head not reset to zero "
495 "ctl %08x head %08x tail %08x start %08x\n",
496 ring->name,
497 I915_READ_CTL(ring),
498 I915_READ_HEAD(ring),
499 I915_READ_TAIL(ring),
500 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800501
Chris Wilson9991ae72014-04-02 16:36:07 +0100502 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000503 DRM_ERROR("failed to set %s head to zero "
504 "ctl %08x head %08x tail %08x start %08x\n",
505 ring->name,
506 I915_READ_CTL(ring),
507 I915_READ_HEAD(ring),
508 I915_READ_TAIL(ring),
509 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100510 ret = -EIO;
511 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000512 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700513 }
514
Chris Wilson9991ae72014-04-02 16:36:07 +0100515 if (I915_NEED_GFX_HWS(dev))
516 intel_ring_setup_status_page(ring);
517 else
518 ring_setup_phys_status_page(ring);
519
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200520 /* Initialize the ring. This must happen _after_ we've cleared the ring
521 * registers with the above sequence (the readback of the HEAD registers
522 * also enforces ordering), otherwise the hw might lose the new ring
523 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200525 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100526 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000527 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400530 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700531 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400532 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000533 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100534 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
535 ring->name,
536 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
537 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
538 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200539 ret = -EIO;
540 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541 }
542
Chris Wilson78501ea2010-10-27 12:18:21 +0100543 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
544 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100546 ringbuf->head = I915_READ_HEAD(ring);
547 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
548 ringbuf->space = ring_space(ring);
549 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551
Chris Wilson50f018d2013-06-10 11:20:19 +0100552 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
553
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200554out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530555 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200556
557 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700558}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100561init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000563 int ret;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566 return 0;
567
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100568 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
569 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 DRM_ERROR("Failed to allocate seqno page\n");
571 ret = -ENOMEM;
572 goto err;
573 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100574
Daniel Vettera9cc7262014-02-14 14:01:13 +0100575 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
576 if (ret)
577 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100579 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580 if (ret)
581 goto err_unref;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
584 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
585 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800586 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000587 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800588 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200590 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100591 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592 return 0;
593
594err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800595 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100597 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000599 return ret;
600}
601
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100602static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603{
Chris Wilson78501ea2010-10-27 12:18:21 +0100604 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100606 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800607
Akash Goel61a563a2014-03-25 18:01:50 +0530608 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
609 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200610 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000611
612 /* We need to disable the AsyncFlip performance optimisations in order
613 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
614 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100615 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300616 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000617 */
618 if (INTEL_INFO(dev)->gen >= 6)
619 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
620
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000621 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530622 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000623 if (INTEL_INFO(dev)->gen == 6)
624 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000625 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000626
Akash Goel01fa0302014-03-24 23:00:04 +0530627 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000628 if (IS_GEN7(dev))
629 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530630 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000631 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100632
Jesse Barnes8d315282011-10-16 10:23:31 +0200633 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000634 ret = init_pipe_control(ring);
635 if (ret)
636 return ret;
637 }
638
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200639 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700640 /* From the Sandybridge PRM, volume 1 part 3, page 24:
641 * "If this bit is set, STCunit will have LRA as replacement
642 * policy. [...] This bit must be reset. LRA replacement
643 * policy is not supported."
644 */
645 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200646 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800647 }
648
Daniel Vetter6b26c862012-04-24 14:04:12 +0200649 if (INTEL_INFO(dev)->gen >= 6)
650 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000651
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700652 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700653 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700654
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800655 return ret;
656}
657
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100658static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100660 struct drm_device *dev = ring->dev;
661
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100662 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663 return;
664
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100665 if (INTEL_INFO(dev)->gen >= 5) {
666 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800667 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100668 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100669
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100670 drm_gem_object_unreference(&ring->scratch.obj->base);
671 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672}
673
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100674static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700675 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000676{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700677 struct drm_device *dev = signaller->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100679 struct intel_engine_cs *useless;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700680 int i, ret;
Ben Widawsky78325f22014-04-29 14:52:29 -0700681
Ben Widawsky024a43e2014-04-29 14:52:30 -0700682 /* NB: In order to be able to do semaphore MBOX updates for varying
683 * number of rings, it's easiest if we round up each individual update
684 * to a multiple of 2 (since ring updates must always be a multiple of
685 * 2) even though the actual update only requires 3 dwords.
686 */
Ben Widawskyad776f82013-05-28 19:22:18 -0700687#define MBOX_UPDATE_DWORDS 4
Ben Widawsky024a43e2014-04-29 14:52:30 -0700688 if (i915_semaphore_is_enabled(dev))
689 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
Mika Kuoppala6e450ab2014-05-15 20:58:07 +0300690 else
691 return intel_ring_begin(signaller, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -0700692
693 ret = intel_ring_begin(signaller, num_dwords);
694 if (ret)
695 return ret;
696#undef MBOX_UPDATE_DWORDS
697
Ben Widawsky78325f22014-04-29 14:52:29 -0700698 for_each_ring(useless, dev_priv, i) {
699 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
700 if (mbox_reg != GEN6_NOSYNC) {
701 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
702 intel_ring_emit(signaller, mbox_reg);
703 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
704 intel_ring_emit(signaller, MI_NOOP);
705 } else {
706 intel_ring_emit(signaller, MI_NOOP);
707 intel_ring_emit(signaller, MI_NOOP);
708 intel_ring_emit(signaller, MI_NOOP);
709 intel_ring_emit(signaller, MI_NOOP);
710 }
711 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700712
713 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000714}
715
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700716/**
717 * gen6_add_request - Update the semaphore mailbox registers
718 *
719 * @ring - ring that is adding a request
720 * @seqno - return seqno stuck into the ring
721 *
722 * Update the mailbox registers in the *other* rings with the current seqno.
723 * This acts like a signal in the canonical semaphore.
724 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000725static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100726gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000727{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700728 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000729
Ben Widawsky024a43e2014-04-29 14:52:30 -0700730 ret = ring->semaphore.signal(ring, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000731 if (ret)
732 return ret;
733
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000734 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
735 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100736 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100738 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000739
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000740 return 0;
741}
742
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200743static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
744 u32 seqno)
745{
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 return dev_priv->last_seqno < seqno;
748}
749
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700750/**
751 * intel_ring_sync - sync the waiter to the signaller on seqno
752 *
753 * @waiter - ring that is waiting
754 * @signaller - ring which has, or will signal
755 * @seqno - seqno which the waiter will block on
756 */
757static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100758gen6_ring_sync(struct intel_engine_cs *waiter,
759 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200760 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000761{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700762 u32 dw1 = MI_SEMAPHORE_MBOX |
763 MI_SEMAPHORE_COMPARE |
764 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700765 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
766 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000767
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700768 /* Throughout all of the GEM code, seqno passed implies our current
769 * seqno is >= the last seqno executed. However for hardware the
770 * comparison is strictly greater than.
771 */
772 seqno -= 1;
773
Ben Widawskyebc348b2014-04-29 14:52:28 -0700774 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200775
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700776 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000777 if (ret)
778 return ret;
779
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200780 /* If seqno wrap happened, omit the wait with no-ops */
781 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700782 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200783 intel_ring_emit(waiter, seqno);
784 intel_ring_emit(waiter, 0);
785 intel_ring_emit(waiter, MI_NOOP);
786 } else {
787 intel_ring_emit(waiter, MI_NOOP);
788 intel_ring_emit(waiter, MI_NOOP);
789 intel_ring_emit(waiter, MI_NOOP);
790 intel_ring_emit(waiter, MI_NOOP);
791 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700792 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000793
794 return 0;
795}
796
Chris Wilsonc6df5412010-12-15 09:56:50 +0000797#define PIPE_CONTROL_FLUSH(ring__, addr__) \
798do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200799 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
800 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000801 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
802 intel_ring_emit(ring__, 0); \
803 intel_ring_emit(ring__, 0); \
804} while (0)
805
806static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100807pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000808{
Chris Wilson18393f62014-04-09 09:19:40 +0100809 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000810 int ret;
811
812 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
813 * incoherent with writes to memory, i.e. completely fubar,
814 * so we need to use PIPE_NOTIFY instead.
815 *
816 * However, we also need to workaround the qword write
817 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
818 * memory before requesting an interrupt.
819 */
820 ret = intel_ring_begin(ring, 32);
821 if (ret)
822 return ret;
823
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200824 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200825 PIPE_CONTROL_WRITE_FLUSH |
826 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100827 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100828 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000829 intel_ring_emit(ring, 0);
830 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100831 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000832 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100833 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000834 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100835 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000836 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100837 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000838 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100839 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000840 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000841
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200842 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200843 PIPE_CONTROL_WRITE_FLUSH |
844 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000845 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100846 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100847 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000848 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100849 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000850
Chris Wilsonc6df5412010-12-15 09:56:50 +0000851 return 0;
852}
853
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800854static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100855gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100856{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100857 /* Workaround to force correct ordering between irq and seqno writes on
858 * ivb (and maybe also on snb) by reading from a CS register (like
859 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000860 if (!lazy_coherency) {
861 struct drm_i915_private *dev_priv = ring->dev->dev_private;
862 POSTING_READ(RING_ACTHD(ring->mmio_base));
863 }
864
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100865 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
866}
867
868static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100869ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800870{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000871 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
872}
873
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200874static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100875ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200876{
877 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
878}
879
Chris Wilsonc6df5412010-12-15 09:56:50 +0000880static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100881pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000882{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100883 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000884}
885
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200886static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100887pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200888{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100889 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200890}
891
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000892static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100893gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200894{
895 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100897 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200898
899 if (!dev->irq_enabled)
900 return false;
901
Chris Wilson7338aef2012-04-24 21:48:47 +0100902 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300903 if (ring->irq_refcount++ == 0)
904 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100905 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200906
907 return true;
908}
909
910static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100911gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200912{
913 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100915 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200916
Chris Wilson7338aef2012-04-24 21:48:47 +0100917 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300918 if (--ring->irq_refcount == 0)
919 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100920 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200921}
922
923static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100924i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700925{
Chris Wilson78501ea2010-10-27 12:18:21 +0100926 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100928 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700929
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000930 if (!dev->irq_enabled)
931 return false;
932
Chris Wilson7338aef2012-04-24 21:48:47 +0100933 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200934 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200935 dev_priv->irq_mask &= ~ring->irq_enable_mask;
936 I915_WRITE(IMR, dev_priv->irq_mask);
937 POSTING_READ(IMR);
938 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100939 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000940
941 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700942}
943
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800944static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100945i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700946{
Chris Wilson78501ea2010-10-27 12:18:21 +0100947 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300948 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100949 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700950
Chris Wilson7338aef2012-04-24 21:48:47 +0100951 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200952 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200953 dev_priv->irq_mask |= ring->irq_enable_mask;
954 I915_WRITE(IMR, dev_priv->irq_mask);
955 POSTING_READ(IMR);
956 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100957 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700958}
959
Chris Wilsonc2798b12012-04-22 21:13:57 +0100960static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100961i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100962{
963 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300964 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100965 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100966
967 if (!dev->irq_enabled)
968 return false;
969
Chris Wilson7338aef2012-04-24 21:48:47 +0100970 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200971 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100972 dev_priv->irq_mask &= ~ring->irq_enable_mask;
973 I915_WRITE16(IMR, dev_priv->irq_mask);
974 POSTING_READ16(IMR);
975 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100976 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100977
978 return true;
979}
980
981static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100982i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100983{
984 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300985 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100986 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100987
Chris Wilson7338aef2012-04-24 21:48:47 +0100988 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200989 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100990 dev_priv->irq_mask |= ring->irq_enable_mask;
991 I915_WRITE16(IMR, dev_priv->irq_mask);
992 POSTING_READ16(IMR);
993 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100994 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100995}
996
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100997void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800998{
Eric Anholt45930102011-05-06 17:12:35 -0700999 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001000 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001001 u32 mmio = 0;
1002
1003 /* The ring status page addresses are no longer next to the rest of
1004 * the ring registers as of gen7.
1005 */
1006 if (IS_GEN7(dev)) {
1007 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001008 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001009 mmio = RENDER_HWS_PGA_GEN7;
1010 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001011 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001012 mmio = BLT_HWS_PGA_GEN7;
1013 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001014 /*
1015 * VCS2 actually doesn't exist on Gen7. Only shut up
1016 * gcc switch check warning
1017 */
1018 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001019 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001020 mmio = BSD_HWS_PGA_GEN7;
1021 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001022 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001023 mmio = VEBOX_HWS_PGA_GEN7;
1024 break;
Eric Anholt45930102011-05-06 17:12:35 -07001025 }
1026 } else if (IS_GEN6(ring->dev)) {
1027 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1028 } else {
Ben Widawskyeb0d4b752013-11-07 21:40:50 -08001029 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001030 mmio = RING_HWS_PGA(ring->mmio_base);
1031 }
1032
Chris Wilson78501ea2010-10-27 12:18:21 +01001033 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1034 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001035
Damien Lespiaudc616b82014-03-13 01:40:28 +00001036 /*
1037 * Flush the TLB for this page
1038 *
1039 * FIXME: These two bits have disappeared on gen8, so a question
1040 * arises: do we still need this and if so how should we go about
1041 * invalidating the TLB?
1042 */
1043 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001044 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301045
1046 /* ring should be idle before issuing a sync flush*/
1047 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1048
Chris Wilson884020b2013-08-06 19:01:14 +01001049 I915_WRITE(reg,
1050 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1051 INSTPM_SYNC_FLUSH));
1052 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1053 1000))
1054 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1055 ring->name);
1056 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001057}
1058
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001059static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001060bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001061 u32 invalidate_domains,
1062 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001063{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001064 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001065
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001066 ret = intel_ring_begin(ring, 2);
1067 if (ret)
1068 return ret;
1069
1070 intel_ring_emit(ring, MI_FLUSH);
1071 intel_ring_emit(ring, MI_NOOP);
1072 intel_ring_advance(ring);
1073 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001074}
1075
Chris Wilson3cce4692010-10-27 16:11:02 +01001076static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001077i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001078{
Chris Wilson3cce4692010-10-27 16:11:02 +01001079 int ret;
1080
1081 ret = intel_ring_begin(ring, 4);
1082 if (ret)
1083 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001084
Chris Wilson3cce4692010-10-27 16:11:02 +01001085 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1086 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001087 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001088 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001089 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001090
Chris Wilson3cce4692010-10-27 16:11:02 +01001091 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001092}
1093
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001094static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001095gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001096{
1097 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001098 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001099 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001100
1101 if (!dev->irq_enabled)
1102 return false;
1103
Chris Wilson7338aef2012-04-24 21:48:47 +01001104 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001105 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001106 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001107 I915_WRITE_IMR(ring,
1108 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001109 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001110 else
1111 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001112 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001113 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001114 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001115
1116 return true;
1117}
1118
1119static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001120gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001121{
1122 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001124 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001125
Chris Wilson7338aef2012-04-24 21:48:47 +01001126 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001127 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001128 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001129 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001130 else
1131 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001132 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001133 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001134 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001135}
1136
Ben Widawskya19d2932013-05-28 19:22:30 -07001137static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001138hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001139{
1140 struct drm_device *dev = ring->dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
1142 unsigned long flags;
1143
1144 if (!dev->irq_enabled)
1145 return false;
1146
Daniel Vetter59cdb632013-07-04 23:35:28 +02001147 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001148 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001149 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001150 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001151 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001152 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001153
1154 return true;
1155}
1156
1157static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001158hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001159{
1160 struct drm_device *dev = ring->dev;
1161 struct drm_i915_private *dev_priv = dev->dev_private;
1162 unsigned long flags;
1163
1164 if (!dev->irq_enabled)
1165 return;
1166
Daniel Vetter59cdb632013-07-04 23:35:28 +02001167 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001168 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001169 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001170 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001171 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001172 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001173}
1174
Ben Widawskyabd58f02013-11-02 21:07:09 -07001175static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001177{
1178 struct drm_device *dev = ring->dev;
1179 struct drm_i915_private *dev_priv = dev->dev_private;
1180 unsigned long flags;
1181
1182 if (!dev->irq_enabled)
1183 return false;
1184
1185 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1186 if (ring->irq_refcount++ == 0) {
1187 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1188 I915_WRITE_IMR(ring,
1189 ~(ring->irq_enable_mask |
1190 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1191 } else {
1192 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1193 }
1194 POSTING_READ(RING_IMR(ring->mmio_base));
1195 }
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1197
1198 return true;
1199}
1200
1201static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001202gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001203{
1204 struct drm_device *dev = ring->dev;
1205 struct drm_i915_private *dev_priv = dev->dev_private;
1206 unsigned long flags;
1207
1208 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1209 if (--ring->irq_refcount == 0) {
1210 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1211 I915_WRITE_IMR(ring,
1212 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1213 } else {
1214 I915_WRITE_IMR(ring, ~0);
1215 }
1216 POSTING_READ(RING_IMR(ring->mmio_base));
1217 }
1218 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1219}
1220
Zou Nan haid1b851f2010-05-21 09:08:57 +08001221static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001222i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001223 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001224 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001225{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001226 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001227
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001228 ret = intel_ring_begin(ring, 2);
1229 if (ret)
1230 return ret;
1231
Chris Wilson78501ea2010-10-27 12:18:21 +01001232 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001233 MI_BATCH_BUFFER_START |
1234 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001235 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001236 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001237 intel_ring_advance(ring);
1238
Zou Nan haid1b851f2010-05-21 09:08:57 +08001239 return 0;
1240}
1241
Daniel Vetterb45305f2012-12-17 16:21:27 +01001242/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1243#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001244static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001245i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001246 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001247 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001248{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001249 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250
Daniel Vetterb45305f2012-12-17 16:21:27 +01001251 if (flags & I915_DISPATCH_PINNED) {
1252 ret = intel_ring_begin(ring, 4);
1253 if (ret)
1254 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001255
Daniel Vetterb45305f2012-12-17 16:21:27 +01001256 intel_ring_emit(ring, MI_BATCH_BUFFER);
1257 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1258 intel_ring_emit(ring, offset + len - 8);
1259 intel_ring_emit(ring, MI_NOOP);
1260 intel_ring_advance(ring);
1261 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001262 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001263
1264 if (len > I830_BATCH_LIMIT)
1265 return -ENOSPC;
1266
1267 ret = intel_ring_begin(ring, 9+3);
1268 if (ret)
1269 return ret;
1270 /* Blit the batch (which has now all relocs applied) to the stable batch
1271 * scratch bo area (so that the CS never stumbles over its tlb
1272 * invalidation bug) ... */
1273 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1274 XY_SRC_COPY_BLT_WRITE_ALPHA |
1275 XY_SRC_COPY_BLT_WRITE_RGB);
1276 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1277 intel_ring_emit(ring, 0);
1278 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1279 intel_ring_emit(ring, cs_offset);
1280 intel_ring_emit(ring, 0);
1281 intel_ring_emit(ring, 4096);
1282 intel_ring_emit(ring, offset);
1283 intel_ring_emit(ring, MI_FLUSH);
1284
1285 /* ... and execute it. */
1286 intel_ring_emit(ring, MI_BATCH_BUFFER);
1287 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1288 intel_ring_emit(ring, cs_offset + len - 8);
1289 intel_ring_advance(ring);
1290 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001291
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001292 return 0;
1293}
1294
1295static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001296i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001297 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001298 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001299{
1300 int ret;
1301
1302 ret = intel_ring_begin(ring, 2);
1303 if (ret)
1304 return ret;
1305
Chris Wilson65f56872012-04-17 16:38:12 +01001306 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001307 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001308 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001309
Eric Anholt62fdfea2010-05-21 13:26:39 -07001310 return 0;
1311}
1312
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001313static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001314{
Chris Wilson05394f32010-11-08 19:18:58 +00001315 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001316
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001317 obj = ring->status_page.obj;
1318 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001319 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320
Chris Wilson9da3da62012-06-01 15:20:22 +01001321 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001322 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001323 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001324 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325}
1326
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001327static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001328{
Chris Wilson05394f32010-11-08 19:18:58 +00001329 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001330
Chris Wilsone3efda42014-04-09 09:19:41 +01001331 if ((obj = ring->status_page.obj) == NULL) {
1332 int ret;
1333
1334 obj = i915_gem_alloc_object(ring->dev, 4096);
1335 if (obj == NULL) {
1336 DRM_ERROR("Failed to allocate status page\n");
1337 return -ENOMEM;
1338 }
1339
1340 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1341 if (ret)
1342 goto err_unref;
1343
1344 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1345 if (ret) {
1346err_unref:
1347 drm_gem_object_unreference(&obj->base);
1348 return ret;
1349 }
1350
1351 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001352 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001353
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001354 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001355 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001356 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001357
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001358 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1359 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001360
1361 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001362}
1363
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001364static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001365{
1366 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001367
1368 if (!dev_priv->status_page_dmah) {
1369 dev_priv->status_page_dmah =
1370 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1371 if (!dev_priv->status_page_dmah)
1372 return -ENOMEM;
1373 }
1374
Chris Wilson6b8294a2012-11-16 11:43:20 +00001375 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1376 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1377
1378 return 0;
1379}
1380
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001381static int allocate_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01001382{
1383 struct drm_device *dev = ring->dev;
1384 struct drm_i915_private *dev_priv = to_i915(dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001385 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsone3efda42014-04-09 09:19:41 +01001386 struct drm_i915_gem_object *obj;
1387 int ret;
1388
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001389 if (intel_ring_initialized(ring))
Chris Wilsone3efda42014-04-09 09:19:41 +01001390 return 0;
1391
1392 obj = NULL;
1393 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001394 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001395 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001396 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001397 if (obj == NULL)
1398 return -ENOMEM;
1399
1400 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1401 if (ret)
1402 goto err_unref;
1403
1404 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1405 if (ret)
1406 goto err_unpin;
1407
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001408 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001409 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001410 ringbuf->size);
1411 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001412 ret = -EINVAL;
1413 goto err_unpin;
1414 }
1415
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001416 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001417 return 0;
1418
1419err_unpin:
1420 i915_gem_object_ggtt_unpin(obj);
1421err_unref:
1422 drm_gem_object_unreference(&obj->base);
1423 return ret;
1424}
1425
Ben Widawskyc43b5632012-04-16 14:07:40 -07001426static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001427 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001428{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001429 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001430 int ret;
1431
Oscar Mateo8ee14972014-05-22 14:13:34 +01001432 if (ringbuf == NULL) {
1433 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1434 if (!ringbuf)
1435 return -ENOMEM;
1436 ring->buffer = ringbuf;
1437 }
1438
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001439 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001440 INIT_LIST_HEAD(&ring->active_list);
1441 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001442 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001443 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001444
Chris Wilsonb259f672011-03-29 13:19:09 +01001445 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001446
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001447 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001448 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001449 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001450 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001451 } else {
1452 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001453 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001454 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001455 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001456 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001457
Chris Wilsone3efda42014-04-09 09:19:41 +01001458 ret = allocate_ring_buffer(ring);
1459 if (ret) {
1460 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001461 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001463
Chris Wilson55249ba2010-12-22 14:04:47 +00001464 /* Workaround an erratum on the i830 which causes a hang if
1465 * the TAIL pointer points to within the last 2 cachelines
1466 * of the buffer.
1467 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001468 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001469 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001470 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001471
Brad Volkin44e895a2014-05-10 14:10:43 -07001472 ret = i915_cmd_parser_init_ring(ring);
1473 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001474 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001475
Oscar Mateo8ee14972014-05-22 14:13:34 +01001476 ret = ring->init(ring);
1477 if (ret)
1478 goto error;
1479
1480 return 0;
1481
1482error:
1483 kfree(ringbuf);
1484 ring->buffer = NULL;
1485 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001486}
1487
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001488void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001489{
Chris Wilsone3efda42014-04-09 09:19:41 +01001490 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001491 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001492
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001493 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001494 return;
1495
Chris Wilsone3efda42014-04-09 09:19:41 +01001496 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001497 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001498
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001499 iounmap(ringbuf->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001500
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001501 i915_gem_object_ggtt_unpin(ringbuf->obj);
1502 drm_gem_object_unreference(&ringbuf->obj->base);
1503 ringbuf->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001504 ring->preallocated_lazy_request = NULL;
1505 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001506
Zou Nan hai8d192152010-11-02 16:31:01 +08001507 if (ring->cleanup)
1508 ring->cleanup(ring);
1509
Chris Wilson78501ea2010-10-27 12:18:21 +01001510 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001511
1512 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001513
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001514 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001515 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001516}
1517
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001518static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001519{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001520 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001521 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001522 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001523 int ret;
1524
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001525 if (ringbuf->last_retired_head != -1) {
1526 ringbuf->head = ringbuf->last_retired_head;
1527 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001528
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001529 ringbuf->space = ring_space(ring);
1530 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001531 return 0;
1532 }
1533
1534 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001535 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001536 seqno = request->seqno;
1537 break;
1538 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001539 }
1540
1541 if (seqno == 0)
1542 return -ENOSPC;
1543
Chris Wilson1f709992014-01-27 22:43:07 +00001544 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001545 if (ret)
1546 return ret;
1547
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001548 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001549 ringbuf->head = ringbuf->last_retired_head;
1550 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001551
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001552 ringbuf->space = ring_space(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001553 return 0;
1554}
1555
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001556static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001557{
Chris Wilson78501ea2010-10-27 12:18:21 +01001558 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001559 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001560 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001561 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001562 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001563
Chris Wilsona71d8d92012-02-15 11:25:36 +00001564 ret = intel_ring_wait_request(ring, n);
1565 if (ret != -ENOSPC)
1566 return ret;
1567
Chris Wilson09246732013-08-10 22:16:32 +01001568 /* force the tail write in case we have been skipping them */
1569 __intel_ring_advance(ring);
1570
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001571 /* With GEM the hangcheck timer should kick us out of the loop,
1572 * leaving it early runs the risk of corrupting GEM state (due
1573 * to running on almost untested codepaths). But on resume
1574 * timers don't work yet, so prevent a complete hang in that
1575 * case by choosing an insanely large timeout. */
1576 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001577
Chris Wilsondcfe0502014-05-05 09:07:32 +01001578 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001579 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001580 ringbuf->head = I915_READ_HEAD(ring);
1581 ringbuf->space = ring_space(ring);
1582 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001583 ret = 0;
1584 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001585 }
1586
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001587 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1588 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001589 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1590 if (master_priv->sarea_priv)
1591 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1592 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001593
Chris Wilsone60a0b12010-10-13 10:09:14 +01001594 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001595
Chris Wilsondcfe0502014-05-05 09:07:32 +01001596 if (dev_priv->mm.interruptible && signal_pending(current)) {
1597 ret = -ERESTARTSYS;
1598 break;
1599 }
1600
Daniel Vetter33196de2012-11-14 17:14:05 +01001601 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1602 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001603 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001604 break;
1605
1606 if (time_after(jiffies, end)) {
1607 ret = -EBUSY;
1608 break;
1609 }
1610 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001611 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001612 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001613}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001614
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001616{
1617 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001618 struct intel_ringbuffer *ringbuf = ring->buffer;
1619 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001620
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001621 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001622 int ret = ring_wait_for_space(ring, rem);
1623 if (ret)
1624 return ret;
1625 }
1626
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001627 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001628 rem /= 4;
1629 while (rem--)
1630 iowrite32(MI_NOOP, virt++);
1631
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001632 ringbuf->tail = 0;
1633 ringbuf->space = ring_space(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00001634
1635 return 0;
1636}
1637
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001638int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001639{
1640 u32 seqno;
1641 int ret;
1642
1643 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001644 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001645 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001646 if (ret)
1647 return ret;
1648 }
1649
1650 /* Wait upon the last request to be completed */
1651 if (list_empty(&ring->request_list))
1652 return 0;
1653
1654 seqno = list_entry(ring->request_list.prev,
1655 struct drm_i915_gem_request,
1656 list)->seqno;
1657
1658 return i915_wait_seqno(ring, seqno);
1659}
1660
Chris Wilson9d7730912012-11-27 16:22:52 +00001661static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001662intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001663{
Chris Wilson18235212013-09-04 10:45:51 +01001664 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001665 return 0;
1666
Chris Wilson3c0e2342013-09-04 10:45:52 +01001667 if (ring->preallocated_lazy_request == NULL) {
1668 struct drm_i915_gem_request *request;
1669
1670 request = kmalloc(sizeof(*request), GFP_KERNEL);
1671 if (request == NULL)
1672 return -ENOMEM;
1673
1674 ring->preallocated_lazy_request = request;
1675 }
1676
Chris Wilson18235212013-09-04 10:45:51 +01001677 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001678}
1679
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001680static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001681 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001682{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001683 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001684 int ret;
1685
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001686 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001687 ret = intel_wrap_ring_buffer(ring);
1688 if (unlikely(ret))
1689 return ret;
1690 }
1691
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001692 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001693 ret = ring_wait_for_space(ring, bytes);
1694 if (unlikely(ret))
1695 return ret;
1696 }
1697
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001698 return 0;
1699}
1700
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001701int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001702 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001703{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001704 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001705 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001706
Daniel Vetter33196de2012-11-14 17:14:05 +01001707 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1708 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001709 if (ret)
1710 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001711
Chris Wilson304d6952014-01-02 14:32:35 +00001712 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1713 if (ret)
1714 return ret;
1715
Chris Wilson9d7730912012-11-27 16:22:52 +00001716 /* Preallocate the olr before touching the ring */
1717 ret = intel_ring_alloc_seqno(ring);
1718 if (ret)
1719 return ret;
1720
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001721 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001722 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001723}
1724
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001725/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001726int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001727{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001728 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001729 int ret;
1730
1731 if (num_dwords == 0)
1732 return 0;
1733
Chris Wilson18393f62014-04-09 09:19:40 +01001734 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001735 ret = intel_ring_begin(ring, num_dwords);
1736 if (ret)
1737 return ret;
1738
1739 while (num_dwords--)
1740 intel_ring_emit(ring, MI_NOOP);
1741
1742 intel_ring_advance(ring);
1743
1744 return 0;
1745}
1746
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001747void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001748{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001749 struct drm_device *dev = ring->dev;
1750 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001751
Chris Wilson18235212013-09-04 10:45:51 +01001752 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001753
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001754 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001755 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1756 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001757 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001758 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001759 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001760
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001761 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001762 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001763}
1764
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001765static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001766 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001767{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001768 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001769
1770 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001771
Chris Wilson12f55812012-07-05 17:14:01 +01001772 /* Disable notification that the ring is IDLE. The GT
1773 * will then assume that it is busy and bring it out of rc6.
1774 */
1775 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1776 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1777
1778 /* Clear the context id. Here be magic! */
1779 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1780
1781 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001782 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001783 GEN6_BSD_SLEEP_INDICATOR) == 0,
1784 50))
1785 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001786
Chris Wilson12f55812012-07-05 17:14:01 +01001787 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001788 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001789 POSTING_READ(RING_TAIL(ring->mmio_base));
1790
1791 /* Let the ring send IDLE messages to the GT again,
1792 * and so let it sleep to conserve power when idle.
1793 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001794 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001795 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001796}
1797
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001798static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001799 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001800{
Chris Wilson71a77e02011-02-02 12:13:49 +00001801 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001802 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001803
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001804 ret = intel_ring_begin(ring, 4);
1805 if (ret)
1806 return ret;
1807
Chris Wilson71a77e02011-02-02 12:13:49 +00001808 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001809 if (INTEL_INFO(ring->dev)->gen >= 8)
1810 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001811 /*
1812 * Bspec vol 1c.5 - video engine command streamer:
1813 * "If ENABLED, all TLBs will be invalidated once the flush
1814 * operation is complete. This bit is only valid when the
1815 * Post-Sync Operation field is a value of 1h or 3h."
1816 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001817 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001818 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1819 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001820 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001821 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001822 if (INTEL_INFO(ring->dev)->gen >= 8) {
1823 intel_ring_emit(ring, 0); /* upper addr */
1824 intel_ring_emit(ring, 0); /* value */
1825 } else {
1826 intel_ring_emit(ring, 0);
1827 intel_ring_emit(ring, MI_NOOP);
1828 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001829 intel_ring_advance(ring);
1830 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001831}
1832
1833static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001834gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001835 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001836 unsigned flags)
1837{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001838 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1839 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1840 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001841 int ret;
1842
1843 ret = intel_ring_begin(ring, 4);
1844 if (ret)
1845 return ret;
1846
1847 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001848 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001849 intel_ring_emit(ring, lower_32_bits(offset));
1850 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001851 intel_ring_emit(ring, MI_NOOP);
1852 intel_ring_advance(ring);
1853
1854 return 0;
1855}
1856
1857static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001858hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001859 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001860 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001861{
Akshay Joshi0206e352011-08-16 15:34:10 -04001862 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001863
Akshay Joshi0206e352011-08-16 15:34:10 -04001864 ret = intel_ring_begin(ring, 2);
1865 if (ret)
1866 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001867
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001868 intel_ring_emit(ring,
1869 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1870 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1871 /* bit0-7 is the length on GEN6+ */
1872 intel_ring_emit(ring, offset);
1873 intel_ring_advance(ring);
1874
1875 return 0;
1876}
1877
1878static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001879gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001880 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001881 unsigned flags)
1882{
1883 int ret;
1884
1885 ret = intel_ring_begin(ring, 2);
1886 if (ret)
1887 return ret;
1888
1889 intel_ring_emit(ring,
1890 MI_BATCH_BUFFER_START |
1891 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001892 /* bit0-7 is the length on GEN6+ */
1893 intel_ring_emit(ring, offset);
1894 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001895
Akshay Joshi0206e352011-08-16 15:34:10 -04001896 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001897}
1898
Chris Wilson549f7362010-10-19 11:19:32 +01001899/* Blitter support (SandyBridge+) */
1900
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001901static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001902 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001903{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001904 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001905 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001906 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001907
Daniel Vetter6a233c72011-12-14 13:57:07 +01001908 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001909 if (ret)
1910 return ret;
1911
Chris Wilson71a77e02011-02-02 12:13:49 +00001912 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001913 if (INTEL_INFO(ring->dev)->gen >= 8)
1914 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001915 /*
1916 * Bspec vol 1c.3 - blitter engine command streamer:
1917 * "If ENABLED, all TLBs will be invalidated once the flush
1918 * operation is complete. This bit is only valid when the
1919 * Post-Sync Operation field is a value of 1h or 3h."
1920 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001921 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001922 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001923 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001924 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001925 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001926 if (INTEL_INFO(ring->dev)->gen >= 8) {
1927 intel_ring_emit(ring, 0); /* upper addr */
1928 intel_ring_emit(ring, 0); /* value */
1929 } else {
1930 intel_ring_emit(ring, 0);
1931 intel_ring_emit(ring, MI_NOOP);
1932 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001933 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001934
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001935 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001936 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1937
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001938 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001939}
1940
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001941int intel_init_render_ring_buffer(struct drm_device *dev)
1942{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001943 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001944 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001945
Daniel Vetter59465b52012-04-11 22:12:48 +02001946 ring->name = "render ring";
1947 ring->id = RCS;
1948 ring->mmio_base = RENDER_RING_BASE;
1949
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001950 if (INTEL_INFO(dev)->gen >= 6) {
1951 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001952 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001953 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001954 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001955 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001956 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001957 ring->irq_get = gen8_ring_get_irq;
1958 ring->irq_put = gen8_ring_put_irq;
1959 } else {
1960 ring->irq_get = gen6_ring_get_irq;
1961 ring->irq_put = gen6_ring_put_irq;
1962 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001963 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001964 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001965 ring->set_seqno = ring_set_seqno;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001966 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07001967 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08001968 /*
1969 * The current semaphore is only applied on pre-gen8 platform.
1970 * And there is no VCS2 ring on the pre-gen8 platform. So the
1971 * semaphore between RCS and VCS2 is initialized as INVALID.
1972 * Gen8 will initialize the sema between VCS2 and RCS later.
1973 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07001974 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1975 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
1976 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
1977 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
1978 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
1979 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
1980 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
1981 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
1982 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
1983 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001984 } else if (IS_GEN5(dev)) {
1985 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001986 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001987 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001988 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001989 ring->irq_get = gen5_ring_get_irq;
1990 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001991 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1992 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001993 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001994 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001995 if (INTEL_INFO(dev)->gen < 4)
1996 ring->flush = gen2_render_ring_flush;
1997 else
1998 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001999 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002000 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002001 if (IS_GEN2(dev)) {
2002 ring->irq_get = i8xx_ring_get_irq;
2003 ring->irq_put = i8xx_ring_put_irq;
2004 } else {
2005 ring->irq_get = i9xx_ring_get_irq;
2006 ring->irq_put = i9xx_ring_put_irq;
2007 }
Daniel Vettere3670312012-04-11 22:12:53 +02002008 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002009 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002010 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002011 if (IS_HASWELL(dev))
2012 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002013 else if (IS_GEN8(dev))
2014 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002015 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002016 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2017 else if (INTEL_INFO(dev)->gen >= 4)
2018 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2019 else if (IS_I830(dev) || IS_845G(dev))
2020 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2021 else
2022 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002023 ring->init = init_render_ring;
2024 ring->cleanup = render_ring_cleanup;
2025
Daniel Vetterb45305f2012-12-17 16:21:27 +01002026 /* Workaround batchbuffer to combat CS tlb bug. */
2027 if (HAS_BROKEN_CS_TLB(dev)) {
2028 struct drm_i915_gem_object *obj;
2029 int ret;
2030
2031 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2032 if (obj == NULL) {
2033 DRM_ERROR("Failed to allocate batch bo\n");
2034 return -ENOMEM;
2035 }
2036
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002037 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002038 if (ret != 0) {
2039 drm_gem_object_unreference(&obj->base);
2040 DRM_ERROR("Failed to ping batch bo\n");
2041 return ret;
2042 }
2043
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002044 ring->scratch.obj = obj;
2045 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002046 }
2047
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002048 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002049}
2050
Chris Wilsone8616b62011-01-20 09:57:11 +00002051int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2052{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002053 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002054 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002055 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002056 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002057
Oscar Mateo8ee14972014-05-22 14:13:34 +01002058 if (ringbuf == NULL) {
2059 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2060 if (!ringbuf)
2061 return -ENOMEM;
2062 ring->buffer = ringbuf;
2063 }
2064
Daniel Vetter59465b52012-04-11 22:12:48 +02002065 ring->name = "render ring";
2066 ring->id = RCS;
2067 ring->mmio_base = RENDER_RING_BASE;
2068
Chris Wilsone8616b62011-01-20 09:57:11 +00002069 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002070 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002071 ret = -ENODEV;
2072 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002073 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002074
2075 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2076 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2077 * the special gen5 functions. */
2078 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002079 if (INTEL_INFO(dev)->gen < 4)
2080 ring->flush = gen2_render_ring_flush;
2081 else
2082 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002083 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002084 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002085 if (IS_GEN2(dev)) {
2086 ring->irq_get = i8xx_ring_get_irq;
2087 ring->irq_put = i8xx_ring_put_irq;
2088 } else {
2089 ring->irq_get = i9xx_ring_get_irq;
2090 ring->irq_put = i9xx_ring_put_irq;
2091 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002092 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002093 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002094 if (INTEL_INFO(dev)->gen >= 4)
2095 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2096 else if (IS_I830(dev) || IS_845G(dev))
2097 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2098 else
2099 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002100 ring->init = init_render_ring;
2101 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002102
2103 ring->dev = dev;
2104 INIT_LIST_HEAD(&ring->active_list);
2105 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002106
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002107 ringbuf->size = size;
2108 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002109 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002110 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002111
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002112 ringbuf->virtual_start = ioremap_wc(start, size);
2113 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002114 DRM_ERROR("can not ioremap virtual address for"
2115 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002116 ret = -ENOMEM;
2117 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002118 }
2119
Chris Wilson6b8294a2012-11-16 11:43:20 +00002120 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002121 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002122 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002123 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002124 }
2125
Chris Wilsone8616b62011-01-20 09:57:11 +00002126 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002127
2128err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002129 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002130err_ringbuf:
2131 kfree(ringbuf);
2132 ring->buffer = NULL;
2133 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002134}
2135
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002136int intel_init_bsd_ring_buffer(struct drm_device *dev)
2137{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002138 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002139 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002140
Daniel Vetter58fa3832012-04-11 22:12:49 +02002141 ring->name = "bsd ring";
2142 ring->id = VCS;
2143
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002144 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002145 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002146 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002147 /* gen6 bsd needs a special wa for tail updates */
2148 if (IS_GEN6(dev))
2149 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002150 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002151 ring->add_request = gen6_add_request;
2152 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002153 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002154 if (INTEL_INFO(dev)->gen >= 8) {
2155 ring->irq_enable_mask =
2156 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2157 ring->irq_get = gen8_ring_get_irq;
2158 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002159 ring->dispatch_execbuffer =
2160 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002161 } else {
2162 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2163 ring->irq_get = gen6_ring_get_irq;
2164 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002165 ring->dispatch_execbuffer =
2166 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002167 }
Ben Widawskyebc348b2014-04-29 14:52:28 -07002168 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07002169 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002170 /*
2171 * The current semaphore is only applied on pre-gen8 platform.
2172 * And there is no VCS2 ring on the pre-gen8 platform. So the
2173 * semaphore between VCS and VCS2 is initialized as INVALID.
2174 * Gen8 will initialize the sema between VCS2 and VCS later.
2175 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002176 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2177 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2178 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2179 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2180 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2181 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2182 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2183 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2184 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2185 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002186 } else {
2187 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002188 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002189 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002190 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002191 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002192 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002193 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002194 ring->irq_get = gen5_ring_get_irq;
2195 ring->irq_put = gen5_ring_put_irq;
2196 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002197 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002198 ring->irq_get = i9xx_ring_get_irq;
2199 ring->irq_put = i9xx_ring_put_irq;
2200 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002201 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002202 }
2203 ring->init = init_ring_common;
2204
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002205 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002206}
Chris Wilson549f7362010-10-19 11:19:32 +01002207
Zhao Yakui845f74a2014-04-17 10:37:37 +08002208/**
2209 * Initialize the second BSD ring for Broadwell GT3.
2210 * It is noted that this only exists on Broadwell GT3.
2211 */
2212int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2213{
2214 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002215 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002216
2217 if ((INTEL_INFO(dev)->gen != 8)) {
2218 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2219 return -EINVAL;
2220 }
2221
2222 ring->name = "bds2_ring";
2223 ring->id = VCS2;
2224
2225 ring->write_tail = ring_write_tail;
2226 ring->mmio_base = GEN8_BSD2_RING_BASE;
2227 ring->flush = gen6_bsd_ring_flush;
2228 ring->add_request = gen6_add_request;
2229 ring->get_seqno = gen6_ring_get_seqno;
2230 ring->set_seqno = ring_set_seqno;
2231 ring->irq_enable_mask =
2232 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2233 ring->irq_get = gen8_ring_get_irq;
2234 ring->irq_put = gen8_ring_put_irq;
2235 ring->dispatch_execbuffer =
2236 gen8_ring_dispatch_execbuffer;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002237 ring->semaphore.sync_to = gen6_ring_sync;
Oscar Mateod1533372014-05-09 13:44:59 +01002238 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002239 /*
2240 * The current semaphore is only applied on the pre-gen8. And there
2241 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
2242 * between VCS2 and other ring is initialized as invalid.
2243 * Gen8 will initialize the sema between VCS2 and other ring later.
2244 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002245 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2246 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2247 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2248 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2249 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2250 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2251 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2252 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2253 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2254 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002255
2256 ring->init = init_ring_common;
2257
2258 return intel_init_ring_buffer(dev, ring);
2259}
2260
Chris Wilson549f7362010-10-19 11:19:32 +01002261int intel_init_blt_ring_buffer(struct drm_device *dev)
2262{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002263 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002264 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002265
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002266 ring->name = "blitter ring";
2267 ring->id = BCS;
2268
2269 ring->mmio_base = BLT_RING_BASE;
2270 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002271 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002272 ring->add_request = gen6_add_request;
2273 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002274 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002275 if (INTEL_INFO(dev)->gen >= 8) {
2276 ring->irq_enable_mask =
2277 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2278 ring->irq_get = gen8_ring_get_irq;
2279 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002280 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002281 } else {
2282 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2283 ring->irq_get = gen6_ring_get_irq;
2284 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002285 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002286 }
Ben Widawskyebc348b2014-04-29 14:52:28 -07002287 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07002288 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002289 /*
2290 * The current semaphore is only applied on pre-gen8 platform. And
2291 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
2292 * between BCS and VCS2 is initialized as INVALID.
2293 * Gen8 will initialize the sema between BCS and VCS2 later.
2294 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002295 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2296 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2297 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2298 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2299 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2300 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2301 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2302 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2303 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2304 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002305 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002306
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002307 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002308}
Chris Wilsona7b97612012-07-20 12:41:08 +01002309
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002310int intel_init_vebox_ring_buffer(struct drm_device *dev)
2311{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002312 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002313 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002314
2315 ring->name = "video enhancement ring";
2316 ring->id = VECS;
2317
2318 ring->mmio_base = VEBOX_RING_BASE;
2319 ring->write_tail = ring_write_tail;
2320 ring->flush = gen6_ring_flush;
2321 ring->add_request = gen6_add_request;
2322 ring->get_seqno = gen6_ring_get_seqno;
2323 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002324
2325 if (INTEL_INFO(dev)->gen >= 8) {
2326 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002327 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002328 ring->irq_get = gen8_ring_get_irq;
2329 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002330 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002331 } else {
2332 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2333 ring->irq_get = hsw_vebox_get_irq;
2334 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002335 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002336 }
Ben Widawskyebc348b2014-04-29 14:52:28 -07002337 ring->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky78325f22014-04-29 14:52:29 -07002338 ring->semaphore.signal = gen6_signal;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002339 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2340 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2341 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2342 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2343 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2344 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2345 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2346 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2347 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2348 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002349 ring->init = init_ring_common;
2350
2351 return intel_init_ring_buffer(dev, ring);
2352}
2353
Chris Wilsona7b97612012-07-20 12:41:08 +01002354int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002355intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002356{
2357 int ret;
2358
2359 if (!ring->gpu_caches_dirty)
2360 return 0;
2361
2362 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2363 if (ret)
2364 return ret;
2365
2366 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2367
2368 ring->gpu_caches_dirty = false;
2369 return 0;
2370}
2371
2372int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002373intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002374{
2375 uint32_t flush_domains;
2376 int ret;
2377
2378 flush_domains = 0;
2379 if (ring->gpu_caches_dirty)
2380 flush_domains = I915_GEM_GPU_DOMAINS;
2381
2382 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2383 if (ret)
2384 return ret;
2385
2386 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2387
2388 ring->gpu_caches_dirty = false;
2389 return 0;
2390}
Chris Wilsone3efda42014-04-09 09:19:41 +01002391
2392void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002393intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002394{
2395 int ret;
2396
2397 if (!intel_ring_initialized(ring))
2398 return;
2399
2400 ret = intel_ring_idle(ring);
2401 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2402 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2403 ring->name, ret);
2404
2405 stop_ring(ring);
2406}