blob: ce1754054a07dff6f29275af22ca42462996b9de [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
Larry Fingerc713fb02018-02-05 12:38:11 -0600102#define ASPM_L1_LATENCY 7
Larry Finger0c817332010-12-08 11:12:31 -0600103
Chaoming_Li3dad6182011-04-25 12:52:49 -0500104#define TOTAL_CAM_ENTRY 32
105
Larry Finger0c817332010-12-08 11:12:31 -0600106/*slot time for 11g. */
107#define RTL_SLOT_TIME_9 9
108#define RTL_SLOT_TIME_20 20
109
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500110/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600111#define SNAP_SIZE 6
112#define PROTOC_TYPE_SIZE 2
113
114/*related with 802.11 frame*/
115#define MAC80211_3ADDR_LEN 24
116#define MAC80211_4ADDR_LEN 30
117
Larry Fingere97b7752011-02-19 16:29:07 -0600118#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600119#define CHANNEL_MAX_NUMBER_2G 14
Larry Finger0a44b222016-02-11 10:53:12 -0600120#define CHANNEL_MAX_NUMBER_5G 49 /* Please refer to
Larry Fingerf3355dd2014-03-04 16:53:47 -0600121 *"phy_GetChnlGroup8812A" and
122 * "Hal_ReadTxPowerInfo8812A"
123 */
124#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600125#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
126#define MAX_PG_GROUP 13
127#define CHANNEL_GROUP_MAX_2G 3
128#define CHANNEL_GROUP_IDX_5GL 3
129#define CHANNEL_GROUP_IDX_5GM 6
130#define CHANNEL_GROUP_IDX_5GH 9
131#define CHANNEL_GROUP_MAX_5G 9
132#define CHANNEL_MAX_NUMBER_2G 14
133#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500134#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600135#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500136#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600137
138/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500139#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600140#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500141
Larry Finger0529c6b2014-09-26 16:40:24 -0500142enum rtl8192c_h2c_cmd {
143 H2C_AP_OFFLOAD = 0,
144 H2C_SETPWRMODE = 1,
145 H2C_JOINBSSRPT = 2,
146 H2C_RSVDPAGE = 3,
147 H2C_RSSI_REPORT = 5,
148 H2C_RA_MASK = 6,
149 H2C_MACID_PS_MODE = 7,
150 H2C_P2P_PS_OFFLOAD = 8,
151 H2C_MAC_MODE_SEL = 9,
152 H2C_PWRM = 15,
153 H2C_P2P_PS_CTW_CMD = 24,
154 MAX_H2CCMD
155};
156
Ping-Ke Shihd7297a82018-01-29 11:26:40 +0800157enum {
158 H2C_BT_PORT_ID = 0x71,
159};
160
Ping-Ke Shih5f380ce2018-01-29 11:26:34 +0800161#define GET_TX_REPORT_SN_V1(c2h) (c2h[6])
162#define GET_TX_REPORT_ST_V1(c2h) (c2h[0] & 0xC0)
163#define GET_TX_REPORT_RETRY_V1(c2h) (c2h[2] & 0x3F)
164#define GET_TX_REPORT_SN_V2(c2h) (c2h[6])
165#define GET_TX_REPORT_ST_V2(c2h) (c2h[7] & 0xC0)
166#define GET_TX_REPORT_RETRY_V2(c2h) (c2h[8] & 0x3F)
167
Larry Fingere6deaf82013-03-24 22:06:55 -0500168#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500169#define MAX_REGULATION_NUM 4
170#define MAX_RF_PATH_NUM 4
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800171#define MAX_RATE_SECTION_NUM 6 /* = MAX_RATE_SECTION */
Larry Fingerd5e58252017-02-03 11:35:15 -0600172#define MAX_2_4G_BANDWIDTH_NUM 4
173#define MAX_5G_BANDWIDTH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500174#define MAX_RF_PATH 4
175#define MAX_CHNL_GROUP_24G 6
176#define MAX_CHNL_GROUP_5G 14
177
Larry Finger2cddad32014-02-28 15:16:46 -0600178#define TX_PWR_BY_RATE_NUM_BAND 2
179#define TX_PWR_BY_RATE_NUM_RF 4
180#define TX_PWR_BY_RATE_NUM_SECTION 12
Ping-Ke Shih4a7093b2018-01-29 11:26:35 +0800181#define TX_PWR_BY_RATE_NUM_RATE 84 /* >= TX_PWR_BY_RATE_NUM_SECTION */
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800182#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6 /* MAX_RATE_SECTION */
183#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5 /* MAX_RATE_SECTION -1 */
Larry Finger2cddad32014-02-28 15:16:46 -0600184
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500185#define BUFDESC_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600186
187#define DEL_SW_IDX_SZ 30
Larry Fingerf3355dd2014-03-04 16:53:47 -0600188
Larry Finger38506ec2014-09-22 09:39:19 -0500189/* For now, it's just for 8192ee
190 * but not OK yet, keep it 0
191 */
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500192#define RTL8192EE_SEG_NUM BUFDESC_SEG_NUM
Larry Finger38506ec2014-09-22 09:39:19 -0500193
Larry Finger2cddad32014-02-28 15:16:46 -0600194enum rf_tx_num {
195 RF_1TX = 0,
196 RF_2TX,
197 RF_MAX_TX_NUM,
198 RF_TX_NUM_NONIMPLEMENT,
199};
200
Larry Fingered364ab2014-09-04 16:03:46 -0500201#define PACKET_NORMAL 0
202#define PACKET_DHCP 1
203#define PACKET_ARP 2
204#define PACKET_EAPOL 3
205
Larry Fingerf7953b22014-09-22 09:39:20 -0500206#define MAX_SUPPORT_WOL_PATTERN_NUM 16
207#define RSVD_WOL_PATTERN_NUM 1
208#define WKFMCAM_ADDR_NUM 6
209#define WKFMCAM_SIZE 24
210
211#define MAX_WOL_BIT_MASK_SIZE 16
212/* MIN LEN keeps 13 here */
213#define MIN_WOL_PATTERN_SIZE 13
214#define MAX_WOL_PATTERN_SIZE 128
215
216#define WAKE_ON_MAGIC_PACKET BIT(0)
217#define WAKE_ON_PATTERN_MATCH BIT(1)
218
219#define WOL_REASON_PTK_UPDATE BIT(0)
220#define WOL_REASON_GTK_UPDATE BIT(1)
221#define WOL_REASON_DISASSOC BIT(2)
222#define WOL_REASON_DEAUTH BIT(3)
223#define WOL_REASON_AP_LOST BIT(4)
224#define WOL_REASON_MAGIC_PKT BIT(5)
225#define WOL_REASON_UNICAST_PKT BIT(6)
226#define WOL_REASON_PATTERN_PKT BIT(7)
227#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
228#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
229#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
230
Larry Fingere41c5132015-08-03 15:56:11 -0500231struct rtlwifi_firmware_header {
232 __le16 signature;
233 u8 category;
234 u8 function;
235 __le16 version;
236 u8 subversion;
237 u8 rsvd1;
238 u8 month;
239 u8 date;
240 u8 hour;
241 u8 minute;
242 __le16 ramcodeSize;
243 __le16 rsvd2;
244 __le32 svnindex;
245 __le32 rsvd3;
246 __le32 rsvd4;
247 __le32 rsvd5;
248};
249
Larry Fingere6deaf82013-03-24 22:06:55 -0500250struct txpower_info_2g {
251 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
252 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
253 /*If only one tx, only BW20 and OFDM are used.*/
254 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
255 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
256 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
257 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600258 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
259 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500260};
261
262struct txpower_info_5g {
263 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
264 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
265 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
266 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
267 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600268 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
269 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500270};
271
Larry Finger2cddad32014-02-28 15:16:46 -0600272enum rate_section {
273 CCK = 0,
274 OFDM,
275 HT_MCS0_MCS7,
276 HT_MCS8_MCS15,
277 VHT_1SSMCS0_1SSMCS9,
278 VHT_2SSMCS0_2SSMCS9,
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800279 MAX_RATE_SECTION,
Larry Finger2cddad32014-02-28 15:16:46 -0600280};
281
Larry Finger0c817332010-12-08 11:12:31 -0600282enum intf_type {
283 INTF_PCI = 0,
284 INTF_USB = 1,
285};
286
287enum radio_path {
288 RF90_PATH_A = 0,
289 RF90_PATH_B = 1,
290 RF90_PATH_C = 2,
291 RF90_PATH_D = 3,
292};
293
Ping-Ke Shihed979a12018-01-29 11:26:38 +0800294enum radio_mask {
295 RF_MASK_A = BIT(0),
296 RF_MASK_B = BIT(1),
297 RF_MASK_C = BIT(2),
298 RF_MASK_D = BIT(3),
299};
300
Larry Finger21e4b072014-09-22 09:39:26 -0500301enum regulation_txpwr_lmt {
302 TXPWR_LMT_FCC = 0,
303 TXPWR_LMT_MKK = 1,
304 TXPWR_LMT_ETSI = 2,
305 TXPWR_LMT_WW = 3,
306
307 TXPWR_LMT_MAX_REGULATION_NUM = 4
308};
309
Larry Finger0c817332010-12-08 11:12:31 -0600310enum rt_eeprom_type {
311 EEPROM_93C46,
312 EEPROM_93C56,
313 EEPROM_BOOT_EFUSE,
314};
315
Thomas Huehn36323f82012-07-23 21:33:42 +0200316enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600317 RTL_STATUS_INTERFACE_START = 0,
318};
319
320enum hardware_type {
321 HARDWARE_TYPE_RTL8192E,
322 HARDWARE_TYPE_RTL8192U,
323 HARDWARE_TYPE_RTL8192SE,
324 HARDWARE_TYPE_RTL8192SU,
325 HARDWARE_TYPE_RTL8192CE,
326 HARDWARE_TYPE_RTL8192CU,
327 HARDWARE_TYPE_RTL8192DE,
328 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500329 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600330 HARDWARE_TYPE_RTL8723U,
Larry Finger5c69177d2013-03-24 22:06:56 -0500331 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500332 HARDWARE_TYPE_RTL8723BE,
333 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600334 HARDWARE_TYPE_RTL8821AE,
335 HARDWARE_TYPE_RTL8812AE,
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500336 HARDWARE_TYPE_RTL8822BE,
Larry Finger0c817332010-12-08 11:12:31 -0600337
Larry Fingere97b7752011-02-19 16:29:07 -0600338 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600339 HARDWARE_TYPE_NUM
340};
341
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500342#define RTL_HW_TYPE(rtlpriv) (rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
343#define IS_NEW_GENERATION_IC(rtlpriv) \
344 (RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
345#define IS_HARDWARE_TYPE_8192CE(rtlpriv) \
346 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
347#define IS_HARDWARE_TYPE_8812(rtlpriv) \
348 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
349#define IS_HARDWARE_TYPE_8821(rtlpriv) \
350 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
351#define IS_HARDWARE_TYPE_8723A(rtlpriv) \
352 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
353#define IS_HARDWARE_TYPE_8723B(rtlpriv) \
354 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
355#define IS_HARDWARE_TYPE_8192E(rtlpriv) \
356 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
357#define IS_HARDWARE_TYPE_8822B(rtlpriv) \
358 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
Larry Finger62e63972011-02-11 14:27:46 -0600359
Larry Finger5c99f042014-09-26 16:40:25 -0500360#define RX_HAL_IS_CCK_RATE(rxmcs) \
Larry Fingere0e776a2014-12-18 03:05:36 -0600361 ((rxmcs) == DESC_RATE1M || \
362 (rxmcs) == DESC_RATE2M || \
363 (rxmcs) == DESC_RATE5_5M || \
364 (rxmcs) == DESC_RATE11M)
Larry Finger2cddad32014-02-28 15:16:46 -0600365
Larry Finger0c817332010-12-08 11:12:31 -0600366enum scan_operation_backup_opt {
367 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600368 SCAN_OPT_BACKUP_BAND0 = 0,
369 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600370 SCAN_OPT_RESTORE,
371 SCAN_OPT_MAX
372};
373
374/*RF state.*/
375enum rf_pwrstate {
376 ERFON,
377 ERFSLEEP,
378 ERFOFF
379};
380
381struct bb_reg_def {
382 u32 rfintfs;
383 u32 rfintfi;
384 u32 rfintfo;
385 u32 rfintfe;
386 u32 rf3wire_offset;
387 u32 rflssi_select;
388 u32 rftxgain_stage;
389 u32 rfhssi_para1;
390 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500391 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600392 u32 rfagc_control1;
393 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500394 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600395 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500396 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600397 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500398 u32 rf_rb; /* rflssi_readback */
399 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600400};
401
402enum io_type {
403 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600404 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
405 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
406 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600407};
408
409enum hw_variables {
Larry Finger8334ffd2016-09-24 11:57:19 -0500410 HW_VAR_ETHER_ADDR = 0x0,
411 HW_VAR_MULTICAST_REG = 0x1,
412 HW_VAR_BASIC_RATE = 0x2,
413 HW_VAR_BSSID = 0x3,
414 HW_VAR_MEDIA_STATUS= 0x4,
415 HW_VAR_SECURITY_CONF= 0x5,
416 HW_VAR_BEACON_INTERVAL = 0x6,
417 HW_VAR_ATIM_WINDOW = 0x7,
418 HW_VAR_LISTEN_INTERVAL = 0x8,
419 HW_VAR_CS_COUNTER = 0x9,
420 HW_VAR_DEFAULTKEY0 = 0xa,
421 HW_VAR_DEFAULTKEY1 = 0xb,
422 HW_VAR_DEFAULTKEY2 = 0xc,
423 HW_VAR_DEFAULTKEY3 = 0xd,
424 HW_VAR_SIFS = 0xe,
425 HW_VAR_R2T_SIFS = 0xf,
426 HW_VAR_DIFS = 0x10,
427 HW_VAR_EIFS = 0x11,
428 HW_VAR_SLOT_TIME = 0x12,
429 HW_VAR_ACK_PREAMBLE = 0x13,
430 HW_VAR_CW_CONFIG = 0x14,
431 HW_VAR_CW_VALUES = 0x15,
432 HW_VAR_RATE_FALLBACK_CONTROL= 0x16,
433 HW_VAR_CONTENTION_WINDOW = 0x17,
434 HW_VAR_RETRY_COUNT = 0x18,
435 HW_VAR_TR_SWITCH = 0x19,
436 HW_VAR_COMMAND = 0x1a,
437 HW_VAR_WPA_CONFIG = 0x1b,
438 HW_VAR_AMPDU_MIN_SPACE = 0x1c,
439 HW_VAR_SHORTGI_DENSITY = 0x1d,
440 HW_VAR_AMPDU_FACTOR = 0x1e,
441 HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
442 HW_VAR_AC_PARAM = 0x20,
443 HW_VAR_ACM_CTRL = 0x21,
444 HW_VAR_DIS_Req_Qsize = 0x22,
445 HW_VAR_CCX_CHNL_LOAD = 0x23,
446 HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
447 HW_VAR_CCX_CLM_NHM = 0x25,
448 HW_VAR_TxOPLimit = 0x26,
449 HW_VAR_TURBO_MODE = 0x27,
450 HW_VAR_RF_STATE = 0x28,
451 HW_VAR_RF_OFF_BY_HW = 0x29,
452 HW_VAR_BUS_SPEED = 0x2a,
453 HW_VAR_SET_DEV_POWER = 0x2b,
Larry Finger0c817332010-12-08 11:12:31 -0600454
Larry Finger8334ffd2016-09-24 11:57:19 -0500455 HW_VAR_RCR = 0x2c,
456 HW_VAR_RATR_0 = 0x2d,
457 HW_VAR_RRSR = 0x2e,
458 HW_VAR_CPU_RST = 0x2f,
459 HW_VAR_CHECK_BSSID = 0x30,
460 HW_VAR_LBK_MODE = 0x31,
461 HW_VAR_AES_11N_FIX = 0x32,
462 HW_VAR_USB_RX_AGGR = 0x33,
463 HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
464 HW_VAR_RETRY_LIMIT = 0x35,
465 HW_VAR_INIT_TX_RATE = 0x36,
466 HW_VAR_TX_RATE_REG = 0x37,
467 HW_VAR_EFUSE_USAGE = 0x38,
468 HW_VAR_EFUSE_BYTES = 0x39,
469 HW_VAR_AUTOLOAD_STATUS = 0x3a,
470 HW_VAR_RF_2R_DISABLE = 0x3b,
471 HW_VAR_SET_RPWM = 0x3c,
472 HW_VAR_H2C_FW_PWRMODE = 0x3d,
473 HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
474 HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
475 HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
476 HW_VAR_FW_PSMODE_STATUS = 0x41,
477 HW_VAR_INIT_RTS_RATE = 0x42,
478 HW_VAR_RESUME_CLK_ON = 0x43,
479 HW_VAR_FW_LPS_ACTION = 0x44,
480 HW_VAR_1X1_RECV_COMBINE = 0x45,
481 HW_VAR_STOP_SEND_BEACON = 0x46,
482 HW_VAR_TSF_TIMER = 0x47,
483 HW_VAR_IO_CMD = 0x48,
Larry Finger0c817332010-12-08 11:12:31 -0600484
Larry Finger8334ffd2016-09-24 11:57:19 -0500485 HW_VAR_RF_RECOVERY = 0x49,
486 HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
487 HW_VAR_WF_MASK = 0x4b,
488 HW_VAR_WF_CRC = 0x4c,
489 HW_VAR_WF_IS_MAC_ADDR = 0x4d,
490 HW_VAR_H2C_FW_OFFLOAD = 0x4e,
491 HW_VAR_RESET_WFCRC = 0x4f,
Larry Finger0c817332010-12-08 11:12:31 -0600492
Larry Finger8334ffd2016-09-24 11:57:19 -0500493 HW_VAR_HANDLE_FW_C2H = 0x50,
494 HW_VAR_DL_FW_RSVD_PAGE = 0x51,
495 HW_VAR_AID = 0x52,
496 HW_VAR_HW_SEQ_ENABLE = 0x53,
497 HW_VAR_CORRECT_TSF = 0x54,
498 HW_VAR_BCN_VALID = 0x55,
499 HW_VAR_FWLPS_RF_ON = 0x56,
500 HW_VAR_DUAL_TSF_RST = 0x57,
501 HW_VAR_SWITCH_EPHY_WoWLAN = 0x58,
502 HW_VAR_INT_MIGRATION = 0x59,
503 HW_VAR_INT_AC = 0x5a,
504 HW_VAR_RF_TIMING = 0x5b,
Larry Finger0c817332010-12-08 11:12:31 -0600505
Larry Finger8334ffd2016-09-24 11:57:19 -0500506 HAL_DEF_WOWLAN = 0x5c,
507 HW_VAR_MRC = 0x5d,
508 HW_VAR_KEEP_ALIVE = 0x5e,
509 HW_VAR_NAV_UPPER = 0x5f,
Larry Finger0c817332010-12-08 11:12:31 -0600510
Larry Finger8334ffd2016-09-24 11:57:19 -0500511 HW_VAR_MGT_FILTER = 0x60,
512 HW_VAR_CTRL_FILTER = 0x61,
513 HW_VAR_DATA_FILTER = 0x62,
Larry Finger0c817332010-12-08 11:12:31 -0600514};
515
Larry Fingered364ab2014-09-04 16:03:46 -0500516enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600517 RT_MEDIA_DISCONNECT = 0,
518 RT_MEDIA_CONNECT = 1
519};
520
521enum rt_oem_id {
522 RT_CID_DEFAULT = 0,
523 RT_CID_8187_ALPHA0 = 1,
524 RT_CID_8187_SERCOMM_PS = 2,
525 RT_CID_8187_HW_LED = 3,
526 RT_CID_8187_NETGEAR = 4,
527 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600528 RT_CID_819X_CAMEO = 6,
529 RT_CID_819X_RUNTOP = 7,
530 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600531 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600532 RT_CID_819X_NETCORE = 10,
533 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600534 RT_CID_DLINK = 12,
535 RT_CID_PRONET = 13,
536 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600537 RT_CID_819X_ALPHA = 15,
538 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600539 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600540 RT_CID_819X_LENOVO = 18,
541 RT_CID_819X_QMI = 19,
542 RT_CID_819X_EDIMAX_BELKIN = 20,
543 RT_CID_819X_SERCOMM_BELKIN = 21,
544 RT_CID_819X_CAMEO1 = 22,
545 RT_CID_819X_MSI = 23,
546 RT_CID_819X_ACER = 24,
547 RT_CID_819X_HP = 27,
548 RT_CID_819X_CLEVO = 28,
549 RT_CID_819X_ARCADYAN_BELKIN = 29,
550 RT_CID_819X_SAMSUNG = 30,
551 RT_CID_819X_WNC_COREGA = 31,
552 RT_CID_819X_FOXCOON = 32,
553 RT_CID_819X_DELL = 33,
554 RT_CID_819X_PRONETS = 34,
555 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500556 RT_CID_NETGEAR = 36,
557 RT_CID_PLANEX = 37,
558 RT_CID_CC_C = 38,
Ping-Ke Shiha1ee1a02018-03-06 09:25:43 +0800559 RT_CID_LENOVO_CHINA = 40,
Larry Finger0c817332010-12-08 11:12:31 -0600560};
561
562enum hw_descs {
563 HW_DESC_OWN,
564 HW_DESC_RXOWN,
565 HW_DESC_TX_NEXTDESC_ADDR,
566 HW_DESC_TXBUFF_ADDR,
567 HW_DESC_RXBUFF_ADDR,
568 HW_DESC_RXPKT_LEN,
569 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600570 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600571};
572
573enum prime_sc {
574 PRIME_CHNL_OFFSET_DONT_CARE = 0,
575 PRIME_CHNL_OFFSET_LOWER = 1,
576 PRIME_CHNL_OFFSET_UPPER = 2,
577};
578
579enum rf_type {
580 RF_1T1R = 0,
581 RF_1T2R = 1,
582 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600583 RF_2T2R_GREEN = 3,
Ping-Ke Shih08ab7462017-09-29 14:47:57 -0500584 RF_2T3R = 4,
585 RF_2T4R = 5,
586 RF_3T3R = 6,
587 RF_3T4R = 7,
588 RF_4T4R = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600589};
590
591enum ht_channel_width {
592 HT_CHANNEL_WIDTH_20 = 0,
593 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600594 HT_CHANNEL_WIDTH_80 = 2,
Ping-Ke Shihed979a12018-01-29 11:26:38 +0800595 HT_CHANNEL_WIDTH_MAX,
Larry Finger0c817332010-12-08 11:12:31 -0600596};
597
598/* Ref: 802.11i sepc D10.0 7.3.2.25.1
599Cipher Suites Encryption Algorithms */
600enum rt_enc_alg {
601 NO_ENCRYPTION = 0,
602 WEP40_ENCRYPTION = 1,
603 TKIP_ENCRYPTION = 2,
604 RSERVED_ENCRYPTION = 3,
605 AESCCMP_ENCRYPTION = 4,
606 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500607 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600608};
609
610enum rtl_hal_state {
611 _HAL_STATE_STOP = 0,
612 _HAL_STATE_START = 1,
613};
614
Ping-Ke Shih6ec9dfb2017-07-02 13:12:35 -0500615enum rtl_desc_rate {
Larry Fingere0e776a2014-12-18 03:05:36 -0600616 DESC_RATE1M = 0x00,
617 DESC_RATE2M = 0x01,
618 DESC_RATE5_5M = 0x02,
619 DESC_RATE11M = 0x03,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500620
Larry Fingere0e776a2014-12-18 03:05:36 -0600621 DESC_RATE6M = 0x04,
622 DESC_RATE9M = 0x05,
623 DESC_RATE12M = 0x06,
624 DESC_RATE18M = 0x07,
625 DESC_RATE24M = 0x08,
626 DESC_RATE36M = 0x09,
627 DESC_RATE48M = 0x0a,
628 DESC_RATE54M = 0x0b,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500629
Larry Fingere0e776a2014-12-18 03:05:36 -0600630 DESC_RATEMCS0 = 0x0c,
631 DESC_RATEMCS1 = 0x0d,
632 DESC_RATEMCS2 = 0x0e,
633 DESC_RATEMCS3 = 0x0f,
634 DESC_RATEMCS4 = 0x10,
635 DESC_RATEMCS5 = 0x11,
636 DESC_RATEMCS6 = 0x12,
637 DESC_RATEMCS7 = 0x13,
638 DESC_RATEMCS8 = 0x14,
639 DESC_RATEMCS9 = 0x15,
640 DESC_RATEMCS10 = 0x16,
641 DESC_RATEMCS11 = 0x17,
642 DESC_RATEMCS12 = 0x18,
643 DESC_RATEMCS13 = 0x19,
644 DESC_RATEMCS14 = 0x1a,
645 DESC_RATEMCS15 = 0x1b,
646 DESC_RATEMCS15_SG = 0x1c,
647 DESC_RATEMCS32 = 0x20,
Larry Finger5a0791d2014-12-18 03:05:37 -0600648
649 DESC_RATEVHT1SS_MCS0 = 0x2c,
650 DESC_RATEVHT1SS_MCS1 = 0x2d,
651 DESC_RATEVHT1SS_MCS2 = 0x2e,
652 DESC_RATEVHT1SS_MCS3 = 0x2f,
653 DESC_RATEVHT1SS_MCS4 = 0x30,
654 DESC_RATEVHT1SS_MCS5 = 0x31,
655 DESC_RATEVHT1SS_MCS6 = 0x32,
656 DESC_RATEVHT1SS_MCS7 = 0x33,
657 DESC_RATEVHT1SS_MCS8 = 0x34,
658 DESC_RATEVHT1SS_MCS9 = 0x35,
659 DESC_RATEVHT2SS_MCS0 = 0x36,
660 DESC_RATEVHT2SS_MCS1 = 0x37,
661 DESC_RATEVHT2SS_MCS2 = 0x38,
662 DESC_RATEVHT2SS_MCS3 = 0x39,
663 DESC_RATEVHT2SS_MCS4 = 0x3a,
664 DESC_RATEVHT2SS_MCS5 = 0x3b,
665 DESC_RATEVHT2SS_MCS6 = 0x3c,
666 DESC_RATEVHT2SS_MCS7 = 0x3d,
667 DESC_RATEVHT2SS_MCS8 = 0x3e,
668 DESC_RATEVHT2SS_MCS9 = 0x3f,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500669};
670
Larry Finger0c817332010-12-08 11:12:31 -0600671enum rtl_var_map {
672 /*reg map */
673 SYS_ISO_CTRL = 0,
674 SYS_FUNC_EN,
675 SYS_CLK,
676 MAC_RCR_AM,
677 MAC_RCR_AB,
678 MAC_RCR_ACRC32,
679 MAC_RCR_ACF,
680 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600681 MAC_HIMR,
682 MAC_HIMRE,
683 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600684
685 /*efuse map */
686 EFUSE_TEST,
687 EFUSE_CTRL,
688 EFUSE_CLK,
689 EFUSE_CLK_CTRL,
690 EFUSE_PWC_EV12V,
691 EFUSE_FEN_ELDR,
692 EFUSE_LOADER_CLK_EN,
693 EFUSE_ANA8M,
694 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600695 EFUSE_MAX_SECTION_MAP,
696 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500697 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500698 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600699
700 /*CAM map */
701 RWCAM,
702 WCAMI,
703 RCAMO,
704 CAMDBG,
705 SECR,
706 SEC_CAM_NONE,
707 SEC_CAM_WEP40,
708 SEC_CAM_TKIP,
709 SEC_CAM_AES,
710 SEC_CAM_WEP104,
711
712 /*IMR map */
713 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
714 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
715 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
716 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
717 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
718 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
719 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
720 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
721 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
722 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
723 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
724 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
725 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
726 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
727 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
728 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
729 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
730 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500731 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600732 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
733 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
734 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -0500735 RTL_IMR_H2CDOK, /*H2C Queue DMA OK Interrupt */
Larry Finger0c817332010-12-08 11:12:31 -0600736 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
737 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600738 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600739 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
740 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
741 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
742 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
743 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
744 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
745 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
746 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500747 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500748 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600749 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500750 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600751
752 /*CCK Rates, TxHT = 0 */
753 RTL_RC_CCK_RATE1M,
754 RTL_RC_CCK_RATE2M,
755 RTL_RC_CCK_RATE5_5M,
756 RTL_RC_CCK_RATE11M,
757
758 /*OFDM Rates, TxHT = 0 */
759 RTL_RC_OFDM_RATE6M,
760 RTL_RC_OFDM_RATE9M,
761 RTL_RC_OFDM_RATE12M,
762 RTL_RC_OFDM_RATE18M,
763 RTL_RC_OFDM_RATE24M,
764 RTL_RC_OFDM_RATE36M,
765 RTL_RC_OFDM_RATE48M,
766 RTL_RC_OFDM_RATE54M,
767
768 RTL_RC_HT_RATEMCS7,
769 RTL_RC_HT_RATEMCS15,
770
Larry Finger9afa2e42014-09-22 09:39:21 -0500771 RTL_RC_VHT_RATE_1SS_MCS7,
772 RTL_RC_VHT_RATE_1SS_MCS8,
773 RTL_RC_VHT_RATE_1SS_MCS9,
774 RTL_RC_VHT_RATE_2SS_MCS7,
775 RTL_RC_VHT_RATE_2SS_MCS8,
776 RTL_RC_VHT_RATE_2SS_MCS9,
777
Larry Finger0c817332010-12-08 11:12:31 -0600778 /*keep it last */
779 RTL_VAR_MAP_MAX,
780};
781
782/*Firmware PS mode for control LPS.*/
783enum _fw_ps_mode {
784 FW_PS_ACTIVE_MODE = 0,
785 FW_PS_MIN_MODE = 1,
786 FW_PS_MAX_MODE = 2,
787 FW_PS_DTIM_MODE = 3,
788 FW_PS_VOIP_MODE = 4,
789 FW_PS_UAPSD_WMM_MODE = 5,
790 FW_PS_UAPSD_MODE = 6,
791 FW_PS_IBSS_MODE = 7,
792 FW_PS_WWLAN_MODE = 8,
793 FW_PS_PM_Radio_Off = 9,
794 FW_PS_PM_Card_Disable = 10,
795};
796
797enum rt_psmode {
798 EACTIVE, /*Active/Continuous access. */
799 EMAXPS, /*Max power save mode. */
800 EFASTPS, /*Fast power save mode. */
801 EAUTOPS, /*Auto power save mode. */
802};
803
804/*LED related.*/
805enum led_ctl_mode {
806 LED_CTL_POWER_ON = 1,
807 LED_CTL_LINK = 2,
808 LED_CTL_NO_LINK = 3,
809 LED_CTL_TX = 4,
810 LED_CTL_RX = 5,
811 LED_CTL_SITE_SURVEY = 6,
812 LED_CTL_POWER_OFF = 7,
813 LED_CTL_START_TO_LINK = 8,
814 LED_CTL_START_WPS = 9,
815 LED_CTL_STOP_WPS = 10,
816};
817
818enum rtl_led_pin {
819 LED_PIN_GPIO0,
820 LED_PIN_LED0,
821 LED_PIN_LED1,
822 LED_PIN_LED2
823};
824
825/*QoS related.*/
826/*acm implementation method.*/
827enum acm_method {
828 eAcmWay0_SwAndHw = 0,
829 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600830 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600831};
832
Larry Fingere97b7752011-02-19 16:29:07 -0600833enum macphy_mode {
834 SINGLEMAC_SINGLEPHY = 0,
835 DUALMAC_DUALPHY,
836 DUALMAC_SINGLEPHY,
837};
838
839enum band_type {
840 BAND_ON_2_4G = 0,
841 BAND_ON_5G,
842 BAND_ON_BOTH,
843 BANDMAX
844};
845
Larry Finger0c817332010-12-08 11:12:31 -0600846/*aci/aifsn Field.
847Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
848union aci_aifsn {
849 u8 char_data;
850
851 struct {
852 u8 aifsn:4;
853 u8 acm:1;
854 u8 aci:2;
855 u8 reserved:1;
856 } f; /* Field */
857};
858
859/*mlme related.*/
860enum wireless_mode {
861 WIRELESS_MODE_UNKNOWN = 0x00,
862 WIRELESS_MODE_A = 0x01,
863 WIRELESS_MODE_B = 0x02,
864 WIRELESS_MODE_G = 0x04,
865 WIRELESS_MODE_AUTO = 0x08,
866 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600867 WIRELESS_MODE_N_5G = 0x20,
868 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500869 WIRELESS_MODE_AC_24G = 0x80,
870 WIRELESS_MODE_AC_ONLY = 0x100,
871 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600872};
873
George18d30062011-02-19 16:29:02 -0600874#define IS_WIRELESS_MODE_A(wirelessmode) \
875 (wirelessmode == WIRELESS_MODE_A)
876#define IS_WIRELESS_MODE_B(wirelessmode) \
877 (wirelessmode == WIRELESS_MODE_B)
878#define IS_WIRELESS_MODE_G(wirelessmode) \
879 (wirelessmode == WIRELESS_MODE_G)
880#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
881 (wirelessmode == WIRELESS_MODE_N_24G)
882#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
883 (wirelessmode == WIRELESS_MODE_N_5G)
884
Larry Finger0c817332010-12-08 11:12:31 -0600885enum ratr_table_mode {
886 RATR_INX_WIRELESS_NGB = 0,
887 RATR_INX_WIRELESS_NG = 1,
888 RATR_INX_WIRELESS_NB = 2,
889 RATR_INX_WIRELESS_N = 3,
890 RATR_INX_WIRELESS_GB = 4,
891 RATR_INX_WIRELESS_G = 5,
892 RATR_INX_WIRELESS_B = 6,
893 RATR_INX_WIRELESS_MC = 7,
894 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600895 RATR_INX_WIRELESS_AC_5N = 8,
896 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600897};
898
Ping-Ke Shihbe98db12018-01-19 14:45:50 +0800899enum ratr_table_mode_new {
900 RATEID_IDX_BGN_40M_2SS = 0,
901 RATEID_IDX_BGN_40M_1SS = 1,
902 RATEID_IDX_BGN_20M_2SS_BN = 2,
903 RATEID_IDX_BGN_20M_1SS_BN = 3,
904 RATEID_IDX_GN_N2SS = 4,
905 RATEID_IDX_GN_N1SS = 5,
906 RATEID_IDX_BG = 6,
907 RATEID_IDX_G = 7,
908 RATEID_IDX_B = 8,
909 RATEID_IDX_VHT_2SS = 9,
910 RATEID_IDX_VHT_1SS = 10,
911 RATEID_IDX_MIX1 = 11,
912 RATEID_IDX_MIX2 = 12,
913 RATEID_IDX_VHT_3SS = 13,
914 RATEID_IDX_BGN_3SS = 14,
915};
916
Larry Finger0c817332010-12-08 11:12:31 -0600917enum rtl_link_state {
918 MAC80211_NOLINK = 0,
919 MAC80211_LINKING = 1,
920 MAC80211_LINKED = 2,
921 MAC80211_LINKED_SCANNING = 3,
922};
923
924enum act_category {
925 ACT_CAT_QOS = 1,
926 ACT_CAT_DLS = 2,
927 ACT_CAT_BA = 3,
928 ACT_CAT_HT = 7,
929 ACT_CAT_WMM = 17,
930};
931
932enum ba_action {
933 ACT_ADDBAREQ = 0,
934 ACT_ADDBARSP = 1,
935 ACT_DELBA = 2,
936};
937
Larry Finger0f015452012-10-25 13:46:46 -0500938enum rt_polarity_ctl {
939 RT_POLARITY_LOW_ACT = 0,
940 RT_POLARITY_HIGH_ACT = 1,
941};
942
Larry Finger21e4b072014-09-22 09:39:26 -0500943/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
944enum fw_wow_reason_v2 {
945 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
946 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
947 FW_WOW_V2_DISASSOC_EVENT = 0x04,
948 FW_WOW_V2_DEAUTH_EVENT = 0x08,
949 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
950 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
951 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
952 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
953 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
954 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
955 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
956 FW_WOW_V2_REASON_MAX = 0xff,
957};
958
Larry Fingerf7953b22014-09-22 09:39:20 -0500959enum wolpattern_type {
960 UNICAST_PATTERN = 0,
961 MULTICAST_PATTERN = 1,
962 BROADCAST_PATTERN = 2,
963 DONT_CARE_DA = 3,
964 UNKNOWN_TYPE = 4,
965};
966
Ping-Ke Shih7fe1fe72017-02-06 21:30:05 -0600967enum package_type {
968 PACKAGE_DEFAULT,
969 PACKAGE_QFN68,
970 PACKAGE_TFBGA90,
971 PACKAGE_TFBGA80,
972 PACKAGE_TFBGA79
973};
974
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800975enum rtl_spec_ver {
976 RTL_SPEC_NEW_RATEID = BIT(0), /* use ratr_table_mode_new */
Ping-Ke Shih1ca72c32018-01-29 11:26:33 +0800977 RTL_SPEC_SUPPORT_VHT = BIT(1), /* support VHT */
Ping-Ke Shih5f380ce2018-01-29 11:26:34 +0800978 RTL_SPEC_EXT_C2H = BIT(2), /* extend FW C2H (e.g. TX REPORT) */
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800979};
980
Ping-Ke Shih5ffd1152018-03-06 09:25:42 +0800981enum dm_info_query {
982 DM_INFO_FA_OFDM,
983 DM_INFO_FA_CCK,
984 DM_INFO_FA_TOTAL,
985 DM_INFO_CCA_OFDM,
986 DM_INFO_CCA_CCK,
987 DM_INFO_CCA_ALL,
988 DM_INFO_CRC32_OK_VHT,
989 DM_INFO_CRC32_OK_HT,
990 DM_INFO_CRC32_OK_LEGACY,
991 DM_INFO_CRC32_OK_CCK,
992 DM_INFO_CRC32_ERROR_VHT,
993 DM_INFO_CRC32_ERROR_HT,
994 DM_INFO_CRC32_ERROR_LEGACY,
995 DM_INFO_CRC32_ERROR_CCK,
996 DM_INFO_EDCCA_FLAG,
997 DM_INFO_OFDM_ENABLE,
998 DM_INFO_CCK_ENABLE,
999 DM_INFO_CRC32_OK_HT_AGG,
1000 DM_INFO_CRC32_ERROR_HT_AGG,
1001 DM_INFO_DBG_PORT_0,
1002 DM_INFO_CURR_IGI,
1003 DM_INFO_RSSI_MIN,
1004 DM_INFO_RSSI_MAX,
1005 DM_INFO_CLM_RATIO,
1006 DM_INFO_NHM_RATIO,
1007 DM_INFO_IQK_ALL,
1008 DM_INFO_IQK_OK,
1009 DM_INFO_IQK_NG,
1010 DM_INFO_SIZE,
1011};
1012
Larry Finger0c817332010-12-08 11:12:31 -06001013struct octet_string {
1014 u8 *octet;
1015 u16 length;
1016};
1017
1018struct rtl_hdr_3addr {
1019 __le16 frame_ctl;
1020 __le16 duration_id;
1021 u8 addr1[ETH_ALEN];
1022 u8 addr2[ETH_ALEN];
1023 u8 addr3[ETH_ALEN];
1024 __le16 seq_ctl;
1025 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -05001026} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001027
1028struct rtl_info_element {
1029 u8 id;
1030 u8 len;
1031 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -05001032} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001033
1034struct rtl_probe_rsp {
1035 struct rtl_hdr_3addr header;
1036 u32 time_stamp[2];
1037 __le16 beacon_interval;
1038 __le16 capability;
1039 /*SSID, supported rates, FH params, DS params,
1040 CF params, IBSS params, TIM (if beacon), RSN */
1041 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -05001042} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001043
1044/*LED related.*/
1045/*ledpin Identify how to implement this SW led.*/
1046struct rtl_led {
1047 void *hw;
1048 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -06001049 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -06001050};
1051
1052struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -06001053 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -06001054 struct rtl_led sw_led0;
1055 struct rtl_led sw_led1;
1056};
1057
1058struct rtl_qos_parameters {
1059 __le16 cw_min;
1060 __le16 cw_max;
1061 u8 aifs;
1062 u8 flag;
1063 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -05001064} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001065
1066struct rt_smooth_data {
1067 u32 elements[100]; /*array to store values */
1068 u32 index; /*index to current array to store */
1069 u32 total_num; /*num of valid elements */
1070 u32 total_val; /*sum of valid elements */
1071};
1072
1073struct false_alarm_statistics {
1074 u32 cnt_parity_fail;
1075 u32 cnt_rate_illegal;
1076 u32 cnt_crc8_fail;
1077 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -06001078 u32 cnt_fast_fsync_fail;
1079 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -06001080 u32 cnt_ofdm_fail;
1081 u32 cnt_cck_fail;
1082 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -05001083 u32 cnt_ofdm_cca;
1084 u32 cnt_cck_cca;
1085 u32 cnt_cca_all;
1086 u32 cnt_bw_usc;
1087 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -06001088};
1089
1090struct init_gain {
1091 u8 xaagccore1;
1092 u8 xbagccore1;
1093 u8 xcagccore1;
1094 u8 xdagccore1;
1095 u8 cca;
1096
1097};
1098
1099struct wireless_stats {
Ping-Ke Shih74451b92017-09-29 14:47:56 -05001100 u64 txbytesunicast;
1101 u64 txbytesmulticast;
1102 u64 txbytesbroadcast;
1103 u64 rxbytesunicast;
1104
1105 u64 txbytesunicast_inperiod;
1106 u64 rxbytesunicast_inperiod;
1107 u32 txbytesunicast_inperiod_tp;
1108 u32 rxbytesunicast_inperiod_tp;
1109 u64 txbytesunicast_last;
1110 u64 rxbytesunicast_last;
Larry Finger0c817332010-12-08 11:12:31 -06001111
1112 long rx_snr_db[4];
1113 /*Correct smoothed ss in Dbm, only used
1114 in driver to report real power now. */
1115 long recv_signal_power;
1116 long signal_quality;
1117 long last_sigstrength_inpercent;
1118
1119 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -05001120 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001121
1122 /*Transformed, in dbm. Beautified signal
1123 strength for UI, not correct. */
1124 long signal_strength;
1125
1126 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001127 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -06001128 u8 rx_evm_percentage[2];
1129
Larry Fingerf3355dd2014-03-04 16:53:47 -06001130 u16 rx_cfo_short[4];
1131 u16 rx_cfo_tail[4];
1132
Larry Finger0c817332010-12-08 11:12:31 -06001133 struct rt_smooth_data ui_rssi;
1134 struct rt_smooth_data ui_link_quality;
1135};
1136
1137struct rate_adaptive {
1138 u8 rate_adaptive_disabled;
1139 u8 ratr_state;
1140 u16 reserve;
1141
1142 u32 high_rssi_thresh_for_ra;
1143 u32 high2low_rssi_thresh_for_ra;
1144 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001145 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001146 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001147 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001148 u32 upper_rssi_threshold_ratr;
1149 u32 middleupper_rssi_threshold_ratr;
1150 u32 middle_rssi_threshold_ratr;
1151 u32 middlelow_rssi_threshold_ratr;
1152 u32 low_rssi_threshold_ratr;
1153 u32 ultralow_rssi_threshold_ratr;
1154 u32 low_rssi_threshold_ratr_40m;
1155 u32 low_rssi_threshold_ratr_20m;
1156 u8 ping_rssi_enable;
1157 u32 ping_rssi_ratr;
1158 u32 ping_rssi_thresh_for_ra;
1159 u32 last_ratr;
1160 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001161 u8 ldpc_thres;
1162 bool use_ldpc;
1163 bool lower_rts_rate;
1164 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001165};
1166
1167struct regd_pair_mapping {
1168 u16 reg_dmnenum;
1169 u16 reg_5ghz_ctl;
1170 u16 reg_2ghz_ctl;
1171};
1172
Larry Fingerf3355dd2014-03-04 16:53:47 -06001173struct dynamic_primary_cca {
1174 u8 pricca_flag;
1175 u8 intf_flag;
1176 u8 intf_type;
1177 u8 dup_rts_flag;
1178 u8 monitor_flag;
1179 u8 ch_offset;
1180 u8 mf_state;
1181};
1182
Larry Finger0c817332010-12-08 11:12:31 -06001183struct rtl_regulatory {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001184 s8 alpha2[2];
Larry Finger0c817332010-12-08 11:12:31 -06001185 u16 country_code;
1186 u16 max_power_level;
1187 u32 tp_scale;
1188 u16 current_rd;
1189 u16 current_rd_ext;
1190 int16_t power_limit;
1191 struct regd_pair_mapping *regpair;
1192};
1193
1194struct rtl_rfkill {
1195 bool rfkill_state; /*0 is off, 1 is on */
1196};
1197
Larry Finger26634c42013-03-24 22:06:33 -05001198/*for P2P PS**/
1199#define P2P_MAX_NOA_NUM 2
1200
1201enum p2p_role {
1202 P2P_ROLE_DISABLE = 0,
1203 P2P_ROLE_DEVICE = 1,
1204 P2P_ROLE_CLIENT = 2,
1205 P2P_ROLE_GO = 3
1206};
1207
1208enum p2p_ps_state {
1209 P2P_PS_DISABLE = 0,
1210 P2P_PS_ENABLE = 1,
1211 P2P_PS_SCAN = 2,
1212 P2P_PS_SCAN_DONE = 3,
1213 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1214};
1215
1216enum p2p_ps_mode {
1217 P2P_PS_NONE = 0,
1218 P2P_PS_CTWINDOW = 1,
1219 P2P_PS_NOA = 2,
1220 P2P_PS_MIX = 3, /* CTWindow and NoA */
1221};
1222
1223struct rtl_p2p_ps_info {
1224 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1225 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1226 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1227 /* Client traffic window. A period of time in TU after TBTT. */
1228 u8 ctwindow;
1229 u8 opp_ps; /* opportunistic power save. */
1230 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1231 /* Count for owner, Type of client. */
1232 u8 noa_count_type[P2P_MAX_NOA_NUM];
1233 /* Max duration for owner, preferred or min acceptable duration
1234 * for client.
1235 */
1236 u32 noa_duration[P2P_MAX_NOA_NUM];
1237 /* Length of interval for owner, preferred or max acceptable intervali
1238 * of client.
1239 */
1240 u32 noa_interval[P2P_MAX_NOA_NUM];
1241 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1242 u32 noa_start_time[P2P_MAX_NOA_NUM];
1243};
1244
1245struct p2p_ps_offload_t {
1246 u8 offload_en:1;
1247 u8 role:1; /* 1: Owner, 0: Client */
1248 u8 ctwindow_en:1;
1249 u8 noa0_en:1;
1250 u8 noa1_en:1;
1251 u8 allstasleep:1;
1252 u8 discovery:1;
1253 u8 reserved:1;
1254};
1255
Larry Fingere97b7752011-02-19 16:29:07 -06001256#define IQK_MATRIX_REG_NUM 8
1257#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001258
Larry Fingere97b7752011-02-19 16:29:07 -06001259struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001260 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001261 long value[1][IQK_MATRIX_REG_NUM];
1262};
1263
George18d30062011-02-19 16:29:02 -06001264struct phy_parameters {
1265 u16 length;
1266 u32 *pdata;
1267};
1268
1269enum hw_param_tab_index {
1270 PHY_REG_2T,
1271 PHY_REG_1T,
1272 PHY_REG_PG,
1273 RADIOA_2T,
1274 RADIOB_2T,
1275 RADIOA_1T,
1276 RADIOB_1T,
1277 MAC_REG,
1278 AGCTAB_2T,
1279 AGCTAB_1T,
1280 MAX_TAB
1281};
1282
Larry Finger0c817332010-12-08 11:12:31 -06001283struct rtl_phy {
1284 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1285 struct init_gain initgain_backup;
1286 enum io_type current_io_type;
1287
1288 u8 rf_mode;
1289 u8 rf_type;
1290 u8 current_chan_bw;
1291 u8 set_bwmode_inprogress;
1292 u8 sw_chnl_inprogress;
1293 u8 sw_chnl_stage;
1294 u8 sw_chnl_step;
1295 u8 current_channel;
1296 u8 h2c_box_num;
1297 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001298 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001299
Larry Fingere97b7752011-02-19 16:29:07 -06001300 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001301 s32 reg_e94;
1302 s32 reg_e9c;
1303 s32 reg_ea4;
1304 s32 reg_eac;
1305 s32 reg_eb4;
1306 s32 reg_ebc;
1307 s32 reg_ec4;
1308 s32 reg_ecc;
1309 u8 rfpienable;
1310 u8 reserve_0;
1311 u16 reserve_1;
1312 u32 reg_c04, reg_c08, reg_874;
1313 u32 adda_backup[16];
1314 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1315 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001316 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001317
Larry Fingerf3355dd2014-03-04 16:53:47 -06001318 bool rfpath_rx_enable[MAX_RF_PATH];
1319 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001320 /* Dual mac */
1321 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001322 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001323
Larry Finger7ea47242011-02-19 16:28:57 -06001324 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001325 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001326
1327 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001328 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001329 /* this is for 88E & 8723A */
1330 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001331 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001332 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001333 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1334 [TX_PWR_BY_RATE_NUM_RF]
1335 [TX_PWR_BY_RATE_NUM_RF]
Ping-Ke Shih4a7093b2018-01-29 11:26:35 +08001336 [TX_PWR_BY_RATE_NUM_RATE];
Larry Finger2cddad32014-02-28 15:16:46 -06001337 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1338 [TX_PWR_BY_RATE_NUM_RF]
1339 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001340 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1341 [TX_PWR_BY_RATE_NUM_RF]
1342 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001343 u8 default_initialgain[4];
1344
Larry Fingere97b7752011-02-19 16:29:07 -06001345 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001346 u8 cur_cck_txpwridx;
1347 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001348 u8 cur_bw20_txpwridx;
1349 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001350
Arnd Bergmann08aba422016-06-15 23:30:43 +02001351 s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001352 [MAX_2_4G_BANDWIDTH_NUM]
Larry Finger21e4b072014-09-22 09:39:26 -05001353 [MAX_RATE_SECTION_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001354 [CHANNEL_MAX_NUMBER_2G]
Larry Finger21e4b072014-09-22 09:39:26 -05001355 [MAX_RF_PATH_NUM];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001356 s8 txpwr_limit_5g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001357 [MAX_5G_BANDWIDTH_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001358 [MAX_RATE_SECTION_NUM]
1359 [CHANNEL_MAX_NUMBER_5G]
1360 [MAX_RF_PATH_NUM];
Larry Finger21e4b072014-09-22 09:39:26 -05001361
Larry Finger0c817332010-12-08 11:12:31 -06001362 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001363 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001364 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001365
Larry Fingerf3355dd2014-03-04 16:53:47 -06001366 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001367 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001368 u8 framesync;
1369 u32 framesync_c34;
1370
1371 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001372 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001373 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001374
Larry Fingerf3355dd2014-03-04 16:53:47 -06001375 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001376 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001377};
1378
1379#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001380#define RTL_AGG_STOP 0
1381#define RTL_AGG_PROGRESS 1
1382#define RTL_AGG_START 2
1383#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001384#define RTL_AGG_OFF 0
1385#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001386#define RTL_RX_AGG_START 1
1387#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001388#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1389#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1390
1391struct rtl_ht_agg {
1392 u16 txq_id;
1393 u16 wait_for_ba;
1394 u16 start_idx;
1395 u64 bitmap;
1396 u32 rate_n_flags;
1397 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001398 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001399};
1400
Larry Finger26634c42013-03-24 22:06:33 -05001401struct rssi_sta {
1402 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001403 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001404};
1405
Larry Finger0c817332010-12-08 11:12:31 -06001406struct rtl_tid_data {
Larry Finger0c817332010-12-08 11:12:31 -06001407 struct rtl_ht_agg agg;
1408};
1409
Chaoming_Li3dad6182011-04-25 12:52:49 -05001410struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001411 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001412 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001413 /* just used for ap adhoc or mesh*/
1414 struct rssi_sta rssi_stat;
Ping-Ke Shih08ab7462017-09-29 14:47:57 -05001415 u8 rssi_level;
Larry Finger73fb2702016-02-25 11:03:01 -06001416 u16 wireless_mode;
1417 u8 ratr_index;
1418 u8 mimo_ps;
1419 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001420} __packed;
1421
Larry Finger0c817332010-12-08 11:12:31 -06001422struct rtl_priv;
1423struct rtl_io {
1424 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001425 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001426
1427 /*PCI MEM map */
1428 unsigned long pci_mem_end; /*shared mem end */
1429 unsigned long pci_mem_start; /*shared mem start */
1430
1431 /*PCI IO map */
1432 unsigned long pci_base_addr; /*device I/O address */
1433
1434 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001435 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1436 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1437 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1438 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001439
Larry Fingere97b7752011-02-19 16:29:07 -06001440 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1441 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1442 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001443
Larry Finger0c817332010-12-08 11:12:31 -06001444};
1445
1446struct rtl_mac {
1447 u8 mac_addr[ETH_ALEN];
1448 u8 mac80211_registered;
1449 u8 beacon_enabled;
1450
1451 u32 tx_ss_num;
1452 u32 rx_ss_num;
1453
Johannes Berg57fbcce2016-04-12 15:56:15 +02001454 struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
Larry Finger0c817332010-12-08 11:12:31 -06001455 struct ieee80211_hw *hw;
1456 struct ieee80211_vif *vif;
1457 enum nl80211_iftype opmode;
1458
1459 /*Probe Beacon management */
1460 struct rtl_tid_data tids[MAX_TID_COUNT];
1461 enum rtl_link_state link_state;
1462
1463 int n_channels;
1464 int n_bitrates;
1465
Mike McCormack9c050442011-06-20 10:44:58 +09001466 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001467 u8 p2p; /*using p2p role*/
1468 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001469
Larry Finger0c817332010-12-08 11:12:31 -06001470 /*filters */
1471 u32 rx_conf;
1472 u16 rx_mgt_filter;
1473 u16 rx_ctrl_filter;
1474 u16 rx_data_filter;
1475
1476 bool act_scanning;
1477 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001478 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001479
Larry Fingere97b7752011-02-19 16:29:07 -06001480 /* early mode */
1481 /* skb wait queue */
1482 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001483
Larry Fingerf7953b22014-09-22 09:39:20 -05001484 u8 ht_stbc_cap;
1485 u8 ht_cur_stbc;
1486
1487 /*vht support*/
1488 u8 vht_enable;
1489 u8 bw_80;
1490 u8 vht_cur_ldpc;
1491 u8 vht_cur_stbc;
1492 u8 vht_stbc_cap;
1493 u8 vht_ldpc_cap;
1494
Larry Fingere97b7752011-02-19 16:29:07 -06001495 /*RDG*/
1496 bool rdg_en;
1497
1498 /*AP*/
Larry Finger1fca3502014-10-08 12:44:55 -05001499 u8 bssid[ETH_ALEN] __aligned(2);
Larry Fingere97b7752011-02-19 16:29:07 -06001500 u32 vendor;
1501 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1502 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001503 u8 ht_enable;
1504 u8 sgi_40;
1505 u8 sgi_20;
1506 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001507 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001508 u8 slot_time;
1509 u8 short_preamble;
1510 u8 use_cts_protect;
1511 u8 cur_40_prime_sc;
1512 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001513 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001514 u64 tsf;
1515 u8 retry_short;
1516 u8 retry_long;
1517 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001518 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001519
Larry Fingere97b7752011-02-19 16:29:07 -06001520 /*IBSS*/
1521 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001522
Larry Fingere97b7752011-02-19 16:29:07 -06001523 /*AMPDU*/
1524 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001525 u8 max_mss_density;
1526 u8 current_ampdu_factor;
1527 u8 current_ampdu_density;
1528
1529 /*QOS & EDCA */
1530 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1531 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001532
1533 /* counters */
1534 u64 last_txok_cnt;
1535 u64 last_rxok_cnt;
1536 u32 last_bt_edca_ul;
1537 u32 last_bt_edca_dl;
1538};
1539
1540struct btdm_8723 {
1541 bool all_off;
1542 bool agc_table_en;
1543 bool adc_back_off_on;
1544 bool b2_ant_hid_en;
1545 bool low_penalty_rate_adaptive;
1546 bool rf_rx_lpf_shrink;
1547 bool reject_aggre_pkt;
1548 bool tra_tdma_on;
1549 u8 tra_tdma_nav;
1550 u8 tra_tdma_ant;
1551 bool tdma_on;
1552 u8 tdma_ant;
1553 u8 tdma_nav;
1554 u8 tdma_dac_swing;
1555 u8 fw_dac_swing_lvl;
1556 bool ps_tdma_on;
1557 u8 ps_tdma_byte[5];
1558 bool pta_on;
1559 u32 val_0x6c0;
1560 u32 val_0x6c8;
1561 u32 val_0x6cc;
1562 bool sw_dac_swing_on;
1563 u32 sw_dac_swing_lvl;
1564 u32 wlan_act_hi;
1565 u32 wlan_act_lo;
1566 u32 bt_retry_index;
1567 bool dec_bt_pwr;
1568 bool ignore_wlan_act;
1569};
1570
1571struct bt_coexist_8723 {
1572 u32 high_priority_tx;
1573 u32 high_priority_rx;
1574 u32 low_priority_tx;
1575 u32 low_priority_rx;
1576 u8 c2h_bt_info;
1577 bool c2h_bt_info_req_sent;
1578 bool c2h_bt_inquiry_page;
1579 u32 bt_inq_page_start_time;
1580 u8 bt_retry_cnt;
1581 u8 c2h_bt_info_original;
1582 u8 bt_inquiry_page_cnt;
1583 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001584};
1585
1586struct rtl_hal {
1587 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001588 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001589 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001590 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001591 bool being_init_adapter;
1592 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001593 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001594 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001595 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001596
Larry Finger0c817332010-12-08 11:12:31 -06001597 enum intf_type interface;
1598 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001599 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001600 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001601 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001602 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001603 u8 board_type;
Ping-Ke Shih7fe1fe72017-02-06 21:30:05 -06001604 u8 package_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001605 u8 external_pa;
1606
1607 u8 pa_mode;
1608 u8 pa_type_2g;
1609 u8 pa_type_5g;
1610 u8 lna_type_2g;
1611 u8 lna_type_5g;
1612 u8 external_pa_2g;
1613 u8 external_lna_2g;
1614 u8 external_pa_5g;
1615 u8 external_lna_5g;
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06001616 u8 type_glna;
1617 u8 type_gpa;
1618 u8 type_alna;
1619 u8 type_apa;
Larry Finger21e4b072014-09-22 09:39:26 -05001620 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001621
1622 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001623 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001624 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001625 u16 fw_version;
1626 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001627 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001628 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001629 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001630 /*Reserve page start offset except beacon in TxQ. */
1631 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001632 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001633 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001634
1635 /* FW Cmd IO related */
1636 u16 fwcmd_iomap;
1637 u32 fwcmd_ioparam;
1638 bool set_fwcmd_inprogress;
1639 u8 current_fwcmd_io;
1640
Larry Finger4b04edc2013-03-24 22:06:39 -05001641 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001642 bool fw_clk_change_in_progress;
1643 bool allow_sw_to_change_hwclc;
1644 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001645 /**/
1646 bool driver_going2unload;
1647
1648 /*AMPDU init min space*/
1649 u8 minspace_cfg; /*For Min spacing configurations */
1650
1651 /* Dual mac */
1652 enum macphy_mode macphymode;
1653 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1654 enum band_type current_bandtypebackup;
1655 enum band_type bandset;
1656 /* dual MAC 0--Mac0 1--Mac1 */
1657 u32 interfaceindex;
1658 /* just for DualMac S3S4 */
1659 u8 macphyctl_reg;
1660 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001661 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001662 /* Dual mac*/
1663 bool during_mac0init_radiob;
1664 bool during_mac1init_radioa;
1665 bool reloadtxpowerindex;
1666 /* True if IMR or IQK have done
1667 for 2.4G in scan progress */
1668 bool load_imrandiqk_setting_for2g;
1669
1670 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001671 bool master_of_dmsp;
1672 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001673
1674 u16 rx_tag;/*for 92ee*/
1675 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001676
1677 /*for wowlan*/
1678 bool wow_enable;
1679 bool enter_pnp_sleep;
1680 bool wake_from_pnp_sleep;
1681 bool wow_enabled;
Arnd Bergmann3c92d552017-11-06 14:55:36 +01001682 time64_t last_suspend_sec;
Larry Fingerf7953b22014-09-22 09:39:20 -05001683 u32 wowlan_fwsize;
1684 u8 *wowlan_firmware;
1685
1686 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1687
1688 bool real_wow_v2_enable;
1689 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001690};
1691
1692struct rtl_security {
1693 /*default 0 */
1694 bool use_sw_sec;
1695
1696 bool being_setkey;
1697 bool use_defaultkey;
1698 /*Encryption Algorithm for Unicast Packet */
1699 enum rt_enc_alg pairwise_enc_algorithm;
1700 /*Encryption Algorithm for Brocast/Multicast */
1701 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001702 /*Cam Entry Bitmap */
1703 u32 hwsec_cam_bitmap;
1704 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001705 /*local Key buffer, indx 0 is for
1706 pairwise key 1-4 is for agoup key. */
1707 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1708 u8 key_len[KEY_BUF_SIZE];
1709
1710 /*The pointer of Pairwise Key,
1711 it always points to KeyBuf[4] */
1712 u8 *pairwise_key;
1713};
1714
Larry Fingere6deaf82013-03-24 22:06:55 -05001715#define ASSOCIATE_ENTRY_NUM 33
1716
1717struct fast_ant_training {
1718 u8 bssid[6];
1719 u8 antsel_rx_keep_0;
1720 u8 antsel_rx_keep_1;
1721 u8 antsel_rx_keep_2;
1722 u32 ant_sum[7];
1723 u32 ant_cnt[7];
1724 u32 ant_ave[7];
1725 u8 fat_state;
1726 u32 train_idx;
1727 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1728 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1729 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1730 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1731 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1732 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1733 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1734 u8 rx_idle_ant;
1735 bool becomelinked;
1736};
1737
Larry Finger2cddad32014-02-28 15:16:46 -06001738struct dm_phy_dbg_info {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001739 s8 rx_snrdb[4];
Larry Finger2cddad32014-02-28 15:16:46 -06001740 u64 num_qry_phy_status;
1741 u64 num_qry_phy_status_cck;
1742 u64 num_qry_phy_status_ofdm;
1743 u16 num_qry_beacon_pkt;
1744 u16 num_non_be_pkt;
1745 s32 rx_evm[4];
1746};
1747
Larry Finger0c817332010-12-08 11:12:31 -06001748struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001749 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001750 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001751 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001752 long undec_sm_pwdb; /*out dm */
1753 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001754 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001755 bool dm_initialgain_enable;
1756 bool dynamic_txpower_enable;
1757 bool current_turbo_edca;
1758 bool is_any_nonbepkts; /*out dm */
1759 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001760 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001761 bool disable_framebursting;
1762 bool cck_inch14;
1763 bool txpower_tracking;
1764 bool useramask;
1765 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001766 bool inform_fw_driverctrldm;
1767 bool current_mrc_switch;
1768 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001769 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001770
Larry Fingere97b7752011-02-19 16:29:07 -06001771 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001772 u8 thermalvalue_iqk;
1773 u8 thermalvalue_lck;
1774 u8 thermalvalue;
1775 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001776 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1777 u8 thermalvalue_avg_index;
Hans Ulli Kroll1637c1b2015-06-07 13:19:16 +02001778 u8 tm_trigger;
Larry Fingere97b7752011-02-19 16:29:07 -06001779 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001780 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001781 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001782 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001783 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001784 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001785 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001786 bool interrupt_migration;
1787 bool disable_tx_int;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001788 s8 ofdm_index[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001789 u8 default_ofdm_index;
1790 u8 default_cck_index;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001791 s8 cck_index;
1792 s8 delta_power_index[MAX_RF_PATH];
1793 s8 delta_power_index_last[MAX_RF_PATH];
1794 s8 power_index_offset[MAX_RF_PATH];
1795 s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1796 s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1797 s8 remnant_cck_idx;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001798 bool modify_txagc_flag_path_a;
1799 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001800
1801 bool one_entry_only;
1802 struct dm_phy_dbg_info dbginfo;
1803
1804 /* Dynamic ATC switch */
1805 bool atc_status;
1806 bool large_cfo_hit;
1807 bool is_freeze;
1808 int cfo_tail[2];
1809 int cfo_ave_pre;
1810 int crystal_cap;
1811 u8 cfo_threshold;
1812 u32 packet_count;
1813 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001814 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001815
1816 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001817 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001818 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001819 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001820 bool swing_flag_ofdm;
1821 u8 swing_idx_cck;
1822 u8 swing_idx_cck_cur;
1823 u8 swing_idx_cck_base;
1824 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001825
Arnd Bergmann08aba422016-06-15 23:30:43 +02001826 s8 swing_diff_2g;
1827 s8 swing_diff_5g;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001828
Larry Finger2461c7d2012-08-31 15:39:01 -05001829 /* DMSP */
1830 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001831
Larry Fingerf3355dd2014-03-04 16:53:47 -06001832 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001833 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001834
1835 u8 resp_tx_path;
1836 u8 path_sel;
1837 u32 patha_sum;
1838 u32 pathb_sum;
1839 u32 patha_cnt;
1840 u32 pathb_cnt;
1841
1842 u8 pre_channel;
1843 u8 *p_channel;
1844 u8 linked_interval;
1845
1846 u64 last_tx_ok_cnt;
1847 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001848};
1849
Larry Finger7ce24ab2014-03-05 17:26:01 -06001850#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001851
1852struct rtl_efuse {
Ping-Ke Shih2cdd6342018-01-29 11:26:39 +08001853 const struct rtl_efuse_ops *efuse_ops;
Larry Fingere97b7752011-02-19 16:29:07 -06001854 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001855 bool bootfromefuse;
1856 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001857
1858 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1859 u16 efuse_usedbytes;
1860 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001861#ifdef EFUSE_REPG_WORKAROUND
1862 bool efuse_re_pg_sec1flag;
1863 u8 efuse_re_pg_data[8];
1864#endif
Larry Finger0c817332010-12-08 11:12:31 -06001865
1866 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001867 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001868
1869 short epromtype;
1870 u16 eeprom_vid;
1871 u16 eeprom_did;
1872 u16 eeprom_svid;
1873 u16 eeprom_smid;
1874 u8 eeprom_oemid;
1875 u16 eeprom_channelplan;
1876 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001877 u8 board_type;
1878 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001879
1880 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001881 u8 wowlan_enable;
1882 u8 antenna_div_cfg;
1883 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001884
Larry Finger7ea47242011-02-19 16:28:57 -06001885 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001886 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001887 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001888 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1889 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1890 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001891 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1892 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1893 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001894
1895 u8 internal_pa_5g[2]; /* pathA / pathB */
1896 u8 eeprom_c9;
1897 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001898
1899 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001900 u8 eeprom_pwrgroup[2][3];
1901 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1902 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001903
Larry Fingerf3355dd2014-03-04 16:53:47 -06001904 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1905 /*For HT 40MHZ pwr */
1906 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1907 /*For HT 40MHZ pwr */
1908 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1909
1910 /*--------------------------------------------------------*
1911 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1912 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1913 * define new arrays in Windows code.
1914 * BUT, in linux code, we use the same array for all ICs.
1915 *
1916 * The Correspondance relation between two arrays is:
1917 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1918 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1919 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1920 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1921 *
1922 * Sizes of these arrays are decided by the larger ones.
1923 */
Arnd Bergmann08aba422016-06-15 23:30:43 +02001924 s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1925 s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1926 s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1927 s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001928
1929 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1930 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001931 s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1932 s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1933 s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1934 s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001935
Larry Fingere97b7752011-02-19 16:29:07 -06001936 u8 txpwr_safetyflag; /* Band edge enable flag */
1937 u16 eeprom_txpowerdiff;
1938 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1939 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001940
1941 u8 eeprom_regulatory;
1942 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001943 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1944 u16 tssi_13dbm;
1945 u8 crystalcap; /* CrystalCap. */
1946 u8 delta_iqk;
1947 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001948
1949 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001950 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001951
1952 bool b1x1_recvcombine;
1953 bool b1ss_support;
1954
1955 /*channel plan */
1956 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001957};
1958
Ping-Ke Shih2cdd6342018-01-29 11:26:39 +08001959struct rtl_efuse_ops {
1960 int (*efuse_onebyte_read)(struct ieee80211_hw *hw, u16 addr, u8 *data);
1961 void (*efuse_logical_map_read)(struct ieee80211_hw *hw, u8 type,
1962 u16 offset, u32 *value);
1963};
1964
Ping-Ke Shih84795802017-06-18 11:12:44 -05001965struct rtl_tx_report {
1966 atomic_t sn;
1967 u16 last_sent_sn;
1968 unsigned long last_sent_time;
1969 u16 last_recv_sn;
1970};
1971
Larry Finger0c817332010-12-08 11:12:31 -06001972struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001973 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001974 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001975 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001976 bool swrf_processing;
1977 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001978 /*
1979 * just for PCIE ASPM
1980 * If it supports ASPM, Offset[560h] = 0x40,
1981 * otherwise Offset[560h] = 0x00.
1982 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001983 bool support_aspm;
1984 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001985
1986 /*for LPS */
1987 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001988 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001989 bool leisure_ps;
1990 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001991 u8 fwctrl_psmode;
1992 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001993 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001994 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001995 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001996 u8 reg_max_lps_awakeintvl;
1997 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001998 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001999
2000 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06002001 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06002002
2003 u32 rfoff_reason;
2004
2005 /*RF OFF Level */
2006 u32 cur_ps_level;
2007 u32 reg_rfps_level;
2008
2009 /*just for PCIE ASPM */
2010 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06002011 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06002012
Larry Finger0c817332010-12-08 11:12:31 -06002013 enum rf_pwrstate inactive_pwrstate;
2014 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06002015
2016 /* for SW LPS*/
2017 bool sw_ps_enabled;
2018 bool state;
2019 bool state_inap;
2020 bool multi_buffered;
2021 u16 nullfunc_seq;
2022 unsigned int dtim_counter;
2023 unsigned int sleep_ms;
2024 unsigned long last_sleep_jiffies;
2025 unsigned long last_awake_jiffies;
2026 unsigned long last_delaylps_stamp_jiffies;
2027 unsigned long last_dtim;
2028 unsigned long last_beacon;
2029 unsigned long last_action;
2030 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05002031
2032 /*For P2P PS */
2033 struct rtl_p2p_ps_info p2p_ps_info;
2034 u8 pwr_mode;
2035 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05002036
2037 /* wake up on line */
2038 u8 wo_wlan_mode;
2039 u8 arp_offload_enable;
2040 u8 gtk_offload_enable;
2041 /* Used for WOL, indicates the reason for waking event.*/
2042 u32 wakeup_reason;
Larry Finger0c817332010-12-08 11:12:31 -06002043};
2044
2045struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05002046 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06002047 u32 mac_time[2];
2048 s8 rssi;
2049 u8 signal;
2050 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05002051 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06002052 u8 received_channel;
2053 u8 control;
2054 u8 mask;
2055 u8 freq;
2056 u16 len;
2057 u64 tsf;
2058 u32 beacon_time;
2059 u8 nic_type;
2060 u16 length;
2061 u8 signalquality; /*in 0-100 index. */
2062 /*
2063 * Real power in dBm for this packet,
2064 * no beautification and aggregation.
2065 * */
2066 s32 recvsignalpower;
2067 s8 rxpower; /*in dBm Translate from PWdB */
2068 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06002069 u16 hwerror:1;
2070 u16 crc:1;
2071 u16 icv:1;
2072 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06002073 u16 antenna:1;
2074 u16 decrypted:1;
2075 u16 wakeup:1;
2076 u32 timestamp_low;
2077 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05002078 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06002079
2080 u8 rx_drvinfo_size;
2081 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06002082 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06002083 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06002084 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05002085 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06002086 u32 rx_pwdb_all;
2087 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05002088 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05002089 u8 rx_mimo_evm_dbm[4];
2090 u16 cfo_short[4]; /* per-path's Cfo_short */
2091 u16 cfo_tail[4];
2092
Larry Fingerf3355dd2014-03-04 16:53:47 -06002093 s8 rx_mimo_sig_qual[4];
2094 u8 rx_pwr[4]; /* per-path's pwdb */
2095 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05002096 u8 bandwidth;
2097 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06002098 bool packet_matchbssid;
2099 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05002100 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06002101 bool packet_toself;
2102 bool packet_beacon; /*for rssi */
Arnd Bergmann08aba422016-06-15 23:30:43 +02002103 s8 cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05002104
Larry Finger21e4b072014-09-22 09:39:26 -05002105 bool is_vht;
2106 bool is_short_gi;
2107 u8 vht_nss;
2108
Larry Fingere6deaf82013-03-24 22:06:55 -05002109 u8 packet_report_type;
2110
2111 u32 macid;
2112 u8 wake_match;
2113 u32 bt_rx_rssi_percentage;
2114 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06002115};
2116
Larry Fingere6deaf82013-03-24 22:06:55 -05002117
Larry Finger0c817332010-12-08 11:12:31 -06002118struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05002119 /* count for roaming */
2120 u32 bcn_rx_inperiod;
2121 u32 roam_times;
2122
Larry Finger0c817332010-12-08 11:12:31 -06002123 u32 num_tx_in4period[4];
2124 u32 num_rx_in4period[4];
2125
2126 u32 num_tx_inperiod;
2127 u32 num_rx_inperiod;
2128
Larry Finger7ea47242011-02-19 16:28:57 -06002129 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05002130 bool tx_busy_traffic;
2131 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06002132 bool higher_busytraffic;
2133 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002134
2135 u32 tidtx_in4period[MAX_TID_COUNT][4];
2136 u32 tidtx_inperiod[MAX_TID_COUNT];
2137 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002138};
2139
2140struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002141 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002142 u8 multicast:1;
2143 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002144
Larry Finger7ea47242011-02-19 16:28:57 -06002145 u8 rts_stbc:1;
2146 u8 rts_enable:1;
2147 u8 cts_enable:1;
2148 u8 rts_use_shortpreamble:1;
2149 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002150 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002151 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002152 u8 rts_rate;
2153
2154 u8 use_shortgi:1;
2155 u8 use_shortpreamble:1;
2156 u8 use_driver_rate:1;
2157 u8 disable_ratefallback:1;
2158
Ping-Ke Shih84795802017-06-18 11:12:44 -05002159 u8 use_spe_rpt:1;
2160
Larry Finger0c817332010-12-08 11:12:31 -06002161 u8 ratr_index;
2162 u8 mac_id;
2163 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002164
2165 u8 last_inipkt:1;
2166 u8 cmd_or_init:1;
2167 u8 queue_index;
2168
2169 /* early mode */
2170 u8 empkt_num;
2171 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002172 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002173 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002174};
2175
Larry Fingerf7953b22014-09-22 09:39:20 -05002176struct rtl_wow_pattern {
2177 u8 type;
2178 u16 crc;
2179 u32 mask[4];
2180};
2181
Larry Finger78aa6012017-11-12 14:06:45 -06002182/* struct to store contents of interrupt vectors */
2183struct rtl_int {
2184 u32 inta;
2185 u32 intb;
2186 u32 intc;
2187 u32 intd;
2188};
2189
Larry Finger0c817332010-12-08 11:12:31 -06002190struct rtl_hal_ops {
2191 int (*init_sw_vars) (struct ieee80211_hw *hw);
2192 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002193 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002194 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2195 void (*interrupt_recognized) (struct ieee80211_hw *hw,
Larry Finger78aa6012017-11-12 14:06:45 -06002196 struct rtl_int *intvec);
Larry Finger0c817332010-12-08 11:12:31 -06002197 int (*hw_init) (struct ieee80211_hw *hw);
2198 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002199 void (*hw_suspend) (struct ieee80211_hw *hw);
2200 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002201 void (*enable_interrupt) (struct ieee80211_hw *hw);
2202 void (*disable_interrupt) (struct ieee80211_hw *hw);
2203 int (*set_network_type) (struct ieee80211_hw *hw,
2204 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002205 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2206 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002207 void (*set_bw_mode) (struct ieee80211_hw *hw,
2208 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002209 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002210 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2211 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2212 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2213 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2214 u32 add_msr, u32 rm_msr);
2215 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2216 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002217 void (*update_rate_tbl) (struct ieee80211_hw *hw,
Ping-Ke Shih1d22b172017-09-29 14:47:59 -05002218 struct ieee80211_sta *sta, u8 rssi_leve,
2219 bool update_bw);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002220 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2221 u8 *desc, u8 queue_index,
2222 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002223 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002224 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2225 u8 queue_index);
2226 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2227 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002228 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2229 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002230 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002231 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002232 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002233 struct sk_buff *skb, u8 hw_queue,
2234 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002235 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002236 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002237 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002238 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002239 struct sk_buff *skb);
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -05002240 void (*fill_tx_special_desc)(struct ieee80211_hw *hw,
2241 u8 *pdesc, u8 *pbd_desc,
2242 struct sk_buff *skb, u8 hw_queue);
Larry Finger7ea47242011-02-19 16:28:57 -06002243 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002244 struct rtl_stats *stats,
2245 struct ieee80211_rx_status *rx_status,
2246 u8 *pdesc, struct sk_buff *skb);
2247 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002248 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002249 void (*dm_watchdog) (struct ieee80211_hw *hw);
2250 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002251 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002252 enum rf_pwrstate rfpwr_state);
2253 void (*led_control) (struct ieee80211_hw *hw,
2254 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002255 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2256 u8 desc_name, u8 *val);
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002257 u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2258 u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002259 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2260 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002261 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002262 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2263 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002264 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002265 bool is_wepkey, bool clear_all);
2266 void (*init_sw_leds) (struct ieee80211_hw *hw);
2267 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002268 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002269 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2270 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002271 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002272 u32 regaddr, u32 bitmask);
2273 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2274 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002275 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002276 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002277 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2278 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002279 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2280 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2281 u8 *powerlevel);
2282 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2283 u8 *ppowerlevel, u8 channel);
2284 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2285 u8 configtype);
2286 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2287 u8 configtype);
2288 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2289 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2290 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002291 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002292 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2293 bool mstate);
2294 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002295 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2296 u32 cmd_len, u8 *p_cmdbuffer);
Ping-Ke Shihd7297a82018-01-29 11:26:40 +08002297 void (*set_default_port_id_cmd)(struct ieee80211_hw *hw);
Larry Finger2cddad32014-02-28 15:16:46 -06002298 bool (*get_btc_status) (void);
Larry Finger7c24d082015-08-03 15:56:12 -05002299 bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002300 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
Colin Ian Kingce254242016-02-22 11:35:46 +00002301 const struct rtl_stats *status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002302 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2303 struct rtl_wow_pattern *rtl_pattern,
2304 u8 index);
Troy Tand0311312015-02-03 11:15:17 -06002305 u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002306 void (*c2h_content_parsing)(struct ieee80211_hw *hw, u8 tag, u8 len,
2307 u8 *val);
Larry Finger0c817332010-12-08 11:12:31 -06002308};
2309
2310struct rtl_intf_ops {
2311 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002312 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002313 int (*adapter_start) (struct ieee80211_hw *hw);
2314 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002315 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2316 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002317
Thomas Huehn36323f82012-07-23 21:33:42 +02002318 int (*adapter_tx) (struct ieee80211_hw *hw,
2319 struct ieee80211_sta *sta,
2320 struct sk_buff *skb,
2321 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002322 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002323 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002324 bool (*waitq_insert) (struct ieee80211_hw *hw,
2325 struct ieee80211_sta *sta,
2326 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002327
2328 /*pci */
2329 void (*disable_aspm) (struct ieee80211_hw *hw);
2330 void (*enable_aspm) (struct ieee80211_hw *hw);
2331
2332 /*usb */
2333};
2334
2335struct rtl_mod_params {
Larry Fingerc34df312017-01-19 11:25:20 -06002336 /* default: 0,0 */
2337 u64 debug_mask;
Larry Finger0c817332010-12-08 11:12:31 -06002338 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002339 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002340
Larry Finger73a253c2011-10-07 11:27:33 -05002341 /* default: 0 = DBG_EMERG (0)*/
Larry Fingerc34df312017-01-19 11:25:20 -06002342 int debug_level;
Larry Finger73a253c2011-10-07 11:27:33 -05002343
Chaoming_Li3dad6182011-04-25 12:52:49 -05002344 /* default: 1 = using no linked power save */
2345 bool inactiveps;
2346
2347 /* default: 1 = using linked sw power save */
2348 bool swctrl_lps;
2349
2350 /* default: 1 = using linked fw power save */
2351 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002352
Larry Finger9afa2e42014-09-22 09:39:21 -05002353 /* default: 0 = not using MSI interrupts mode
2354 * submodules should set their own default value
2355 */
Adam Lee73070c42014-05-05 16:33:36 +08002356 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002357
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002358 /* default: 0 = dma 32 */
2359 bool dma64;
2360
Ping-Ke Shih84efbad2017-09-29 14:48:00 -05002361 /* default: 1 = enable aspm */
2362 int aspm_support;
2363
Larry Finger9afa2e42014-09-22 09:39:21 -05002364 /* default 0: 1 means disable */
2365 bool disable_watchdog;
Larry Finger54328e62015-10-02 11:44:30 -05002366
2367 /* default 0: 1 means do not disable interrupts */
2368 bool int_clear;
Larry Fingerc18d8f52016-03-16 13:33:34 -05002369
2370 /* select antenna */
2371 int ant_sel;
Larry Finger0c817332010-12-08 11:12:31 -06002372};
2373
Larry Finger62e63972011-02-11 14:27:46 -06002374struct rtl_hal_usbint_cfg {
2375 /* data - rx */
2376 u32 in_ep_num;
2377 u32 rx_urb_num;
2378 u32 rx_max_size;
2379
2380 /* op - rx */
2381 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2382 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2383 struct sk_buff_head *);
2384
2385 /* tx */
2386 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2387 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2388 struct sk_buff *);
2389 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2390 struct sk_buff_head *);
2391
2392 /* endpoint mapping */
2393 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002394 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002395};
2396
Larry Finger0c817332010-12-08 11:12:31 -06002397struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002398 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002399 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002400 char *name;
Larry Finger62009b72013-11-18 11:11:26 -06002401 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002402 struct rtl_hal_ops *ops;
2403 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002404 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +08002405 enum rtl_spec_ver spec_ver;
Larry Finger0c817332010-12-08 11:12:31 -06002406
2407 /*this map used for some registers or vars
2408 defined int HAL but used in MAIN */
2409 u32 maps[RTL_VAR_MAP_MAX];
2410
2411};
2412
2413struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002414 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002415 struct mutex conf_mutex;
Ping-Ke Shiha3fa3662018-01-17 14:15:21 +08002416 struct mutex ips_mutex; /* mutex for enter/leave IPS */
2417 struct mutex lps_mutex; /* mutex for enter/leave LPS */
Larry Finger0c817332010-12-08 11:12:31 -06002418
2419 /*spin lock */
Larry Finger0c817332010-12-08 11:12:31 -06002420 spinlock_t irq_th_lock;
2421 spinlock_t h2c_lock;
2422 spinlock_t rf_ps_lock;
2423 spinlock_t rf_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002424 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002425 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002426 spinlock_t usb_lock;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002427 spinlock_t c2hcmd_lock;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002428 spinlock_t scan_list_lock; /* lock for the scan list */
Larry Fingere97b7752011-02-19 16:29:07 -06002429
Larry Finger26634c42013-03-24 22:06:33 -05002430 /*FW clock change */
2431 spinlock_t fw_ps_lock;
2432
Larry Fingere97b7752011-02-19 16:29:07 -06002433 /*Dual mac*/
2434 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002435
Larry Fingerf3355dd2014-03-04 16:53:47 -06002436 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002437};
2438
2439struct rtl_works {
2440 struct ieee80211_hw *hw;
2441
2442 /*timer */
2443 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002444 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002445 struct timer_list fw_clockoff_timer;
2446 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002447 /*task */
2448 struct tasklet_struct irq_tasklet;
2449 struct tasklet_struct irq_prepare_bcn_tasklet;
2450
2451 /*work queue */
2452 struct workqueue_struct *rtl_wq;
2453 struct delayed_work watchdog_wq;
2454 struct delayed_work ips_nic_off_wq;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002455 struct delayed_work c2hcmd_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002456
2457 /* For SW LPS */
2458 struct delayed_work ps_work;
2459 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002460 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002461
Larry Fingera2699132013-03-24 22:06:41 -05002462 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002463 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002464};
2465
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002466struct rtl_debug {
2467 /* add for debug */
2468 struct dentry *debugfs_dir;
2469 char debugfs_name[20];
2470};
2471
Larry Finger2461c7d2012-08-31 15:39:01 -05002472#define MIMO_PS_STATIC 0
2473#define MIMO_PS_DYNAMIC 1
2474#define MIMO_PS_NOLIMIT 3
2475
2476struct rtl_dualmac_easy_concurrent_ctl {
2477 enum band_type currentbandtype_backfordmdp;
2478 bool close_bbandrf_for_dmsp;
2479 bool change_to_dmdp;
2480 bool change_to_dmsp;
2481 bool switch_in_process;
2482};
2483
2484struct rtl_dmsp_ctl {
2485 bool activescan_for_slaveofdmsp;
2486 bool scan_for_anothermac_fordmsp;
2487 bool scan_for_itself_fordmsp;
2488 bool writedig_for_anothermacofdmsp;
2489 u32 curdigvalue_for_anothermacofdmsp;
2490 bool changecckpdstate_for_anothermacofdmsp;
2491 u8 curcckpdstate_for_anothermacofdmsp;
2492 bool changetxhighpowerlvl_for_anothermacofdmsp;
2493 u8 curtxhighlvl_for_anothermacofdmsp;
2494 long rssivalmin_for_anothermacofdmsp;
2495};
2496
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002497struct ps_t {
2498 u8 pre_ccastate;
2499 u8 cur_ccasate;
2500 u8 pre_rfstate;
2501 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002502 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002503 long rssi_val_min;
2504};
2505
2506struct dig_t {
2507 u32 rssi_lowthresh;
2508 u32 rssi_highthresh;
2509 u32 fa_lowthresh;
2510 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002511 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002512 long rssi_highpower_lowthresh;
2513 long rssi_highpower_highthresh;
2514 u32 recover_cnt;
2515 u32 pre_igvalue;
2516 u32 cur_igvalue;
2517 long rssi_val;
2518 u8 dig_enable_flag;
2519 u8 dig_ext_port_stage;
2520 u8 dig_algorithm;
2521 u8 dig_twoport_algorithm;
2522 u8 dig_dbgmode;
2523 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002524 u8 cursta_cstate;
2525 u8 presta_cstate;
2526 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002527 u8 stop_dig;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002528 s8 back_val;
2529 s8 back_range_max;
2530 s8 back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002531 u8 rx_gain_max;
2532 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002533 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002534 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002535 u8 pre_cck_cca_thres;
2536 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002537 u8 pre_cck_pd_state;
2538 u8 cur_cck_pd_state;
2539 u8 pre_cck_fa_state;
2540 u8 cur_cck_fa_state;
2541 u8 pre_ccastate;
2542 u8 cur_ccasate;
2543 u8 large_fa_hit;
2544 u8 forbidden_igi;
2545 u8 dig_state;
2546 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002547 u8 cur_sta_cstate;
2548 u8 pre_sta_cstate;
2549 u8 cur_ap_cstate;
2550 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002551 u8 cur_pd_thstate;
2552 u8 pre_pd_thstate;
2553 u8 cur_cs_ratiostate;
2554 u8 pre_cs_ratiostate;
2555 u8 backoff_enable_flag;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002556 s8 backoffval_range_max;
2557 s8 backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002558 u8 dig_min_0;
2559 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002560 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002561 bool media_connect_0;
2562 bool media_connect_1;
2563
2564 u32 antdiv_rssi_max;
2565 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002566};
2567
Larry Finger2461c7d2012-08-31 15:39:01 -05002568struct rtl_global_var {
2569 /* from this list we can get
2570 * other adapter's rtl_priv */
2571 struct list_head glb_priv_list;
2572 spinlock_t glb_list_lock;
2573};
2574
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002575#define IN_4WAY_TIMEOUT_TIME (30 * MSEC_PER_SEC) /* 30 seconds */
2576
Larry Fingeraa45a672014-02-28 15:16:43 -06002577struct rtl_btc_info {
2578 u8 bt_type;
2579 u8 btcoexist;
2580 u8 ant_num;
Ping-Ke Shihdb8cb002017-02-06 21:30:03 -06002581 u8 single_ant_path;
Ping-Ke Shihf1cb27e2017-06-21 12:15:36 -05002582
2583 u8 ap_num;
Ping-Ke Shih76f146b2017-06-21 12:15:38 -05002584 bool in_4way;
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002585 unsigned long in_4way_ts;
Larry Fingeraa45a672014-02-28 15:16:43 -06002586};
2587
Larry Finger2cddad32014-02-28 15:16:46 -06002588struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002589 struct rtl_btc_ops *btc_ops;
2590 struct rtl_btc_info btc_info;
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002591 /* btc context */
2592 void *btc_context;
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002593 void *wifi_only_context;
Larry Finger2cddad32014-02-28 15:16:46 -06002594 /* EEPROM BT info. */
2595 u8 eeprom_bt_coexist;
2596 u8 eeprom_bt_type;
2597 u8 eeprom_bt_ant_num;
2598 u8 eeprom_bt_ant_isol;
2599 u8 eeprom_bt_radio_shared;
2600
2601 u8 bt_coexistence;
2602 u8 bt_ant_num;
2603 u8 bt_coexist_type;
2604 u8 bt_state;
2605 u8 bt_cur_state; /* 0:on, 1:off */
2606 u8 bt_ant_isolation; /* 0:good, 1:bad */
2607 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2608 u8 bt_service;
2609 u8 bt_radio_shared_type;
2610 u8 bt_rfreg_origin_1e;
2611 u8 bt_rfreg_origin_1f;
2612 u8 bt_rssi_state;
2613 u32 ratio_tx;
2614 u32 ratio_pri;
2615 u32 bt_edca_ul;
2616 u32 bt_edca_dl;
2617
2618 bool init_set;
2619 bool bt_busy_traffic;
2620 bool bt_traffic_mode_set;
2621 bool bt_non_traffic_mode_set;
2622
2623 bool fw_coexist_all_off;
2624 bool sw_coexist_all_off;
2625 bool hw_coexist_all_off;
2626 u32 cstate;
2627 u32 previous_state;
2628 u32 cstate_h;
2629 u32 previous_state_h;
2630
2631 u8 bt_pre_rssi_state;
2632 u8 bt_pre_rssi_state1;
2633
2634 u8 reg_bt_iso;
2635 u8 reg_bt_sco;
2636 bool balance_on;
2637 u8 bt_active_zero_cnt;
2638 bool cur_bt_disabled;
2639 bool pre_bt_disabled;
2640
2641 u8 bt_profile_case;
2642 u8 bt_profile_action;
2643 bool bt_busy;
2644 bool hold_for_bt_operation;
2645 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002646};
2647
2648struct rtl_btc_ops {
2649 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002650 void (*btc_init_variables_wifi_only)(struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002651 void (*btc_deinit_variables)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002652 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
Ping-Ke Shiha44709b2018-01-17 14:15:26 +08002653 void (*btc_power_on_setting)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002654 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002655 void (*btc_init_hw_config_wifi_only)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002656 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002657 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002658 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002659 void (*btc_scan_notify_wifi_only)(struct rtl_priv *rtlpriv,
2660 u8 scantype);
Larry Fingeraa45a672014-02-28 15:16:43 -06002661 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2662 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002663 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002664 void (*btc_periodical) (struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002665 void (*btc_halt_notify)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002666 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2667 u8 *tmp_buf, u8 length);
Ping-Ke Shih6aad6072017-07-02 13:12:31 -05002668 void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2669 u8 *tmp_buf, u8 length);
Larry Fingeraa45a672014-02-28 15:16:43 -06002670 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2671 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2672 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002673 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2674 u8 pkt_type);
Ping-Ke Shih17bf8512018-01-19 14:45:43 +08002675 void (*btc_switch_band_notify)(struct rtl_priv *rtlpriv, u8 type,
2676 bool scanning);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002677 void (*btc_switch_band_notify_wifi_only)(struct rtl_priv *rtlpriv,
2678 u8 type, bool scanning);
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002679 void (*btc_display_bt_coex_info)(struct rtl_priv *rtlpriv,
2680 struct seq_file *m);
Ping-Ke Shih54685f92017-06-18 11:12:46 -05002681 void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
Ping-Ke Shih42213f22017-06-18 11:12:49 -05002682 u8 (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2683 u8 (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2684 bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
Ping-Ke Shih26356642017-06-18 11:12:47 -05002685 void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2686 u8 *ctrl_agg_size, u8 *agg_size);
Ping-Ke Shihc6922052017-06-18 11:12:48 -05002687 bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002688};
2689
2690struct proxim {
2691 bool proxim_on;
2692
2693 void *proximity_priv;
2694 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2695 struct sk_buff *skb);
2696 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2697};
2698
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002699struct rtl_c2hcmd {
2700 struct list_head list;
2701 u8 tag;
2702 u8 len;
2703 u8 *val;
2704};
2705
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002706struct rtl_bssid_entry {
2707 struct list_head list;
2708 u8 bssid[ETH_ALEN];
2709 u32 age;
2710};
2711
2712struct rtl_scan_list {
2713 int num;
2714 struct list_head list; /* sort by age */
2715};
2716
Larry Finger0c817332010-12-08 11:12:31 -06002717struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002718 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002719 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002720 struct list_head list;
2721 struct rtl_priv *buddy_priv;
2722 struct rtl_global_var *glb_var;
2723 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2724 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002725 struct rtl_locks locks;
2726 struct rtl_works works;
2727 struct rtl_mac mac80211;
2728 struct rtl_hal rtlhal;
2729 struct rtl_regulatory regd;
2730 struct rtl_rfkill rfkill;
2731 struct rtl_io io;
2732 struct rtl_phy phy;
2733 struct rtl_dm dm;
2734 struct rtl_security sec;
2735 struct rtl_efuse efuse;
Larry Fingerd5efe152017-02-07 09:14:21 -06002736 struct rtl_led_ctl ledctl;
Ping-Ke Shih84795802017-06-18 11:12:44 -05002737 struct rtl_tx_report tx_report;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002738 struct rtl_scan_list scan_list;
Larry Finger0c817332010-12-08 11:12:31 -06002739
2740 struct rtl_ps_ctl psc;
2741 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002742 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002743 struct wireless_stats stats;
2744 struct rt_link_detect link_info;
2745 struct false_alarm_statistics falsealm_cnt;
2746
2747 struct rtl_rate_priv *rate_priv;
2748
Larry Finger2461c7d2012-08-31 15:39:01 -05002749 /* sta entry list for ap adhoc or mesh */
2750 struct list_head entry_list;
2751
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002752 /* c2hcmd list for kthread level access */
2753 struct list_head c2hcmd_list;
2754
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002755 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002756 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002757
2758 /*
2759 *hal_cfg : for diff cards
2760 *intf_ops : for diff interrface usb/pcie
2761 */
2762 struct rtl_hal_cfg *cfg;
Julia Lawall1bfcfdc2016-05-01 21:57:44 +02002763 const struct rtl_intf_ops *intf_ops;
Larry Finger0c817332010-12-08 11:12:31 -06002764
2765 /*this var will be set by set_bit,
2766 and was used to indicate status of
2767 interface or hardware */
2768 unsigned long status;
2769
Larry Finger0985dfb2012-04-19 16:32:40 -05002770 /* tables for dm */
2771 struct dig_t dm_digtable;
2772 struct ps_t dm_pstable;
2773
Larry Fingerb9a758a2013-11-18 11:11:27 -06002774 u32 reg_874;
2775 u32 reg_c70;
2776 u32 reg_85c;
2777 u32 reg_a74;
2778 bool reg_init; /* true if regs saved */
2779 bool bt_operation_on;
2780 __le32 *usb_data;
2781 int usb_data_index;
2782 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002783 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002784 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002785
Larry Fingeraa45a672014-02-28 15:16:43 -06002786 /* intel Proximity, should be alloc mem
2787 * in intel Proximity module and can only
2788 * be used in intel Proximity mode
2789 */
2790 struct proxim proximity;
2791
2792 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002793 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002794
2795 /* separate 92ee from other ICs,
2796 * 92ee use new trx flow.
2797 */
2798 bool use_new_trx_flow;
2799
Larry Finger9afa2e42014-09-22 09:39:21 -05002800#ifdef CONFIG_PM
2801 struct wiphy_wowlan_support wowlan;
2802#endif
Larry Finger0c817332010-12-08 11:12:31 -06002803 /*This must be the last item so
2804 that it points to the data allocated
2805 beyond this structure like:
2806 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002807 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002808};
2809
2810#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2811#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2812#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2813#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2814#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2815
Larry Fingere97b7752011-02-19 16:29:07 -06002816
George18d30062011-02-19 16:29:02 -06002817/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002818 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002819****************************************/
2820
2821enum bt_ant_num {
2822 ANT_X2 = 0,
2823 ANT_X1 = 1,
2824};
2825
Ping-Ke Shihaf8a41c2018-04-20 10:30:09 +08002826enum bt_ant_path {
2827 ANT_MAIN = 0,
2828 ANT_AUX = 1,
2829};
2830
George18d30062011-02-19 16:29:02 -06002831enum bt_co_type {
2832 BT_2WIRE = 0,
2833 BT_ISSC_3WIRE = 1,
2834 BT_ACCEL = 2,
2835 BT_CSR_BC4 = 3,
2836 BT_CSR_BC8 = 4,
2837 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002838 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002839 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002840 BT_RTL8723B = 8,
2841 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002842 BT_RTL8812A = 11,
2843};
2844
2845enum bt_total_ant_num {
2846 ANT_TOTAL_X2 = 0,
2847 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002848};
2849
2850enum bt_cur_state {
2851 BT_OFF = 0,
2852 BT_ON = 1,
2853};
2854
2855enum bt_service_type {
2856 BT_SCO = 0,
2857 BT_A2DP = 1,
2858 BT_HID = 2,
2859 BT_HID_IDLE = 3,
2860 BT_SCAN = 4,
2861 BT_IDLE = 5,
2862 BT_OTHER_ACTION = 6,
2863 BT_BUSY = 7,
2864 BT_OTHERBUSY = 8,
2865 BT_PAN = 9,
2866};
2867
2868enum bt_radio_shared {
2869 BT_RADIO_SHARED = 0,
2870 BT_RADIO_INDIVIDUAL = 1,
2871};
2872
Larry Fingere97b7752011-02-19 16:29:07 -06002873
Larry Finger0c817332010-12-08 11:12:31 -06002874/****************************************
2875 mem access macro define start
2876 Call endian free function when
2877 1. Read/write packet content.
2878 2. Before write integer to IO.
2879 3. After read integer from IO.
2880****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002881/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002882#define EF1BYTE(_val) \
2883 ((u8)(_val))
2884#define EF2BYTE(_val) \
2885 (le16_to_cpu(_val))
2886#define EF4BYTE(_val) \
2887 (le32_to_cpu(_val))
2888
Chaoming_Li3dad6182011-04-25 12:52:49 -05002889/* Read data from memory */
Larry Finger106e0de2017-01-19 14:28:08 -06002890#define READEF1BYTE(_ptr) \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002891 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002892/* Read le16 data from memory and convert to host ordering */
Larry Finger106e0de2017-01-19 14:28:08 -06002893#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002894 EF2BYTE(*(_ptr))
Larry Finger106e0de2017-01-19 14:28:08 -06002895#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002896 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002897
Larry Finger9e0bc672011-02-19 16:30:02 -06002898/* Create a bit mask
2899 * Examples:
2900 * BIT_LEN_MASK_32(0) => 0x00000000
2901 * BIT_LEN_MASK_32(1) => 0x00000001
2902 * BIT_LEN_MASK_32(2) => 0x00000003
2903 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2904 */
Larry Finger0c817332010-12-08 11:12:31 -06002905#define BIT_LEN_MASK_32(__bitlen) \
2906 (0xFFFFFFFF >> (32 - (__bitlen)))
2907#define BIT_LEN_MASK_16(__bitlen) \
2908 (0xFFFF >> (16 - (__bitlen)))
2909#define BIT_LEN_MASK_8(__bitlen) \
2910 (0xFF >> (8 - (__bitlen)))
2911
Larry Finger9e0bc672011-02-19 16:30:02 -06002912/* Create an offset bit mask
2913 * Examples:
2914 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2915 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2916 */
Larry Finger0c817332010-12-08 11:12:31 -06002917#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2918 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2919#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2920 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2921#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2922 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2923
2924/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002925 * Return 4-byte value in host byte ordering from
2926 * 4-byte pointer in little-endian system.
2927 */
Larry Finger0c817332010-12-08 11:12:31 -06002928#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002929 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002930#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002931 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002932#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2933 (EF1BYTE(*((u8 *)(__pstart))))
2934
Chaoming_Li3dad6182011-04-25 12:52:49 -05002935/*Description:
2936Translate subfield (continuous bits in little-endian) of 4-byte
2937value to host byte ordering.*/
2938#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2939 ( \
2940 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2941 BIT_LEN_MASK_32(__bitlen) \
2942 )
2943#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2944 ( \
2945 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2946 BIT_LEN_MASK_16(__bitlen) \
2947 )
2948#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2949 ( \
2950 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2951 BIT_LEN_MASK_8(__bitlen) \
2952 )
2953
Larry Finger9e0bc672011-02-19 16:30:02 -06002954/* Description:
2955 * Mask subfield (continuous bits in little-endian) of 4-byte value
2956 * and return the result in 4-byte value in host byte ordering.
2957 */
Larry Finger0c817332010-12-08 11:12:31 -06002958#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2959 ( \
2960 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2961 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2962 )
2963#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2964 ( \
2965 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2966 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2967 )
2968#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2969 ( \
2970 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2971 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2972 )
2973
Larry Finger9e0bc672011-02-19 16:30:02 -06002974/* Description:
2975 * Set subfield of little-endian 4-byte value to specified value.
2976 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002977#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002978 *((__le32 *)(__pstart)) = \
2979 cpu_to_le32( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002980 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2981 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002982 )
Chaoming_Li3dad6182011-04-25 12:52:49 -05002983#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002984 *((__le16 *)(__pstart)) = \
2985 cpu_to_le16( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002986 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2987 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002988 )
Larry Finger0c817332010-12-08 11:12:31 -06002989#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2990 *((u8 *)(__pstart)) = EF1BYTE \
2991 ( \
2992 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2993 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002994 )
Larry Finger0c817332010-12-08 11:12:31 -06002995
Chaoming_Li3dad6182011-04-25 12:52:49 -05002996#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2997 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2998
Larry Finger0c817332010-12-08 11:12:31 -06002999/****************************************
3000 mem access macro define end
3001****************************************/
3002
Larry Fingere97b7752011-02-19 16:29:07 -06003003#define byte(x, n) ((x >> (8 * n)) & 0xff)
3004
Chaoming_Li3dad6182011-04-25 12:52:49 -05003005#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06003006#define RTL_WATCH_DOG_TIME 2000
3007#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06003008#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
3009#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
3010#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
3011#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05003012#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06003013
3014#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
3015#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
3016#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
3017/*NIC halt, re-initialize hw parameters*/
3018#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
3019#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
3020#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
3021/*Always enable ASPM and Clock Req in initialization.*/
3022#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06003023/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
3024#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06003025/*When LPS is on, disable 2R if no packet is received or transmittd.*/
3026#define RT_RF_LPS_DISALBE_2R BIT(30)
3027#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
3028#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
3029 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
3030#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
3031 (ppsc->cur_ps_level &= (~(_ps_flg)))
3032#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
3033 (ppsc->cur_ps_level |= _ps_flg)
3034
3035#define container_of_dwork_rtl(x, y, z) \
Geliang Tang4679f412016-03-18 13:22:24 +11003036 container_of(to_delayed_work(x), y, z)
Larry Finger0c817332010-12-08 11:12:31 -06003037
Chaoming_Li3dad6182011-04-25 12:52:49 -05003038#define FILL_OCTET_STRING(_os, _octet, _len) \
3039 (_os).octet = (u8 *)(_octet); \
3040 (_os).length = (_len);
3041
3042#define CP_MACADDR(des, src) \
3043 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
3044 (des)[2] = (src)[2], (des)[3] = (src)[3],\
3045 (des)[4] = (src)[4], (des)[5] = (src)[5])
3046
Larry Finger21e4b072014-09-22 09:39:26 -05003047#define LDPC_HT_ENABLE_RX BIT(0)
3048#define LDPC_HT_ENABLE_TX BIT(1)
3049#define LDPC_HT_TEST_TX_ENABLE BIT(2)
3050#define LDPC_HT_CAP_TX BIT(3)
3051
3052#define STBC_HT_ENABLE_RX BIT(0)
3053#define STBC_HT_ENABLE_TX BIT(1)
3054#define STBC_HT_TEST_TX_ENABLE BIT(2)
3055#define STBC_HT_CAP_TX BIT(3)
3056
3057#define LDPC_VHT_ENABLE_RX BIT(0)
3058#define LDPC_VHT_ENABLE_TX BIT(1)
3059#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
3060#define LDPC_VHT_CAP_TX BIT(3)
3061
3062#define STBC_VHT_ENABLE_RX BIT(0)
3063#define STBC_VHT_ENABLE_TX BIT(1)
3064#define STBC_VHT_TEST_TX_ENABLE BIT(2)
3065#define STBC_VHT_CAP_TX BIT(3)
3066
Larry Finger9696a152016-02-11 10:53:09 -06003067extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
3068
3069extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
3070
Larry Finger0c817332010-12-08 11:12:31 -06003071static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
3072{
3073 return rtlpriv->io.read8_sync(rtlpriv, addr);
3074}
3075
3076static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
3077{
3078 return rtlpriv->io.read16_sync(rtlpriv, addr);
3079}
3080
3081static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
3082{
3083 return rtlpriv->io.read32_sync(rtlpriv, addr);
3084}
3085
3086static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
3087{
3088 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003089
3090 if (rtlpriv->cfg->write_readback)
3091 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003092}
3093
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003094static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
3095 u32 addr, u32 val8)
3096{
3097 struct rtl_priv *rtlpriv = rtl_priv(hw);
3098
3099 rtl_write_byte(rtlpriv, addr, (u8)val8);
3100}
3101
Larry Finger0c817332010-12-08 11:12:31 -06003102static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
3103{
3104 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003105
3106 if (rtlpriv->cfg->write_readback)
3107 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003108}
3109
3110static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
3111 u32 addr, u32 val32)
3112{
3113 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003114
3115 if (rtlpriv->cfg->write_readback)
3116 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003117}
3118
3119static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3120 u32 regaddr, u32 bitmask)
3121{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003122 struct rtl_priv *rtlpriv = hw->priv;
3123
3124 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003125}
3126
3127static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3128 u32 bitmask, u32 data)
3129{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003130 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06003131
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003132 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003133}
3134
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003135static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3136 u32 regaddr, u32 data)
3137{
3138 rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3139}
3140
Larry Finger0c817332010-12-08 11:12:31 -06003141static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3142 enum radio_path rfpath, u32 regaddr,
3143 u32 bitmask)
3144{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003145 struct rtl_priv *rtlpriv = hw->priv;
3146
3147 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003148}
3149
3150static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3151 enum radio_path rfpath, u32 regaddr,
3152 u32 bitmask, u32 data)
3153{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003154 struct rtl_priv *rtlpriv = hw->priv;
3155
3156 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003157}
3158
3159static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3160{
3161 return (_HAL_STATE_STOP == rtlhal->state);
3162}
3163
3164static inline void set_hal_start(struct rtl_hal *rtlhal)
3165{
3166 rtlhal->state = _HAL_STATE_START;
3167}
3168
3169static inline void set_hal_stop(struct rtl_hal *rtlhal)
3170{
3171 rtlhal->state = _HAL_STATE_STOP;
3172}
3173
3174static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3175{
3176 return rtlphy->rf_type;
3177}
3178
Chaoming_Li3dad6182011-04-25 12:52:49 -05003179static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3180{
3181 return (struct ieee80211_hdr *)(skb->data);
3182}
3183
Larry Fingerd3bb1422011-04-25 13:23:20 -05003184static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003185{
Larry Fingerd3bb1422011-04-25 13:23:20 -05003186 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05003187}
3188
3189static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3190{
3191 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3192}
3193
3194static inline u16 rtl_get_tid(struct sk_buff *skb)
3195{
3196 return rtl_get_tid_h(rtl_get_hdr(skb));
3197}
3198
3199static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3200 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05003201 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003202{
3203 return ieee80211_find_sta(vif, bssid);
3204}
3205
Larry Finger2461c7d2012-08-31 15:39:01 -05003206static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3207 u8 *mac_addr)
3208{
3209 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3210 return ieee80211_find_sta(mac->vif, mac_addr);
3211}
3212
Larry Finger0c817332010-12-08 11:12:31 -06003213#endif