blob: b2a2f5110efe3502530b37e426a6ebe9bb3553b6 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
102
Chaoming_Li3dad6182011-04-25 12:52:49 -0500103#define TOTAL_CAM_ENTRY 32
104
Larry Finger0c817332010-12-08 11:12:31 -0600105/*slot time for 11g. */
106#define RTL_SLOT_TIME_9 9
107#define RTL_SLOT_TIME_20 20
108
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500109/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600110#define SNAP_SIZE 6
111#define PROTOC_TYPE_SIZE 2
112
113/*related with 802.11 frame*/
114#define MAC80211_3ADDR_LEN 24
115#define MAC80211_4ADDR_LEN 30
116
Larry Fingere97b7752011-02-19 16:29:07 -0600117#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600118#define CHANNEL_MAX_NUMBER_2G 14
119#define CHANNEL_MAX_NUMBER_5G 54 /* Please refer to
120 *"phy_GetChnlGroup8812A" and
121 * "Hal_ReadTxPowerInfo8812A"
122 */
123#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600124#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600125#define CHANNEL_MAX_NUMBER_5G 54 /* Please refer to
126 *"phy_GetChnlGroup8812A" and
127 * "Hal_ReadTxPowerInfo8812A"
128 */
129#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600130#define MAX_PG_GROUP 13
131#define CHANNEL_GROUP_MAX_2G 3
132#define CHANNEL_GROUP_IDX_5GL 3
133#define CHANNEL_GROUP_IDX_5GM 6
134#define CHANNEL_GROUP_IDX_5GH 9
135#define CHANNEL_GROUP_MAX_5G 9
136#define CHANNEL_MAX_NUMBER_2G 14
137#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500138#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600139#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500140#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600141
142/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500143#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600144#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500145
Larry Fingere6deaf82013-03-24 22:06:55 -0500146#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500147#define MAX_REGULATION_NUM 4
148#define MAX_RF_PATH_NUM 4
149#define MAX_RATE_SECTION_NUM 6
150#define MAX_2_4G_BANDWITH_NUM 4
151#define MAX_5G_BANDWITH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500152#define MAX_RF_PATH 4
153#define MAX_CHNL_GROUP_24G 6
154#define MAX_CHNL_GROUP_5G 14
155
Larry Finger2cddad32014-02-28 15:16:46 -0600156#define TX_PWR_BY_RATE_NUM_BAND 2
157#define TX_PWR_BY_RATE_NUM_RF 4
158#define TX_PWR_BY_RATE_NUM_SECTION 12
159#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6
160#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5
161
Larry Fingerf3355dd2014-03-04 16:53:47 -0600162#define RTL8192EE_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
163
164#define DEL_SW_IDX_SZ 30
165#define BAND_NUM 3
166
Larry Finger38506ec2014-09-22 09:39:19 -0500167/* For now, it's just for 8192ee
168 * but not OK yet, keep it 0
169 */
170#define DMA_IS_64BIT 0
171#define RTL8192EE_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
172
Larry Finger2cddad32014-02-28 15:16:46 -0600173enum rf_tx_num {
174 RF_1TX = 0,
175 RF_2TX,
176 RF_MAX_TX_NUM,
177 RF_TX_NUM_NONIMPLEMENT,
178};
179
Larry Fingered364ab2014-09-04 16:03:46 -0500180#define PACKET_NORMAL 0
181#define PACKET_DHCP 1
182#define PACKET_ARP 2
183#define PACKET_EAPOL 3
184
Larry Fingerf7953b22014-09-22 09:39:20 -0500185#define MAX_SUPPORT_WOL_PATTERN_NUM 16
186#define RSVD_WOL_PATTERN_NUM 1
187#define WKFMCAM_ADDR_NUM 6
188#define WKFMCAM_SIZE 24
189
190#define MAX_WOL_BIT_MASK_SIZE 16
191/* MIN LEN keeps 13 here */
192#define MIN_WOL_PATTERN_SIZE 13
193#define MAX_WOL_PATTERN_SIZE 128
194
195#define WAKE_ON_MAGIC_PACKET BIT(0)
196#define WAKE_ON_PATTERN_MATCH BIT(1)
197
198#define WOL_REASON_PTK_UPDATE BIT(0)
199#define WOL_REASON_GTK_UPDATE BIT(1)
200#define WOL_REASON_DISASSOC BIT(2)
201#define WOL_REASON_DEAUTH BIT(3)
202#define WOL_REASON_AP_LOST BIT(4)
203#define WOL_REASON_MAGIC_PKT BIT(5)
204#define WOL_REASON_UNICAST_PKT BIT(6)
205#define WOL_REASON_PATTERN_PKT BIT(7)
206#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
207#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
208#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
209
Larry Fingere6deaf82013-03-24 22:06:55 -0500210struct txpower_info_2g {
211 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
212 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
213 /*If only one tx, only BW20 and OFDM are used.*/
214 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
215 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
216 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
217 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600218 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
219 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500220};
221
222struct txpower_info_5g {
223 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
224 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
225 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
226 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
227 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600228 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
229 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500230};
231
Larry Finger2cddad32014-02-28 15:16:46 -0600232enum rate_section {
233 CCK = 0,
234 OFDM,
235 HT_MCS0_MCS7,
236 HT_MCS8_MCS15,
237 VHT_1SSMCS0_1SSMCS9,
238 VHT_2SSMCS0_2SSMCS9,
239};
240
Larry Finger0c817332010-12-08 11:12:31 -0600241enum intf_type {
242 INTF_PCI = 0,
243 INTF_USB = 1,
244};
245
246enum radio_path {
247 RF90_PATH_A = 0,
248 RF90_PATH_B = 1,
249 RF90_PATH_C = 2,
250 RF90_PATH_D = 3,
251};
252
Larry Finger21e4b072014-09-22 09:39:26 -0500253enum regulation_txpwr_lmt {
254 TXPWR_LMT_FCC = 0,
255 TXPWR_LMT_MKK = 1,
256 TXPWR_LMT_ETSI = 2,
257 TXPWR_LMT_WW = 3,
258
259 TXPWR_LMT_MAX_REGULATION_NUM = 4
260};
261
Larry Finger0c817332010-12-08 11:12:31 -0600262enum rt_eeprom_type {
263 EEPROM_93C46,
264 EEPROM_93C56,
265 EEPROM_BOOT_EFUSE,
266};
267
Thomas Huehn36323f82012-07-23 21:33:42 +0200268enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600269 RTL_STATUS_INTERFACE_START = 0,
270};
271
272enum hardware_type {
273 HARDWARE_TYPE_RTL8192E,
274 HARDWARE_TYPE_RTL8192U,
275 HARDWARE_TYPE_RTL8192SE,
276 HARDWARE_TYPE_RTL8192SU,
277 HARDWARE_TYPE_RTL8192CE,
278 HARDWARE_TYPE_RTL8192CU,
279 HARDWARE_TYPE_RTL8192DE,
280 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500281 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600282 HARDWARE_TYPE_RTL8723U,
Larry Finger5c69177d2013-03-24 22:06:56 -0500283 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500284 HARDWARE_TYPE_RTL8723BE,
285 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600286 HARDWARE_TYPE_RTL8821AE,
287 HARDWARE_TYPE_RTL8812AE,
Larry Finger0c817332010-12-08 11:12:31 -0600288
Larry Fingere97b7752011-02-19 16:29:07 -0600289 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600290 HARDWARE_TYPE_NUM
291};
292
Larry Fingere97b7752011-02-19 16:29:07 -0600293#define IS_HARDWARE_TYPE_8192SU(rtlhal) \
294 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
295#define IS_HARDWARE_TYPE_8192SE(rtlhal) \
296 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
Larry Finger62e63972011-02-11 14:27:46 -0600297#define IS_HARDWARE_TYPE_8192CE(rtlhal) \
298 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
George18d30062011-02-19 16:29:02 -0600299#define IS_HARDWARE_TYPE_8192CU(rtlhal) \
300 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
Larry Fingere97b7752011-02-19 16:29:07 -0600301#define IS_HARDWARE_TYPE_8192DE(rtlhal) \
302 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
303#define IS_HARDWARE_TYPE_8192DU(rtlhal) \
304 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
305#define IS_HARDWARE_TYPE_8723E(rtlhal) \
306 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
George18d30062011-02-19 16:29:02 -0600307#define IS_HARDWARE_TYPE_8723U(rtlhal) \
308 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
Larry Fingere97b7752011-02-19 16:29:07 -0600309#define IS_HARDWARE_TYPE_8192S(rtlhal) \
310(IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
311#define IS_HARDWARE_TYPE_8192C(rtlhal) \
312(IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
313#define IS_HARDWARE_TYPE_8192D(rtlhal) \
314(IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
315#define IS_HARDWARE_TYPE_8723(rtlhal) \
316(IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
Larry Finger62e63972011-02-11 14:27:46 -0600317
Larry Fingerda3ba882011-09-19 14:34:10 -0500318#define RX_HAL_IS_CCK_RATE(_pdesc)\
319 (_pdesc->rxmcs == DESC92_RATE1M || \
320 _pdesc->rxmcs == DESC92_RATE2M || \
321 _pdesc->rxmcs == DESC92_RATE5_5M || \
322 _pdesc->rxmcs == DESC92_RATE11M)
323
Larry Finger2cddad32014-02-28 15:16:46 -0600324#define RTL8723E_RX_HAL_IS_CCK_RATE(rxmcs) \
325 ((rxmcs) == DESC92_RATE1M || \
326 (rxmcs) == DESC92_RATE2M || \
327 (rxmcs) == DESC92_RATE5_5M || \
328 (rxmcs) == DESC92_RATE11M)
329
Larry Finger0c817332010-12-08 11:12:31 -0600330enum scan_operation_backup_opt {
331 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600332 SCAN_OPT_BACKUP_BAND0 = 0,
333 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600334 SCAN_OPT_RESTORE,
335 SCAN_OPT_MAX
336};
337
338/*RF state.*/
339enum rf_pwrstate {
340 ERFON,
341 ERFSLEEP,
342 ERFOFF
343};
344
345struct bb_reg_def {
346 u32 rfintfs;
347 u32 rfintfi;
348 u32 rfintfo;
349 u32 rfintfe;
350 u32 rf3wire_offset;
351 u32 rflssi_select;
352 u32 rftxgain_stage;
353 u32 rfhssi_para1;
354 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500355 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600356 u32 rfagc_control1;
357 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500358 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600359 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500360 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600361 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500362 u32 rf_rb; /* rflssi_readback */
363 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600364};
365
366enum io_type {
367 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600368 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
369 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
370 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600371};
372
373enum hw_variables {
374 HW_VAR_ETHER_ADDR,
375 HW_VAR_MULTICAST_REG,
376 HW_VAR_BASIC_RATE,
377 HW_VAR_BSSID,
378 HW_VAR_MEDIA_STATUS,
379 HW_VAR_SECURITY_CONF,
380 HW_VAR_BEACON_INTERVAL,
381 HW_VAR_ATIM_WINDOW,
382 HW_VAR_LISTEN_INTERVAL,
383 HW_VAR_CS_COUNTER,
384 HW_VAR_DEFAULTKEY0,
385 HW_VAR_DEFAULTKEY1,
386 HW_VAR_DEFAULTKEY2,
387 HW_VAR_DEFAULTKEY3,
388 HW_VAR_SIFS,
Larry Finger21e4b072014-09-22 09:39:26 -0500389 HW_VAR_R2T_SIFS,
Larry Finger0c817332010-12-08 11:12:31 -0600390 HW_VAR_DIFS,
391 HW_VAR_EIFS,
392 HW_VAR_SLOT_TIME,
393 HW_VAR_ACK_PREAMBLE,
394 HW_VAR_CW_CONFIG,
395 HW_VAR_CW_VALUES,
396 HW_VAR_RATE_FALLBACK_CONTROL,
397 HW_VAR_CONTENTION_WINDOW,
398 HW_VAR_RETRY_COUNT,
399 HW_VAR_TR_SWITCH,
400 HW_VAR_COMMAND,
401 HW_VAR_WPA_CONFIG,
402 HW_VAR_AMPDU_MIN_SPACE,
403 HW_VAR_SHORTGI_DENSITY,
404 HW_VAR_AMPDU_FACTOR,
405 HW_VAR_MCS_RATE_AVAILABLE,
406 HW_VAR_AC_PARAM,
407 HW_VAR_ACM_CTRL,
408 HW_VAR_DIS_Req_Qsize,
409 HW_VAR_CCX_CHNL_LOAD,
410 HW_VAR_CCX_NOISE_HISTOGRAM,
411 HW_VAR_CCX_CLM_NHM,
412 HW_VAR_TxOPLimit,
413 HW_VAR_TURBO_MODE,
414 HW_VAR_RF_STATE,
415 HW_VAR_RF_OFF_BY_HW,
416 HW_VAR_BUS_SPEED,
417 HW_VAR_SET_DEV_POWER,
418
419 HW_VAR_RCR,
420 HW_VAR_RATR_0,
421 HW_VAR_RRSR,
422 HW_VAR_CPU_RST,
Larry Finger26634c42013-03-24 22:06:33 -0500423 HW_VAR_CHECK_BSSID,
Larry Finger0c817332010-12-08 11:12:31 -0600424 HW_VAR_LBK_MODE,
425 HW_VAR_AES_11N_FIX,
426 HW_VAR_USB_RX_AGGR,
427 HW_VAR_USER_CONTROL_TURBO_MODE,
428 HW_VAR_RETRY_LIMIT,
429 HW_VAR_INIT_TX_RATE,
430 HW_VAR_TX_RATE_REG,
431 HW_VAR_EFUSE_USAGE,
432 HW_VAR_EFUSE_BYTES,
433 HW_VAR_AUTOLOAD_STATUS,
434 HW_VAR_RF_2R_DISABLE,
435 HW_VAR_SET_RPWM,
436 HW_VAR_H2C_FW_PWRMODE,
437 HW_VAR_H2C_FW_JOINBSSRPT,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600438 HW_VAR_H2C_FW_MEDIASTATUSRPT,
Larry Finger26634c42013-03-24 22:06:33 -0500439 HW_VAR_H2C_FW_P2P_PS_OFFLOAD,
Larry Finger0c817332010-12-08 11:12:31 -0600440 HW_VAR_FW_PSMODE_STATUS,
Larry Finger21e4b072014-09-22 09:39:26 -0500441 HW_VAR_INIT_RTS_RATE,
Larry Finger26634c42013-03-24 22:06:33 -0500442 HW_VAR_RESUME_CLK_ON,
443 HW_VAR_FW_LPS_ACTION,
Larry Finger0c817332010-12-08 11:12:31 -0600444 HW_VAR_1X1_RECV_COMBINE,
445 HW_VAR_STOP_SEND_BEACON,
446 HW_VAR_TSF_TIMER,
447 HW_VAR_IO_CMD,
448
449 HW_VAR_RF_RECOVERY,
450 HW_VAR_H2C_FW_UPDATE_GTK,
451 HW_VAR_WF_MASK,
452 HW_VAR_WF_CRC,
453 HW_VAR_WF_IS_MAC_ADDR,
454 HW_VAR_H2C_FW_OFFLOAD,
455 HW_VAR_RESET_WFCRC,
456
457 HW_VAR_HANDLE_FW_C2H,
458 HW_VAR_DL_FW_RSVD_PAGE,
459 HW_VAR_AID,
460 HW_VAR_HW_SEQ_ENABLE,
461 HW_VAR_CORRECT_TSF,
462 HW_VAR_BCN_VALID,
463 HW_VAR_FWLPS_RF_ON,
464 HW_VAR_DUAL_TSF_RST,
465 HW_VAR_SWITCH_EPHY_WoWLAN,
466 HW_VAR_INT_MIGRATION,
467 HW_VAR_INT_AC,
468 HW_VAR_RF_TIMING,
469
Larry Finger26634c42013-03-24 22:06:33 -0500470 HAL_DEF_WOWLAN,
Larry Finger0c817332010-12-08 11:12:31 -0600471 HW_VAR_MRC,
Larry Finger2cddad32014-02-28 15:16:46 -0600472 HW_VAR_KEEP_ALIVE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600473 HW_VAR_NAV_UPPER,
Larry Finger0c817332010-12-08 11:12:31 -0600474
475 HW_VAR_MGT_FILTER,
476 HW_VAR_CTRL_FILTER,
477 HW_VAR_DATA_FILTER,
478};
479
Larry Fingered364ab2014-09-04 16:03:46 -0500480enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600481 RT_MEDIA_DISCONNECT = 0,
482 RT_MEDIA_CONNECT = 1
483};
484
485enum rt_oem_id {
486 RT_CID_DEFAULT = 0,
487 RT_CID_8187_ALPHA0 = 1,
488 RT_CID_8187_SERCOMM_PS = 2,
489 RT_CID_8187_HW_LED = 3,
490 RT_CID_8187_NETGEAR = 4,
491 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600492 RT_CID_819X_CAMEO = 6,
493 RT_CID_819X_RUNTOP = 7,
494 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600495 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600496 RT_CID_819X_NETCORE = 10,
497 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600498 RT_CID_DLINK = 12,
499 RT_CID_PRONET = 13,
500 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600501 RT_CID_819X_ALPHA = 15,
502 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600503 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600504 RT_CID_819X_LENOVO = 18,
505 RT_CID_819X_QMI = 19,
506 RT_CID_819X_EDIMAX_BELKIN = 20,
507 RT_CID_819X_SERCOMM_BELKIN = 21,
508 RT_CID_819X_CAMEO1 = 22,
509 RT_CID_819X_MSI = 23,
510 RT_CID_819X_ACER = 24,
511 RT_CID_819X_HP = 27,
512 RT_CID_819X_CLEVO = 28,
513 RT_CID_819X_ARCADYAN_BELKIN = 29,
514 RT_CID_819X_SAMSUNG = 30,
515 RT_CID_819X_WNC_COREGA = 31,
516 RT_CID_819X_FOXCOON = 32,
517 RT_CID_819X_DELL = 33,
518 RT_CID_819X_PRONETS = 34,
519 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500520 RT_CID_NETGEAR = 36,
521 RT_CID_PLANEX = 37,
522 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600523};
524
525enum hw_descs {
526 HW_DESC_OWN,
527 HW_DESC_RXOWN,
528 HW_DESC_TX_NEXTDESC_ADDR,
529 HW_DESC_TXBUFF_ADDR,
530 HW_DESC_RXBUFF_ADDR,
531 HW_DESC_RXPKT_LEN,
532 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600533 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600534};
535
536enum prime_sc {
537 PRIME_CHNL_OFFSET_DONT_CARE = 0,
538 PRIME_CHNL_OFFSET_LOWER = 1,
539 PRIME_CHNL_OFFSET_UPPER = 2,
540};
541
542enum rf_type {
543 RF_1T1R = 0,
544 RF_1T2R = 1,
545 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600546 RF_2T2R_GREEN = 3,
Larry Finger0c817332010-12-08 11:12:31 -0600547};
548
549enum ht_channel_width {
550 HT_CHANNEL_WIDTH_20 = 0,
551 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600552 HT_CHANNEL_WIDTH_80 = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600553};
554
555/* Ref: 802.11i sepc D10.0 7.3.2.25.1
556Cipher Suites Encryption Algorithms */
557enum rt_enc_alg {
558 NO_ENCRYPTION = 0,
559 WEP40_ENCRYPTION = 1,
560 TKIP_ENCRYPTION = 2,
561 RSERVED_ENCRYPTION = 3,
562 AESCCMP_ENCRYPTION = 4,
563 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500564 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600565};
566
567enum rtl_hal_state {
568 _HAL_STATE_STOP = 0,
569 _HAL_STATE_START = 1,
570};
571
Larry Finger7ad0ce32011-08-22 16:50:14 -0500572enum rtl_desc92_rate {
573 DESC92_RATE1M = 0x00,
574 DESC92_RATE2M = 0x01,
575 DESC92_RATE5_5M = 0x02,
576 DESC92_RATE11M = 0x03,
577
578 DESC92_RATE6M = 0x04,
579 DESC92_RATE9M = 0x05,
580 DESC92_RATE12M = 0x06,
581 DESC92_RATE18M = 0x07,
582 DESC92_RATE24M = 0x08,
583 DESC92_RATE36M = 0x09,
584 DESC92_RATE48M = 0x0a,
585 DESC92_RATE54M = 0x0b,
586
587 DESC92_RATEMCS0 = 0x0c,
588 DESC92_RATEMCS1 = 0x0d,
589 DESC92_RATEMCS2 = 0x0e,
590 DESC92_RATEMCS3 = 0x0f,
591 DESC92_RATEMCS4 = 0x10,
592 DESC92_RATEMCS5 = 0x11,
593 DESC92_RATEMCS6 = 0x12,
594 DESC92_RATEMCS7 = 0x13,
595 DESC92_RATEMCS8 = 0x14,
596 DESC92_RATEMCS9 = 0x15,
597 DESC92_RATEMCS10 = 0x16,
598 DESC92_RATEMCS11 = 0x17,
599 DESC92_RATEMCS12 = 0x18,
600 DESC92_RATEMCS13 = 0x19,
601 DESC92_RATEMCS14 = 0x1a,
602 DESC92_RATEMCS15 = 0x1b,
603 DESC92_RATEMCS15_SG = 0x1c,
604 DESC92_RATEMCS32 = 0x20,
605};
606
Larry Finger0c817332010-12-08 11:12:31 -0600607enum rtl_var_map {
608 /*reg map */
609 SYS_ISO_CTRL = 0,
610 SYS_FUNC_EN,
611 SYS_CLK,
612 MAC_RCR_AM,
613 MAC_RCR_AB,
614 MAC_RCR_ACRC32,
615 MAC_RCR_ACF,
616 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600617 MAC_HIMR,
618 MAC_HIMRE,
619 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600620
621 /*efuse map */
622 EFUSE_TEST,
623 EFUSE_CTRL,
624 EFUSE_CLK,
625 EFUSE_CLK_CTRL,
626 EFUSE_PWC_EV12V,
627 EFUSE_FEN_ELDR,
628 EFUSE_LOADER_CLK_EN,
629 EFUSE_ANA8M,
630 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600631 EFUSE_MAX_SECTION_MAP,
632 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500633 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500634 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600635
636 /*CAM map */
637 RWCAM,
638 WCAMI,
639 RCAMO,
640 CAMDBG,
641 SECR,
642 SEC_CAM_NONE,
643 SEC_CAM_WEP40,
644 SEC_CAM_TKIP,
645 SEC_CAM_AES,
646 SEC_CAM_WEP104,
647
648 /*IMR map */
649 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
650 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
651 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
652 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
653 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
654 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
655 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
656 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
657 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
658 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
659 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
660 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
661 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
662 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
663 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
664 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
665 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
666 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500667 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600668 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
669 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
670 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
671 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
672 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600673 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600674 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
675 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
676 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
677 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
678 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
679 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
680 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
681 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500682 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500683 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600684 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500685 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600686
687 /*CCK Rates, TxHT = 0 */
688 RTL_RC_CCK_RATE1M,
689 RTL_RC_CCK_RATE2M,
690 RTL_RC_CCK_RATE5_5M,
691 RTL_RC_CCK_RATE11M,
692
693 /*OFDM Rates, TxHT = 0 */
694 RTL_RC_OFDM_RATE6M,
695 RTL_RC_OFDM_RATE9M,
696 RTL_RC_OFDM_RATE12M,
697 RTL_RC_OFDM_RATE18M,
698 RTL_RC_OFDM_RATE24M,
699 RTL_RC_OFDM_RATE36M,
700 RTL_RC_OFDM_RATE48M,
701 RTL_RC_OFDM_RATE54M,
702
703 RTL_RC_HT_RATEMCS7,
704 RTL_RC_HT_RATEMCS15,
705
Larry Finger9afa2e42014-09-22 09:39:21 -0500706 RTL_RC_VHT_RATE_1SS_MCS7,
707 RTL_RC_VHT_RATE_1SS_MCS8,
708 RTL_RC_VHT_RATE_1SS_MCS9,
709 RTL_RC_VHT_RATE_2SS_MCS7,
710 RTL_RC_VHT_RATE_2SS_MCS8,
711 RTL_RC_VHT_RATE_2SS_MCS9,
712
Larry Finger0c817332010-12-08 11:12:31 -0600713 /*keep it last */
714 RTL_VAR_MAP_MAX,
715};
716
717/*Firmware PS mode for control LPS.*/
718enum _fw_ps_mode {
719 FW_PS_ACTIVE_MODE = 0,
720 FW_PS_MIN_MODE = 1,
721 FW_PS_MAX_MODE = 2,
722 FW_PS_DTIM_MODE = 3,
723 FW_PS_VOIP_MODE = 4,
724 FW_PS_UAPSD_WMM_MODE = 5,
725 FW_PS_UAPSD_MODE = 6,
726 FW_PS_IBSS_MODE = 7,
727 FW_PS_WWLAN_MODE = 8,
728 FW_PS_PM_Radio_Off = 9,
729 FW_PS_PM_Card_Disable = 10,
730};
731
732enum rt_psmode {
733 EACTIVE, /*Active/Continuous access. */
734 EMAXPS, /*Max power save mode. */
735 EFASTPS, /*Fast power save mode. */
736 EAUTOPS, /*Auto power save mode. */
737};
738
739/*LED related.*/
740enum led_ctl_mode {
741 LED_CTL_POWER_ON = 1,
742 LED_CTL_LINK = 2,
743 LED_CTL_NO_LINK = 3,
744 LED_CTL_TX = 4,
745 LED_CTL_RX = 5,
746 LED_CTL_SITE_SURVEY = 6,
747 LED_CTL_POWER_OFF = 7,
748 LED_CTL_START_TO_LINK = 8,
749 LED_CTL_START_WPS = 9,
750 LED_CTL_STOP_WPS = 10,
751};
752
753enum rtl_led_pin {
754 LED_PIN_GPIO0,
755 LED_PIN_LED0,
756 LED_PIN_LED1,
757 LED_PIN_LED2
758};
759
760/*QoS related.*/
761/*acm implementation method.*/
762enum acm_method {
763 eAcmWay0_SwAndHw = 0,
764 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600765 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600766};
767
Larry Fingere97b7752011-02-19 16:29:07 -0600768enum macphy_mode {
769 SINGLEMAC_SINGLEPHY = 0,
770 DUALMAC_DUALPHY,
771 DUALMAC_SINGLEPHY,
772};
773
774enum band_type {
775 BAND_ON_2_4G = 0,
776 BAND_ON_5G,
777 BAND_ON_BOTH,
778 BANDMAX
779};
780
Larry Finger0c817332010-12-08 11:12:31 -0600781/*aci/aifsn Field.
782Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
783union aci_aifsn {
784 u8 char_data;
785
786 struct {
787 u8 aifsn:4;
788 u8 acm:1;
789 u8 aci:2;
790 u8 reserved:1;
791 } f; /* Field */
792};
793
794/*mlme related.*/
795enum wireless_mode {
796 WIRELESS_MODE_UNKNOWN = 0x00,
797 WIRELESS_MODE_A = 0x01,
798 WIRELESS_MODE_B = 0x02,
799 WIRELESS_MODE_G = 0x04,
800 WIRELESS_MODE_AUTO = 0x08,
801 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600802 WIRELESS_MODE_N_5G = 0x20,
803 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500804 WIRELESS_MODE_AC_24G = 0x80,
805 WIRELESS_MODE_AC_ONLY = 0x100,
806 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600807};
808
George18d30062011-02-19 16:29:02 -0600809#define IS_WIRELESS_MODE_A(wirelessmode) \
810 (wirelessmode == WIRELESS_MODE_A)
811#define IS_WIRELESS_MODE_B(wirelessmode) \
812 (wirelessmode == WIRELESS_MODE_B)
813#define IS_WIRELESS_MODE_G(wirelessmode) \
814 (wirelessmode == WIRELESS_MODE_G)
815#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
816 (wirelessmode == WIRELESS_MODE_N_24G)
817#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
818 (wirelessmode == WIRELESS_MODE_N_5G)
819
Larry Finger0c817332010-12-08 11:12:31 -0600820enum ratr_table_mode {
821 RATR_INX_WIRELESS_NGB = 0,
822 RATR_INX_WIRELESS_NG = 1,
823 RATR_INX_WIRELESS_NB = 2,
824 RATR_INX_WIRELESS_N = 3,
825 RATR_INX_WIRELESS_GB = 4,
826 RATR_INX_WIRELESS_G = 5,
827 RATR_INX_WIRELESS_B = 6,
828 RATR_INX_WIRELESS_MC = 7,
829 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600830 RATR_INX_WIRELESS_AC_5N = 8,
831 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600832};
833
834enum rtl_link_state {
835 MAC80211_NOLINK = 0,
836 MAC80211_LINKING = 1,
837 MAC80211_LINKED = 2,
838 MAC80211_LINKED_SCANNING = 3,
839};
840
841enum act_category {
842 ACT_CAT_QOS = 1,
843 ACT_CAT_DLS = 2,
844 ACT_CAT_BA = 3,
845 ACT_CAT_HT = 7,
846 ACT_CAT_WMM = 17,
847};
848
849enum ba_action {
850 ACT_ADDBAREQ = 0,
851 ACT_ADDBARSP = 1,
852 ACT_DELBA = 2,
853};
854
Larry Finger0f015452012-10-25 13:46:46 -0500855enum rt_polarity_ctl {
856 RT_POLARITY_LOW_ACT = 0,
857 RT_POLARITY_HIGH_ACT = 1,
858};
859
Larry Finger21e4b072014-09-22 09:39:26 -0500860/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
861enum fw_wow_reason_v2 {
862 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
863 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
864 FW_WOW_V2_DISASSOC_EVENT = 0x04,
865 FW_WOW_V2_DEAUTH_EVENT = 0x08,
866 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
867 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
868 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
869 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
870 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
871 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
872 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
873 FW_WOW_V2_REASON_MAX = 0xff,
874};
875
Larry Fingerf7953b22014-09-22 09:39:20 -0500876enum wolpattern_type {
877 UNICAST_PATTERN = 0,
878 MULTICAST_PATTERN = 1,
879 BROADCAST_PATTERN = 2,
880 DONT_CARE_DA = 3,
881 UNKNOWN_TYPE = 4,
882};
883
Larry Finger0c817332010-12-08 11:12:31 -0600884struct octet_string {
885 u8 *octet;
886 u16 length;
887};
888
889struct rtl_hdr_3addr {
890 __le16 frame_ctl;
891 __le16 duration_id;
892 u8 addr1[ETH_ALEN];
893 u8 addr2[ETH_ALEN];
894 u8 addr3[ETH_ALEN];
895 __le16 seq_ctl;
896 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500897} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600898
899struct rtl_info_element {
900 u8 id;
901 u8 len;
902 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500903} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600904
905struct rtl_probe_rsp {
906 struct rtl_hdr_3addr header;
907 u32 time_stamp[2];
908 __le16 beacon_interval;
909 __le16 capability;
910 /*SSID, supported rates, FH params, DS params,
911 CF params, IBSS params, TIM (if beacon), RSN */
912 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500913} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600914
915/*LED related.*/
916/*ledpin Identify how to implement this SW led.*/
917struct rtl_led {
918 void *hw;
919 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600920 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600921};
922
923struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600924 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600925 struct rtl_led sw_led0;
926 struct rtl_led sw_led1;
927};
928
929struct rtl_qos_parameters {
930 __le16 cw_min;
931 __le16 cw_max;
932 u8 aifs;
933 u8 flag;
934 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -0500935} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600936
937struct rt_smooth_data {
938 u32 elements[100]; /*array to store values */
939 u32 index; /*index to current array to store */
940 u32 total_num; /*num of valid elements */
941 u32 total_val; /*sum of valid elements */
942};
943
944struct false_alarm_statistics {
945 u32 cnt_parity_fail;
946 u32 cnt_rate_illegal;
947 u32 cnt_crc8_fail;
948 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -0600949 u32 cnt_fast_fsync_fail;
950 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -0600951 u32 cnt_ofdm_fail;
952 u32 cnt_cck_fail;
953 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -0500954 u32 cnt_ofdm_cca;
955 u32 cnt_cck_cca;
956 u32 cnt_cca_all;
957 u32 cnt_bw_usc;
958 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -0600959};
960
961struct init_gain {
962 u8 xaagccore1;
963 u8 xbagccore1;
964 u8 xcagccore1;
965 u8 xdagccore1;
966 u8 cca;
967
968};
969
970struct wireless_stats {
971 unsigned long txbytesunicast;
972 unsigned long txbytesmulticast;
973 unsigned long txbytesbroadcast;
974 unsigned long rxbytesunicast;
975
976 long rx_snr_db[4];
977 /*Correct smoothed ss in Dbm, only used
978 in driver to report real power now. */
979 long recv_signal_power;
980 long signal_quality;
981 long last_sigstrength_inpercent;
982
983 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -0500984 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -0600985
986 /*Transformed, in dbm. Beautified signal
987 strength for UI, not correct. */
988 long signal_strength;
989
990 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600991 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -0600992 u8 rx_evm_percentage[2];
993
Larry Fingerf3355dd2014-03-04 16:53:47 -0600994 u16 rx_cfo_short[4];
995 u16 rx_cfo_tail[4];
996
Larry Finger0c817332010-12-08 11:12:31 -0600997 struct rt_smooth_data ui_rssi;
998 struct rt_smooth_data ui_link_quality;
999};
1000
1001struct rate_adaptive {
1002 u8 rate_adaptive_disabled;
1003 u8 ratr_state;
1004 u16 reserve;
1005
1006 u32 high_rssi_thresh_for_ra;
1007 u32 high2low_rssi_thresh_for_ra;
1008 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001009 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001010 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001011 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001012 u32 upper_rssi_threshold_ratr;
1013 u32 middleupper_rssi_threshold_ratr;
1014 u32 middle_rssi_threshold_ratr;
1015 u32 middlelow_rssi_threshold_ratr;
1016 u32 low_rssi_threshold_ratr;
1017 u32 ultralow_rssi_threshold_ratr;
1018 u32 low_rssi_threshold_ratr_40m;
1019 u32 low_rssi_threshold_ratr_20m;
1020 u8 ping_rssi_enable;
1021 u32 ping_rssi_ratr;
1022 u32 ping_rssi_thresh_for_ra;
1023 u32 last_ratr;
1024 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001025 u8 ldpc_thres;
1026 bool use_ldpc;
1027 bool lower_rts_rate;
1028 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001029};
1030
1031struct regd_pair_mapping {
1032 u16 reg_dmnenum;
1033 u16 reg_5ghz_ctl;
1034 u16 reg_2ghz_ctl;
1035};
1036
Larry Fingerf3355dd2014-03-04 16:53:47 -06001037struct dynamic_primary_cca {
1038 u8 pricca_flag;
1039 u8 intf_flag;
1040 u8 intf_type;
1041 u8 dup_rts_flag;
1042 u8 monitor_flag;
1043 u8 ch_offset;
1044 u8 mf_state;
1045};
1046
Larry Finger0c817332010-12-08 11:12:31 -06001047struct rtl_regulatory {
1048 char alpha2[2];
1049 u16 country_code;
1050 u16 max_power_level;
1051 u32 tp_scale;
1052 u16 current_rd;
1053 u16 current_rd_ext;
1054 int16_t power_limit;
1055 struct regd_pair_mapping *regpair;
1056};
1057
1058struct rtl_rfkill {
1059 bool rfkill_state; /*0 is off, 1 is on */
1060};
1061
Larry Finger26634c42013-03-24 22:06:33 -05001062/*for P2P PS**/
1063#define P2P_MAX_NOA_NUM 2
1064
1065enum p2p_role {
1066 P2P_ROLE_DISABLE = 0,
1067 P2P_ROLE_DEVICE = 1,
1068 P2P_ROLE_CLIENT = 2,
1069 P2P_ROLE_GO = 3
1070};
1071
1072enum p2p_ps_state {
1073 P2P_PS_DISABLE = 0,
1074 P2P_PS_ENABLE = 1,
1075 P2P_PS_SCAN = 2,
1076 P2P_PS_SCAN_DONE = 3,
1077 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1078};
1079
1080enum p2p_ps_mode {
1081 P2P_PS_NONE = 0,
1082 P2P_PS_CTWINDOW = 1,
1083 P2P_PS_NOA = 2,
1084 P2P_PS_MIX = 3, /* CTWindow and NoA */
1085};
1086
1087struct rtl_p2p_ps_info {
1088 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1089 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1090 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1091 /* Client traffic window. A period of time in TU after TBTT. */
1092 u8 ctwindow;
1093 u8 opp_ps; /* opportunistic power save. */
1094 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1095 /* Count for owner, Type of client. */
1096 u8 noa_count_type[P2P_MAX_NOA_NUM];
1097 /* Max duration for owner, preferred or min acceptable duration
1098 * for client.
1099 */
1100 u32 noa_duration[P2P_MAX_NOA_NUM];
1101 /* Length of interval for owner, preferred or max acceptable intervali
1102 * of client.
1103 */
1104 u32 noa_interval[P2P_MAX_NOA_NUM];
1105 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1106 u32 noa_start_time[P2P_MAX_NOA_NUM];
1107};
1108
1109struct p2p_ps_offload_t {
1110 u8 offload_en:1;
1111 u8 role:1; /* 1: Owner, 0: Client */
1112 u8 ctwindow_en:1;
1113 u8 noa0_en:1;
1114 u8 noa1_en:1;
1115 u8 allstasleep:1;
1116 u8 discovery:1;
1117 u8 reserved:1;
1118};
1119
Larry Fingere97b7752011-02-19 16:29:07 -06001120#define IQK_MATRIX_REG_NUM 8
1121#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001122
Larry Fingere97b7752011-02-19 16:29:07 -06001123struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001124 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001125 long value[1][IQK_MATRIX_REG_NUM];
1126};
1127
George18d30062011-02-19 16:29:02 -06001128struct phy_parameters {
1129 u16 length;
1130 u32 *pdata;
1131};
1132
1133enum hw_param_tab_index {
1134 PHY_REG_2T,
1135 PHY_REG_1T,
1136 PHY_REG_PG,
1137 RADIOA_2T,
1138 RADIOB_2T,
1139 RADIOA_1T,
1140 RADIOB_1T,
1141 MAC_REG,
1142 AGCTAB_2T,
1143 AGCTAB_1T,
1144 MAX_TAB
1145};
1146
Larry Finger0c817332010-12-08 11:12:31 -06001147struct rtl_phy {
1148 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1149 struct init_gain initgain_backup;
1150 enum io_type current_io_type;
1151
1152 u8 rf_mode;
1153 u8 rf_type;
1154 u8 current_chan_bw;
1155 u8 set_bwmode_inprogress;
1156 u8 sw_chnl_inprogress;
1157 u8 sw_chnl_stage;
1158 u8 sw_chnl_step;
1159 u8 current_channel;
1160 u8 h2c_box_num;
1161 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001162 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001163
Larry Fingere97b7752011-02-19 16:29:07 -06001164 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001165 s32 reg_e94;
1166 s32 reg_e9c;
1167 s32 reg_ea4;
1168 s32 reg_eac;
1169 s32 reg_eb4;
1170 s32 reg_ebc;
1171 s32 reg_ec4;
1172 s32 reg_ecc;
1173 u8 rfpienable;
1174 u8 reserve_0;
1175 u16 reserve_1;
1176 u32 reg_c04, reg_c08, reg_874;
1177 u32 adda_backup[16];
1178 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1179 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001180 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001181
Larry Fingerf3355dd2014-03-04 16:53:47 -06001182 bool rfpath_rx_enable[MAX_RF_PATH];
1183 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001184 /* Dual mac */
1185 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001186 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001187
Larry Finger7ea47242011-02-19 16:28:57 -06001188 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001189 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001190
1191 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001192 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001193 /* this is for 88E & 8723A */
1194 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001195 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001196 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001197 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1198 [TX_PWR_BY_RATE_NUM_RF]
1199 [TX_PWR_BY_RATE_NUM_RF]
1200 [TX_PWR_BY_RATE_NUM_SECTION];
1201 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1202 [TX_PWR_BY_RATE_NUM_RF]
1203 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001204 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1205 [TX_PWR_BY_RATE_NUM_RF]
1206 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001207 u8 default_initialgain[4];
1208
Larry Fingere97b7752011-02-19 16:29:07 -06001209 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001210 u8 cur_cck_txpwridx;
1211 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001212 u8 cur_bw20_txpwridx;
1213 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001214
Larry Finger21e4b072014-09-22 09:39:26 -05001215 char txpwr_limit_2_4g[MAX_REGULATION_NUM]
1216 [MAX_2_4G_BANDWITH_NUM]
1217 [MAX_RATE_SECTION_NUM]
1218 [CHANNEL_MAX_NUMBER_2G]
1219 [MAX_RF_PATH_NUM];
1220 char txpwr_limit_5g[MAX_REGULATION_NUM]
1221 [MAX_5G_BANDWITH_NUM]
1222 [MAX_RATE_SECTION_NUM]
1223 [CHANNEL_MAX_NUMBER_5G]
1224 [MAX_RF_PATH_NUM];
1225
Larry Finger0c817332010-12-08 11:12:31 -06001226 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001227 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001228 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001229
Larry Fingerf3355dd2014-03-04 16:53:47 -06001230 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001231 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001232 u8 framesync;
1233 u32 framesync_c34;
1234
1235 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001236 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001237 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001238
Larry Fingerf3355dd2014-03-04 16:53:47 -06001239 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001240 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001241};
1242
1243#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001244#define RTL_AGG_STOP 0
1245#define RTL_AGG_PROGRESS 1
1246#define RTL_AGG_START 2
1247#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001248#define RTL_AGG_OFF 0
1249#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001250#define RTL_RX_AGG_START 1
1251#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001252#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1253#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1254
1255struct rtl_ht_agg {
1256 u16 txq_id;
1257 u16 wait_for_ba;
1258 u16 start_idx;
1259 u64 bitmap;
1260 u32 rate_n_flags;
1261 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001262 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001263};
1264
Larry Finger26634c42013-03-24 22:06:33 -05001265struct rssi_sta {
1266 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001267 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001268};
1269
Larry Finger0c817332010-12-08 11:12:31 -06001270struct rtl_tid_data {
1271 u16 seq_number;
1272 struct rtl_ht_agg agg;
1273};
1274
Chaoming_Li3dad6182011-04-25 12:52:49 -05001275struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001276 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001277 u8 ratr_index;
1278 u8 wireless_mode;
1279 u8 mimo_ps;
Larry Finger26634c42013-03-24 22:06:33 -05001280 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001281 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001282
1283 /* just used for ap adhoc or mesh*/
1284 struct rssi_sta rssi_stat;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001285} __packed;
1286
Larry Finger0c817332010-12-08 11:12:31 -06001287struct rtl_priv;
1288struct rtl_io {
1289 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001290 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001291
1292 /*PCI MEM map */
1293 unsigned long pci_mem_end; /*shared mem end */
1294 unsigned long pci_mem_start; /*shared mem start */
1295
1296 /*PCI IO map */
1297 unsigned long pci_base_addr; /*device I/O address */
1298
1299 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001300 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1301 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1302 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1303 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001304
Larry Fingere97b7752011-02-19 16:29:07 -06001305 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1306 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1307 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001308
Larry Finger0c817332010-12-08 11:12:31 -06001309};
1310
1311struct rtl_mac {
1312 u8 mac_addr[ETH_ALEN];
1313 u8 mac80211_registered;
1314 u8 beacon_enabled;
1315
1316 u32 tx_ss_num;
1317 u32 rx_ss_num;
1318
1319 struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
1320 struct ieee80211_hw *hw;
1321 struct ieee80211_vif *vif;
1322 enum nl80211_iftype opmode;
1323
1324 /*Probe Beacon management */
1325 struct rtl_tid_data tids[MAX_TID_COUNT];
1326 enum rtl_link_state link_state;
1327
1328 int n_channels;
1329 int n_bitrates;
1330
Mike McCormack9c050442011-06-20 10:44:58 +09001331 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001332 u8 p2p; /*using p2p role*/
1333 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001334
Larry Finger0c817332010-12-08 11:12:31 -06001335 /*filters */
1336 u32 rx_conf;
1337 u16 rx_mgt_filter;
1338 u16 rx_ctrl_filter;
1339 u16 rx_data_filter;
1340
1341 bool act_scanning;
1342 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001343 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001344
Larry Fingere97b7752011-02-19 16:29:07 -06001345 /* early mode */
1346 /* skb wait queue */
1347 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001348
Larry Fingerf7953b22014-09-22 09:39:20 -05001349 u8 ht_stbc_cap;
1350 u8 ht_cur_stbc;
1351
1352 /*vht support*/
1353 u8 vht_enable;
1354 u8 bw_80;
1355 u8 vht_cur_ldpc;
1356 u8 vht_cur_stbc;
1357 u8 vht_stbc_cap;
1358 u8 vht_ldpc_cap;
1359
Larry Fingere97b7752011-02-19 16:29:07 -06001360 /*RDG*/
1361 bool rdg_en;
1362
1363 /*AP*/
1364 u8 bssid[6];
1365 u32 vendor;
1366 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1367 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001368 u8 ht_enable;
1369 u8 sgi_40;
1370 u8 sgi_20;
1371 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001372 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001373 u8 slot_time;
1374 u8 short_preamble;
1375 u8 use_cts_protect;
1376 u8 cur_40_prime_sc;
1377 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001378 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001379 u64 tsf;
1380 u8 retry_short;
1381 u8 retry_long;
1382 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001383 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001384
Larry Fingere97b7752011-02-19 16:29:07 -06001385 /*IBSS*/
1386 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001387
Larry Fingere97b7752011-02-19 16:29:07 -06001388 /*AMPDU*/
1389 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001390 u8 max_mss_density;
1391 u8 current_ampdu_factor;
1392 u8 current_ampdu_density;
1393
1394 /*QOS & EDCA */
1395 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1396 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001397
1398 /* counters */
1399 u64 last_txok_cnt;
1400 u64 last_rxok_cnt;
1401 u32 last_bt_edca_ul;
1402 u32 last_bt_edca_dl;
1403};
1404
1405struct btdm_8723 {
1406 bool all_off;
1407 bool agc_table_en;
1408 bool adc_back_off_on;
1409 bool b2_ant_hid_en;
1410 bool low_penalty_rate_adaptive;
1411 bool rf_rx_lpf_shrink;
1412 bool reject_aggre_pkt;
1413 bool tra_tdma_on;
1414 u8 tra_tdma_nav;
1415 u8 tra_tdma_ant;
1416 bool tdma_on;
1417 u8 tdma_ant;
1418 u8 tdma_nav;
1419 u8 tdma_dac_swing;
1420 u8 fw_dac_swing_lvl;
1421 bool ps_tdma_on;
1422 u8 ps_tdma_byte[5];
1423 bool pta_on;
1424 u32 val_0x6c0;
1425 u32 val_0x6c8;
1426 u32 val_0x6cc;
1427 bool sw_dac_swing_on;
1428 u32 sw_dac_swing_lvl;
1429 u32 wlan_act_hi;
1430 u32 wlan_act_lo;
1431 u32 bt_retry_index;
1432 bool dec_bt_pwr;
1433 bool ignore_wlan_act;
1434};
1435
1436struct bt_coexist_8723 {
1437 u32 high_priority_tx;
1438 u32 high_priority_rx;
1439 u32 low_priority_tx;
1440 u32 low_priority_rx;
1441 u8 c2h_bt_info;
1442 bool c2h_bt_info_req_sent;
1443 bool c2h_bt_inquiry_page;
1444 u32 bt_inq_page_start_time;
1445 u8 bt_retry_cnt;
1446 u8 c2h_bt_info_original;
1447 u8 bt_inquiry_page_cnt;
1448 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001449};
1450
1451struct rtl_hal {
1452 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001453 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001454 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001455 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001456 bool being_init_adapter;
1457 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001458 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001459 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001460 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001461
Larry Finger0c817332010-12-08 11:12:31 -06001462 enum intf_type interface;
1463 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001464 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001465 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001466 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001467 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001468 u8 board_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001469 u8 external_pa;
1470
1471 u8 pa_mode;
1472 u8 pa_type_2g;
1473 u8 pa_type_5g;
1474 u8 lna_type_2g;
1475 u8 lna_type_5g;
1476 u8 external_pa_2g;
1477 u8 external_lna_2g;
1478 u8 external_pa_5g;
1479 u8 external_lna_5g;
1480 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001481
1482 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001483 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001484 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001485 u16 fw_version;
1486 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001487 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001488 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001489 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001490 /*Reserve page start offset except beacon in TxQ. */
1491 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001492 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001493 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001494
1495 /* FW Cmd IO related */
1496 u16 fwcmd_iomap;
1497 u32 fwcmd_ioparam;
1498 bool set_fwcmd_inprogress;
1499 u8 current_fwcmd_io;
1500
Larry Finger4b04edc2013-03-24 22:06:39 -05001501 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001502 bool fw_clk_change_in_progress;
1503 bool allow_sw_to_change_hwclc;
1504 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001505 /**/
1506 bool driver_going2unload;
1507
1508 /*AMPDU init min space*/
1509 u8 minspace_cfg; /*For Min spacing configurations */
1510
1511 /* Dual mac */
1512 enum macphy_mode macphymode;
1513 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1514 enum band_type current_bandtypebackup;
1515 enum band_type bandset;
1516 /* dual MAC 0--Mac0 1--Mac1 */
1517 u32 interfaceindex;
1518 /* just for DualMac S3S4 */
1519 u8 macphyctl_reg;
1520 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001521 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001522 /* Dual mac*/
1523 bool during_mac0init_radiob;
1524 bool during_mac1init_radioa;
1525 bool reloadtxpowerindex;
1526 /* True if IMR or IQK have done
1527 for 2.4G in scan progress */
1528 bool load_imrandiqk_setting_for2g;
1529
1530 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001531 bool master_of_dmsp;
1532 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001533
1534 u16 rx_tag;/*for 92ee*/
1535 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001536
1537 /*for wowlan*/
1538 bool wow_enable;
1539 bool enter_pnp_sleep;
1540 bool wake_from_pnp_sleep;
1541 bool wow_enabled;
1542 __kernel_time_t last_suspend_sec;
1543 u32 wowlan_fwsize;
1544 u8 *wowlan_firmware;
1545
1546 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1547
1548 bool real_wow_v2_enable;
1549 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001550};
1551
1552struct rtl_security {
1553 /*default 0 */
1554 bool use_sw_sec;
1555
1556 bool being_setkey;
1557 bool use_defaultkey;
1558 /*Encryption Algorithm for Unicast Packet */
1559 enum rt_enc_alg pairwise_enc_algorithm;
1560 /*Encryption Algorithm for Brocast/Multicast */
1561 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001562 /*Cam Entry Bitmap */
1563 u32 hwsec_cam_bitmap;
1564 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001565 /*local Key buffer, indx 0 is for
1566 pairwise key 1-4 is for agoup key. */
1567 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1568 u8 key_len[KEY_BUF_SIZE];
1569
1570 /*The pointer of Pairwise Key,
1571 it always points to KeyBuf[4] */
1572 u8 *pairwise_key;
1573};
1574
Larry Fingere6deaf82013-03-24 22:06:55 -05001575#define ASSOCIATE_ENTRY_NUM 33
1576
1577struct fast_ant_training {
1578 u8 bssid[6];
1579 u8 antsel_rx_keep_0;
1580 u8 antsel_rx_keep_1;
1581 u8 antsel_rx_keep_2;
1582 u32 ant_sum[7];
1583 u32 ant_cnt[7];
1584 u32 ant_ave[7];
1585 u8 fat_state;
1586 u32 train_idx;
1587 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1588 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1589 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1590 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1591 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1592 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1593 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1594 u8 rx_idle_ant;
1595 bool becomelinked;
1596};
1597
Larry Finger2cddad32014-02-28 15:16:46 -06001598struct dm_phy_dbg_info {
1599 char rx_snrdb[4];
1600 u64 num_qry_phy_status;
1601 u64 num_qry_phy_status_cck;
1602 u64 num_qry_phy_status_ofdm;
1603 u16 num_qry_beacon_pkt;
1604 u16 num_non_be_pkt;
1605 s32 rx_evm[4];
1606};
1607
Larry Finger0c817332010-12-08 11:12:31 -06001608struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001609 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001610 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001611 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001612 long undec_sm_pwdb; /*out dm */
1613 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001614 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001615 bool dm_initialgain_enable;
1616 bool dynamic_txpower_enable;
1617 bool current_turbo_edca;
1618 bool is_any_nonbepkts; /*out dm */
1619 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001620 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001621 bool disable_framebursting;
1622 bool cck_inch14;
1623 bool txpower_tracking;
1624 bool useramask;
1625 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001626 bool inform_fw_driverctrldm;
1627 bool current_mrc_switch;
1628 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001629 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001630
Larry Fingere97b7752011-02-19 16:29:07 -06001631 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001632 u8 thermalvalue_iqk;
1633 u8 thermalvalue_lck;
1634 u8 thermalvalue;
1635 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001636 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1637 u8 thermalvalue_avg_index;
1638 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001639 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001640 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001641 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001642 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001643 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001644 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001645 bool interrupt_migration;
1646 bool disable_tx_int;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001647 char ofdm_index[MAX_RF_PATH];
1648 u8 default_ofdm_index;
1649 u8 default_cck_index;
Larry Finger0c817332010-12-08 11:12:31 -06001650 char cck_index;
Larry Finger2cddad32014-02-28 15:16:46 -06001651 char delta_power_index[MAX_RF_PATH];
1652 char delta_power_index_last[MAX_RF_PATH];
1653 char power_index_offset[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001654 char absolute_ofdm_swing_idx[MAX_RF_PATH];
1655 char remnant_ofdm_swing_idx[MAX_RF_PATH];
1656 char remnant_cck_idx;
1657 bool modify_txagc_flag_path_a;
1658 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001659
1660 bool one_entry_only;
1661 struct dm_phy_dbg_info dbginfo;
1662
1663 /* Dynamic ATC switch */
1664 bool atc_status;
1665 bool large_cfo_hit;
1666 bool is_freeze;
1667 int cfo_tail[2];
1668 int cfo_ave_pre;
1669 int crystal_cap;
1670 u8 cfo_threshold;
1671 u32 packet_count;
1672 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001673 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001674
1675 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001676 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001677 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001678 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001679 bool swing_flag_ofdm;
1680 u8 swing_idx_cck;
1681 u8 swing_idx_cck_cur;
1682 u8 swing_idx_cck_base;
1683 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001684
Larry Fingerf3355dd2014-03-04 16:53:47 -06001685 char swing_diff_2g;
1686 char swing_diff_5g;
1687
1688 u8 delta_swing_table_idx_24gccka_p[DEL_SW_IDX_SZ];
1689 u8 delta_swing_table_idx_24gccka_n[DEL_SW_IDX_SZ];
1690 u8 delta_swing_table_idx_24gcckb_p[DEL_SW_IDX_SZ];
1691 u8 delta_swing_table_idx_24gcckb_n[DEL_SW_IDX_SZ];
1692 u8 delta_swing_table_idx_24ga_p[DEL_SW_IDX_SZ];
1693 u8 delta_swing_table_idx_24ga_n[DEL_SW_IDX_SZ];
1694 u8 delta_swing_table_idx_24gb_p[DEL_SW_IDX_SZ];
1695 u8 delta_swing_table_idx_24gb_n[DEL_SW_IDX_SZ];
1696 u8 delta_swing_table_idx_5ga_p[BAND_NUM][DEL_SW_IDX_SZ];
1697 u8 delta_swing_table_idx_5ga_n[BAND_NUM][DEL_SW_IDX_SZ];
1698 u8 delta_swing_table_idx_5gb_p[BAND_NUM][DEL_SW_IDX_SZ];
1699 u8 delta_swing_table_idx_5gb_n[BAND_NUM][DEL_SW_IDX_SZ];
1700 u8 delta_swing_table_idx_24ga_p_8188e[DEL_SW_IDX_SZ];
1701 u8 delta_swing_table_idx_24ga_n_8188e[DEL_SW_IDX_SZ];
1702
Larry Finger2461c7d2012-08-31 15:39:01 -05001703 /* DMSP */
1704 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001705
Larry Fingerf3355dd2014-03-04 16:53:47 -06001706 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001707 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001708
1709 u8 resp_tx_path;
1710 u8 path_sel;
1711 u32 patha_sum;
1712 u32 pathb_sum;
1713 u32 patha_cnt;
1714 u32 pathb_cnt;
1715
1716 u8 pre_channel;
1717 u8 *p_channel;
1718 u8 linked_interval;
1719
1720 u64 last_tx_ok_cnt;
1721 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001722};
1723
Larry Finger7ce24ab2014-03-05 17:26:01 -06001724#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001725
1726struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001727 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001728 bool bootfromefuse;
1729 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001730
1731 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1732 u16 efuse_usedbytes;
1733 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001734#ifdef EFUSE_REPG_WORKAROUND
1735 bool efuse_re_pg_sec1flag;
1736 u8 efuse_re_pg_data[8];
1737#endif
Larry Finger0c817332010-12-08 11:12:31 -06001738
1739 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001740 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001741
1742 short epromtype;
1743 u16 eeprom_vid;
1744 u16 eeprom_did;
1745 u16 eeprom_svid;
1746 u16 eeprom_smid;
1747 u8 eeprom_oemid;
1748 u16 eeprom_channelplan;
1749 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001750 u8 board_type;
1751 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001752
1753 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001754 u8 wowlan_enable;
1755 u8 antenna_div_cfg;
1756 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001757
Larry Finger7ea47242011-02-19 16:28:57 -06001758 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001759 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001760 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001761 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1762 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1763 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001764 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1765 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1766 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001767
1768 u8 internal_pa_5g[2]; /* pathA / pathB */
1769 u8 eeprom_c9;
1770 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001771
1772 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001773 u8 eeprom_pwrgroup[2][3];
1774 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1775 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001776
Larry Fingerf3355dd2014-03-04 16:53:47 -06001777 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1778 /*For HT 40MHZ pwr */
1779 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1780 /*For HT 40MHZ pwr */
1781 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1782
1783 /*--------------------------------------------------------*
1784 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1785 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1786 * define new arrays in Windows code.
1787 * BUT, in linux code, we use the same array for all ICs.
1788 *
1789 * The Correspondance relation between two arrays is:
1790 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1791 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1792 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1793 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1794 *
1795 * Sizes of these arrays are decided by the larger ones.
1796 */
1797 char txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1798 char txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1799 char txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1800 char txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1801
1802 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1803 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
1804 char txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1805 char txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1806 char txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1807 char txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
1808
Larry Fingere97b7752011-02-19 16:29:07 -06001809 u8 txpwr_safetyflag; /* Band edge enable flag */
1810 u16 eeprom_txpowerdiff;
1811 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1812 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001813
1814 u8 eeprom_regulatory;
1815 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001816 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1817 u16 tssi_13dbm;
1818 u8 crystalcap; /* CrystalCap. */
1819 u8 delta_iqk;
1820 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001821
1822 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001823 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001824
1825 bool b1x1_recvcombine;
1826 bool b1ss_support;
1827
1828 /*channel plan */
1829 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001830};
1831
1832struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001833 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001834 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001835 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001836 bool swrf_processing;
1837 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001838 /*
1839 * just for PCIE ASPM
1840 * If it supports ASPM, Offset[560h] = 0x40,
1841 * otherwise Offset[560h] = 0x00.
1842 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001843 bool support_aspm;
1844 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001845
1846 /*for LPS */
1847 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001848 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001849 bool leisure_ps;
1850 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001851 u8 fwctrl_psmode;
1852 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001853 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001854 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001855 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001856 u8 reg_max_lps_awakeintvl;
1857 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001858 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001859
1860 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001861 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001862
1863 u32 rfoff_reason;
1864
1865 /*RF OFF Level */
1866 u32 cur_ps_level;
1867 u32 reg_rfps_level;
1868
1869 /*just for PCIE ASPM */
1870 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001871 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001872
Larry Finger0c817332010-12-08 11:12:31 -06001873 enum rf_pwrstate inactive_pwrstate;
1874 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001875
1876 /* for SW LPS*/
1877 bool sw_ps_enabled;
1878 bool state;
1879 bool state_inap;
1880 bool multi_buffered;
1881 u16 nullfunc_seq;
1882 unsigned int dtim_counter;
1883 unsigned int sleep_ms;
1884 unsigned long last_sleep_jiffies;
1885 unsigned long last_awake_jiffies;
1886 unsigned long last_delaylps_stamp_jiffies;
1887 unsigned long last_dtim;
1888 unsigned long last_beacon;
1889 unsigned long last_action;
1890 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001891
1892 /*For P2P PS */
1893 struct rtl_p2p_ps_info p2p_ps_info;
1894 u8 pwr_mode;
1895 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05001896
1897 /* wake up on line */
1898 u8 wo_wlan_mode;
1899 u8 arp_offload_enable;
1900 u8 gtk_offload_enable;
1901 /* Used for WOL, indicates the reason for waking event.*/
1902 u32 wakeup_reason;
1903 /* Record the last waking time for comparison with setting key. */
1904 u64 last_wakeup_time;
Larry Finger0c817332010-12-08 11:12:31 -06001905};
1906
1907struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001908 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001909 u32 mac_time[2];
1910 s8 rssi;
1911 u8 signal;
1912 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001913 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06001914 u8 received_channel;
1915 u8 control;
1916 u8 mask;
1917 u8 freq;
1918 u16 len;
1919 u64 tsf;
1920 u32 beacon_time;
1921 u8 nic_type;
1922 u16 length;
1923 u8 signalquality; /*in 0-100 index. */
1924 /*
1925 * Real power in dBm for this packet,
1926 * no beautification and aggregation.
1927 * */
1928 s32 recvsignalpower;
1929 s8 rxpower; /*in dBm Translate from PWdB */
1930 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06001931 u16 hwerror:1;
1932 u16 crc:1;
1933 u16 icv:1;
1934 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06001935 u16 antenna:1;
1936 u16 decrypted:1;
1937 u16 wakeup:1;
1938 u32 timestamp_low;
1939 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05001940 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06001941
1942 u8 rx_drvinfo_size;
1943 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06001944 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06001945 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06001946 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05001947 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06001948 u32 rx_pwdb_all;
1949 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05001950 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05001951 u8 rx_mimo_evm_dbm[4];
1952 u16 cfo_short[4]; /* per-path's Cfo_short */
1953 u16 cfo_tail[4];
1954
Larry Fingerf3355dd2014-03-04 16:53:47 -06001955 s8 rx_mimo_sig_qual[4];
1956 u8 rx_pwr[4]; /* per-path's pwdb */
1957 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05001958 u8 bandwidth;
1959 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06001960 bool packet_matchbssid;
1961 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05001962 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06001963 bool packet_toself;
1964 bool packet_beacon; /*for rssi */
Larry Finger0c817332010-12-08 11:12:31 -06001965 char cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05001966
Larry Finger21e4b072014-09-22 09:39:26 -05001967 bool is_vht;
1968 bool is_short_gi;
1969 u8 vht_nss;
1970
Larry Fingere6deaf82013-03-24 22:06:55 -05001971 u8 packet_report_type;
1972
1973 u32 macid;
1974 u8 wake_match;
1975 u32 bt_rx_rssi_percentage;
1976 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06001977};
1978
Larry Fingere6deaf82013-03-24 22:06:55 -05001979
Larry Finger0c817332010-12-08 11:12:31 -06001980struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05001981 /* count for roaming */
1982 u32 bcn_rx_inperiod;
1983 u32 roam_times;
1984
Larry Finger0c817332010-12-08 11:12:31 -06001985 u32 num_tx_in4period[4];
1986 u32 num_rx_in4period[4];
1987
1988 u32 num_tx_inperiod;
1989 u32 num_rx_inperiod;
1990
Larry Finger7ea47242011-02-19 16:28:57 -06001991 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05001992 bool tx_busy_traffic;
1993 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06001994 bool higher_busytraffic;
1995 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001996
1997 u32 tidtx_in4period[MAX_TID_COUNT][4];
1998 u32 tidtx_inperiod[MAX_TID_COUNT];
1999 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002000};
2001
2002struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002003 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002004 u8 multicast:1;
2005 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002006
Larry Finger7ea47242011-02-19 16:28:57 -06002007 u8 rts_stbc:1;
2008 u8 rts_enable:1;
2009 u8 cts_enable:1;
2010 u8 rts_use_shortpreamble:1;
2011 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002012 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002013 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002014 u8 rts_rate;
2015
2016 u8 use_shortgi:1;
2017 u8 use_shortpreamble:1;
2018 u8 use_driver_rate:1;
2019 u8 disable_ratefallback:1;
2020
2021 u8 ratr_index;
2022 u8 mac_id;
2023 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002024
2025 u8 last_inipkt:1;
2026 u8 cmd_or_init:1;
2027 u8 queue_index;
2028
2029 /* early mode */
2030 u8 empkt_num;
2031 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002032 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002033 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002034};
2035
Larry Fingercbd0c852014-02-28 15:16:48 -06002036struct rtl92c_firmware_header;
2037
Larry Fingerf7953b22014-09-22 09:39:20 -05002038struct rtl_wow_pattern {
2039 u8 type;
2040 u16 crc;
2041 u32 mask[4];
2042};
2043
Larry Finger0c817332010-12-08 11:12:31 -06002044struct rtl_hal_ops {
2045 int (*init_sw_vars) (struct ieee80211_hw *hw);
2046 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002047 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002048 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2049 void (*interrupt_recognized) (struct ieee80211_hw *hw,
2050 u32 *p_inta, u32 *p_intb);
2051 int (*hw_init) (struct ieee80211_hw *hw);
2052 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002053 void (*hw_suspend) (struct ieee80211_hw *hw);
2054 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002055 void (*enable_interrupt) (struct ieee80211_hw *hw);
2056 void (*disable_interrupt) (struct ieee80211_hw *hw);
2057 int (*set_network_type) (struct ieee80211_hw *hw,
2058 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002059 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2060 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002061 void (*set_bw_mode) (struct ieee80211_hw *hw,
2062 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002063 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002064 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2065 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2066 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2067 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2068 u32 add_msr, u32 rm_msr);
2069 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2070 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002071 void (*update_rate_tbl) (struct ieee80211_hw *hw,
2072 struct ieee80211_sta *sta, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002073 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2074 u8 *desc, u8 queue_index,
2075 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002076 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002077 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2078 u8 queue_index);
2079 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2080 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002081 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2082 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002083 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002084 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002085 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002086 struct sk_buff *skb, u8 hw_queue,
2087 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002088 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002089 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002090 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002091 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002092 struct sk_buff *skb);
Larry Finger62e63972011-02-11 14:27:46 -06002093 bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
Larry Finger7ea47242011-02-19 16:28:57 -06002094 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002095 struct rtl_stats *stats,
2096 struct ieee80211_rx_status *rx_status,
2097 u8 *pdesc, struct sk_buff *skb);
2098 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002099 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002100 void (*dm_watchdog) (struct ieee80211_hw *hw);
2101 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002102 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002103 enum rf_pwrstate rfpwr_state);
2104 void (*led_control) (struct ieee80211_hw *hw,
2105 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002106 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2107 u8 desc_name, u8 *val);
Larry Finger7ea47242011-02-19 16:28:57 -06002108 u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002109 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2110 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002111 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002112 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2113 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002114 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002115 bool is_wepkey, bool clear_all);
2116 void (*init_sw_leds) (struct ieee80211_hw *hw);
2117 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002118 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002119 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2120 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002121 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002122 u32 regaddr, u32 bitmask);
2123 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2124 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002125 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002126 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002127 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2128 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002129 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2130 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2131 u8 *powerlevel);
2132 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2133 u8 *ppowerlevel, u8 channel);
2134 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2135 u8 configtype);
2136 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2137 u8 configtype);
2138 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2139 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2140 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002141 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002142 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2143 bool mstate);
2144 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002145 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2146 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06002147 bool (*get_btc_status) (void);
Larry Fingercbd0c852014-02-28 15:16:48 -06002148 bool (*is_fw_header) (struct rtl92c_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002149 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
2150 struct rtl_stats status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002151 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2152 struct rtl_wow_pattern *rtl_pattern,
2153 u8 index);
Larry Finger0c817332010-12-08 11:12:31 -06002154};
2155
2156struct rtl_intf_ops {
2157 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002158 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002159 int (*adapter_start) (struct ieee80211_hw *hw);
2160 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002161 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2162 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002163
Thomas Huehn36323f82012-07-23 21:33:42 +02002164 int (*adapter_tx) (struct ieee80211_hw *hw,
2165 struct ieee80211_sta *sta,
2166 struct sk_buff *skb,
2167 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002168 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002169 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002170 bool (*waitq_insert) (struct ieee80211_hw *hw,
2171 struct ieee80211_sta *sta,
2172 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002173
2174 /*pci */
2175 void (*disable_aspm) (struct ieee80211_hw *hw);
2176 void (*enable_aspm) (struct ieee80211_hw *hw);
2177
2178 /*usb */
2179};
2180
2181struct rtl_mod_params {
2182 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002183 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002184
Larry Finger73a253c2011-10-07 11:27:33 -05002185 /* default: 0 = DBG_EMERG (0)*/
2186 int debug;
2187
Chaoming_Li3dad6182011-04-25 12:52:49 -05002188 /* default: 1 = using no linked power save */
2189 bool inactiveps;
2190
2191 /* default: 1 = using linked sw power save */
2192 bool swctrl_lps;
2193
2194 /* default: 1 = using linked fw power save */
2195 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002196
Larry Finger9afa2e42014-09-22 09:39:21 -05002197 /* default: 0 = not using MSI interrupts mode
2198 * submodules should set their own default value
2199 */
Adam Lee73070c42014-05-05 16:33:36 +08002200 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002201
2202 /* default 0: 1 means disable */
2203 bool disable_watchdog;
Larry Finger0c817332010-12-08 11:12:31 -06002204};
2205
Larry Finger62e63972011-02-11 14:27:46 -06002206struct rtl_hal_usbint_cfg {
2207 /* data - rx */
2208 u32 in_ep_num;
2209 u32 rx_urb_num;
2210 u32 rx_max_size;
2211
2212 /* op - rx */
2213 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2214 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2215 struct sk_buff_head *);
2216
2217 /* tx */
2218 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2219 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2220 struct sk_buff *);
2221 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2222 struct sk_buff_head *);
2223
2224 /* endpoint mapping */
2225 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002226 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002227};
2228
Larry Finger0c817332010-12-08 11:12:31 -06002229struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002230 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002231 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002232 char *name;
2233 char *fw_name;
Larry Finger62009b72013-11-18 11:11:26 -06002234 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002235 struct rtl_hal_ops *ops;
2236 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002237 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Larry Finger0c817332010-12-08 11:12:31 -06002238
2239 /*this map used for some registers or vars
2240 defined int HAL but used in MAIN */
2241 u32 maps[RTL_VAR_MAP_MAX];
2242
2243};
2244
2245struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002246 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002247 struct mutex conf_mutex;
Stanislaw Gruszka65393062011-12-12 12:43:24 +01002248 struct mutex ps_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06002249
2250 /*spin lock */
Larry Fingerb9116b9a2011-12-16 21:17:16 -06002251 spinlock_t ips_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002252 spinlock_t irq_th_lock;
Larry Finger26634c42013-03-24 22:06:33 -05002253 spinlock_t irq_pci_lock;
2254 spinlock_t tx_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002255 spinlock_t h2c_lock;
2256 spinlock_t rf_ps_lock;
2257 spinlock_t rf_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002258 spinlock_t lps_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002259 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002260 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002261 spinlock_t usb_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002262
Larry Finger26634c42013-03-24 22:06:33 -05002263 /*FW clock change */
2264 spinlock_t fw_ps_lock;
2265
Larry Fingere97b7752011-02-19 16:29:07 -06002266 /*Dual mac*/
2267 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002268
2269 /*Easy concurrent*/
2270 spinlock_t check_sendpkt_lock;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002271
2272 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002273};
2274
2275struct rtl_works {
2276 struct ieee80211_hw *hw;
2277
2278 /*timer */
2279 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002280 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002281 struct timer_list fw_clockoff_timer;
2282 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002283 /*task */
2284 struct tasklet_struct irq_tasklet;
2285 struct tasklet_struct irq_prepare_bcn_tasklet;
2286
2287 /*work queue */
2288 struct workqueue_struct *rtl_wq;
2289 struct delayed_work watchdog_wq;
2290 struct delayed_work ips_nic_off_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002291
2292 /* For SW LPS */
2293 struct delayed_work ps_work;
2294 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002295 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002296
Larry Fingera2699132013-03-24 22:06:41 -05002297 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002298 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002299};
2300
2301struct rtl_debug {
2302 u32 dbgp_type[DBGP_TYPE_MAX];
Larry Fingerd221ad12013-02-01 10:40:22 -06002303 int global_debuglevel;
Larry Finger0c817332010-12-08 11:12:31 -06002304 u64 global_debugcomponents;
Larry Fingere97b7752011-02-19 16:29:07 -06002305
2306 /* add for proc debug */
2307 struct proc_dir_entry *proc_dir;
2308 char proc_name[20];
Larry Finger0c817332010-12-08 11:12:31 -06002309};
2310
Larry Finger2461c7d2012-08-31 15:39:01 -05002311#define MIMO_PS_STATIC 0
2312#define MIMO_PS_DYNAMIC 1
2313#define MIMO_PS_NOLIMIT 3
2314
2315struct rtl_dualmac_easy_concurrent_ctl {
2316 enum band_type currentbandtype_backfordmdp;
2317 bool close_bbandrf_for_dmsp;
2318 bool change_to_dmdp;
2319 bool change_to_dmsp;
2320 bool switch_in_process;
2321};
2322
2323struct rtl_dmsp_ctl {
2324 bool activescan_for_slaveofdmsp;
2325 bool scan_for_anothermac_fordmsp;
2326 bool scan_for_itself_fordmsp;
2327 bool writedig_for_anothermacofdmsp;
2328 u32 curdigvalue_for_anothermacofdmsp;
2329 bool changecckpdstate_for_anothermacofdmsp;
2330 u8 curcckpdstate_for_anothermacofdmsp;
2331 bool changetxhighpowerlvl_for_anothermacofdmsp;
2332 u8 curtxhighlvl_for_anothermacofdmsp;
2333 long rssivalmin_for_anothermacofdmsp;
2334};
2335
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002336struct ps_t {
2337 u8 pre_ccastate;
2338 u8 cur_ccasate;
2339 u8 pre_rfstate;
2340 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002341 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002342 long rssi_val_min;
2343};
2344
2345struct dig_t {
2346 u32 rssi_lowthresh;
2347 u32 rssi_highthresh;
2348 u32 fa_lowthresh;
2349 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002350 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002351 long rssi_highpower_lowthresh;
2352 long rssi_highpower_highthresh;
2353 u32 recover_cnt;
2354 u32 pre_igvalue;
2355 u32 cur_igvalue;
2356 long rssi_val;
2357 u8 dig_enable_flag;
2358 u8 dig_ext_port_stage;
2359 u8 dig_algorithm;
2360 u8 dig_twoport_algorithm;
2361 u8 dig_dbgmode;
2362 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002363 u8 cursta_cstate;
2364 u8 presta_cstate;
2365 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002366 u8 stop_dig;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002367 char back_val;
2368 char back_range_max;
2369 char back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002370 u8 rx_gain_max;
2371 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002372 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002373 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002374 u8 pre_cck_cca_thres;
2375 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002376 u8 pre_cck_pd_state;
2377 u8 cur_cck_pd_state;
2378 u8 pre_cck_fa_state;
2379 u8 cur_cck_fa_state;
2380 u8 pre_ccastate;
2381 u8 cur_ccasate;
2382 u8 large_fa_hit;
Larry Fingerb9a758a2013-11-18 11:11:27 -06002383 u8 dig_dynamic_min;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002384 u8 dig_dynamic_min_1;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002385 u8 forbidden_igi;
2386 u8 dig_state;
2387 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002388 u8 cur_sta_cstate;
2389 u8 pre_sta_cstate;
2390 u8 cur_ap_cstate;
2391 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002392 u8 cur_pd_thstate;
2393 u8 pre_pd_thstate;
2394 u8 cur_cs_ratiostate;
2395 u8 pre_cs_ratiostate;
2396 u8 backoff_enable_flag;
2397 char backoffval_range_max;
2398 char backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002399 u8 dig_min_0;
2400 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002401 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002402 bool media_connect_0;
2403 bool media_connect_1;
2404
2405 u32 antdiv_rssi_max;
2406 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002407};
2408
Larry Finger2461c7d2012-08-31 15:39:01 -05002409struct rtl_global_var {
2410 /* from this list we can get
2411 * other adapter's rtl_priv */
2412 struct list_head glb_priv_list;
2413 spinlock_t glb_list_lock;
2414};
2415
Larry Fingeraa45a672014-02-28 15:16:43 -06002416struct rtl_btc_info {
2417 u8 bt_type;
2418 u8 btcoexist;
2419 u8 ant_num;
2420};
2421
Larry Finger2cddad32014-02-28 15:16:46 -06002422struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002423 struct rtl_btc_ops *btc_ops;
2424 struct rtl_btc_info btc_info;
Larry Finger2cddad32014-02-28 15:16:46 -06002425 /* EEPROM BT info. */
2426 u8 eeprom_bt_coexist;
2427 u8 eeprom_bt_type;
2428 u8 eeprom_bt_ant_num;
2429 u8 eeprom_bt_ant_isol;
2430 u8 eeprom_bt_radio_shared;
2431
2432 u8 bt_coexistence;
2433 u8 bt_ant_num;
2434 u8 bt_coexist_type;
2435 u8 bt_state;
2436 u8 bt_cur_state; /* 0:on, 1:off */
2437 u8 bt_ant_isolation; /* 0:good, 1:bad */
2438 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2439 u8 bt_service;
2440 u8 bt_radio_shared_type;
2441 u8 bt_rfreg_origin_1e;
2442 u8 bt_rfreg_origin_1f;
2443 u8 bt_rssi_state;
2444 u32 ratio_tx;
2445 u32 ratio_pri;
2446 u32 bt_edca_ul;
2447 u32 bt_edca_dl;
2448
2449 bool init_set;
2450 bool bt_busy_traffic;
2451 bool bt_traffic_mode_set;
2452 bool bt_non_traffic_mode_set;
2453
2454 bool fw_coexist_all_off;
2455 bool sw_coexist_all_off;
2456 bool hw_coexist_all_off;
2457 u32 cstate;
2458 u32 previous_state;
2459 u32 cstate_h;
2460 u32 previous_state_h;
2461
2462 u8 bt_pre_rssi_state;
2463 u8 bt_pre_rssi_state1;
2464
2465 u8 reg_bt_iso;
2466 u8 reg_bt_sco;
2467 bool balance_on;
2468 u8 bt_active_zero_cnt;
2469 bool cur_bt_disabled;
2470 bool pre_bt_disabled;
2471
2472 u8 bt_profile_case;
2473 u8 bt_profile_action;
2474 bool bt_busy;
2475 bool hold_for_bt_operation;
2476 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002477};
2478
2479struct rtl_btc_ops {
2480 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
2481 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
2482 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
2483 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002484 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002485 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
2486 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2487 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002488 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002489 void (*btc_periodical) (struct rtl_priv *rtlpriv);
2490 void (*btc_halt_notify) (void);
2491 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2492 u8 *tmp_buf, u8 length);
2493 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2494 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2495 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002496 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2497 u8 pkt_type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002498};
2499
2500struct proxim {
2501 bool proxim_on;
2502
2503 void *proximity_priv;
2504 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2505 struct sk_buff *skb);
2506 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2507};
2508
Larry Finger0c817332010-12-08 11:12:31 -06002509struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002510 struct ieee80211_hw *hw;
Larry Finger21e4b072014-09-22 09:39:26 -05002511 /* Used to load a second firmware */
2512 void (*rtl_fw_second_cb)(struct rtl_priv *rtlpriv);
Larry Fingerb0302ab2012-01-30 09:54:49 -06002513 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002514 struct list_head list;
2515 struct rtl_priv *buddy_priv;
2516 struct rtl_global_var *glb_var;
2517 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2518 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002519 struct rtl_locks locks;
2520 struct rtl_works works;
2521 struct rtl_mac mac80211;
2522 struct rtl_hal rtlhal;
2523 struct rtl_regulatory regd;
2524 struct rtl_rfkill rfkill;
2525 struct rtl_io io;
2526 struct rtl_phy phy;
2527 struct rtl_dm dm;
2528 struct rtl_security sec;
2529 struct rtl_efuse efuse;
2530
2531 struct rtl_ps_ctl psc;
2532 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002533 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002534 struct wireless_stats stats;
2535 struct rt_link_detect link_info;
2536 struct false_alarm_statistics falsealm_cnt;
2537
2538 struct rtl_rate_priv *rate_priv;
2539
Larry Finger2461c7d2012-08-31 15:39:01 -05002540 /* sta entry list for ap adhoc or mesh */
2541 struct list_head entry_list;
2542
Larry Finger0c817332010-12-08 11:12:31 -06002543 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002544 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002545
2546 /*
2547 *hal_cfg : for diff cards
2548 *intf_ops : for diff interrface usb/pcie
2549 */
2550 struct rtl_hal_cfg *cfg;
2551 struct rtl_intf_ops *intf_ops;
2552
2553 /*this var will be set by set_bit,
2554 and was used to indicate status of
2555 interface or hardware */
2556 unsigned long status;
2557
Larry Finger0985dfb2012-04-19 16:32:40 -05002558 /* tables for dm */
2559 struct dig_t dm_digtable;
2560 struct ps_t dm_pstable;
2561
Larry Fingerb9a758a2013-11-18 11:11:27 -06002562 u32 reg_874;
2563 u32 reg_c70;
2564 u32 reg_85c;
2565 u32 reg_a74;
2566 bool reg_init; /* true if regs saved */
2567 bool bt_operation_on;
2568 __le32 *usb_data;
2569 int usb_data_index;
2570 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002571 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002572 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002573
Larry Fingeraa45a672014-02-28 15:16:43 -06002574 /* intel Proximity, should be alloc mem
2575 * in intel Proximity module and can only
2576 * be used in intel Proximity mode
2577 */
2578 struct proxim proximity;
2579
2580 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002581 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002582
2583 /* separate 92ee from other ICs,
2584 * 92ee use new trx flow.
2585 */
2586 bool use_new_trx_flow;
2587
Larry Finger9afa2e42014-09-22 09:39:21 -05002588#ifdef CONFIG_PM
2589 struct wiphy_wowlan_support wowlan;
2590#endif
Larry Finger0c817332010-12-08 11:12:31 -06002591 /*This must be the last item so
2592 that it points to the data allocated
2593 beyond this structure like:
2594 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002595 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002596};
2597
2598#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2599#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2600#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2601#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2602#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2603
Larry Fingere97b7752011-02-19 16:29:07 -06002604
George18d30062011-02-19 16:29:02 -06002605/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002606 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002607****************************************/
2608
2609enum bt_ant_num {
2610 ANT_X2 = 0,
2611 ANT_X1 = 1,
2612};
2613
2614enum bt_co_type {
2615 BT_2WIRE = 0,
2616 BT_ISSC_3WIRE = 1,
2617 BT_ACCEL = 2,
2618 BT_CSR_BC4 = 3,
2619 BT_CSR_BC8 = 4,
2620 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002621 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002622 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002623 BT_RTL8723B = 8,
2624 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002625 BT_RTL8812A = 11,
2626};
2627
2628enum bt_total_ant_num {
2629 ANT_TOTAL_X2 = 0,
2630 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002631};
2632
2633enum bt_cur_state {
2634 BT_OFF = 0,
2635 BT_ON = 1,
2636};
2637
2638enum bt_service_type {
2639 BT_SCO = 0,
2640 BT_A2DP = 1,
2641 BT_HID = 2,
2642 BT_HID_IDLE = 3,
2643 BT_SCAN = 4,
2644 BT_IDLE = 5,
2645 BT_OTHER_ACTION = 6,
2646 BT_BUSY = 7,
2647 BT_OTHERBUSY = 8,
2648 BT_PAN = 9,
2649};
2650
2651enum bt_radio_shared {
2652 BT_RADIO_SHARED = 0,
2653 BT_RADIO_INDIVIDUAL = 1,
2654};
2655
Larry Fingere97b7752011-02-19 16:29:07 -06002656
Larry Finger0c817332010-12-08 11:12:31 -06002657/****************************************
2658 mem access macro define start
2659 Call endian free function when
2660 1. Read/write packet content.
2661 2. Before write integer to IO.
2662 3. After read integer from IO.
2663****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002664/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002665#define EF1BYTE(_val) \
2666 ((u8)(_val))
2667#define EF2BYTE(_val) \
2668 (le16_to_cpu(_val))
2669#define EF4BYTE(_val) \
2670 (le32_to_cpu(_val))
2671
Chaoming_Li3dad6182011-04-25 12:52:49 -05002672/* Read data from memory */
2673#define READEF1BYTE(_ptr) \
2674 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002675/* Read le16 data from memory and convert to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002676#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002677 EF2BYTE(*(_ptr))
Chaoming_Li3dad6182011-04-25 12:52:49 -05002678#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002679 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002680
Chaoming_Li3dad6182011-04-25 12:52:49 -05002681/* Write data to memory */
2682#define WRITEEF1BYTE(_ptr, _val) \
2683 (*((u8 *)(_ptr))) = EF1BYTE(_val)
Larry Finger9e0bc672011-02-19 16:30:02 -06002684/* Write le16 data to memory in host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002685#define WRITEEF2BYTE(_ptr, _val) \
2686 (*((u16 *)(_ptr))) = EF2BYTE(_val)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002687#define WRITEEF4BYTE(_ptr, _val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002688 (*((u32 *)(_ptr))) = EF2BYTE(_val)
Larry Finger0c817332010-12-08 11:12:31 -06002689
Larry Finger9e0bc672011-02-19 16:30:02 -06002690/* Create a bit mask
2691 * Examples:
2692 * BIT_LEN_MASK_32(0) => 0x00000000
2693 * BIT_LEN_MASK_32(1) => 0x00000001
2694 * BIT_LEN_MASK_32(2) => 0x00000003
2695 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2696 */
Larry Finger0c817332010-12-08 11:12:31 -06002697#define BIT_LEN_MASK_32(__bitlen) \
2698 (0xFFFFFFFF >> (32 - (__bitlen)))
2699#define BIT_LEN_MASK_16(__bitlen) \
2700 (0xFFFF >> (16 - (__bitlen)))
2701#define BIT_LEN_MASK_8(__bitlen) \
2702 (0xFF >> (8 - (__bitlen)))
2703
Larry Finger9e0bc672011-02-19 16:30:02 -06002704/* Create an offset bit mask
2705 * Examples:
2706 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2707 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2708 */
Larry Finger0c817332010-12-08 11:12:31 -06002709#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2710 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2711#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2712 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2713#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2714 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2715
2716/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002717 * Return 4-byte value in host byte ordering from
2718 * 4-byte pointer in little-endian system.
2719 */
Larry Finger0c817332010-12-08 11:12:31 -06002720#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002721 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002722#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002723 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002724#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2725 (EF1BYTE(*((u8 *)(__pstart))))
2726
Chaoming_Li3dad6182011-04-25 12:52:49 -05002727/*Description:
2728Translate subfield (continuous bits in little-endian) of 4-byte
2729value to host byte ordering.*/
2730#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2731 ( \
2732 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2733 BIT_LEN_MASK_32(__bitlen) \
2734 )
2735#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2736 ( \
2737 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2738 BIT_LEN_MASK_16(__bitlen) \
2739 )
2740#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2741 ( \
2742 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2743 BIT_LEN_MASK_8(__bitlen) \
2744 )
2745
Larry Finger9e0bc672011-02-19 16:30:02 -06002746/* Description:
2747 * Mask subfield (continuous bits in little-endian) of 4-byte value
2748 * and return the result in 4-byte value in host byte ordering.
2749 */
Larry Finger0c817332010-12-08 11:12:31 -06002750#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2751 ( \
2752 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2753 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2754 )
2755#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2756 ( \
2757 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2758 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2759 )
2760#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2761 ( \
2762 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2763 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2764 )
2765
Larry Finger9e0bc672011-02-19 16:30:02 -06002766/* Description:
2767 * Set subfield of little-endian 4-byte value to specified value.
2768 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002769#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002770 *((u32 *)(__pstart)) = \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002771 ( \
2772 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2773 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
2774 );
2775#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002776 *((u16 *)(__pstart)) = \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002777 ( \
2778 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2779 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
2780 );
Larry Finger0c817332010-12-08 11:12:31 -06002781#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2782 *((u8 *)(__pstart)) = EF1BYTE \
2783 ( \
2784 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2785 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
2786 );
2787
Chaoming_Li3dad6182011-04-25 12:52:49 -05002788#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2789 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2790
Larry Finger0c817332010-12-08 11:12:31 -06002791/****************************************
2792 mem access macro define end
2793****************************************/
2794
Larry Fingere97b7752011-02-19 16:29:07 -06002795#define byte(x, n) ((x >> (8 * n)) & 0xff)
2796
Chaoming_Li3dad6182011-04-25 12:52:49 -05002797#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002798#define RTL_WATCH_DOG_TIME 2000
2799#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002800#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2801#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2802#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2803#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002804#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002805
2806#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2807#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2808#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2809/*NIC halt, re-initialize hw parameters*/
2810#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2811#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2812#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2813/*Always enable ASPM and Clock Req in initialization.*/
2814#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002815/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2816#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002817/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2818#define RT_RF_LPS_DISALBE_2R BIT(30)
2819#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2820#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2821 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2822#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2823 (ppsc->cur_ps_level &= (~(_ps_flg)))
2824#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2825 (ppsc->cur_ps_level |= _ps_flg)
2826
2827#define container_of_dwork_rtl(x, y, z) \
2828 container_of(container_of(x, struct delayed_work, work), y, z)
2829
Chaoming_Li3dad6182011-04-25 12:52:49 -05002830#define FILL_OCTET_STRING(_os, _octet, _len) \
2831 (_os).octet = (u8 *)(_octet); \
2832 (_os).length = (_len);
2833
2834#define CP_MACADDR(des, src) \
2835 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2836 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2837 (des)[4] = (src)[4], (des)[5] = (src)[5])
2838
Larry Finger21e4b072014-09-22 09:39:26 -05002839#define LDPC_HT_ENABLE_RX BIT(0)
2840#define LDPC_HT_ENABLE_TX BIT(1)
2841#define LDPC_HT_TEST_TX_ENABLE BIT(2)
2842#define LDPC_HT_CAP_TX BIT(3)
2843
2844#define STBC_HT_ENABLE_RX BIT(0)
2845#define STBC_HT_ENABLE_TX BIT(1)
2846#define STBC_HT_TEST_TX_ENABLE BIT(2)
2847#define STBC_HT_CAP_TX BIT(3)
2848
2849#define LDPC_VHT_ENABLE_RX BIT(0)
2850#define LDPC_VHT_ENABLE_TX BIT(1)
2851#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
2852#define LDPC_VHT_CAP_TX BIT(3)
2853
2854#define STBC_VHT_ENABLE_RX BIT(0)
2855#define STBC_VHT_ENABLE_TX BIT(1)
2856#define STBC_VHT_TEST_TX_ENABLE BIT(2)
2857#define STBC_VHT_CAP_TX BIT(3)
2858
Larry Finger0c817332010-12-08 11:12:31 -06002859static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
2860{
2861 return rtlpriv->io.read8_sync(rtlpriv, addr);
2862}
2863
2864static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
2865{
2866 return rtlpriv->io.read16_sync(rtlpriv, addr);
2867}
2868
2869static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
2870{
2871 return rtlpriv->io.read32_sync(rtlpriv, addr);
2872}
2873
2874static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
2875{
2876 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002877
2878 if (rtlpriv->cfg->write_readback)
2879 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002880}
2881
2882static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
2883{
2884 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002885
2886 if (rtlpriv->cfg->write_readback)
2887 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002888}
2889
2890static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
2891 u32 addr, u32 val32)
2892{
2893 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002894
2895 if (rtlpriv->cfg->write_readback)
2896 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002897}
2898
2899static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
2900 u32 regaddr, u32 bitmask)
2901{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002902 struct rtl_priv *rtlpriv = hw->priv;
2903
2904 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002905}
2906
2907static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
2908 u32 bitmask, u32 data)
2909{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002910 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06002911
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002912 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06002913}
2914
2915static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
2916 enum radio_path rfpath, u32 regaddr,
2917 u32 bitmask)
2918{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002919 struct rtl_priv *rtlpriv = hw->priv;
2920
2921 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002922}
2923
2924static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
2925 enum radio_path rfpath, u32 regaddr,
2926 u32 bitmask, u32 data)
2927{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07002928 struct rtl_priv *rtlpriv = hw->priv;
2929
2930 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06002931}
2932
2933static inline bool is_hal_stop(struct rtl_hal *rtlhal)
2934{
2935 return (_HAL_STATE_STOP == rtlhal->state);
2936}
2937
2938static inline void set_hal_start(struct rtl_hal *rtlhal)
2939{
2940 rtlhal->state = _HAL_STATE_START;
2941}
2942
2943static inline void set_hal_stop(struct rtl_hal *rtlhal)
2944{
2945 rtlhal->state = _HAL_STATE_STOP;
2946}
2947
2948static inline u8 get_rf_type(struct rtl_phy *rtlphy)
2949{
2950 return rtlphy->rf_type;
2951}
2952
Chaoming_Li3dad6182011-04-25 12:52:49 -05002953static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
2954{
2955 return (struct ieee80211_hdr *)(skb->data);
2956}
2957
Larry Fingerd3bb1422011-04-25 13:23:20 -05002958static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002959{
Larry Fingerd3bb1422011-04-25 13:23:20 -05002960 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002961}
2962
2963static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
2964{
2965 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
2966}
2967
2968static inline u16 rtl_get_tid(struct sk_buff *skb)
2969{
2970 return rtl_get_tid_h(rtl_get_hdr(skb));
2971}
2972
2973static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
2974 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05002975 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002976{
2977 return ieee80211_find_sta(vif, bssid);
2978}
2979
Larry Finger2461c7d2012-08-31 15:39:01 -05002980static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
2981 u8 *mac_addr)
2982{
2983 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2984 return ieee80211_find_sta(mac->vif, mac_addr);
2985}
2986
Larry Finger0c817332010-12-08 11:12:31 -06002987#endif