blob: 8ed0207c6f14d594a70d4672367f2a50608ee205 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
102
Chaoming_Li3dad6182011-04-25 12:52:49 -0500103#define TOTAL_CAM_ENTRY 32
104
Larry Finger0c817332010-12-08 11:12:31 -0600105/*slot time for 11g. */
106#define RTL_SLOT_TIME_9 9
107#define RTL_SLOT_TIME_20 20
108
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500109/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600110#define SNAP_SIZE 6
111#define PROTOC_TYPE_SIZE 2
112
113/*related with 802.11 frame*/
114#define MAC80211_3ADDR_LEN 24
115#define MAC80211_4ADDR_LEN 30
116
Larry Fingere97b7752011-02-19 16:29:07 -0600117#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600118#define CHANNEL_MAX_NUMBER_2G 14
Larry Finger0a44b222016-02-11 10:53:12 -0600119#define CHANNEL_MAX_NUMBER_5G 49 /* Please refer to
Larry Fingerf3355dd2014-03-04 16:53:47 -0600120 *"phy_GetChnlGroup8812A" and
121 * "Hal_ReadTxPowerInfo8812A"
122 */
123#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600124#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
125#define MAX_PG_GROUP 13
126#define CHANNEL_GROUP_MAX_2G 3
127#define CHANNEL_GROUP_IDX_5GL 3
128#define CHANNEL_GROUP_IDX_5GM 6
129#define CHANNEL_GROUP_IDX_5GH 9
130#define CHANNEL_GROUP_MAX_5G 9
131#define CHANNEL_MAX_NUMBER_2G 14
132#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500133#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600134#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500135#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600136
137/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500138#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600139#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500140
Larry Finger0529c6b2014-09-26 16:40:24 -0500141enum rtl8192c_h2c_cmd {
142 H2C_AP_OFFLOAD = 0,
143 H2C_SETPWRMODE = 1,
144 H2C_JOINBSSRPT = 2,
145 H2C_RSVDPAGE = 3,
146 H2C_RSSI_REPORT = 5,
147 H2C_RA_MASK = 6,
148 H2C_MACID_PS_MODE = 7,
149 H2C_P2P_PS_OFFLOAD = 8,
150 H2C_MAC_MODE_SEL = 9,
151 H2C_PWRM = 15,
152 H2C_P2P_PS_CTW_CMD = 24,
153 MAX_H2CCMD
154};
155
Larry Fingere6deaf82013-03-24 22:06:55 -0500156#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500157#define MAX_REGULATION_NUM 4
158#define MAX_RF_PATH_NUM 4
159#define MAX_RATE_SECTION_NUM 6
Larry Fingerd5e58252017-02-03 11:35:15 -0600160#define MAX_2_4G_BANDWIDTH_NUM 4
161#define MAX_5G_BANDWIDTH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500162#define MAX_RF_PATH 4
163#define MAX_CHNL_GROUP_24G 6
164#define MAX_CHNL_GROUP_5G 14
165
Larry Finger2cddad32014-02-28 15:16:46 -0600166#define TX_PWR_BY_RATE_NUM_BAND 2
167#define TX_PWR_BY_RATE_NUM_RF 4
168#define TX_PWR_BY_RATE_NUM_SECTION 12
169#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6
170#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5
171
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500172#define BUFDESC_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600173
174#define DEL_SW_IDX_SZ 30
Larry Fingerf3355dd2014-03-04 16:53:47 -0600175
Larry Finger38506ec2014-09-22 09:39:19 -0500176/* For now, it's just for 8192ee
177 * but not OK yet, keep it 0
178 */
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500179#define RTL8192EE_SEG_NUM BUFDESC_SEG_NUM
Larry Finger38506ec2014-09-22 09:39:19 -0500180
Larry Finger2cddad32014-02-28 15:16:46 -0600181enum rf_tx_num {
182 RF_1TX = 0,
183 RF_2TX,
184 RF_MAX_TX_NUM,
185 RF_TX_NUM_NONIMPLEMENT,
186};
187
Larry Fingered364ab2014-09-04 16:03:46 -0500188#define PACKET_NORMAL 0
189#define PACKET_DHCP 1
190#define PACKET_ARP 2
191#define PACKET_EAPOL 3
192
Larry Fingerf7953b22014-09-22 09:39:20 -0500193#define MAX_SUPPORT_WOL_PATTERN_NUM 16
194#define RSVD_WOL_PATTERN_NUM 1
195#define WKFMCAM_ADDR_NUM 6
196#define WKFMCAM_SIZE 24
197
198#define MAX_WOL_BIT_MASK_SIZE 16
199/* MIN LEN keeps 13 here */
200#define MIN_WOL_PATTERN_SIZE 13
201#define MAX_WOL_PATTERN_SIZE 128
202
203#define WAKE_ON_MAGIC_PACKET BIT(0)
204#define WAKE_ON_PATTERN_MATCH BIT(1)
205
206#define WOL_REASON_PTK_UPDATE BIT(0)
207#define WOL_REASON_GTK_UPDATE BIT(1)
208#define WOL_REASON_DISASSOC BIT(2)
209#define WOL_REASON_DEAUTH BIT(3)
210#define WOL_REASON_AP_LOST BIT(4)
211#define WOL_REASON_MAGIC_PKT BIT(5)
212#define WOL_REASON_UNICAST_PKT BIT(6)
213#define WOL_REASON_PATTERN_PKT BIT(7)
214#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
215#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
216#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
217
Larry Fingere41c5132015-08-03 15:56:11 -0500218struct rtlwifi_firmware_header {
219 __le16 signature;
220 u8 category;
221 u8 function;
222 __le16 version;
223 u8 subversion;
224 u8 rsvd1;
225 u8 month;
226 u8 date;
227 u8 hour;
228 u8 minute;
229 __le16 ramcodeSize;
230 __le16 rsvd2;
231 __le32 svnindex;
232 __le32 rsvd3;
233 __le32 rsvd4;
234 __le32 rsvd5;
235};
236
Larry Fingere6deaf82013-03-24 22:06:55 -0500237struct txpower_info_2g {
238 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
239 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
240 /*If only one tx, only BW20 and OFDM are used.*/
241 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
242 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
243 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
244 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600245 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
246 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500247};
248
249struct txpower_info_5g {
250 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
251 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
252 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
253 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
254 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600255 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
256 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500257};
258
Larry Finger2cddad32014-02-28 15:16:46 -0600259enum rate_section {
260 CCK = 0,
261 OFDM,
262 HT_MCS0_MCS7,
263 HT_MCS8_MCS15,
264 VHT_1SSMCS0_1SSMCS9,
265 VHT_2SSMCS0_2SSMCS9,
266};
267
Larry Finger0c817332010-12-08 11:12:31 -0600268enum intf_type {
269 INTF_PCI = 0,
270 INTF_USB = 1,
271};
272
273enum radio_path {
274 RF90_PATH_A = 0,
275 RF90_PATH_B = 1,
276 RF90_PATH_C = 2,
277 RF90_PATH_D = 3,
278};
279
Larry Finger21e4b072014-09-22 09:39:26 -0500280enum regulation_txpwr_lmt {
281 TXPWR_LMT_FCC = 0,
282 TXPWR_LMT_MKK = 1,
283 TXPWR_LMT_ETSI = 2,
284 TXPWR_LMT_WW = 3,
285
286 TXPWR_LMT_MAX_REGULATION_NUM = 4
287};
288
Larry Finger0c817332010-12-08 11:12:31 -0600289enum rt_eeprom_type {
290 EEPROM_93C46,
291 EEPROM_93C56,
292 EEPROM_BOOT_EFUSE,
293};
294
Thomas Huehn36323f82012-07-23 21:33:42 +0200295enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600296 RTL_STATUS_INTERFACE_START = 0,
297};
298
299enum hardware_type {
300 HARDWARE_TYPE_RTL8192E,
301 HARDWARE_TYPE_RTL8192U,
302 HARDWARE_TYPE_RTL8192SE,
303 HARDWARE_TYPE_RTL8192SU,
304 HARDWARE_TYPE_RTL8192CE,
305 HARDWARE_TYPE_RTL8192CU,
306 HARDWARE_TYPE_RTL8192DE,
307 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500308 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600309 HARDWARE_TYPE_RTL8723U,
Larry Finger5c69177d2013-03-24 22:06:56 -0500310 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500311 HARDWARE_TYPE_RTL8723BE,
312 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600313 HARDWARE_TYPE_RTL8821AE,
314 HARDWARE_TYPE_RTL8812AE,
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500315 HARDWARE_TYPE_RTL8822BE,
Larry Finger0c817332010-12-08 11:12:31 -0600316
Larry Fingere97b7752011-02-19 16:29:07 -0600317 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600318 HARDWARE_TYPE_NUM
319};
320
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500321#define RTL_HW_TYPE(rtlpriv) (rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
322#define IS_NEW_GENERATION_IC(rtlpriv) \
323 (RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
324#define IS_HARDWARE_TYPE_8192CE(rtlpriv) \
325 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
326#define IS_HARDWARE_TYPE_8812(rtlpriv) \
327 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
328#define IS_HARDWARE_TYPE_8821(rtlpriv) \
329 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
330#define IS_HARDWARE_TYPE_8723A(rtlpriv) \
331 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
332#define IS_HARDWARE_TYPE_8723B(rtlpriv) \
333 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
334#define IS_HARDWARE_TYPE_8192E(rtlpriv) \
335 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
336#define IS_HARDWARE_TYPE_8822B(rtlpriv) \
337 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
Larry Finger62e63972011-02-11 14:27:46 -0600338
Larry Finger5c99f042014-09-26 16:40:25 -0500339#define RX_HAL_IS_CCK_RATE(rxmcs) \
Larry Fingere0e776a2014-12-18 03:05:36 -0600340 ((rxmcs) == DESC_RATE1M || \
341 (rxmcs) == DESC_RATE2M || \
342 (rxmcs) == DESC_RATE5_5M || \
343 (rxmcs) == DESC_RATE11M)
Larry Finger2cddad32014-02-28 15:16:46 -0600344
Larry Finger0c817332010-12-08 11:12:31 -0600345enum scan_operation_backup_opt {
346 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600347 SCAN_OPT_BACKUP_BAND0 = 0,
348 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600349 SCAN_OPT_RESTORE,
350 SCAN_OPT_MAX
351};
352
353/*RF state.*/
354enum rf_pwrstate {
355 ERFON,
356 ERFSLEEP,
357 ERFOFF
358};
359
360struct bb_reg_def {
361 u32 rfintfs;
362 u32 rfintfi;
363 u32 rfintfo;
364 u32 rfintfe;
365 u32 rf3wire_offset;
366 u32 rflssi_select;
367 u32 rftxgain_stage;
368 u32 rfhssi_para1;
369 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500370 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600371 u32 rfagc_control1;
372 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500373 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600374 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500375 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600376 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500377 u32 rf_rb; /* rflssi_readback */
378 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600379};
380
381enum io_type {
382 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600383 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
384 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
385 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600386};
387
388enum hw_variables {
Larry Finger8334ffd2016-09-24 11:57:19 -0500389 HW_VAR_ETHER_ADDR = 0x0,
390 HW_VAR_MULTICAST_REG = 0x1,
391 HW_VAR_BASIC_RATE = 0x2,
392 HW_VAR_BSSID = 0x3,
393 HW_VAR_MEDIA_STATUS= 0x4,
394 HW_VAR_SECURITY_CONF= 0x5,
395 HW_VAR_BEACON_INTERVAL = 0x6,
396 HW_VAR_ATIM_WINDOW = 0x7,
397 HW_VAR_LISTEN_INTERVAL = 0x8,
398 HW_VAR_CS_COUNTER = 0x9,
399 HW_VAR_DEFAULTKEY0 = 0xa,
400 HW_VAR_DEFAULTKEY1 = 0xb,
401 HW_VAR_DEFAULTKEY2 = 0xc,
402 HW_VAR_DEFAULTKEY3 = 0xd,
403 HW_VAR_SIFS = 0xe,
404 HW_VAR_R2T_SIFS = 0xf,
405 HW_VAR_DIFS = 0x10,
406 HW_VAR_EIFS = 0x11,
407 HW_VAR_SLOT_TIME = 0x12,
408 HW_VAR_ACK_PREAMBLE = 0x13,
409 HW_VAR_CW_CONFIG = 0x14,
410 HW_VAR_CW_VALUES = 0x15,
411 HW_VAR_RATE_FALLBACK_CONTROL= 0x16,
412 HW_VAR_CONTENTION_WINDOW = 0x17,
413 HW_VAR_RETRY_COUNT = 0x18,
414 HW_VAR_TR_SWITCH = 0x19,
415 HW_VAR_COMMAND = 0x1a,
416 HW_VAR_WPA_CONFIG = 0x1b,
417 HW_VAR_AMPDU_MIN_SPACE = 0x1c,
418 HW_VAR_SHORTGI_DENSITY = 0x1d,
419 HW_VAR_AMPDU_FACTOR = 0x1e,
420 HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
421 HW_VAR_AC_PARAM = 0x20,
422 HW_VAR_ACM_CTRL = 0x21,
423 HW_VAR_DIS_Req_Qsize = 0x22,
424 HW_VAR_CCX_CHNL_LOAD = 0x23,
425 HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
426 HW_VAR_CCX_CLM_NHM = 0x25,
427 HW_VAR_TxOPLimit = 0x26,
428 HW_VAR_TURBO_MODE = 0x27,
429 HW_VAR_RF_STATE = 0x28,
430 HW_VAR_RF_OFF_BY_HW = 0x29,
431 HW_VAR_BUS_SPEED = 0x2a,
432 HW_VAR_SET_DEV_POWER = 0x2b,
Larry Finger0c817332010-12-08 11:12:31 -0600433
Larry Finger8334ffd2016-09-24 11:57:19 -0500434 HW_VAR_RCR = 0x2c,
435 HW_VAR_RATR_0 = 0x2d,
436 HW_VAR_RRSR = 0x2e,
437 HW_VAR_CPU_RST = 0x2f,
438 HW_VAR_CHECK_BSSID = 0x30,
439 HW_VAR_LBK_MODE = 0x31,
440 HW_VAR_AES_11N_FIX = 0x32,
441 HW_VAR_USB_RX_AGGR = 0x33,
442 HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
443 HW_VAR_RETRY_LIMIT = 0x35,
444 HW_VAR_INIT_TX_RATE = 0x36,
445 HW_VAR_TX_RATE_REG = 0x37,
446 HW_VAR_EFUSE_USAGE = 0x38,
447 HW_VAR_EFUSE_BYTES = 0x39,
448 HW_VAR_AUTOLOAD_STATUS = 0x3a,
449 HW_VAR_RF_2R_DISABLE = 0x3b,
450 HW_VAR_SET_RPWM = 0x3c,
451 HW_VAR_H2C_FW_PWRMODE = 0x3d,
452 HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
453 HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
454 HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
455 HW_VAR_FW_PSMODE_STATUS = 0x41,
456 HW_VAR_INIT_RTS_RATE = 0x42,
457 HW_VAR_RESUME_CLK_ON = 0x43,
458 HW_VAR_FW_LPS_ACTION = 0x44,
459 HW_VAR_1X1_RECV_COMBINE = 0x45,
460 HW_VAR_STOP_SEND_BEACON = 0x46,
461 HW_VAR_TSF_TIMER = 0x47,
462 HW_VAR_IO_CMD = 0x48,
Larry Finger0c817332010-12-08 11:12:31 -0600463
Larry Finger8334ffd2016-09-24 11:57:19 -0500464 HW_VAR_RF_RECOVERY = 0x49,
465 HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
466 HW_VAR_WF_MASK = 0x4b,
467 HW_VAR_WF_CRC = 0x4c,
468 HW_VAR_WF_IS_MAC_ADDR = 0x4d,
469 HW_VAR_H2C_FW_OFFLOAD = 0x4e,
470 HW_VAR_RESET_WFCRC = 0x4f,
Larry Finger0c817332010-12-08 11:12:31 -0600471
Larry Finger8334ffd2016-09-24 11:57:19 -0500472 HW_VAR_HANDLE_FW_C2H = 0x50,
473 HW_VAR_DL_FW_RSVD_PAGE = 0x51,
474 HW_VAR_AID = 0x52,
475 HW_VAR_HW_SEQ_ENABLE = 0x53,
476 HW_VAR_CORRECT_TSF = 0x54,
477 HW_VAR_BCN_VALID = 0x55,
478 HW_VAR_FWLPS_RF_ON = 0x56,
479 HW_VAR_DUAL_TSF_RST = 0x57,
480 HW_VAR_SWITCH_EPHY_WoWLAN = 0x58,
481 HW_VAR_INT_MIGRATION = 0x59,
482 HW_VAR_INT_AC = 0x5a,
483 HW_VAR_RF_TIMING = 0x5b,
Larry Finger0c817332010-12-08 11:12:31 -0600484
Larry Finger8334ffd2016-09-24 11:57:19 -0500485 HAL_DEF_WOWLAN = 0x5c,
486 HW_VAR_MRC = 0x5d,
487 HW_VAR_KEEP_ALIVE = 0x5e,
488 HW_VAR_NAV_UPPER = 0x5f,
Larry Finger0c817332010-12-08 11:12:31 -0600489
Larry Finger8334ffd2016-09-24 11:57:19 -0500490 HW_VAR_MGT_FILTER = 0x60,
491 HW_VAR_CTRL_FILTER = 0x61,
492 HW_VAR_DATA_FILTER = 0x62,
Larry Finger0c817332010-12-08 11:12:31 -0600493};
494
Larry Fingered364ab2014-09-04 16:03:46 -0500495enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600496 RT_MEDIA_DISCONNECT = 0,
497 RT_MEDIA_CONNECT = 1
498};
499
500enum rt_oem_id {
501 RT_CID_DEFAULT = 0,
502 RT_CID_8187_ALPHA0 = 1,
503 RT_CID_8187_SERCOMM_PS = 2,
504 RT_CID_8187_HW_LED = 3,
505 RT_CID_8187_NETGEAR = 4,
506 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600507 RT_CID_819X_CAMEO = 6,
508 RT_CID_819X_RUNTOP = 7,
509 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600510 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600511 RT_CID_819X_NETCORE = 10,
512 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600513 RT_CID_DLINK = 12,
514 RT_CID_PRONET = 13,
515 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600516 RT_CID_819X_ALPHA = 15,
517 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600518 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600519 RT_CID_819X_LENOVO = 18,
520 RT_CID_819X_QMI = 19,
521 RT_CID_819X_EDIMAX_BELKIN = 20,
522 RT_CID_819X_SERCOMM_BELKIN = 21,
523 RT_CID_819X_CAMEO1 = 22,
524 RT_CID_819X_MSI = 23,
525 RT_CID_819X_ACER = 24,
526 RT_CID_819X_HP = 27,
527 RT_CID_819X_CLEVO = 28,
528 RT_CID_819X_ARCADYAN_BELKIN = 29,
529 RT_CID_819X_SAMSUNG = 30,
530 RT_CID_819X_WNC_COREGA = 31,
531 RT_CID_819X_FOXCOON = 32,
532 RT_CID_819X_DELL = 33,
533 RT_CID_819X_PRONETS = 34,
534 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500535 RT_CID_NETGEAR = 36,
536 RT_CID_PLANEX = 37,
537 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600538};
539
540enum hw_descs {
541 HW_DESC_OWN,
542 HW_DESC_RXOWN,
543 HW_DESC_TX_NEXTDESC_ADDR,
544 HW_DESC_TXBUFF_ADDR,
545 HW_DESC_RXBUFF_ADDR,
546 HW_DESC_RXPKT_LEN,
547 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600548 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600549};
550
551enum prime_sc {
552 PRIME_CHNL_OFFSET_DONT_CARE = 0,
553 PRIME_CHNL_OFFSET_LOWER = 1,
554 PRIME_CHNL_OFFSET_UPPER = 2,
555};
556
557enum rf_type {
558 RF_1T1R = 0,
559 RF_1T2R = 1,
560 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600561 RF_2T2R_GREEN = 3,
Ping-Ke Shih08ab7462017-09-29 14:47:57 -0500562 RF_2T3R = 4,
563 RF_2T4R = 5,
564 RF_3T3R = 6,
565 RF_3T4R = 7,
566 RF_4T4R = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600567};
568
569enum ht_channel_width {
570 HT_CHANNEL_WIDTH_20 = 0,
571 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600572 HT_CHANNEL_WIDTH_80 = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600573};
574
575/* Ref: 802.11i sepc D10.0 7.3.2.25.1
576Cipher Suites Encryption Algorithms */
577enum rt_enc_alg {
578 NO_ENCRYPTION = 0,
579 WEP40_ENCRYPTION = 1,
580 TKIP_ENCRYPTION = 2,
581 RSERVED_ENCRYPTION = 3,
582 AESCCMP_ENCRYPTION = 4,
583 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500584 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600585};
586
587enum rtl_hal_state {
588 _HAL_STATE_STOP = 0,
589 _HAL_STATE_START = 1,
590};
591
Ping-Ke Shih6ec9dfb2017-07-02 13:12:35 -0500592enum rtl_desc_rate {
Larry Fingere0e776a2014-12-18 03:05:36 -0600593 DESC_RATE1M = 0x00,
594 DESC_RATE2M = 0x01,
595 DESC_RATE5_5M = 0x02,
596 DESC_RATE11M = 0x03,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500597
Larry Fingere0e776a2014-12-18 03:05:36 -0600598 DESC_RATE6M = 0x04,
599 DESC_RATE9M = 0x05,
600 DESC_RATE12M = 0x06,
601 DESC_RATE18M = 0x07,
602 DESC_RATE24M = 0x08,
603 DESC_RATE36M = 0x09,
604 DESC_RATE48M = 0x0a,
605 DESC_RATE54M = 0x0b,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500606
Larry Fingere0e776a2014-12-18 03:05:36 -0600607 DESC_RATEMCS0 = 0x0c,
608 DESC_RATEMCS1 = 0x0d,
609 DESC_RATEMCS2 = 0x0e,
610 DESC_RATEMCS3 = 0x0f,
611 DESC_RATEMCS4 = 0x10,
612 DESC_RATEMCS5 = 0x11,
613 DESC_RATEMCS6 = 0x12,
614 DESC_RATEMCS7 = 0x13,
615 DESC_RATEMCS8 = 0x14,
616 DESC_RATEMCS9 = 0x15,
617 DESC_RATEMCS10 = 0x16,
618 DESC_RATEMCS11 = 0x17,
619 DESC_RATEMCS12 = 0x18,
620 DESC_RATEMCS13 = 0x19,
621 DESC_RATEMCS14 = 0x1a,
622 DESC_RATEMCS15 = 0x1b,
623 DESC_RATEMCS15_SG = 0x1c,
624 DESC_RATEMCS32 = 0x20,
Larry Finger5a0791d2014-12-18 03:05:37 -0600625
626 DESC_RATEVHT1SS_MCS0 = 0x2c,
627 DESC_RATEVHT1SS_MCS1 = 0x2d,
628 DESC_RATEVHT1SS_MCS2 = 0x2e,
629 DESC_RATEVHT1SS_MCS3 = 0x2f,
630 DESC_RATEVHT1SS_MCS4 = 0x30,
631 DESC_RATEVHT1SS_MCS5 = 0x31,
632 DESC_RATEVHT1SS_MCS6 = 0x32,
633 DESC_RATEVHT1SS_MCS7 = 0x33,
634 DESC_RATEVHT1SS_MCS8 = 0x34,
635 DESC_RATEVHT1SS_MCS9 = 0x35,
636 DESC_RATEVHT2SS_MCS0 = 0x36,
637 DESC_RATEVHT2SS_MCS1 = 0x37,
638 DESC_RATEVHT2SS_MCS2 = 0x38,
639 DESC_RATEVHT2SS_MCS3 = 0x39,
640 DESC_RATEVHT2SS_MCS4 = 0x3a,
641 DESC_RATEVHT2SS_MCS5 = 0x3b,
642 DESC_RATEVHT2SS_MCS6 = 0x3c,
643 DESC_RATEVHT2SS_MCS7 = 0x3d,
644 DESC_RATEVHT2SS_MCS8 = 0x3e,
645 DESC_RATEVHT2SS_MCS9 = 0x3f,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500646};
647
Larry Finger0c817332010-12-08 11:12:31 -0600648enum rtl_var_map {
649 /*reg map */
650 SYS_ISO_CTRL = 0,
651 SYS_FUNC_EN,
652 SYS_CLK,
653 MAC_RCR_AM,
654 MAC_RCR_AB,
655 MAC_RCR_ACRC32,
656 MAC_RCR_ACF,
657 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600658 MAC_HIMR,
659 MAC_HIMRE,
660 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600661
662 /*efuse map */
663 EFUSE_TEST,
664 EFUSE_CTRL,
665 EFUSE_CLK,
666 EFUSE_CLK_CTRL,
667 EFUSE_PWC_EV12V,
668 EFUSE_FEN_ELDR,
669 EFUSE_LOADER_CLK_EN,
670 EFUSE_ANA8M,
671 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600672 EFUSE_MAX_SECTION_MAP,
673 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500674 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500675 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600676
677 /*CAM map */
678 RWCAM,
679 WCAMI,
680 RCAMO,
681 CAMDBG,
682 SECR,
683 SEC_CAM_NONE,
684 SEC_CAM_WEP40,
685 SEC_CAM_TKIP,
686 SEC_CAM_AES,
687 SEC_CAM_WEP104,
688
689 /*IMR map */
690 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
691 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
692 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
693 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
694 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
695 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
696 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
697 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
698 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
699 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
700 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
701 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
702 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
703 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
704 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
705 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
706 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
707 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500708 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600709 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
710 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
711 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -0500712 RTL_IMR_H2CDOK, /*H2C Queue DMA OK Interrupt */
Larry Finger0c817332010-12-08 11:12:31 -0600713 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
714 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600715 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600716 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
717 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
718 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
719 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
720 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
721 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
722 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
723 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500724 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500725 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600726 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500727 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600728
729 /*CCK Rates, TxHT = 0 */
730 RTL_RC_CCK_RATE1M,
731 RTL_RC_CCK_RATE2M,
732 RTL_RC_CCK_RATE5_5M,
733 RTL_RC_CCK_RATE11M,
734
735 /*OFDM Rates, TxHT = 0 */
736 RTL_RC_OFDM_RATE6M,
737 RTL_RC_OFDM_RATE9M,
738 RTL_RC_OFDM_RATE12M,
739 RTL_RC_OFDM_RATE18M,
740 RTL_RC_OFDM_RATE24M,
741 RTL_RC_OFDM_RATE36M,
742 RTL_RC_OFDM_RATE48M,
743 RTL_RC_OFDM_RATE54M,
744
745 RTL_RC_HT_RATEMCS7,
746 RTL_RC_HT_RATEMCS15,
747
Larry Finger9afa2e42014-09-22 09:39:21 -0500748 RTL_RC_VHT_RATE_1SS_MCS7,
749 RTL_RC_VHT_RATE_1SS_MCS8,
750 RTL_RC_VHT_RATE_1SS_MCS9,
751 RTL_RC_VHT_RATE_2SS_MCS7,
752 RTL_RC_VHT_RATE_2SS_MCS8,
753 RTL_RC_VHT_RATE_2SS_MCS9,
754
Larry Finger0c817332010-12-08 11:12:31 -0600755 /*keep it last */
756 RTL_VAR_MAP_MAX,
757};
758
759/*Firmware PS mode for control LPS.*/
760enum _fw_ps_mode {
761 FW_PS_ACTIVE_MODE = 0,
762 FW_PS_MIN_MODE = 1,
763 FW_PS_MAX_MODE = 2,
764 FW_PS_DTIM_MODE = 3,
765 FW_PS_VOIP_MODE = 4,
766 FW_PS_UAPSD_WMM_MODE = 5,
767 FW_PS_UAPSD_MODE = 6,
768 FW_PS_IBSS_MODE = 7,
769 FW_PS_WWLAN_MODE = 8,
770 FW_PS_PM_Radio_Off = 9,
771 FW_PS_PM_Card_Disable = 10,
772};
773
774enum rt_psmode {
775 EACTIVE, /*Active/Continuous access. */
776 EMAXPS, /*Max power save mode. */
777 EFASTPS, /*Fast power save mode. */
778 EAUTOPS, /*Auto power save mode. */
779};
780
781/*LED related.*/
782enum led_ctl_mode {
783 LED_CTL_POWER_ON = 1,
784 LED_CTL_LINK = 2,
785 LED_CTL_NO_LINK = 3,
786 LED_CTL_TX = 4,
787 LED_CTL_RX = 5,
788 LED_CTL_SITE_SURVEY = 6,
789 LED_CTL_POWER_OFF = 7,
790 LED_CTL_START_TO_LINK = 8,
791 LED_CTL_START_WPS = 9,
792 LED_CTL_STOP_WPS = 10,
793};
794
795enum rtl_led_pin {
796 LED_PIN_GPIO0,
797 LED_PIN_LED0,
798 LED_PIN_LED1,
799 LED_PIN_LED2
800};
801
802/*QoS related.*/
803/*acm implementation method.*/
804enum acm_method {
805 eAcmWay0_SwAndHw = 0,
806 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600807 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600808};
809
Larry Fingere97b7752011-02-19 16:29:07 -0600810enum macphy_mode {
811 SINGLEMAC_SINGLEPHY = 0,
812 DUALMAC_DUALPHY,
813 DUALMAC_SINGLEPHY,
814};
815
816enum band_type {
817 BAND_ON_2_4G = 0,
818 BAND_ON_5G,
819 BAND_ON_BOTH,
820 BANDMAX
821};
822
Larry Finger0c817332010-12-08 11:12:31 -0600823/*aci/aifsn Field.
824Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
825union aci_aifsn {
826 u8 char_data;
827
828 struct {
829 u8 aifsn:4;
830 u8 acm:1;
831 u8 aci:2;
832 u8 reserved:1;
833 } f; /* Field */
834};
835
836/*mlme related.*/
837enum wireless_mode {
838 WIRELESS_MODE_UNKNOWN = 0x00,
839 WIRELESS_MODE_A = 0x01,
840 WIRELESS_MODE_B = 0x02,
841 WIRELESS_MODE_G = 0x04,
842 WIRELESS_MODE_AUTO = 0x08,
843 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600844 WIRELESS_MODE_N_5G = 0x20,
845 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500846 WIRELESS_MODE_AC_24G = 0x80,
847 WIRELESS_MODE_AC_ONLY = 0x100,
848 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600849};
850
George18d30062011-02-19 16:29:02 -0600851#define IS_WIRELESS_MODE_A(wirelessmode) \
852 (wirelessmode == WIRELESS_MODE_A)
853#define IS_WIRELESS_MODE_B(wirelessmode) \
854 (wirelessmode == WIRELESS_MODE_B)
855#define IS_WIRELESS_MODE_G(wirelessmode) \
856 (wirelessmode == WIRELESS_MODE_G)
857#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
858 (wirelessmode == WIRELESS_MODE_N_24G)
859#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
860 (wirelessmode == WIRELESS_MODE_N_5G)
861
Larry Finger0c817332010-12-08 11:12:31 -0600862enum ratr_table_mode {
863 RATR_INX_WIRELESS_NGB = 0,
864 RATR_INX_WIRELESS_NG = 1,
865 RATR_INX_WIRELESS_NB = 2,
866 RATR_INX_WIRELESS_N = 3,
867 RATR_INX_WIRELESS_GB = 4,
868 RATR_INX_WIRELESS_G = 5,
869 RATR_INX_WIRELESS_B = 6,
870 RATR_INX_WIRELESS_MC = 7,
871 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600872 RATR_INX_WIRELESS_AC_5N = 8,
873 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600874};
875
876enum rtl_link_state {
877 MAC80211_NOLINK = 0,
878 MAC80211_LINKING = 1,
879 MAC80211_LINKED = 2,
880 MAC80211_LINKED_SCANNING = 3,
881};
882
883enum act_category {
884 ACT_CAT_QOS = 1,
885 ACT_CAT_DLS = 2,
886 ACT_CAT_BA = 3,
887 ACT_CAT_HT = 7,
888 ACT_CAT_WMM = 17,
889};
890
891enum ba_action {
892 ACT_ADDBAREQ = 0,
893 ACT_ADDBARSP = 1,
894 ACT_DELBA = 2,
895};
896
Larry Finger0f015452012-10-25 13:46:46 -0500897enum rt_polarity_ctl {
898 RT_POLARITY_LOW_ACT = 0,
899 RT_POLARITY_HIGH_ACT = 1,
900};
901
Larry Finger21e4b072014-09-22 09:39:26 -0500902/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
903enum fw_wow_reason_v2 {
904 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
905 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
906 FW_WOW_V2_DISASSOC_EVENT = 0x04,
907 FW_WOW_V2_DEAUTH_EVENT = 0x08,
908 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
909 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
910 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
911 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
912 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
913 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
914 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
915 FW_WOW_V2_REASON_MAX = 0xff,
916};
917
Larry Fingerf7953b22014-09-22 09:39:20 -0500918enum wolpattern_type {
919 UNICAST_PATTERN = 0,
920 MULTICAST_PATTERN = 1,
921 BROADCAST_PATTERN = 2,
922 DONT_CARE_DA = 3,
923 UNKNOWN_TYPE = 4,
924};
925
Ping-Ke Shih7fe1fe72017-02-06 21:30:05 -0600926enum package_type {
927 PACKAGE_DEFAULT,
928 PACKAGE_QFN68,
929 PACKAGE_TFBGA90,
930 PACKAGE_TFBGA80,
931 PACKAGE_TFBGA79
932};
933
Larry Finger0c817332010-12-08 11:12:31 -0600934struct octet_string {
935 u8 *octet;
936 u16 length;
937};
938
939struct rtl_hdr_3addr {
940 __le16 frame_ctl;
941 __le16 duration_id;
942 u8 addr1[ETH_ALEN];
943 u8 addr2[ETH_ALEN];
944 u8 addr3[ETH_ALEN];
945 __le16 seq_ctl;
946 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500947} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600948
949struct rtl_info_element {
950 u8 id;
951 u8 len;
952 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500953} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600954
955struct rtl_probe_rsp {
956 struct rtl_hdr_3addr header;
957 u32 time_stamp[2];
958 __le16 beacon_interval;
959 __le16 capability;
960 /*SSID, supported rates, FH params, DS params,
961 CF params, IBSS params, TIM (if beacon), RSN */
962 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500963} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600964
965/*LED related.*/
966/*ledpin Identify how to implement this SW led.*/
967struct rtl_led {
968 void *hw;
969 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600970 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600971};
972
973struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600974 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600975 struct rtl_led sw_led0;
976 struct rtl_led sw_led1;
977};
978
979struct rtl_qos_parameters {
980 __le16 cw_min;
981 __le16 cw_max;
982 u8 aifs;
983 u8 flag;
984 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -0500985} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600986
987struct rt_smooth_data {
988 u32 elements[100]; /*array to store values */
989 u32 index; /*index to current array to store */
990 u32 total_num; /*num of valid elements */
991 u32 total_val; /*sum of valid elements */
992};
993
994struct false_alarm_statistics {
995 u32 cnt_parity_fail;
996 u32 cnt_rate_illegal;
997 u32 cnt_crc8_fail;
998 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -0600999 u32 cnt_fast_fsync_fail;
1000 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -06001001 u32 cnt_ofdm_fail;
1002 u32 cnt_cck_fail;
1003 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -05001004 u32 cnt_ofdm_cca;
1005 u32 cnt_cck_cca;
1006 u32 cnt_cca_all;
1007 u32 cnt_bw_usc;
1008 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -06001009};
1010
1011struct init_gain {
1012 u8 xaagccore1;
1013 u8 xbagccore1;
1014 u8 xcagccore1;
1015 u8 xdagccore1;
1016 u8 cca;
1017
1018};
1019
1020struct wireless_stats {
Ping-Ke Shih74451b92017-09-29 14:47:56 -05001021 u64 txbytesunicast;
1022 u64 txbytesmulticast;
1023 u64 txbytesbroadcast;
1024 u64 rxbytesunicast;
1025
1026 u64 txbytesunicast_inperiod;
1027 u64 rxbytesunicast_inperiod;
1028 u32 txbytesunicast_inperiod_tp;
1029 u32 rxbytesunicast_inperiod_tp;
1030 u64 txbytesunicast_last;
1031 u64 rxbytesunicast_last;
Larry Finger0c817332010-12-08 11:12:31 -06001032
1033 long rx_snr_db[4];
1034 /*Correct smoothed ss in Dbm, only used
1035 in driver to report real power now. */
1036 long recv_signal_power;
1037 long signal_quality;
1038 long last_sigstrength_inpercent;
1039
1040 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -05001041 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001042
1043 /*Transformed, in dbm. Beautified signal
1044 strength for UI, not correct. */
1045 long signal_strength;
1046
1047 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001048 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -06001049 u8 rx_evm_percentage[2];
1050
Larry Fingerf3355dd2014-03-04 16:53:47 -06001051 u16 rx_cfo_short[4];
1052 u16 rx_cfo_tail[4];
1053
Larry Finger0c817332010-12-08 11:12:31 -06001054 struct rt_smooth_data ui_rssi;
1055 struct rt_smooth_data ui_link_quality;
1056};
1057
1058struct rate_adaptive {
1059 u8 rate_adaptive_disabled;
1060 u8 ratr_state;
1061 u16 reserve;
1062
1063 u32 high_rssi_thresh_for_ra;
1064 u32 high2low_rssi_thresh_for_ra;
1065 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001066 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001067 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001068 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001069 u32 upper_rssi_threshold_ratr;
1070 u32 middleupper_rssi_threshold_ratr;
1071 u32 middle_rssi_threshold_ratr;
1072 u32 middlelow_rssi_threshold_ratr;
1073 u32 low_rssi_threshold_ratr;
1074 u32 ultralow_rssi_threshold_ratr;
1075 u32 low_rssi_threshold_ratr_40m;
1076 u32 low_rssi_threshold_ratr_20m;
1077 u8 ping_rssi_enable;
1078 u32 ping_rssi_ratr;
1079 u32 ping_rssi_thresh_for_ra;
1080 u32 last_ratr;
1081 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001082 u8 ldpc_thres;
1083 bool use_ldpc;
1084 bool lower_rts_rate;
1085 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001086};
1087
1088struct regd_pair_mapping {
1089 u16 reg_dmnenum;
1090 u16 reg_5ghz_ctl;
1091 u16 reg_2ghz_ctl;
1092};
1093
Larry Fingerf3355dd2014-03-04 16:53:47 -06001094struct dynamic_primary_cca {
1095 u8 pricca_flag;
1096 u8 intf_flag;
1097 u8 intf_type;
1098 u8 dup_rts_flag;
1099 u8 monitor_flag;
1100 u8 ch_offset;
1101 u8 mf_state;
1102};
1103
Larry Finger0c817332010-12-08 11:12:31 -06001104struct rtl_regulatory {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001105 s8 alpha2[2];
Larry Finger0c817332010-12-08 11:12:31 -06001106 u16 country_code;
1107 u16 max_power_level;
1108 u32 tp_scale;
1109 u16 current_rd;
1110 u16 current_rd_ext;
1111 int16_t power_limit;
1112 struct regd_pair_mapping *regpair;
1113};
1114
1115struct rtl_rfkill {
1116 bool rfkill_state; /*0 is off, 1 is on */
1117};
1118
Larry Finger26634c42013-03-24 22:06:33 -05001119/*for P2P PS**/
1120#define P2P_MAX_NOA_NUM 2
1121
1122enum p2p_role {
1123 P2P_ROLE_DISABLE = 0,
1124 P2P_ROLE_DEVICE = 1,
1125 P2P_ROLE_CLIENT = 2,
1126 P2P_ROLE_GO = 3
1127};
1128
1129enum p2p_ps_state {
1130 P2P_PS_DISABLE = 0,
1131 P2P_PS_ENABLE = 1,
1132 P2P_PS_SCAN = 2,
1133 P2P_PS_SCAN_DONE = 3,
1134 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1135};
1136
1137enum p2p_ps_mode {
1138 P2P_PS_NONE = 0,
1139 P2P_PS_CTWINDOW = 1,
1140 P2P_PS_NOA = 2,
1141 P2P_PS_MIX = 3, /* CTWindow and NoA */
1142};
1143
1144struct rtl_p2p_ps_info {
1145 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1146 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1147 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1148 /* Client traffic window. A period of time in TU after TBTT. */
1149 u8 ctwindow;
1150 u8 opp_ps; /* opportunistic power save. */
1151 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1152 /* Count for owner, Type of client. */
1153 u8 noa_count_type[P2P_MAX_NOA_NUM];
1154 /* Max duration for owner, preferred or min acceptable duration
1155 * for client.
1156 */
1157 u32 noa_duration[P2P_MAX_NOA_NUM];
1158 /* Length of interval for owner, preferred or max acceptable intervali
1159 * of client.
1160 */
1161 u32 noa_interval[P2P_MAX_NOA_NUM];
1162 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1163 u32 noa_start_time[P2P_MAX_NOA_NUM];
1164};
1165
1166struct p2p_ps_offload_t {
1167 u8 offload_en:1;
1168 u8 role:1; /* 1: Owner, 0: Client */
1169 u8 ctwindow_en:1;
1170 u8 noa0_en:1;
1171 u8 noa1_en:1;
1172 u8 allstasleep:1;
1173 u8 discovery:1;
1174 u8 reserved:1;
1175};
1176
Larry Fingere97b7752011-02-19 16:29:07 -06001177#define IQK_MATRIX_REG_NUM 8
1178#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001179
Larry Fingere97b7752011-02-19 16:29:07 -06001180struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001181 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001182 long value[1][IQK_MATRIX_REG_NUM];
1183};
1184
George18d30062011-02-19 16:29:02 -06001185struct phy_parameters {
1186 u16 length;
1187 u32 *pdata;
1188};
1189
1190enum hw_param_tab_index {
1191 PHY_REG_2T,
1192 PHY_REG_1T,
1193 PHY_REG_PG,
1194 RADIOA_2T,
1195 RADIOB_2T,
1196 RADIOA_1T,
1197 RADIOB_1T,
1198 MAC_REG,
1199 AGCTAB_2T,
1200 AGCTAB_1T,
1201 MAX_TAB
1202};
1203
Larry Finger0c817332010-12-08 11:12:31 -06001204struct rtl_phy {
1205 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1206 struct init_gain initgain_backup;
1207 enum io_type current_io_type;
1208
1209 u8 rf_mode;
1210 u8 rf_type;
1211 u8 current_chan_bw;
1212 u8 set_bwmode_inprogress;
1213 u8 sw_chnl_inprogress;
1214 u8 sw_chnl_stage;
1215 u8 sw_chnl_step;
1216 u8 current_channel;
1217 u8 h2c_box_num;
1218 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001219 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001220
Larry Fingere97b7752011-02-19 16:29:07 -06001221 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001222 s32 reg_e94;
1223 s32 reg_e9c;
1224 s32 reg_ea4;
1225 s32 reg_eac;
1226 s32 reg_eb4;
1227 s32 reg_ebc;
1228 s32 reg_ec4;
1229 s32 reg_ecc;
1230 u8 rfpienable;
1231 u8 reserve_0;
1232 u16 reserve_1;
1233 u32 reg_c04, reg_c08, reg_874;
1234 u32 adda_backup[16];
1235 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1236 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001237 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001238
Larry Fingerf3355dd2014-03-04 16:53:47 -06001239 bool rfpath_rx_enable[MAX_RF_PATH];
1240 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001241 /* Dual mac */
1242 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001243 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001244
Larry Finger7ea47242011-02-19 16:28:57 -06001245 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001246 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001247
1248 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001249 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001250 /* this is for 88E & 8723A */
1251 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001252 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001253 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001254 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1255 [TX_PWR_BY_RATE_NUM_RF]
1256 [TX_PWR_BY_RATE_NUM_RF]
1257 [TX_PWR_BY_RATE_NUM_SECTION];
1258 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1259 [TX_PWR_BY_RATE_NUM_RF]
1260 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001261 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1262 [TX_PWR_BY_RATE_NUM_RF]
1263 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001264 u8 default_initialgain[4];
1265
Larry Fingere97b7752011-02-19 16:29:07 -06001266 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001267 u8 cur_cck_txpwridx;
1268 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001269 u8 cur_bw20_txpwridx;
1270 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001271
Arnd Bergmann08aba422016-06-15 23:30:43 +02001272 s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001273 [MAX_2_4G_BANDWIDTH_NUM]
Larry Finger21e4b072014-09-22 09:39:26 -05001274 [MAX_RATE_SECTION_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001275 [CHANNEL_MAX_NUMBER_2G]
Larry Finger21e4b072014-09-22 09:39:26 -05001276 [MAX_RF_PATH_NUM];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001277 s8 txpwr_limit_5g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001278 [MAX_5G_BANDWIDTH_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001279 [MAX_RATE_SECTION_NUM]
1280 [CHANNEL_MAX_NUMBER_5G]
1281 [MAX_RF_PATH_NUM];
Larry Finger21e4b072014-09-22 09:39:26 -05001282
Larry Finger0c817332010-12-08 11:12:31 -06001283 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001284 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001285 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001286
Larry Fingerf3355dd2014-03-04 16:53:47 -06001287 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001288 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001289 u8 framesync;
1290 u32 framesync_c34;
1291
1292 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001293 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001294 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001295
Larry Fingerf3355dd2014-03-04 16:53:47 -06001296 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001297 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001298};
1299
1300#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001301#define RTL_AGG_STOP 0
1302#define RTL_AGG_PROGRESS 1
1303#define RTL_AGG_START 2
1304#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001305#define RTL_AGG_OFF 0
1306#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001307#define RTL_RX_AGG_START 1
1308#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001309#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1310#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1311
1312struct rtl_ht_agg {
1313 u16 txq_id;
1314 u16 wait_for_ba;
1315 u16 start_idx;
1316 u64 bitmap;
1317 u32 rate_n_flags;
1318 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001319 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001320};
1321
Larry Finger26634c42013-03-24 22:06:33 -05001322struct rssi_sta {
1323 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001324 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001325};
1326
Larry Finger0c817332010-12-08 11:12:31 -06001327struct rtl_tid_data {
Larry Finger0c817332010-12-08 11:12:31 -06001328 struct rtl_ht_agg agg;
1329};
1330
Chaoming_Li3dad6182011-04-25 12:52:49 -05001331struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001332 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001333 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001334 /* just used for ap adhoc or mesh*/
1335 struct rssi_sta rssi_stat;
Ping-Ke Shih08ab7462017-09-29 14:47:57 -05001336 u8 rssi_level;
Larry Finger73fb2702016-02-25 11:03:01 -06001337 u16 wireless_mode;
1338 u8 ratr_index;
1339 u8 mimo_ps;
1340 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001341} __packed;
1342
Larry Finger0c817332010-12-08 11:12:31 -06001343struct rtl_priv;
1344struct rtl_io {
1345 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001346 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001347
1348 /*PCI MEM map */
1349 unsigned long pci_mem_end; /*shared mem end */
1350 unsigned long pci_mem_start; /*shared mem start */
1351
1352 /*PCI IO map */
1353 unsigned long pci_base_addr; /*device I/O address */
1354
1355 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001356 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1357 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1358 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1359 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001360
Larry Fingere97b7752011-02-19 16:29:07 -06001361 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1362 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1363 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001364
Larry Finger0c817332010-12-08 11:12:31 -06001365};
1366
1367struct rtl_mac {
1368 u8 mac_addr[ETH_ALEN];
1369 u8 mac80211_registered;
1370 u8 beacon_enabled;
1371
1372 u32 tx_ss_num;
1373 u32 rx_ss_num;
1374
Johannes Berg57fbcce2016-04-12 15:56:15 +02001375 struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
Larry Finger0c817332010-12-08 11:12:31 -06001376 struct ieee80211_hw *hw;
1377 struct ieee80211_vif *vif;
1378 enum nl80211_iftype opmode;
1379
1380 /*Probe Beacon management */
1381 struct rtl_tid_data tids[MAX_TID_COUNT];
1382 enum rtl_link_state link_state;
1383
1384 int n_channels;
1385 int n_bitrates;
1386
Mike McCormack9c050442011-06-20 10:44:58 +09001387 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001388 u8 p2p; /*using p2p role*/
1389 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001390
Larry Finger0c817332010-12-08 11:12:31 -06001391 /*filters */
1392 u32 rx_conf;
1393 u16 rx_mgt_filter;
1394 u16 rx_ctrl_filter;
1395 u16 rx_data_filter;
1396
1397 bool act_scanning;
1398 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001399 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001400
Larry Fingere97b7752011-02-19 16:29:07 -06001401 /* early mode */
1402 /* skb wait queue */
1403 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001404
Larry Fingerf7953b22014-09-22 09:39:20 -05001405 u8 ht_stbc_cap;
1406 u8 ht_cur_stbc;
1407
1408 /*vht support*/
1409 u8 vht_enable;
1410 u8 bw_80;
1411 u8 vht_cur_ldpc;
1412 u8 vht_cur_stbc;
1413 u8 vht_stbc_cap;
1414 u8 vht_ldpc_cap;
1415
Larry Fingere97b7752011-02-19 16:29:07 -06001416 /*RDG*/
1417 bool rdg_en;
1418
1419 /*AP*/
Larry Finger1fca3502014-10-08 12:44:55 -05001420 u8 bssid[ETH_ALEN] __aligned(2);
Larry Fingere97b7752011-02-19 16:29:07 -06001421 u32 vendor;
1422 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1423 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001424 u8 ht_enable;
1425 u8 sgi_40;
1426 u8 sgi_20;
1427 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001428 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001429 u8 slot_time;
1430 u8 short_preamble;
1431 u8 use_cts_protect;
1432 u8 cur_40_prime_sc;
1433 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001434 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001435 u64 tsf;
1436 u8 retry_short;
1437 u8 retry_long;
1438 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001439 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001440
Larry Fingere97b7752011-02-19 16:29:07 -06001441 /*IBSS*/
1442 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001443
Larry Fingere97b7752011-02-19 16:29:07 -06001444 /*AMPDU*/
1445 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001446 u8 max_mss_density;
1447 u8 current_ampdu_factor;
1448 u8 current_ampdu_density;
1449
1450 /*QOS & EDCA */
1451 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1452 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001453
1454 /* counters */
1455 u64 last_txok_cnt;
1456 u64 last_rxok_cnt;
1457 u32 last_bt_edca_ul;
1458 u32 last_bt_edca_dl;
1459};
1460
1461struct btdm_8723 {
1462 bool all_off;
1463 bool agc_table_en;
1464 bool adc_back_off_on;
1465 bool b2_ant_hid_en;
1466 bool low_penalty_rate_adaptive;
1467 bool rf_rx_lpf_shrink;
1468 bool reject_aggre_pkt;
1469 bool tra_tdma_on;
1470 u8 tra_tdma_nav;
1471 u8 tra_tdma_ant;
1472 bool tdma_on;
1473 u8 tdma_ant;
1474 u8 tdma_nav;
1475 u8 tdma_dac_swing;
1476 u8 fw_dac_swing_lvl;
1477 bool ps_tdma_on;
1478 u8 ps_tdma_byte[5];
1479 bool pta_on;
1480 u32 val_0x6c0;
1481 u32 val_0x6c8;
1482 u32 val_0x6cc;
1483 bool sw_dac_swing_on;
1484 u32 sw_dac_swing_lvl;
1485 u32 wlan_act_hi;
1486 u32 wlan_act_lo;
1487 u32 bt_retry_index;
1488 bool dec_bt_pwr;
1489 bool ignore_wlan_act;
1490};
1491
1492struct bt_coexist_8723 {
1493 u32 high_priority_tx;
1494 u32 high_priority_rx;
1495 u32 low_priority_tx;
1496 u32 low_priority_rx;
1497 u8 c2h_bt_info;
1498 bool c2h_bt_info_req_sent;
1499 bool c2h_bt_inquiry_page;
1500 u32 bt_inq_page_start_time;
1501 u8 bt_retry_cnt;
1502 u8 c2h_bt_info_original;
1503 u8 bt_inquiry_page_cnt;
1504 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001505};
1506
1507struct rtl_hal {
1508 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001509 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001510 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001511 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001512 bool being_init_adapter;
1513 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001514 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001515 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001516 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001517
Larry Finger0c817332010-12-08 11:12:31 -06001518 enum intf_type interface;
1519 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001520 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001521 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001522 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001523 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001524 u8 board_type;
Ping-Ke Shih7fe1fe72017-02-06 21:30:05 -06001525 u8 package_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001526 u8 external_pa;
1527
1528 u8 pa_mode;
1529 u8 pa_type_2g;
1530 u8 pa_type_5g;
1531 u8 lna_type_2g;
1532 u8 lna_type_5g;
1533 u8 external_pa_2g;
1534 u8 external_lna_2g;
1535 u8 external_pa_5g;
1536 u8 external_lna_5g;
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06001537 u8 type_glna;
1538 u8 type_gpa;
1539 u8 type_alna;
1540 u8 type_apa;
Larry Finger21e4b072014-09-22 09:39:26 -05001541 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001542
1543 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001544 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001545 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001546 u16 fw_version;
1547 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001548 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001549 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001550 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001551 /*Reserve page start offset except beacon in TxQ. */
1552 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001553 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001554 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001555
1556 /* FW Cmd IO related */
1557 u16 fwcmd_iomap;
1558 u32 fwcmd_ioparam;
1559 bool set_fwcmd_inprogress;
1560 u8 current_fwcmd_io;
1561
Larry Finger4b04edc2013-03-24 22:06:39 -05001562 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001563 bool fw_clk_change_in_progress;
1564 bool allow_sw_to_change_hwclc;
1565 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001566 /**/
1567 bool driver_going2unload;
1568
1569 /*AMPDU init min space*/
1570 u8 minspace_cfg; /*For Min spacing configurations */
1571
1572 /* Dual mac */
1573 enum macphy_mode macphymode;
1574 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1575 enum band_type current_bandtypebackup;
1576 enum band_type bandset;
1577 /* dual MAC 0--Mac0 1--Mac1 */
1578 u32 interfaceindex;
1579 /* just for DualMac S3S4 */
1580 u8 macphyctl_reg;
1581 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001582 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001583 /* Dual mac*/
1584 bool during_mac0init_radiob;
1585 bool during_mac1init_radioa;
1586 bool reloadtxpowerindex;
1587 /* True if IMR or IQK have done
1588 for 2.4G in scan progress */
1589 bool load_imrandiqk_setting_for2g;
1590
1591 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001592 bool master_of_dmsp;
1593 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001594
1595 u16 rx_tag;/*for 92ee*/
1596 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001597
1598 /*for wowlan*/
1599 bool wow_enable;
1600 bool enter_pnp_sleep;
1601 bool wake_from_pnp_sleep;
1602 bool wow_enabled;
Arnd Bergmann3c92d552017-11-06 14:55:36 +01001603 time64_t last_suspend_sec;
Larry Fingerf7953b22014-09-22 09:39:20 -05001604 u32 wowlan_fwsize;
1605 u8 *wowlan_firmware;
1606
1607 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1608
1609 bool real_wow_v2_enable;
1610 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001611};
1612
1613struct rtl_security {
1614 /*default 0 */
1615 bool use_sw_sec;
1616
1617 bool being_setkey;
1618 bool use_defaultkey;
1619 /*Encryption Algorithm for Unicast Packet */
1620 enum rt_enc_alg pairwise_enc_algorithm;
1621 /*Encryption Algorithm for Brocast/Multicast */
1622 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001623 /*Cam Entry Bitmap */
1624 u32 hwsec_cam_bitmap;
1625 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001626 /*local Key buffer, indx 0 is for
1627 pairwise key 1-4 is for agoup key. */
1628 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1629 u8 key_len[KEY_BUF_SIZE];
1630
1631 /*The pointer of Pairwise Key,
1632 it always points to KeyBuf[4] */
1633 u8 *pairwise_key;
1634};
1635
Larry Fingere6deaf82013-03-24 22:06:55 -05001636#define ASSOCIATE_ENTRY_NUM 33
1637
1638struct fast_ant_training {
1639 u8 bssid[6];
1640 u8 antsel_rx_keep_0;
1641 u8 antsel_rx_keep_1;
1642 u8 antsel_rx_keep_2;
1643 u32 ant_sum[7];
1644 u32 ant_cnt[7];
1645 u32 ant_ave[7];
1646 u8 fat_state;
1647 u32 train_idx;
1648 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1649 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1650 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1651 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1652 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1653 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1654 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1655 u8 rx_idle_ant;
1656 bool becomelinked;
1657};
1658
Larry Finger2cddad32014-02-28 15:16:46 -06001659struct dm_phy_dbg_info {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001660 s8 rx_snrdb[4];
Larry Finger2cddad32014-02-28 15:16:46 -06001661 u64 num_qry_phy_status;
1662 u64 num_qry_phy_status_cck;
1663 u64 num_qry_phy_status_ofdm;
1664 u16 num_qry_beacon_pkt;
1665 u16 num_non_be_pkt;
1666 s32 rx_evm[4];
1667};
1668
Larry Finger0c817332010-12-08 11:12:31 -06001669struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001670 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001671 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001672 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001673 long undec_sm_pwdb; /*out dm */
1674 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001675 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001676 bool dm_initialgain_enable;
1677 bool dynamic_txpower_enable;
1678 bool current_turbo_edca;
1679 bool is_any_nonbepkts; /*out dm */
1680 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001681 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001682 bool disable_framebursting;
1683 bool cck_inch14;
1684 bool txpower_tracking;
1685 bool useramask;
1686 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001687 bool inform_fw_driverctrldm;
1688 bool current_mrc_switch;
1689 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001690 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001691
Larry Fingere97b7752011-02-19 16:29:07 -06001692 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001693 u8 thermalvalue_iqk;
1694 u8 thermalvalue_lck;
1695 u8 thermalvalue;
1696 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001697 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1698 u8 thermalvalue_avg_index;
Hans Ulli Kroll1637c1b2015-06-07 13:19:16 +02001699 u8 tm_trigger;
Larry Fingere97b7752011-02-19 16:29:07 -06001700 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001701 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001702 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001703 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001704 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001705 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001706 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001707 bool interrupt_migration;
1708 bool disable_tx_int;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001709 s8 ofdm_index[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001710 u8 default_ofdm_index;
1711 u8 default_cck_index;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001712 s8 cck_index;
1713 s8 delta_power_index[MAX_RF_PATH];
1714 s8 delta_power_index_last[MAX_RF_PATH];
1715 s8 power_index_offset[MAX_RF_PATH];
1716 s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1717 s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1718 s8 remnant_cck_idx;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001719 bool modify_txagc_flag_path_a;
1720 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001721
1722 bool one_entry_only;
1723 struct dm_phy_dbg_info dbginfo;
1724
1725 /* Dynamic ATC switch */
1726 bool atc_status;
1727 bool large_cfo_hit;
1728 bool is_freeze;
1729 int cfo_tail[2];
1730 int cfo_ave_pre;
1731 int crystal_cap;
1732 u8 cfo_threshold;
1733 u32 packet_count;
1734 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001735 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001736
1737 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001738 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001739 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001740 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001741 bool swing_flag_ofdm;
1742 u8 swing_idx_cck;
1743 u8 swing_idx_cck_cur;
1744 u8 swing_idx_cck_base;
1745 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001746
Arnd Bergmann08aba422016-06-15 23:30:43 +02001747 s8 swing_diff_2g;
1748 s8 swing_diff_5g;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001749
Larry Finger2461c7d2012-08-31 15:39:01 -05001750 /* DMSP */
1751 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001752
Larry Fingerf3355dd2014-03-04 16:53:47 -06001753 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001754 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001755
1756 u8 resp_tx_path;
1757 u8 path_sel;
1758 u32 patha_sum;
1759 u32 pathb_sum;
1760 u32 patha_cnt;
1761 u32 pathb_cnt;
1762
1763 u8 pre_channel;
1764 u8 *p_channel;
1765 u8 linked_interval;
1766
1767 u64 last_tx_ok_cnt;
1768 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001769};
1770
Larry Finger7ce24ab2014-03-05 17:26:01 -06001771#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001772
1773struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001774 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001775 bool bootfromefuse;
1776 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001777
1778 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1779 u16 efuse_usedbytes;
1780 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001781#ifdef EFUSE_REPG_WORKAROUND
1782 bool efuse_re_pg_sec1flag;
1783 u8 efuse_re_pg_data[8];
1784#endif
Larry Finger0c817332010-12-08 11:12:31 -06001785
1786 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001787 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001788
1789 short epromtype;
1790 u16 eeprom_vid;
1791 u16 eeprom_did;
1792 u16 eeprom_svid;
1793 u16 eeprom_smid;
1794 u8 eeprom_oemid;
1795 u16 eeprom_channelplan;
1796 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001797 u8 board_type;
1798 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001799
1800 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001801 u8 wowlan_enable;
1802 u8 antenna_div_cfg;
1803 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001804
Larry Finger7ea47242011-02-19 16:28:57 -06001805 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001806 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001807 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001808 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1809 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1810 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001811 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1812 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1813 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001814
1815 u8 internal_pa_5g[2]; /* pathA / pathB */
1816 u8 eeprom_c9;
1817 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001818
1819 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001820 u8 eeprom_pwrgroup[2][3];
1821 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1822 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001823
Larry Fingerf3355dd2014-03-04 16:53:47 -06001824 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1825 /*For HT 40MHZ pwr */
1826 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1827 /*For HT 40MHZ pwr */
1828 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1829
1830 /*--------------------------------------------------------*
1831 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1832 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1833 * define new arrays in Windows code.
1834 * BUT, in linux code, we use the same array for all ICs.
1835 *
1836 * The Correspondance relation between two arrays is:
1837 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1838 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1839 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1840 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1841 *
1842 * Sizes of these arrays are decided by the larger ones.
1843 */
Arnd Bergmann08aba422016-06-15 23:30:43 +02001844 s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1845 s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1846 s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1847 s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001848
1849 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1850 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001851 s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1852 s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1853 s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1854 s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001855
Larry Fingere97b7752011-02-19 16:29:07 -06001856 u8 txpwr_safetyflag; /* Band edge enable flag */
1857 u16 eeprom_txpowerdiff;
1858 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1859 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001860
1861 u8 eeprom_regulatory;
1862 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001863 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1864 u16 tssi_13dbm;
1865 u8 crystalcap; /* CrystalCap. */
1866 u8 delta_iqk;
1867 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001868
1869 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001870 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001871
1872 bool b1x1_recvcombine;
1873 bool b1ss_support;
1874
1875 /*channel plan */
1876 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001877};
1878
Ping-Ke Shih84795802017-06-18 11:12:44 -05001879struct rtl_tx_report {
1880 atomic_t sn;
1881 u16 last_sent_sn;
1882 unsigned long last_sent_time;
1883 u16 last_recv_sn;
1884};
1885
Larry Finger0c817332010-12-08 11:12:31 -06001886struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001887 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001888 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001889 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001890 bool swrf_processing;
1891 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001892 /*
1893 * just for PCIE ASPM
1894 * If it supports ASPM, Offset[560h] = 0x40,
1895 * otherwise Offset[560h] = 0x00.
1896 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001897 bool support_aspm;
1898 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001899
1900 /*for LPS */
1901 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001902 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001903 bool leisure_ps;
1904 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001905 u8 fwctrl_psmode;
1906 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001907 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001908 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001909 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001910 u8 reg_max_lps_awakeintvl;
1911 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001912 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001913
1914 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001915 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001916
1917 u32 rfoff_reason;
1918
1919 /*RF OFF Level */
1920 u32 cur_ps_level;
1921 u32 reg_rfps_level;
1922
1923 /*just for PCIE ASPM */
1924 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001925 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001926
Larry Finger0c817332010-12-08 11:12:31 -06001927 enum rf_pwrstate inactive_pwrstate;
1928 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001929
1930 /* for SW LPS*/
1931 bool sw_ps_enabled;
1932 bool state;
1933 bool state_inap;
1934 bool multi_buffered;
1935 u16 nullfunc_seq;
1936 unsigned int dtim_counter;
1937 unsigned int sleep_ms;
1938 unsigned long last_sleep_jiffies;
1939 unsigned long last_awake_jiffies;
1940 unsigned long last_delaylps_stamp_jiffies;
1941 unsigned long last_dtim;
1942 unsigned long last_beacon;
1943 unsigned long last_action;
1944 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001945
1946 /*For P2P PS */
1947 struct rtl_p2p_ps_info p2p_ps_info;
1948 u8 pwr_mode;
1949 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05001950
1951 /* wake up on line */
1952 u8 wo_wlan_mode;
1953 u8 arp_offload_enable;
1954 u8 gtk_offload_enable;
1955 /* Used for WOL, indicates the reason for waking event.*/
1956 u32 wakeup_reason;
Larry Finger0c817332010-12-08 11:12:31 -06001957};
1958
1959struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001960 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001961 u32 mac_time[2];
1962 s8 rssi;
1963 u8 signal;
1964 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001965 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06001966 u8 received_channel;
1967 u8 control;
1968 u8 mask;
1969 u8 freq;
1970 u16 len;
1971 u64 tsf;
1972 u32 beacon_time;
1973 u8 nic_type;
1974 u16 length;
1975 u8 signalquality; /*in 0-100 index. */
1976 /*
1977 * Real power in dBm for this packet,
1978 * no beautification and aggregation.
1979 * */
1980 s32 recvsignalpower;
1981 s8 rxpower; /*in dBm Translate from PWdB */
1982 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06001983 u16 hwerror:1;
1984 u16 crc:1;
1985 u16 icv:1;
1986 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06001987 u16 antenna:1;
1988 u16 decrypted:1;
1989 u16 wakeup:1;
1990 u32 timestamp_low;
1991 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05001992 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06001993
1994 u8 rx_drvinfo_size;
1995 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06001996 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06001997 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06001998 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05001999 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06002000 u32 rx_pwdb_all;
2001 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05002002 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05002003 u8 rx_mimo_evm_dbm[4];
2004 u16 cfo_short[4]; /* per-path's Cfo_short */
2005 u16 cfo_tail[4];
2006
Larry Fingerf3355dd2014-03-04 16:53:47 -06002007 s8 rx_mimo_sig_qual[4];
2008 u8 rx_pwr[4]; /* per-path's pwdb */
2009 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05002010 u8 bandwidth;
2011 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06002012 bool packet_matchbssid;
2013 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05002014 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06002015 bool packet_toself;
2016 bool packet_beacon; /*for rssi */
Arnd Bergmann08aba422016-06-15 23:30:43 +02002017 s8 cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05002018
Larry Finger21e4b072014-09-22 09:39:26 -05002019 bool is_vht;
2020 bool is_short_gi;
2021 u8 vht_nss;
2022
Larry Fingere6deaf82013-03-24 22:06:55 -05002023 u8 packet_report_type;
2024
2025 u32 macid;
2026 u8 wake_match;
2027 u32 bt_rx_rssi_percentage;
2028 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06002029};
2030
Larry Fingere6deaf82013-03-24 22:06:55 -05002031
Larry Finger0c817332010-12-08 11:12:31 -06002032struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05002033 /* count for roaming */
2034 u32 bcn_rx_inperiod;
2035 u32 roam_times;
2036
Larry Finger0c817332010-12-08 11:12:31 -06002037 u32 num_tx_in4period[4];
2038 u32 num_rx_in4period[4];
2039
2040 u32 num_tx_inperiod;
2041 u32 num_rx_inperiod;
2042
Larry Finger7ea47242011-02-19 16:28:57 -06002043 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05002044 bool tx_busy_traffic;
2045 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06002046 bool higher_busytraffic;
2047 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002048
2049 u32 tidtx_in4period[MAX_TID_COUNT][4];
2050 u32 tidtx_inperiod[MAX_TID_COUNT];
2051 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002052};
2053
2054struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002055 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002056 u8 multicast:1;
2057 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002058
Larry Finger7ea47242011-02-19 16:28:57 -06002059 u8 rts_stbc:1;
2060 u8 rts_enable:1;
2061 u8 cts_enable:1;
2062 u8 rts_use_shortpreamble:1;
2063 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002064 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002065 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002066 u8 rts_rate;
2067
2068 u8 use_shortgi:1;
2069 u8 use_shortpreamble:1;
2070 u8 use_driver_rate:1;
2071 u8 disable_ratefallback:1;
2072
Ping-Ke Shih84795802017-06-18 11:12:44 -05002073 u8 use_spe_rpt:1;
2074
Larry Finger0c817332010-12-08 11:12:31 -06002075 u8 ratr_index;
2076 u8 mac_id;
2077 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002078
2079 u8 last_inipkt:1;
2080 u8 cmd_or_init:1;
2081 u8 queue_index;
2082
2083 /* early mode */
2084 u8 empkt_num;
2085 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002086 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002087 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002088};
2089
Larry Fingerf7953b22014-09-22 09:39:20 -05002090struct rtl_wow_pattern {
2091 u8 type;
2092 u16 crc;
2093 u32 mask[4];
2094};
2095
Larry Finger78aa6012017-11-12 14:06:45 -06002096/* struct to store contents of interrupt vectors */
2097struct rtl_int {
2098 u32 inta;
2099 u32 intb;
2100 u32 intc;
2101 u32 intd;
2102};
2103
Larry Finger0c817332010-12-08 11:12:31 -06002104struct rtl_hal_ops {
2105 int (*init_sw_vars) (struct ieee80211_hw *hw);
2106 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002107 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002108 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2109 void (*interrupt_recognized) (struct ieee80211_hw *hw,
Larry Finger78aa6012017-11-12 14:06:45 -06002110 struct rtl_int *intvec);
Larry Finger0c817332010-12-08 11:12:31 -06002111 int (*hw_init) (struct ieee80211_hw *hw);
2112 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002113 void (*hw_suspend) (struct ieee80211_hw *hw);
2114 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002115 void (*enable_interrupt) (struct ieee80211_hw *hw);
2116 void (*disable_interrupt) (struct ieee80211_hw *hw);
2117 int (*set_network_type) (struct ieee80211_hw *hw,
2118 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002119 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2120 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002121 void (*set_bw_mode) (struct ieee80211_hw *hw,
2122 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002123 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002124 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2125 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2126 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2127 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2128 u32 add_msr, u32 rm_msr);
2129 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2130 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002131 void (*update_rate_tbl) (struct ieee80211_hw *hw,
Ping-Ke Shih1d22b172017-09-29 14:47:59 -05002132 struct ieee80211_sta *sta, u8 rssi_leve,
2133 bool update_bw);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002134 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2135 u8 *desc, u8 queue_index,
2136 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002137 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002138 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2139 u8 queue_index);
2140 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2141 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002142 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2143 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002144 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002145 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002146 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002147 struct sk_buff *skb, u8 hw_queue,
2148 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002149 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002150 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002151 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002152 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002153 struct sk_buff *skb);
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -05002154 void (*fill_tx_special_desc)(struct ieee80211_hw *hw,
2155 u8 *pdesc, u8 *pbd_desc,
2156 struct sk_buff *skb, u8 hw_queue);
Larry Finger7ea47242011-02-19 16:28:57 -06002157 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002158 struct rtl_stats *stats,
2159 struct ieee80211_rx_status *rx_status,
2160 u8 *pdesc, struct sk_buff *skb);
2161 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002162 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002163 void (*dm_watchdog) (struct ieee80211_hw *hw);
2164 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002165 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002166 enum rf_pwrstate rfpwr_state);
2167 void (*led_control) (struct ieee80211_hw *hw,
2168 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002169 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2170 u8 desc_name, u8 *val);
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002171 u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2172 u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002173 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2174 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002175 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002176 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2177 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002178 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002179 bool is_wepkey, bool clear_all);
2180 void (*init_sw_leds) (struct ieee80211_hw *hw);
2181 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002182 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002183 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2184 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002185 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002186 u32 regaddr, u32 bitmask);
2187 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2188 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002189 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002190 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002191 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2192 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002193 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2194 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2195 u8 *powerlevel);
2196 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2197 u8 *ppowerlevel, u8 channel);
2198 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2199 u8 configtype);
2200 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2201 u8 configtype);
2202 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2203 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2204 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002205 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002206 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2207 bool mstate);
2208 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002209 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2210 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06002211 bool (*get_btc_status) (void);
Larry Finger7c24d082015-08-03 15:56:12 -05002212 bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002213 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
Colin Ian Kingce254242016-02-22 11:35:46 +00002214 const struct rtl_stats *status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002215 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2216 struct rtl_wow_pattern *rtl_pattern,
2217 u8 index);
Troy Tand0311312015-02-03 11:15:17 -06002218 u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002219 void (*c2h_content_parsing)(struct ieee80211_hw *hw, u8 tag, u8 len,
2220 u8 *val);
Larry Finger0c817332010-12-08 11:12:31 -06002221};
2222
2223struct rtl_intf_ops {
2224 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002225 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002226 int (*adapter_start) (struct ieee80211_hw *hw);
2227 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002228 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2229 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002230
Thomas Huehn36323f82012-07-23 21:33:42 +02002231 int (*adapter_tx) (struct ieee80211_hw *hw,
2232 struct ieee80211_sta *sta,
2233 struct sk_buff *skb,
2234 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002235 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002236 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002237 bool (*waitq_insert) (struct ieee80211_hw *hw,
2238 struct ieee80211_sta *sta,
2239 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002240
2241 /*pci */
2242 void (*disable_aspm) (struct ieee80211_hw *hw);
2243 void (*enable_aspm) (struct ieee80211_hw *hw);
2244
2245 /*usb */
2246};
2247
2248struct rtl_mod_params {
Larry Fingerc34df312017-01-19 11:25:20 -06002249 /* default: 0,0 */
2250 u64 debug_mask;
Larry Finger0c817332010-12-08 11:12:31 -06002251 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002252 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002253
Larry Finger73a253c2011-10-07 11:27:33 -05002254 /* default: 0 = DBG_EMERG (0)*/
Larry Fingerc34df312017-01-19 11:25:20 -06002255 int debug_level;
Larry Finger73a253c2011-10-07 11:27:33 -05002256
Chaoming_Li3dad6182011-04-25 12:52:49 -05002257 /* default: 1 = using no linked power save */
2258 bool inactiveps;
2259
2260 /* default: 1 = using linked sw power save */
2261 bool swctrl_lps;
2262
2263 /* default: 1 = using linked fw power save */
2264 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002265
Larry Finger9afa2e42014-09-22 09:39:21 -05002266 /* default: 0 = not using MSI interrupts mode
2267 * submodules should set their own default value
2268 */
Adam Lee73070c42014-05-05 16:33:36 +08002269 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002270
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002271 /* default: 0 = dma 32 */
2272 bool dma64;
2273
Ping-Ke Shih84efbad2017-09-29 14:48:00 -05002274 /* default: 1 = enable aspm */
2275 int aspm_support;
2276
Larry Finger9afa2e42014-09-22 09:39:21 -05002277 /* default 0: 1 means disable */
2278 bool disable_watchdog;
Larry Finger54328e62015-10-02 11:44:30 -05002279
2280 /* default 0: 1 means do not disable interrupts */
2281 bool int_clear;
Larry Fingerc18d8f52016-03-16 13:33:34 -05002282
2283 /* select antenna */
2284 int ant_sel;
Larry Finger0c817332010-12-08 11:12:31 -06002285};
2286
Larry Finger62e63972011-02-11 14:27:46 -06002287struct rtl_hal_usbint_cfg {
2288 /* data - rx */
2289 u32 in_ep_num;
2290 u32 rx_urb_num;
2291 u32 rx_max_size;
2292
2293 /* op - rx */
2294 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2295 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2296 struct sk_buff_head *);
2297
2298 /* tx */
2299 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2300 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2301 struct sk_buff *);
2302 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2303 struct sk_buff_head *);
2304
2305 /* endpoint mapping */
2306 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002307 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002308};
2309
Larry Finger0c817332010-12-08 11:12:31 -06002310struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002311 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002312 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002313 char *name;
Larry Finger62009b72013-11-18 11:11:26 -06002314 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002315 struct rtl_hal_ops *ops;
2316 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002317 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Larry Finger0c817332010-12-08 11:12:31 -06002318
2319 /*this map used for some registers or vars
2320 defined int HAL but used in MAIN */
2321 u32 maps[RTL_VAR_MAP_MAX];
2322
2323};
2324
2325struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002326 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002327 struct mutex conf_mutex;
Ping-Ke Shiha3fa3662018-01-17 14:15:21 +08002328 struct mutex ips_mutex; /* mutex for enter/leave IPS */
2329 struct mutex lps_mutex; /* mutex for enter/leave LPS */
Larry Finger0c817332010-12-08 11:12:31 -06002330
2331 /*spin lock */
Larry Finger0c817332010-12-08 11:12:31 -06002332 spinlock_t irq_th_lock;
2333 spinlock_t h2c_lock;
2334 spinlock_t rf_ps_lock;
2335 spinlock_t rf_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002336 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002337 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002338 spinlock_t usb_lock;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002339 spinlock_t c2hcmd_lock;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002340 spinlock_t scan_list_lock; /* lock for the scan list */
Larry Fingere97b7752011-02-19 16:29:07 -06002341
Larry Finger26634c42013-03-24 22:06:33 -05002342 /*FW clock change */
2343 spinlock_t fw_ps_lock;
2344
Larry Fingere97b7752011-02-19 16:29:07 -06002345 /*Dual mac*/
2346 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002347
Larry Fingerf3355dd2014-03-04 16:53:47 -06002348 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002349};
2350
2351struct rtl_works {
2352 struct ieee80211_hw *hw;
2353
2354 /*timer */
2355 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002356 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002357 struct timer_list fw_clockoff_timer;
2358 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002359 /*task */
2360 struct tasklet_struct irq_tasklet;
2361 struct tasklet_struct irq_prepare_bcn_tasklet;
2362
2363 /*work queue */
2364 struct workqueue_struct *rtl_wq;
2365 struct delayed_work watchdog_wq;
2366 struct delayed_work ips_nic_off_wq;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002367 struct delayed_work c2hcmd_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002368
2369 /* For SW LPS */
2370 struct delayed_work ps_work;
2371 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002372 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002373
Larry Fingera2699132013-03-24 22:06:41 -05002374 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002375 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002376};
2377
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002378struct rtl_debug {
2379 /* add for debug */
2380 struct dentry *debugfs_dir;
2381 char debugfs_name[20];
2382};
2383
Larry Finger2461c7d2012-08-31 15:39:01 -05002384#define MIMO_PS_STATIC 0
2385#define MIMO_PS_DYNAMIC 1
2386#define MIMO_PS_NOLIMIT 3
2387
2388struct rtl_dualmac_easy_concurrent_ctl {
2389 enum band_type currentbandtype_backfordmdp;
2390 bool close_bbandrf_for_dmsp;
2391 bool change_to_dmdp;
2392 bool change_to_dmsp;
2393 bool switch_in_process;
2394};
2395
2396struct rtl_dmsp_ctl {
2397 bool activescan_for_slaveofdmsp;
2398 bool scan_for_anothermac_fordmsp;
2399 bool scan_for_itself_fordmsp;
2400 bool writedig_for_anothermacofdmsp;
2401 u32 curdigvalue_for_anothermacofdmsp;
2402 bool changecckpdstate_for_anothermacofdmsp;
2403 u8 curcckpdstate_for_anothermacofdmsp;
2404 bool changetxhighpowerlvl_for_anothermacofdmsp;
2405 u8 curtxhighlvl_for_anothermacofdmsp;
2406 long rssivalmin_for_anothermacofdmsp;
2407};
2408
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002409struct ps_t {
2410 u8 pre_ccastate;
2411 u8 cur_ccasate;
2412 u8 pre_rfstate;
2413 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002414 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002415 long rssi_val_min;
2416};
2417
2418struct dig_t {
2419 u32 rssi_lowthresh;
2420 u32 rssi_highthresh;
2421 u32 fa_lowthresh;
2422 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002423 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002424 long rssi_highpower_lowthresh;
2425 long rssi_highpower_highthresh;
2426 u32 recover_cnt;
2427 u32 pre_igvalue;
2428 u32 cur_igvalue;
2429 long rssi_val;
2430 u8 dig_enable_flag;
2431 u8 dig_ext_port_stage;
2432 u8 dig_algorithm;
2433 u8 dig_twoport_algorithm;
2434 u8 dig_dbgmode;
2435 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002436 u8 cursta_cstate;
2437 u8 presta_cstate;
2438 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002439 u8 stop_dig;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002440 s8 back_val;
2441 s8 back_range_max;
2442 s8 back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002443 u8 rx_gain_max;
2444 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002445 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002446 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002447 u8 pre_cck_cca_thres;
2448 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002449 u8 pre_cck_pd_state;
2450 u8 cur_cck_pd_state;
2451 u8 pre_cck_fa_state;
2452 u8 cur_cck_fa_state;
2453 u8 pre_ccastate;
2454 u8 cur_ccasate;
2455 u8 large_fa_hit;
2456 u8 forbidden_igi;
2457 u8 dig_state;
2458 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002459 u8 cur_sta_cstate;
2460 u8 pre_sta_cstate;
2461 u8 cur_ap_cstate;
2462 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002463 u8 cur_pd_thstate;
2464 u8 pre_pd_thstate;
2465 u8 cur_cs_ratiostate;
2466 u8 pre_cs_ratiostate;
2467 u8 backoff_enable_flag;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002468 s8 backoffval_range_max;
2469 s8 backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002470 u8 dig_min_0;
2471 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002472 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002473 bool media_connect_0;
2474 bool media_connect_1;
2475
2476 u32 antdiv_rssi_max;
2477 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002478};
2479
Larry Finger2461c7d2012-08-31 15:39:01 -05002480struct rtl_global_var {
2481 /* from this list we can get
2482 * other adapter's rtl_priv */
2483 struct list_head glb_priv_list;
2484 spinlock_t glb_list_lock;
2485};
2486
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002487#define IN_4WAY_TIMEOUT_TIME (30 * MSEC_PER_SEC) /* 30 seconds */
2488
Larry Fingeraa45a672014-02-28 15:16:43 -06002489struct rtl_btc_info {
2490 u8 bt_type;
2491 u8 btcoexist;
2492 u8 ant_num;
Ping-Ke Shihdb8cb002017-02-06 21:30:03 -06002493 u8 single_ant_path;
Ping-Ke Shihf1cb27e2017-06-21 12:15:36 -05002494
2495 u8 ap_num;
Ping-Ke Shih76f146b2017-06-21 12:15:38 -05002496 bool in_4way;
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002497 unsigned long in_4way_ts;
Larry Fingeraa45a672014-02-28 15:16:43 -06002498};
2499
Larry Finger2cddad32014-02-28 15:16:46 -06002500struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002501 struct rtl_btc_ops *btc_ops;
2502 struct rtl_btc_info btc_info;
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002503 /* btc context */
2504 void *btc_context;
Larry Finger2cddad32014-02-28 15:16:46 -06002505 /* EEPROM BT info. */
2506 u8 eeprom_bt_coexist;
2507 u8 eeprom_bt_type;
2508 u8 eeprom_bt_ant_num;
2509 u8 eeprom_bt_ant_isol;
2510 u8 eeprom_bt_radio_shared;
2511
2512 u8 bt_coexistence;
2513 u8 bt_ant_num;
2514 u8 bt_coexist_type;
2515 u8 bt_state;
2516 u8 bt_cur_state; /* 0:on, 1:off */
2517 u8 bt_ant_isolation; /* 0:good, 1:bad */
2518 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2519 u8 bt_service;
2520 u8 bt_radio_shared_type;
2521 u8 bt_rfreg_origin_1e;
2522 u8 bt_rfreg_origin_1f;
2523 u8 bt_rssi_state;
2524 u32 ratio_tx;
2525 u32 ratio_pri;
2526 u32 bt_edca_ul;
2527 u32 bt_edca_dl;
2528
2529 bool init_set;
2530 bool bt_busy_traffic;
2531 bool bt_traffic_mode_set;
2532 bool bt_non_traffic_mode_set;
2533
2534 bool fw_coexist_all_off;
2535 bool sw_coexist_all_off;
2536 bool hw_coexist_all_off;
2537 u32 cstate;
2538 u32 previous_state;
2539 u32 cstate_h;
2540 u32 previous_state_h;
2541
2542 u8 bt_pre_rssi_state;
2543 u8 bt_pre_rssi_state1;
2544
2545 u8 reg_bt_iso;
2546 u8 reg_bt_sco;
2547 bool balance_on;
2548 u8 bt_active_zero_cnt;
2549 bool cur_bt_disabled;
2550 bool pre_bt_disabled;
2551
2552 u8 bt_profile_case;
2553 u8 bt_profile_action;
2554 bool bt_busy;
2555 bool hold_for_bt_operation;
2556 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002557};
2558
2559struct rtl_btc_ops {
2560 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002561 void (*btc_deinit_variables)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002562 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
Ping-Ke Shiha44709b2018-01-17 14:15:26 +08002563 void (*btc_power_on_setting)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002564 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
2565 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002566 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002567 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
2568 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2569 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002570 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002571 void (*btc_periodical) (struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002572 void (*btc_halt_notify)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002573 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2574 u8 *tmp_buf, u8 length);
Ping-Ke Shih6aad6072017-07-02 13:12:31 -05002575 void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2576 u8 *tmp_buf, u8 length);
Larry Fingeraa45a672014-02-28 15:16:43 -06002577 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2578 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2579 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002580 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2581 u8 pkt_type);
Ping-Ke Shih17bf8512018-01-19 14:45:43 +08002582 void (*btc_switch_band_notify)(struct rtl_priv *rtlpriv, u8 type,
2583 bool scanning);
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002584 void (*btc_display_bt_coex_info)(struct rtl_priv *rtlpriv,
2585 struct seq_file *m);
Ping-Ke Shih54685f92017-06-18 11:12:46 -05002586 void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
Ping-Ke Shih42213f22017-06-18 11:12:49 -05002587 u8 (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2588 u8 (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2589 bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
Ping-Ke Shih26356642017-06-18 11:12:47 -05002590 void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2591 u8 *ctrl_agg_size, u8 *agg_size);
Ping-Ke Shihc6922052017-06-18 11:12:48 -05002592 bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002593};
2594
2595struct proxim {
2596 bool proxim_on;
2597
2598 void *proximity_priv;
2599 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2600 struct sk_buff *skb);
2601 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2602};
2603
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002604struct rtl_c2hcmd {
2605 struct list_head list;
2606 u8 tag;
2607 u8 len;
2608 u8 *val;
2609};
2610
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002611struct rtl_bssid_entry {
2612 struct list_head list;
2613 u8 bssid[ETH_ALEN];
2614 u32 age;
2615};
2616
2617struct rtl_scan_list {
2618 int num;
2619 struct list_head list; /* sort by age */
2620};
2621
Larry Finger0c817332010-12-08 11:12:31 -06002622struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002623 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002624 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002625 struct list_head list;
2626 struct rtl_priv *buddy_priv;
2627 struct rtl_global_var *glb_var;
2628 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2629 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002630 struct rtl_locks locks;
2631 struct rtl_works works;
2632 struct rtl_mac mac80211;
2633 struct rtl_hal rtlhal;
2634 struct rtl_regulatory regd;
2635 struct rtl_rfkill rfkill;
2636 struct rtl_io io;
2637 struct rtl_phy phy;
2638 struct rtl_dm dm;
2639 struct rtl_security sec;
2640 struct rtl_efuse efuse;
Larry Fingerd5efe152017-02-07 09:14:21 -06002641 struct rtl_led_ctl ledctl;
Ping-Ke Shih84795802017-06-18 11:12:44 -05002642 struct rtl_tx_report tx_report;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002643 struct rtl_scan_list scan_list;
Larry Finger0c817332010-12-08 11:12:31 -06002644
2645 struct rtl_ps_ctl psc;
2646 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002647 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002648 struct wireless_stats stats;
2649 struct rt_link_detect link_info;
2650 struct false_alarm_statistics falsealm_cnt;
2651
2652 struct rtl_rate_priv *rate_priv;
2653
Larry Finger2461c7d2012-08-31 15:39:01 -05002654 /* sta entry list for ap adhoc or mesh */
2655 struct list_head entry_list;
2656
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002657 /* c2hcmd list for kthread level access */
2658 struct list_head c2hcmd_list;
2659
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002660 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002661 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002662
2663 /*
2664 *hal_cfg : for diff cards
2665 *intf_ops : for diff interrface usb/pcie
2666 */
2667 struct rtl_hal_cfg *cfg;
Julia Lawall1bfcfdc2016-05-01 21:57:44 +02002668 const struct rtl_intf_ops *intf_ops;
Larry Finger0c817332010-12-08 11:12:31 -06002669
2670 /*this var will be set by set_bit,
2671 and was used to indicate status of
2672 interface or hardware */
2673 unsigned long status;
2674
Larry Finger0985dfb2012-04-19 16:32:40 -05002675 /* tables for dm */
2676 struct dig_t dm_digtable;
2677 struct ps_t dm_pstable;
2678
Larry Fingerb9a758a2013-11-18 11:11:27 -06002679 u32 reg_874;
2680 u32 reg_c70;
2681 u32 reg_85c;
2682 u32 reg_a74;
2683 bool reg_init; /* true if regs saved */
2684 bool bt_operation_on;
2685 __le32 *usb_data;
2686 int usb_data_index;
2687 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002688 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002689 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002690
Larry Fingeraa45a672014-02-28 15:16:43 -06002691 /* intel Proximity, should be alloc mem
2692 * in intel Proximity module and can only
2693 * be used in intel Proximity mode
2694 */
2695 struct proxim proximity;
2696
2697 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002698 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002699
2700 /* separate 92ee from other ICs,
2701 * 92ee use new trx flow.
2702 */
2703 bool use_new_trx_flow;
2704
Larry Finger9afa2e42014-09-22 09:39:21 -05002705#ifdef CONFIG_PM
2706 struct wiphy_wowlan_support wowlan;
2707#endif
Larry Finger0c817332010-12-08 11:12:31 -06002708 /*This must be the last item so
2709 that it points to the data allocated
2710 beyond this structure like:
2711 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002712 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002713};
2714
2715#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2716#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2717#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2718#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2719#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2720
Larry Fingere97b7752011-02-19 16:29:07 -06002721
George18d30062011-02-19 16:29:02 -06002722/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002723 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002724****************************************/
2725
2726enum bt_ant_num {
2727 ANT_X2 = 0,
2728 ANT_X1 = 1,
2729};
2730
2731enum bt_co_type {
2732 BT_2WIRE = 0,
2733 BT_ISSC_3WIRE = 1,
2734 BT_ACCEL = 2,
2735 BT_CSR_BC4 = 3,
2736 BT_CSR_BC8 = 4,
2737 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002738 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002739 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002740 BT_RTL8723B = 8,
2741 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002742 BT_RTL8812A = 11,
2743};
2744
2745enum bt_total_ant_num {
2746 ANT_TOTAL_X2 = 0,
2747 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002748};
2749
2750enum bt_cur_state {
2751 BT_OFF = 0,
2752 BT_ON = 1,
2753};
2754
2755enum bt_service_type {
2756 BT_SCO = 0,
2757 BT_A2DP = 1,
2758 BT_HID = 2,
2759 BT_HID_IDLE = 3,
2760 BT_SCAN = 4,
2761 BT_IDLE = 5,
2762 BT_OTHER_ACTION = 6,
2763 BT_BUSY = 7,
2764 BT_OTHERBUSY = 8,
2765 BT_PAN = 9,
2766};
2767
2768enum bt_radio_shared {
2769 BT_RADIO_SHARED = 0,
2770 BT_RADIO_INDIVIDUAL = 1,
2771};
2772
Larry Fingere97b7752011-02-19 16:29:07 -06002773
Larry Finger0c817332010-12-08 11:12:31 -06002774/****************************************
2775 mem access macro define start
2776 Call endian free function when
2777 1. Read/write packet content.
2778 2. Before write integer to IO.
2779 3. After read integer from IO.
2780****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002781/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002782#define EF1BYTE(_val) \
2783 ((u8)(_val))
2784#define EF2BYTE(_val) \
2785 (le16_to_cpu(_val))
2786#define EF4BYTE(_val) \
2787 (le32_to_cpu(_val))
2788
Chaoming_Li3dad6182011-04-25 12:52:49 -05002789/* Read data from memory */
Larry Finger106e0de2017-01-19 14:28:08 -06002790#define READEF1BYTE(_ptr) \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002791 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002792/* Read le16 data from memory and convert to host ordering */
Larry Finger106e0de2017-01-19 14:28:08 -06002793#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002794 EF2BYTE(*(_ptr))
Larry Finger106e0de2017-01-19 14:28:08 -06002795#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002796 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002797
Larry Finger9e0bc672011-02-19 16:30:02 -06002798/* Create a bit mask
2799 * Examples:
2800 * BIT_LEN_MASK_32(0) => 0x00000000
2801 * BIT_LEN_MASK_32(1) => 0x00000001
2802 * BIT_LEN_MASK_32(2) => 0x00000003
2803 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2804 */
Larry Finger0c817332010-12-08 11:12:31 -06002805#define BIT_LEN_MASK_32(__bitlen) \
2806 (0xFFFFFFFF >> (32 - (__bitlen)))
2807#define BIT_LEN_MASK_16(__bitlen) \
2808 (0xFFFF >> (16 - (__bitlen)))
2809#define BIT_LEN_MASK_8(__bitlen) \
2810 (0xFF >> (8 - (__bitlen)))
2811
Larry Finger9e0bc672011-02-19 16:30:02 -06002812/* Create an offset bit mask
2813 * Examples:
2814 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2815 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2816 */
Larry Finger0c817332010-12-08 11:12:31 -06002817#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2818 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2819#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2820 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2821#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2822 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2823
2824/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002825 * Return 4-byte value in host byte ordering from
2826 * 4-byte pointer in little-endian system.
2827 */
Larry Finger0c817332010-12-08 11:12:31 -06002828#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002829 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002830#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002831 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002832#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2833 (EF1BYTE(*((u8 *)(__pstart))))
2834
Chaoming_Li3dad6182011-04-25 12:52:49 -05002835/*Description:
2836Translate subfield (continuous bits in little-endian) of 4-byte
2837value to host byte ordering.*/
2838#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2839 ( \
2840 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2841 BIT_LEN_MASK_32(__bitlen) \
2842 )
2843#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2844 ( \
2845 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2846 BIT_LEN_MASK_16(__bitlen) \
2847 )
2848#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2849 ( \
2850 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2851 BIT_LEN_MASK_8(__bitlen) \
2852 )
2853
Larry Finger9e0bc672011-02-19 16:30:02 -06002854/* Description:
2855 * Mask subfield (continuous bits in little-endian) of 4-byte value
2856 * and return the result in 4-byte value in host byte ordering.
2857 */
Larry Finger0c817332010-12-08 11:12:31 -06002858#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2859 ( \
2860 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2861 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2862 )
2863#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2864 ( \
2865 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2866 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2867 )
2868#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2869 ( \
2870 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2871 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2872 )
2873
Larry Finger9e0bc672011-02-19 16:30:02 -06002874/* Description:
2875 * Set subfield of little-endian 4-byte value to specified value.
2876 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002877#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002878 *((__le32 *)(__pstart)) = \
2879 cpu_to_le32( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002880 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2881 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002882 )
Chaoming_Li3dad6182011-04-25 12:52:49 -05002883#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002884 *((__le16 *)(__pstart)) = \
2885 cpu_to_le16( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002886 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2887 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002888 )
Larry Finger0c817332010-12-08 11:12:31 -06002889#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2890 *((u8 *)(__pstart)) = EF1BYTE \
2891 ( \
2892 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2893 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002894 )
Larry Finger0c817332010-12-08 11:12:31 -06002895
Chaoming_Li3dad6182011-04-25 12:52:49 -05002896#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2897 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2898
Larry Finger0c817332010-12-08 11:12:31 -06002899/****************************************
2900 mem access macro define end
2901****************************************/
2902
Larry Fingere97b7752011-02-19 16:29:07 -06002903#define byte(x, n) ((x >> (8 * n)) & 0xff)
2904
Chaoming_Li3dad6182011-04-25 12:52:49 -05002905#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002906#define RTL_WATCH_DOG_TIME 2000
2907#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002908#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2909#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2910#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2911#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002912#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002913
2914#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2915#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2916#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2917/*NIC halt, re-initialize hw parameters*/
2918#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2919#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2920#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2921/*Always enable ASPM and Clock Req in initialization.*/
2922#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002923/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2924#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002925/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2926#define RT_RF_LPS_DISALBE_2R BIT(30)
2927#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2928#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2929 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2930#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2931 (ppsc->cur_ps_level &= (~(_ps_flg)))
2932#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2933 (ppsc->cur_ps_level |= _ps_flg)
2934
2935#define container_of_dwork_rtl(x, y, z) \
Geliang Tang4679f412016-03-18 13:22:24 +11002936 container_of(to_delayed_work(x), y, z)
Larry Finger0c817332010-12-08 11:12:31 -06002937
Chaoming_Li3dad6182011-04-25 12:52:49 -05002938#define FILL_OCTET_STRING(_os, _octet, _len) \
2939 (_os).octet = (u8 *)(_octet); \
2940 (_os).length = (_len);
2941
2942#define CP_MACADDR(des, src) \
2943 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2944 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2945 (des)[4] = (src)[4], (des)[5] = (src)[5])
2946
Larry Finger21e4b072014-09-22 09:39:26 -05002947#define LDPC_HT_ENABLE_RX BIT(0)
2948#define LDPC_HT_ENABLE_TX BIT(1)
2949#define LDPC_HT_TEST_TX_ENABLE BIT(2)
2950#define LDPC_HT_CAP_TX BIT(3)
2951
2952#define STBC_HT_ENABLE_RX BIT(0)
2953#define STBC_HT_ENABLE_TX BIT(1)
2954#define STBC_HT_TEST_TX_ENABLE BIT(2)
2955#define STBC_HT_CAP_TX BIT(3)
2956
2957#define LDPC_VHT_ENABLE_RX BIT(0)
2958#define LDPC_VHT_ENABLE_TX BIT(1)
2959#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
2960#define LDPC_VHT_CAP_TX BIT(3)
2961
2962#define STBC_VHT_ENABLE_RX BIT(0)
2963#define STBC_VHT_ENABLE_TX BIT(1)
2964#define STBC_VHT_TEST_TX_ENABLE BIT(2)
2965#define STBC_VHT_CAP_TX BIT(3)
2966
Larry Finger9696a152016-02-11 10:53:09 -06002967extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
2968
2969extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
2970
Larry Finger0c817332010-12-08 11:12:31 -06002971static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
2972{
2973 return rtlpriv->io.read8_sync(rtlpriv, addr);
2974}
2975
2976static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
2977{
2978 return rtlpriv->io.read16_sync(rtlpriv, addr);
2979}
2980
2981static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
2982{
2983 return rtlpriv->io.read32_sync(rtlpriv, addr);
2984}
2985
2986static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
2987{
2988 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002989
2990 if (rtlpriv->cfg->write_readback)
2991 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06002992}
2993
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06002994static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
2995 u32 addr, u32 val8)
2996{
2997 struct rtl_priv *rtlpriv = rtl_priv(hw);
2998
2999 rtl_write_byte(rtlpriv, addr, (u8)val8);
3000}
3001
Larry Finger0c817332010-12-08 11:12:31 -06003002static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
3003{
3004 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003005
3006 if (rtlpriv->cfg->write_readback)
3007 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003008}
3009
3010static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
3011 u32 addr, u32 val32)
3012{
3013 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003014
3015 if (rtlpriv->cfg->write_readback)
3016 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003017}
3018
3019static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3020 u32 regaddr, u32 bitmask)
3021{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003022 struct rtl_priv *rtlpriv = hw->priv;
3023
3024 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003025}
3026
3027static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3028 u32 bitmask, u32 data)
3029{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003030 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06003031
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003032 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003033}
3034
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003035static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3036 u32 regaddr, u32 data)
3037{
3038 rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3039}
3040
Larry Finger0c817332010-12-08 11:12:31 -06003041static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3042 enum radio_path rfpath, u32 regaddr,
3043 u32 bitmask)
3044{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003045 struct rtl_priv *rtlpriv = hw->priv;
3046
3047 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003048}
3049
3050static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3051 enum radio_path rfpath, u32 regaddr,
3052 u32 bitmask, u32 data)
3053{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003054 struct rtl_priv *rtlpriv = hw->priv;
3055
3056 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003057}
3058
3059static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3060{
3061 return (_HAL_STATE_STOP == rtlhal->state);
3062}
3063
3064static inline void set_hal_start(struct rtl_hal *rtlhal)
3065{
3066 rtlhal->state = _HAL_STATE_START;
3067}
3068
3069static inline void set_hal_stop(struct rtl_hal *rtlhal)
3070{
3071 rtlhal->state = _HAL_STATE_STOP;
3072}
3073
3074static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3075{
3076 return rtlphy->rf_type;
3077}
3078
Chaoming_Li3dad6182011-04-25 12:52:49 -05003079static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3080{
3081 return (struct ieee80211_hdr *)(skb->data);
3082}
3083
Larry Fingerd3bb1422011-04-25 13:23:20 -05003084static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003085{
Larry Fingerd3bb1422011-04-25 13:23:20 -05003086 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05003087}
3088
3089static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3090{
3091 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3092}
3093
3094static inline u16 rtl_get_tid(struct sk_buff *skb)
3095{
3096 return rtl_get_tid_h(rtl_get_hdr(skb));
3097}
3098
3099static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3100 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05003101 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003102{
3103 return ieee80211_find_sta(vif, bssid);
3104}
3105
Larry Finger2461c7d2012-08-31 15:39:01 -05003106static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3107 u8 *mac_addr)
3108{
3109 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3110 return ieee80211_find_sta(mac->vif, mac_addr);
3111}
3112
Larry Finger0c817332010-12-08 11:12:31 -06003113#endif