blob: 00662a8e039ccd2ac67ab8bd5751ff5863756039 [file] [log] [blame]
Wolfram Sang3bed02a2018-08-22 00:02:24 +02001// SPDX-License-Identifier: GPL-2.0
Wolfram Sangbd99b682016-04-01 13:56:23 +02002/*
3 * Watchdog driver for Renesas WDT watchdog
4 *
Wolfram Sang1f185592017-07-26 23:54:39 +02005 * Copyright (C) 2015-17 Wolfram Sang, Sang Engineering <wsa@sang-engineering.com>
6 * Copyright (C) 2015-17 Renesas Electronics Corporation
Wolfram Sangbd99b682016-04-01 13:56:23 +02007 */
8#include <linux/bitops.h>
9#include <linux/clk.h>
Yoshihiro Shimodab8360052019-06-05 14:04:00 +090010#include <linux/delay.h>
Wolfram Sangbd99b682016-04-01 13:56:23 +020011#include <linux/io.h>
12#include <linux/kernel.h>
13#include <linux/module.h>
14#include <linux/of.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
Fabrizio Castro3fe95e62018-03-05 15:30:25 +000017#include <linux/smp.h>
18#include <linux/sys_soc.h>
Wolfram Sangbd99b682016-04-01 13:56:23 +020019#include <linux/watchdog.h>
20
21#define RWTCNT 0
22#define RWTCSRA 4
23#define RWTCSRA_WOVF BIT(4)
24#define RWTCSRA_WRFLG BIT(5)
25#define RWTCSRA_TME BIT(7)
Wolfram Sang03a196f2017-07-19 10:27:55 +020026#define RWTCSRB 8
Wolfram Sangbd99b682016-04-01 13:56:23 +020027
28#define RWDT_DEFAULT_TIMEOUT 60U
29
Wolfram Sang82f64cd2017-07-19 10:27:54 +020030/*
31 * In probe, clk_rate is checked to be not more than 16 bit * biggest clock
Wolfram Sang03a196f2017-07-19 10:27:55 +020032 * divider (12 bits). d is only a factor to fully utilize the WDT counter and
Wolfram Sang82f64cd2017-07-19 10:27:54 +020033 * will not exceed its 16 bits. Thus, no overflow, we stay below 32 bits.
34 */
35#define MUL_BY_CLKS_PER_SEC(p, d) \
36 DIV_ROUND_UP((d) * (p)->clk_rate, clk_divs[(p)->cks])
37
Wolfram Sang03a196f2017-07-19 10:27:55 +020038/* d is 16 bit, clk_divs 12 bit -> no 32 bit overflow */
Wolfram Sang82f64cd2017-07-19 10:27:54 +020039#define DIV_BY_CLKS_PER_SEC(p, d) ((d) * clk_divs[(p)->cks] / (p)->clk_rate)
40
Wolfram Sang03a196f2017-07-19 10:27:55 +020041static const unsigned int clk_divs[] = { 1, 4, 16, 32, 64, 128, 1024, 4096 };
Wolfram Sangbd99b682016-04-01 13:56:23 +020042
43static bool nowayout = WATCHDOG_NOWAYOUT;
44module_param(nowayout, bool, 0);
45MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
46 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
47
48struct rwdt_priv {
49 void __iomem *base;
50 struct watchdog_device wdev;
Wolfram Sang82f64cd2017-07-19 10:27:54 +020051 unsigned long clk_rate;
Wolfram Sangbd99b682016-04-01 13:56:23 +020052 u8 cks;
53};
54
55static void rwdt_write(struct rwdt_priv *priv, u32 val, unsigned int reg)
56{
57 if (reg == RWTCNT)
58 val |= 0x5a5a0000;
59 else
60 val |= 0xa5a5a500;
61
62 writel_relaxed(val, priv->base + reg);
63}
64
65static int rwdt_init_timeout(struct watchdog_device *wdev)
66{
67 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
68
Wolfram Sang82f64cd2017-07-19 10:27:54 +020069 rwdt_write(priv, 65536 - MUL_BY_CLKS_PER_SEC(priv, wdev->timeout), RWTCNT);
Wolfram Sangbd99b682016-04-01 13:56:23 +020070
71 return 0;
72}
73
Yoshihiro Shimodab8360052019-06-05 14:04:00 +090074static void rwdt_wait_cycles(struct rwdt_priv *priv, unsigned int cycles)
75{
76 unsigned int delay;
77
78 delay = DIV_ROUND_UP(cycles * 1000000, priv->clk_rate);
79
80 usleep_range(delay, 2 * delay);
81}
82
Wolfram Sangbd99b682016-04-01 13:56:23 +020083static int rwdt_start(struct watchdog_device *wdev)
84{
85 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
Wolfram Sange990e122018-11-07 20:46:02 +010086 u8 val;
Wolfram Sangbd99b682016-04-01 13:56:23 +020087
Wolfram Sang3be42942017-07-26 23:54:37 +020088 pm_runtime_get_sync(wdev->parent);
Wolfram Sangbd99b682016-04-01 13:56:23 +020089
Wolfram Sange990e122018-11-07 20:46:02 +010090 /* Stop the timer before we modify any register */
91 val = readb_relaxed(priv->base + RWTCSRA) & ~RWTCSRA_TME;
92 rwdt_write(priv, val, RWTCSRA);
Yoshihiro Shimodab8360052019-06-05 14:04:00 +090093 /* Delay 2 cycles before setting watchdog counter */
94 rwdt_wait_cycles(priv, 2);
Wolfram Sange990e122018-11-07 20:46:02 +010095
Wolfram Sangbd99b682016-04-01 13:56:23 +020096 rwdt_init_timeout(wdev);
Wolfram Sange990e122018-11-07 20:46:02 +010097 rwdt_write(priv, priv->cks, RWTCSRA);
98 rwdt_write(priv, 0, RWTCSRB);
Wolfram Sangbd99b682016-04-01 13:56:23 +020099
100 while (readb_relaxed(priv->base + RWTCSRA) & RWTCSRA_WRFLG)
101 cpu_relax();
102
103 rwdt_write(priv, priv->cks | RWTCSRA_TME, RWTCSRA);
104
105 return 0;
106}
107
108static int rwdt_stop(struct watchdog_device *wdev)
109{
110 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
111
112 rwdt_write(priv, priv->cks, RWTCSRA);
Yoshihiro Shimodab8360052019-06-05 14:04:00 +0900113 /* Delay 3 cycles before disabling module clock */
114 rwdt_wait_cycles(priv, 3);
Wolfram Sang3be42942017-07-26 23:54:37 +0200115 pm_runtime_put(wdev->parent);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200116
117 return 0;
118}
119
120static unsigned int rwdt_get_timeleft(struct watchdog_device *wdev)
121{
122 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
123 u16 val = readw_relaxed(priv->base + RWTCNT);
124
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200125 return DIV_BY_CLKS_PER_SEC(priv, 65536 - val);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200126}
127
Fabrizio Castro089bcaa2018-03-05 15:30:26 +0000128static int rwdt_restart(struct watchdog_device *wdev, unsigned long action,
129 void *data)
130{
131 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
132
133 rwdt_start(wdev);
134 rwdt_write(priv, 0xffff, RWTCNT);
135 return 0;
136}
137
Wolfram Sangbd99b682016-04-01 13:56:23 +0200138static const struct watchdog_info rwdt_ident = {
Veeraiyan Chidambaramfdac6a92018-04-13 16:19:24 +0200139 .options = WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT |
140 WDIOF_CARDRESET,
Wolfram Sangbd99b682016-04-01 13:56:23 +0200141 .identity = "Renesas WDT Watchdog",
142};
143
144static const struct watchdog_ops rwdt_ops = {
145 .owner = THIS_MODULE,
146 .start = rwdt_start,
147 .stop = rwdt_stop,
148 .ping = rwdt_init_timeout,
149 .get_timeleft = rwdt_get_timeleft,
Fabrizio Castro089bcaa2018-03-05 15:30:26 +0000150 .restart = rwdt_restart,
Wolfram Sangbd99b682016-04-01 13:56:23 +0200151};
152
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000153#if defined(CONFIG_ARCH_RCAR_GEN2) && defined(CONFIG_SMP)
154/*
155 * Watchdog-reset integration is broken on early revisions of R-Car Gen2 SoCs
156 */
157static const struct soc_device_attribute rwdt_quirks_match[] = {
158 {
159 .soc_id = "r8a7790",
160 .revision = "ES1.*",
161 .data = (void *)1, /* needs single CPU */
162 }, {
163 .soc_id = "r8a7791",
Geert Uytterhoeven665f9442018-05-18 11:55:40 +0200164 .revision = "ES1.*",
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000165 .data = (void *)1, /* needs single CPU */
166 }, {
167 .soc_id = "r8a7792",
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000168 .data = (void *)0, /* needs SMP disabled */
169 },
170 { /* sentinel */ }
171};
172
173static bool rwdt_blacklisted(struct device *dev)
174{
175 const struct soc_device_attribute *attr;
176
177 attr = soc_device_match(rwdt_quirks_match);
178 if (attr && setup_max_cpus > (uintptr_t)attr->data) {
179 dev_info(dev, "Watchdog blacklisted on %s %s\n", attr->soc_id,
180 attr->revision);
181 return true;
182 }
183
184 return false;
185}
186#else /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
187static inline bool rwdt_blacklisted(struct device *dev) { return false; }
188#endif /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
189
Wolfram Sangbd99b682016-04-01 13:56:23 +0200190static int rwdt_probe(struct platform_device *pdev)
191{
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900192 struct device *dev = &pdev->dev;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200193 struct rwdt_priv *priv;
Wolfram Sang9c22b6d2017-07-26 23:54:38 +0200194 struct clk *clk;
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200195 unsigned long clks_per_sec;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200196 int ret, i;
197
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900198 if (rwdt_blacklisted(dev))
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000199 return -ENODEV;
200
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900201 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200202 if (!priv)
203 return -ENOMEM;
204
Guenter Roeck0f0a6a22019-04-02 12:01:53 -0700205 priv->base = devm_platform_ioremap_resource(pdev, 0);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200206 if (IS_ERR(priv->base))
207 return PTR_ERR(priv->base);
208
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900209 clk = devm_clk_get(dev, NULL);
Wolfram Sang9c22b6d2017-07-26 23:54:38 +0200210 if (IS_ERR(clk))
211 return PTR_ERR(clk);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200212
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900213 pm_runtime_enable(dev);
214 pm_runtime_get_sync(dev);
Wolfram Sang9c22b6d2017-07-26 23:54:38 +0200215 priv->clk_rate = clk_get_rate(clk);
Veeraiyan Chidambaramfdac6a92018-04-13 16:19:24 +0200216 priv->wdev.bootstatus = (readb_relaxed(priv->base + RWTCSRA) &
217 RWTCSRA_WOVF) ? WDIOF_CARDRESET : 0;
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900218 pm_runtime_put(dev);
Wolfram Sang3be42942017-07-26 23:54:37 +0200219
220 if (!priv->clk_rate) {
221 ret = -ENOENT;
222 goto out_pm_disable;
223 }
Wolfram Sangbd99b682016-04-01 13:56:23 +0200224
225 for (i = ARRAY_SIZE(clk_divs) - 1; i >= 0; i--) {
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200226 clks_per_sec = priv->clk_rate / clk_divs[i];
Wolfram Sangb51247c2017-07-19 10:27:52 +0200227 if (clks_per_sec && clks_per_sec < 65536) {
Wolfram Sangbd99b682016-04-01 13:56:23 +0200228 priv->cks = i;
229 break;
230 }
231 }
232
Wolfram Sangb51247c2017-07-19 10:27:52 +0200233 if (i < 0) {
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900234 dev_err(dev, "Can't find suitable clock divider\n");
Wolfram Sang3be42942017-07-26 23:54:37 +0200235 ret = -ERANGE;
236 goto out_pm_disable;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200237 }
238
Fabrizio Castrof8cde722018-11-05 10:53:47 +0000239 priv->wdev.info = &rwdt_ident;
240 priv->wdev.ops = &rwdt_ops;
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900241 priv->wdev.parent = dev;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200242 priv->wdev.min_timeout = 1;
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200243 priv->wdev.max_timeout = DIV_BY_CLKS_PER_SEC(priv, 65536);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200244 priv->wdev.timeout = min(priv->wdev.max_timeout, RWDT_DEFAULT_TIMEOUT);
245
246 platform_set_drvdata(pdev, priv);
247 watchdog_set_drvdata(&priv->wdev, priv);
248 watchdog_set_nowayout(&priv->wdev, nowayout);
Fabrizio Castro089bcaa2018-03-05 15:30:26 +0000249 watchdog_set_restart_priority(&priv->wdev, 0);
Wolfram Sang14de99b2018-08-28 12:13:48 +0200250 watchdog_stop_on_unregister(&priv->wdev);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200251
252 /* This overrides the default timeout only if DT configuration was found */
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900253 watchdog_init_timeout(&priv->wdev, 0, dev);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200254
255 ret = watchdog_register_device(&priv->wdev);
Wolfram Sang3be42942017-07-26 23:54:37 +0200256 if (ret < 0)
257 goto out_pm_disable;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200258
259 return 0;
Wolfram Sang3be42942017-07-26 23:54:37 +0200260
261 out_pm_disable:
Hoan Nguyen Anb7fbd3e2019-05-23 18:29:38 +0900262 pm_runtime_disable(dev);
Wolfram Sang3be42942017-07-26 23:54:37 +0200263 return ret;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200264}
265
266static int rwdt_remove(struct platform_device *pdev)
267{
268 struct rwdt_priv *priv = platform_get_drvdata(pdev);
269
270 watchdog_unregister_device(&priv->wdev);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200271 pm_runtime_disable(&pdev->dev);
272
273 return 0;
274}
275
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000276static int __maybe_unused rwdt_suspend(struct device *dev)
277{
278 struct rwdt_priv *priv = dev_get_drvdata(dev);
279
Wolfram Sang90771232018-12-04 13:01:46 +0100280 if (watchdog_active(&priv->wdev))
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000281 rwdt_stop(&priv->wdev);
Wolfram Sang90771232018-12-04 13:01:46 +0100282
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000283 return 0;
284}
285
286static int __maybe_unused rwdt_resume(struct device *dev)
287{
288 struct rwdt_priv *priv = dev_get_drvdata(dev);
289
Wolfram Sang90771232018-12-04 13:01:46 +0100290 if (watchdog_active(&priv->wdev))
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000291 rwdt_start(&priv->wdev);
Wolfram Sang90771232018-12-04 13:01:46 +0100292
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000293 return 0;
294}
295
296static SIMPLE_DEV_PM_OPS(rwdt_pm_ops, rwdt_suspend, rwdt_resume);
297
Wolfram Sangbd99b682016-04-01 13:56:23 +0200298static const struct of_device_id rwdt_ids[] = {
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000299 { .compatible = "renesas,rcar-gen2-wdt", },
Wolfram Sangbd99b682016-04-01 13:56:23 +0200300 { .compatible = "renesas,rcar-gen3-wdt", },
301 { /* sentinel */ }
302};
303MODULE_DEVICE_TABLE(of, rwdt_ids);
304
305static struct platform_driver rwdt_driver = {
306 .driver = {
307 .name = "renesas_wdt",
308 .of_match_table = rwdt_ids,
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000309 .pm = &rwdt_pm_ops,
Wolfram Sangbd99b682016-04-01 13:56:23 +0200310 },
311 .probe = rwdt_probe,
312 .remove = rwdt_remove,
313};
314module_platform_driver(rwdt_driver);
315
316MODULE_DESCRIPTION("Renesas WDT Watchdog Driver");
317MODULE_LICENSE("GPL v2");
318MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");