blob: c450e23e24a898529fe4710bf88af95b23c7b1a8 [file] [log] [blame]
Wolfram Sang3bed02a2018-08-22 00:02:24 +02001// SPDX-License-Identifier: GPL-2.0
Wolfram Sangbd99b682016-04-01 13:56:23 +02002/*
3 * Watchdog driver for Renesas WDT watchdog
4 *
Wolfram Sang1f185592017-07-26 23:54:39 +02005 * Copyright (C) 2015-17 Wolfram Sang, Sang Engineering <wsa@sang-engineering.com>
6 * Copyright (C) 2015-17 Renesas Electronics Corporation
Wolfram Sangbd99b682016-04-01 13:56:23 +02007 */
8#include <linux/bitops.h>
9#include <linux/clk.h>
10#include <linux/io.h>
11#include <linux/kernel.h>
12#include <linux/module.h>
13#include <linux/of.h>
14#include <linux/platform_device.h>
15#include <linux/pm_runtime.h>
Fabrizio Castro3fe95e62018-03-05 15:30:25 +000016#include <linux/smp.h>
17#include <linux/sys_soc.h>
Wolfram Sangbd99b682016-04-01 13:56:23 +020018#include <linux/watchdog.h>
19
20#define RWTCNT 0
21#define RWTCSRA 4
22#define RWTCSRA_WOVF BIT(4)
23#define RWTCSRA_WRFLG BIT(5)
24#define RWTCSRA_TME BIT(7)
Wolfram Sang03a196f2017-07-19 10:27:55 +020025#define RWTCSRB 8
Wolfram Sangbd99b682016-04-01 13:56:23 +020026
27#define RWDT_DEFAULT_TIMEOUT 60U
28
Wolfram Sang82f64cd2017-07-19 10:27:54 +020029/*
30 * In probe, clk_rate is checked to be not more than 16 bit * biggest clock
Wolfram Sang03a196f2017-07-19 10:27:55 +020031 * divider (12 bits). d is only a factor to fully utilize the WDT counter and
Wolfram Sang82f64cd2017-07-19 10:27:54 +020032 * will not exceed its 16 bits. Thus, no overflow, we stay below 32 bits.
33 */
34#define MUL_BY_CLKS_PER_SEC(p, d) \
35 DIV_ROUND_UP((d) * (p)->clk_rate, clk_divs[(p)->cks])
36
Wolfram Sang03a196f2017-07-19 10:27:55 +020037/* d is 16 bit, clk_divs 12 bit -> no 32 bit overflow */
Wolfram Sang82f64cd2017-07-19 10:27:54 +020038#define DIV_BY_CLKS_PER_SEC(p, d) ((d) * clk_divs[(p)->cks] / (p)->clk_rate)
39
Wolfram Sang03a196f2017-07-19 10:27:55 +020040static const unsigned int clk_divs[] = { 1, 4, 16, 32, 64, 128, 1024, 4096 };
Wolfram Sangbd99b682016-04-01 13:56:23 +020041
42static bool nowayout = WATCHDOG_NOWAYOUT;
43module_param(nowayout, bool, 0);
44MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
45 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
46
47struct rwdt_priv {
48 void __iomem *base;
49 struct watchdog_device wdev;
Wolfram Sang82f64cd2017-07-19 10:27:54 +020050 unsigned long clk_rate;
Fabrizio Castro07278ca2018-03-05 15:30:24 +000051 u16 time_left;
Wolfram Sangbd99b682016-04-01 13:56:23 +020052 u8 cks;
53};
54
55static void rwdt_write(struct rwdt_priv *priv, u32 val, unsigned int reg)
56{
57 if (reg == RWTCNT)
58 val |= 0x5a5a0000;
59 else
60 val |= 0xa5a5a500;
61
62 writel_relaxed(val, priv->base + reg);
63}
64
65static int rwdt_init_timeout(struct watchdog_device *wdev)
66{
67 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
68
Wolfram Sang82f64cd2017-07-19 10:27:54 +020069 rwdt_write(priv, 65536 - MUL_BY_CLKS_PER_SEC(priv, wdev->timeout), RWTCNT);
Wolfram Sangbd99b682016-04-01 13:56:23 +020070
71 return 0;
72}
73
74static int rwdt_start(struct watchdog_device *wdev)
75{
76 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
Wolfram Sange990e122018-11-07 20:46:02 +010077 u8 val;
Wolfram Sangbd99b682016-04-01 13:56:23 +020078
Wolfram Sang3be42942017-07-26 23:54:37 +020079 pm_runtime_get_sync(wdev->parent);
Wolfram Sangbd99b682016-04-01 13:56:23 +020080
Wolfram Sange990e122018-11-07 20:46:02 +010081 /* Stop the timer before we modify any register */
82 val = readb_relaxed(priv->base + RWTCSRA) & ~RWTCSRA_TME;
83 rwdt_write(priv, val, RWTCSRA);
84
Wolfram Sangbd99b682016-04-01 13:56:23 +020085 rwdt_init_timeout(wdev);
Wolfram Sange990e122018-11-07 20:46:02 +010086 rwdt_write(priv, priv->cks, RWTCSRA);
87 rwdt_write(priv, 0, RWTCSRB);
Wolfram Sangbd99b682016-04-01 13:56:23 +020088
89 while (readb_relaxed(priv->base + RWTCSRA) & RWTCSRA_WRFLG)
90 cpu_relax();
91
92 rwdt_write(priv, priv->cks | RWTCSRA_TME, RWTCSRA);
93
94 return 0;
95}
96
97static int rwdt_stop(struct watchdog_device *wdev)
98{
99 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
100
101 rwdt_write(priv, priv->cks, RWTCSRA);
Wolfram Sang3be42942017-07-26 23:54:37 +0200102 pm_runtime_put(wdev->parent);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200103
104 return 0;
105}
106
107static unsigned int rwdt_get_timeleft(struct watchdog_device *wdev)
108{
109 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
110 u16 val = readw_relaxed(priv->base + RWTCNT);
111
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200112 return DIV_BY_CLKS_PER_SEC(priv, 65536 - val);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200113}
114
Fabrizio Castro089bcaa2018-03-05 15:30:26 +0000115static int rwdt_restart(struct watchdog_device *wdev, unsigned long action,
116 void *data)
117{
118 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
119
120 rwdt_start(wdev);
121 rwdt_write(priv, 0xffff, RWTCNT);
122 return 0;
123}
124
Wolfram Sangbd99b682016-04-01 13:56:23 +0200125static const struct watchdog_info rwdt_ident = {
Veeraiyan Chidambaramfdac6a92018-04-13 16:19:24 +0200126 .options = WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT |
127 WDIOF_CARDRESET,
Wolfram Sangbd99b682016-04-01 13:56:23 +0200128 .identity = "Renesas WDT Watchdog",
129};
130
131static const struct watchdog_ops rwdt_ops = {
132 .owner = THIS_MODULE,
133 .start = rwdt_start,
134 .stop = rwdt_stop,
135 .ping = rwdt_init_timeout,
136 .get_timeleft = rwdt_get_timeleft,
Fabrizio Castro089bcaa2018-03-05 15:30:26 +0000137 .restart = rwdt_restart,
Wolfram Sangbd99b682016-04-01 13:56:23 +0200138};
139
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000140#if defined(CONFIG_ARCH_RCAR_GEN2) && defined(CONFIG_SMP)
141/*
142 * Watchdog-reset integration is broken on early revisions of R-Car Gen2 SoCs
143 */
144static const struct soc_device_attribute rwdt_quirks_match[] = {
145 {
146 .soc_id = "r8a7790",
147 .revision = "ES1.*",
148 .data = (void *)1, /* needs single CPU */
149 }, {
150 .soc_id = "r8a7791",
Geert Uytterhoeven665f9442018-05-18 11:55:40 +0200151 .revision = "ES1.*",
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000152 .data = (void *)1, /* needs single CPU */
153 }, {
154 .soc_id = "r8a7792",
155 .revision = "*",
156 .data = (void *)0, /* needs SMP disabled */
157 },
158 { /* sentinel */ }
159};
160
161static bool rwdt_blacklisted(struct device *dev)
162{
163 const struct soc_device_attribute *attr;
164
165 attr = soc_device_match(rwdt_quirks_match);
166 if (attr && setup_max_cpus > (uintptr_t)attr->data) {
167 dev_info(dev, "Watchdog blacklisted on %s %s\n", attr->soc_id,
168 attr->revision);
169 return true;
170 }
171
172 return false;
173}
174#else /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
175static inline bool rwdt_blacklisted(struct device *dev) { return false; }
176#endif /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
177
Wolfram Sangbd99b682016-04-01 13:56:23 +0200178static int rwdt_probe(struct platform_device *pdev)
179{
180 struct rwdt_priv *priv;
181 struct resource *res;
Wolfram Sang9c22b6d2017-07-26 23:54:38 +0200182 struct clk *clk;
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200183 unsigned long clks_per_sec;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200184 int ret, i;
185
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000186 if (rwdt_blacklisted(&pdev->dev))
187 return -ENODEV;
188
Wolfram Sangbd99b682016-04-01 13:56:23 +0200189 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
190 if (!priv)
191 return -ENOMEM;
192
193 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
194 priv->base = devm_ioremap_resource(&pdev->dev, res);
195 if (IS_ERR(priv->base))
196 return PTR_ERR(priv->base);
197
Wolfram Sang9c22b6d2017-07-26 23:54:38 +0200198 clk = devm_clk_get(&pdev->dev, NULL);
199 if (IS_ERR(clk))
200 return PTR_ERR(clk);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200201
Wolfram Sang3be42942017-07-26 23:54:37 +0200202 pm_runtime_enable(&pdev->dev);
Wolfram Sang3be42942017-07-26 23:54:37 +0200203 pm_runtime_get_sync(&pdev->dev);
Wolfram Sang9c22b6d2017-07-26 23:54:38 +0200204 priv->clk_rate = clk_get_rate(clk);
Veeraiyan Chidambaramfdac6a92018-04-13 16:19:24 +0200205 priv->wdev.bootstatus = (readb_relaxed(priv->base + RWTCSRA) &
206 RWTCSRA_WOVF) ? WDIOF_CARDRESET : 0;
Wolfram Sang3be42942017-07-26 23:54:37 +0200207 pm_runtime_put(&pdev->dev);
208
209 if (!priv->clk_rate) {
210 ret = -ENOENT;
211 goto out_pm_disable;
212 }
Wolfram Sangbd99b682016-04-01 13:56:23 +0200213
214 for (i = ARRAY_SIZE(clk_divs) - 1; i >= 0; i--) {
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200215 clks_per_sec = priv->clk_rate / clk_divs[i];
Wolfram Sangb51247c2017-07-19 10:27:52 +0200216 if (clks_per_sec && clks_per_sec < 65536) {
Wolfram Sangbd99b682016-04-01 13:56:23 +0200217 priv->cks = i;
218 break;
219 }
220 }
221
Wolfram Sangb51247c2017-07-19 10:27:52 +0200222 if (i < 0) {
Wolfram Sangbd99b682016-04-01 13:56:23 +0200223 dev_err(&pdev->dev, "Can't find suitable clock divider\n");
Wolfram Sang3be42942017-07-26 23:54:37 +0200224 ret = -ERANGE;
225 goto out_pm_disable;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200226 }
227
Fabrizio Castrof8cde722018-11-05 10:53:47 +0000228 priv->wdev.info = &rwdt_ident;
229 priv->wdev.ops = &rwdt_ops;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200230 priv->wdev.parent = &pdev->dev;
231 priv->wdev.min_timeout = 1;
Wolfram Sang82f64cd2017-07-19 10:27:54 +0200232 priv->wdev.max_timeout = DIV_BY_CLKS_PER_SEC(priv, 65536);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200233 priv->wdev.timeout = min(priv->wdev.max_timeout, RWDT_DEFAULT_TIMEOUT);
234
235 platform_set_drvdata(pdev, priv);
236 watchdog_set_drvdata(&priv->wdev, priv);
237 watchdog_set_nowayout(&priv->wdev, nowayout);
Fabrizio Castro089bcaa2018-03-05 15:30:26 +0000238 watchdog_set_restart_priority(&priv->wdev, 0);
Wolfram Sang14de99b2018-08-28 12:13:48 +0200239 watchdog_stop_on_unregister(&priv->wdev);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200240
241 /* This overrides the default timeout only if DT configuration was found */
242 ret = watchdog_init_timeout(&priv->wdev, 0, &pdev->dev);
243 if (ret)
244 dev_warn(&pdev->dev, "Specified timeout value invalid, using default\n");
245
246 ret = watchdog_register_device(&priv->wdev);
Wolfram Sang3be42942017-07-26 23:54:37 +0200247 if (ret < 0)
248 goto out_pm_disable;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200249
250 return 0;
Wolfram Sang3be42942017-07-26 23:54:37 +0200251
252 out_pm_disable:
253 pm_runtime_disable(&pdev->dev);
254 return ret;
Wolfram Sangbd99b682016-04-01 13:56:23 +0200255}
256
257static int rwdt_remove(struct platform_device *pdev)
258{
259 struct rwdt_priv *priv = platform_get_drvdata(pdev);
260
261 watchdog_unregister_device(&priv->wdev);
Wolfram Sangbd99b682016-04-01 13:56:23 +0200262 pm_runtime_disable(&pdev->dev);
263
264 return 0;
265}
266
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000267static int __maybe_unused rwdt_suspend(struct device *dev)
268{
269 struct rwdt_priv *priv = dev_get_drvdata(dev);
270
271 if (watchdog_active(&priv->wdev)) {
272 priv->time_left = readw(priv->base + RWTCNT);
273 rwdt_stop(&priv->wdev);
274 }
275 return 0;
276}
277
278static int __maybe_unused rwdt_resume(struct device *dev)
279{
280 struct rwdt_priv *priv = dev_get_drvdata(dev);
281
282 if (watchdog_active(&priv->wdev)) {
283 rwdt_start(&priv->wdev);
284 rwdt_write(priv, priv->time_left, RWTCNT);
285 }
286 return 0;
287}
288
289static SIMPLE_DEV_PM_OPS(rwdt_pm_ops, rwdt_suspend, rwdt_resume);
290
Wolfram Sangbd99b682016-04-01 13:56:23 +0200291static const struct of_device_id rwdt_ids[] = {
Fabrizio Castro3fe95e62018-03-05 15:30:25 +0000292 { .compatible = "renesas,rcar-gen2-wdt", },
Wolfram Sangbd99b682016-04-01 13:56:23 +0200293 { .compatible = "renesas,rcar-gen3-wdt", },
294 { /* sentinel */ }
295};
296MODULE_DEVICE_TABLE(of, rwdt_ids);
297
298static struct platform_driver rwdt_driver = {
299 .driver = {
300 .name = "renesas_wdt",
301 .of_match_table = rwdt_ids,
Fabrizio Castro07278ca2018-03-05 15:30:24 +0000302 .pm = &rwdt_pm_ops,
Wolfram Sangbd99b682016-04-01 13:56:23 +0200303 },
304 .probe = rwdt_probe,
305 .remove = rwdt_remove,
306};
307module_platform_driver(rwdt_driver);
308
309MODULE_DESCRIPTION("Renesas WDT Watchdog Driver");
310MODULE_LICENSE("GPL v2");
311MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");