blob: e59cb6246f76314031dff911a0ff8714b7326177 [file] [log] [blame]
Sanjay Lal669e8462012-11-21 18:34:02 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * KVM/MIPS: MIPS specific KVM APIs
7 *
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070010 */
Sanjay Lal669e8462012-11-21 18:34:02 -080011
James Hogan05108702016-06-15 19:29:56 +010012#include <linux/bitops.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080013#include <linux/errno.h>
14#include <linux/err.h>
James Hogan98e91b82014-11-18 14:09:12 +000015#include <linux/kdebug.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080016#include <linux/module.h>
James Hogand852b5f2016-10-19 00:24:27 +010017#include <linux/uaccess.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080018#include <linux/vmalloc.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010019#include <linux/sched/signal.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080020#include <linux/fs.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070021#include <linux/memblock.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070022#include <linux/pgtable.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010023
James Hoganf7982172015-02-04 17:06:37 +000024#include <asm/fpu.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080025#include <asm/page.h>
26#include <asm/cacheflush.h>
27#include <asm/mmu_context.h>
James Hogan06c158c2015-05-01 13:50:18 +010028#include <asm/pgalloc.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080029
30#include <linux/kvm_host.h>
31
Deng-Cheng Zhud7d5b052014-06-26 12:11:38 -070032#include "interrupt.h"
Sanjay Lal669e8462012-11-21 18:34:02 -080033
34#define CREATE_TRACE_POINTS
35#include "trace.h"
36
37#ifndef VECTORSPACING
38#define VECTORSPACING 0x100 /* for EI/VI mode */
39#endif
40
Jing Zhangfcfe1ba2021-06-18 22:27:05 +000041const struct _kvm_stats_desc kvm_vm_stats_desc[] = {
42 KVM_GENERIC_VM_STATS()
43};
Jing Zhangfcfe1ba2021-06-18 22:27:05 +000044
45const struct kvm_stats_header kvm_vm_stats_header = {
46 .name_size = KVM_STATS_NAME_SIZE,
47 .num_desc = ARRAY_SIZE(kvm_vm_stats_desc),
48 .id_offset = sizeof(struct kvm_stats_header),
49 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
50 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
51 sizeof(kvm_vm_stats_desc),
52};
53
Jing Zhangce55c042021-06-18 22:27:06 +000054const struct _kvm_stats_desc kvm_vcpu_stats_desc[] = {
55 KVM_GENERIC_VCPU_STATS(),
56 STATS_DESC_COUNTER(VCPU, wait_exits),
57 STATS_DESC_COUNTER(VCPU, cache_exits),
58 STATS_DESC_COUNTER(VCPU, signal_exits),
59 STATS_DESC_COUNTER(VCPU, int_exits),
60 STATS_DESC_COUNTER(VCPU, cop_unusable_exits),
61 STATS_DESC_COUNTER(VCPU, tlbmod_exits),
62 STATS_DESC_COUNTER(VCPU, tlbmiss_ld_exits),
63 STATS_DESC_COUNTER(VCPU, tlbmiss_st_exits),
64 STATS_DESC_COUNTER(VCPU, addrerr_st_exits),
65 STATS_DESC_COUNTER(VCPU, addrerr_ld_exits),
66 STATS_DESC_COUNTER(VCPU, syscall_exits),
67 STATS_DESC_COUNTER(VCPU, resvd_inst_exits),
68 STATS_DESC_COUNTER(VCPU, break_inst_exits),
69 STATS_DESC_COUNTER(VCPU, trap_inst_exits),
70 STATS_DESC_COUNTER(VCPU, msa_fpe_exits),
71 STATS_DESC_COUNTER(VCPU, fpe_exits),
72 STATS_DESC_COUNTER(VCPU, msa_disabled_exits),
73 STATS_DESC_COUNTER(VCPU, flush_dcache_exits),
74 STATS_DESC_COUNTER(VCPU, vz_gpsi_exits),
75 STATS_DESC_COUNTER(VCPU, vz_gsfc_exits),
76 STATS_DESC_COUNTER(VCPU, vz_hc_exits),
77 STATS_DESC_COUNTER(VCPU, vz_grr_exits),
78 STATS_DESC_COUNTER(VCPU, vz_gva_exits),
79 STATS_DESC_COUNTER(VCPU, vz_ghfc_exits),
80 STATS_DESC_COUNTER(VCPU, vz_gpa_exits),
81 STATS_DESC_COUNTER(VCPU, vz_resvd_exits),
82#ifdef CONFIG_CPU_LOONGSON64
83 STATS_DESC_COUNTER(VCPU, vz_cpucfg_exits),
84#endif
85};
Jing Zhangce55c042021-06-18 22:27:06 +000086
87const struct kvm_stats_header kvm_vcpu_stats_header = {
88 .name_size = KVM_STATS_NAME_SIZE,
89 .num_desc = ARRAY_SIZE(kvm_vcpu_stats_desc),
90 .id_offset = sizeof(struct kvm_stats_header),
91 .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE,
92 .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE +
93 sizeof(kvm_vcpu_stats_desc),
94};
95
James Hoganedec9d72017-03-14 10:15:40 +000096bool kvm_trace_guest_mode_change;
97
98int kvm_guest_mode_change_trace_reg(void)
99{
Jason Yan04146f22020-04-29 22:09:35 +0800100 kvm_trace_guest_mode_change = true;
James Hoganedec9d72017-03-14 10:15:40 +0000101 return 0;
102}
103
104void kvm_guest_mode_change_trace_unreg(void)
105{
Jason Yan04146f22020-04-29 22:09:35 +0800106 kvm_trace_guest_mode_change = false;
James Hoganedec9d72017-03-14 10:15:40 +0000107}
108
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700109/*
110 * XXXKYMA: We are simulatoring a processor that has the WII bit set in
111 * Config7, so we are "runnable" if interrupts are pending
Sanjay Lal669e8462012-11-21 18:34:02 -0800112 */
113int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
114{
115 return !!(vcpu->arch.pending_exceptions);
116}
117
Longpeng(Mike)199b5762017-08-08 12:05:32 +0800118bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
119{
120 return false;
121}
122
Sanjay Lal669e8462012-11-21 18:34:02 -0800123int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
124{
125 return 1;
126}
127
Radim Krčmář13a34e02014-08-28 15:13:03 +0200128int kvm_arch_hardware_enable(void)
Sanjay Lal669e8462012-11-21 18:34:02 -0800129{
James Hoganedab4fe2017-03-14 10:15:23 +0000130 return kvm_mips_callbacks->hardware_enable();
131}
132
133void kvm_arch_hardware_disable(void)
134{
135 kvm_mips_callbacks->hardware_disable();
Sanjay Lal669e8462012-11-21 18:34:02 -0800136}
137
Sean Christophersonb9904082020-03-21 13:25:55 -0700138int kvm_arch_hardware_setup(void *opaque)
Sanjay Lal669e8462012-11-21 18:34:02 -0800139{
140 return 0;
141}
142
Sean Christophersonb9904082020-03-21 13:25:55 -0700143int kvm_arch_check_processor_compat(void *opaque)
Sanjay Lal669e8462012-11-21 18:34:02 -0800144{
Sean Christophersonf257d6d2019-04-19 22:18:17 -0700145 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800146}
147
Huacai Chenf21db302020-05-23 15:56:37 +0800148extern void kvm_init_loongson_ipi(struct kvm *kvm);
149
Sanjay Lal669e8462012-11-21 18:34:02 -0800150int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
151{
James Hogana8a3c422017-03-14 10:15:19 +0000152 switch (type) {
Huacai Chen15e9e352020-09-10 18:33:51 +0800153 case KVM_VM_MIPS_AUTO:
154 break;
James Hoganc992a4f2017-03-14 10:15:31 +0000155 case KVM_VM_MIPS_VZ:
James Hogana8a3c422017-03-14 10:15:19 +0000156 break;
157 default:
158 /* Unsupported KVM type */
159 return -EINVAL;
Yang Li6732a1f2021-02-02 10:15:35 +0800160 }
James Hogana8a3c422017-03-14 10:15:19 +0000161
James Hogan06c158c2015-05-01 13:50:18 +0100162 /* Allocate page table to map GPA -> RPA */
163 kvm->arch.gpa_mm.pgd = kvm_pgd_alloc();
164 if (!kvm->arch.gpa_mm.pgd)
165 return -ENOMEM;
166
Huacai Chenf21db302020-05-23 15:56:37 +0800167#ifdef CONFIG_CPU_LOONGSON64
168 kvm_init_loongson_ipi(kvm);
169#endif
170
Sanjay Lal669e8462012-11-21 18:34:02 -0800171 return 0;
172}
173
James Hogan06c158c2015-05-01 13:50:18 +0100174static void kvm_mips_free_gpa_pt(struct kvm *kvm)
175{
176 /* It should always be safe to remove after flushing the whole range */
177 WARN_ON(!kvm_mips_flush_gpa_pt(kvm, 0, ~0));
178 pgd_free(NULL, kvm->arch.gpa_mm.pgd);
179}
180
Sanjay Lal669e8462012-11-21 18:34:02 -0800181void kvm_arch_destroy_vm(struct kvm *kvm)
182{
Marc Zyngier27592ae2021-11-16 16:03:57 +0000183 kvm_destroy_vcpus(kvm);
James Hogan06c158c2015-05-01 13:50:18 +0100184 kvm_mips_free_gpa_pt(kvm);
Sanjay Lal669e8462012-11-21 18:34:02 -0800185}
186
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700187long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl,
188 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800189{
David Daneyed829852013-05-23 09:49:10 -0700190 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800191}
192
James Hoganb6209112016-10-25 00:01:37 +0100193void kvm_arch_flush_shadow_all(struct kvm *kvm)
194{
195 /* Flush whole GPA */
196 kvm_mips_flush_gpa_pt(kvm, 0, ~0);
Paolo Bonzini5194552f2021-03-31 09:38:16 +0200197 kvm_flush_remote_tlbs(kvm);
James Hoganb6209112016-10-25 00:01:37 +0100198}
199
200void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
201 struct kvm_memory_slot *slot)
202{
203 /*
204 * The slot has been made invalid (ready for moving or deletion), so we
205 * need to ensure that it can no longer be accessed by any guest VCPUs.
206 */
207
208 spin_lock(&kvm->mmu_lock);
209 /* Flush slot from GPA */
210 kvm_mips_flush_gpa_pt(kvm, slot->base_gfn,
211 slot->base_gfn + slot->npages - 1);
Paolo Bonzini5194552f2021-03-31 09:38:16 +0200212 kvm_arch_flush_remote_tlbs_memslot(kvm, slot);
James Hoganb6209112016-10-25 00:01:37 +0100213 spin_unlock(&kvm->mmu_lock);
214}
215
Sanjay Lal669e8462012-11-21 18:34:02 -0800216int kvm_arch_prepare_memory_region(struct kvm *kvm,
Sean Christopherson537a17b2021-12-06 20:54:11 +0100217 const struct kvm_memory_slot *old,
218 struct kvm_memory_slot *new,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700219 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800220{
221 return 0;
222}
223
224void kvm_arch_commit_memory_region(struct kvm *kvm,
Sean Christopherson9d4c1972020-02-18 13:07:24 -0800225 struct kvm_memory_slot *old,
Paolo Bonzinif36f3f22015-05-18 13:20:23 +0200226 const struct kvm_memory_slot *new,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700227 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800228{
James Hogana1ac9e12016-12-06 14:56:20 +0000229 int needs_flush;
230
James Hogana1ac9e12016-12-06 14:56:20 +0000231 /*
232 * If dirty page logging is enabled, write protect all pages in the slot
233 * ready for dirty logging.
234 *
235 * There is no need to do this in any of the following cases:
236 * CREATE: No dirty mappings will already exist.
237 * MOVE/DELETE: The old mappings will already have been cleaned up by
238 * kvm_arch_flush_shadow_memslot()
239 */
240 if (change == KVM_MR_FLAGS_ONLY &&
241 (!(old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
242 new->flags & KVM_MEM_LOG_DIRTY_PAGES)) {
243 spin_lock(&kvm->mmu_lock);
244 /* Write protect GPA page table entries */
245 needs_flush = kvm_mips_mkclean_gpa_pt(kvm, new->base_gfn,
246 new->base_gfn + new->npages - 1);
James Hogana1ac9e12016-12-06 14:56:20 +0000247 if (needs_flush)
Paolo Bonzini5194552f2021-03-31 09:38:16 +0200248 kvm_arch_flush_remote_tlbs_memslot(kvm, new);
James Hogana1ac9e12016-12-06 14:56:20 +0000249 spin_unlock(&kvm->mmu_lock);
250 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800251}
252
James Hogand7b8f892016-06-23 17:34:40 +0100253static inline void dump_handler(const char *symbol, void *start, void *end)
254{
255 u32 *p;
256
257 pr_debug("LEAF(%s)\n", symbol);
258
259 pr_debug("\t.set push\n");
260 pr_debug("\t.set noreorder\n");
261
262 for (p = start; p < (u32 *)end; ++p)
263 pr_debug("\t.word\t0x%08x\t\t# %p\n", *p, p);
264
265 pr_debug("\t.set\tpop\n");
266
267 pr_debug("\tEND(%s)\n", symbol);
268}
269
Sean Christopherson09df6302020-02-03 10:41:59 -0800270/* low level hrtimer wake routine */
271static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer)
272{
273 struct kvm_vcpu *vcpu;
274
275 vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer);
Sean Christopherson879a3762020-02-03 10:42:00 -0800276
277 kvm_mips_callbacks->queue_timer_int(vcpu);
278
279 vcpu->arch.wait = 0;
Davidlohr Buesoda4ad882020-04-23 22:48:37 -0700280 rcuwait_wake_up(&vcpu->wait);
Sean Christopherson879a3762020-02-03 10:42:00 -0800281
Sean Christopherson09df6302020-02-03 10:41:59 -0800282 return kvm_mips_count_timeout(vcpu);
283}
284
Sean Christopherson897cc382019-12-18 13:55:09 -0800285int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
286{
287 return 0;
288}
289
Sean Christophersone529ef62019-12-18 13:55:15 -0800290int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800291{
James Hogan90e93112016-06-23 17:34:39 +0100292 int err, size;
James Hogana7cfa7a2016-09-10 23:56:46 +0100293 void *gebase, *p, *handler, *refill_start, *refill_end;
Sanjay Lal669e8462012-11-21 18:34:02 -0800294 int i;
295
Sean Christophersone529ef62019-12-18 13:55:15 -0800296 kvm_debug("kvm @ %p: create cpu %d at %p\n",
297 vcpu->kvm, vcpu->vcpu_id, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800298
Sean Christophersond11dfed2019-12-18 13:55:24 -0800299 err = kvm_mips_callbacks->vcpu_init(vcpu);
300 if (err)
301 return err;
302
303 hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC,
304 HRTIMER_MODE_REL);
305 vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup;
306
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700307 /*
308 * Allocate space for host mode exception handlers that handle
Sanjay Lal669e8462012-11-21 18:34:02 -0800309 * guest mode exits
310 */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700311 if (cpu_has_veic || cpu_has_vint)
Sanjay Lal669e8462012-11-21 18:34:02 -0800312 size = 0x200 + VECTORSPACING * 64;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700313 else
James Hogan7006e2d2014-05-29 10:16:23 +0100314 size = 0x4000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800315
Sanjay Lal669e8462012-11-21 18:34:02 -0800316 gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL);
317
318 if (!gebase) {
319 err = -ENOMEM;
Sean Christophersond11dfed2019-12-18 13:55:24 -0800320 goto out_uninit_vcpu;
Sanjay Lal669e8462012-11-21 18:34:02 -0800321 }
James Hogan6e95bfd2014-05-29 10:16:43 +0100322 kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n",
323 ALIGN(size, PAGE_SIZE), gebase);
Sanjay Lal669e8462012-11-21 18:34:02 -0800324
James Hogan2a06dab2016-07-08 11:53:26 +0100325 /*
326 * Check new ebase actually fits in CP0_EBase. The lack of a write gate
327 * limits us to the low 512MB of physical address space. If the memory
328 * we allocate is out of range, just give up now.
329 */
330 if (!cpu_has_ebase_wg && virt_to_phys(gebase) >= 0x20000000) {
331 kvm_err("CP0_EBase.WG required for guest exception base %pK\n",
332 gebase);
333 err = -ENOMEM;
334 goto out_free_gebase;
335 }
336
Sanjay Lal669e8462012-11-21 18:34:02 -0800337 /* Save new ebase */
338 vcpu->arch.guest_ebase = gebase;
339
James Hogan90e93112016-06-23 17:34:39 +0100340 /* Build guest exception vectors dynamically in unmapped memory */
James Hogan1f9ca622016-06-23 17:34:46 +0100341 handler = gebase + 0x2000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800342
James Hogan1934a3a2017-03-14 10:15:26 +0000343 /* TLB refill (or XTLB refill on 64-bit VZ where KX=1) */
James Hogana7cfa7a2016-09-10 23:56:46 +0100344 refill_start = gebase;
Thomas Bogendoerfer45c7e8a2021-03-01 16:29:57 +0100345 if (IS_ENABLED(CONFIG_64BIT))
James Hogan1934a3a2017-03-14 10:15:26 +0000346 refill_start += 0x080;
James Hogana7cfa7a2016-09-10 23:56:46 +0100347 refill_end = kvm_mips_build_tlb_refill_exception(refill_start, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800348
349 /* General Exception Entry point */
James Hogan1f9ca622016-06-23 17:34:46 +0100350 kvm_mips_build_exception(gebase + 0x180, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800351
352 /* For vectored interrupts poke the exception code @ all offsets 0-7 */
353 for (i = 0; i < 8; i++) {
354 kvm_debug("L1 Vectored handler @ %p\n",
355 gebase + 0x200 + (i * VECTORSPACING));
James Hogan1f9ca622016-06-23 17:34:46 +0100356 kvm_mips_build_exception(gebase + 0x200 + i * VECTORSPACING,
357 handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800358 }
359
James Hogan90e93112016-06-23 17:34:39 +0100360 /* General exit handler */
James Hogan1f9ca622016-06-23 17:34:46 +0100361 p = handler;
James Hogan90e93112016-06-23 17:34:39 +0100362 p = kvm_mips_build_exit(p);
Sanjay Lal669e8462012-11-21 18:34:02 -0800363
James Hogan90e93112016-06-23 17:34:39 +0100364 /* Guest entry routine */
365 vcpu->arch.vcpu_run = p;
366 p = kvm_mips_build_vcpu_run(p);
James Hogan797179b2016-06-09 10:50:43 +0100367
James Hogand7b8f892016-06-23 17:34:40 +0100368 /* Dump the generated code */
369 pr_debug("#include <asm/asm.h>\n");
370 pr_debug("#include <asm/regdef.h>\n");
371 pr_debug("\n");
372 dump_handler("kvm_vcpu_run", vcpu->arch.vcpu_run, p);
James Hogana7cfa7a2016-09-10 23:56:46 +0100373 dump_handler("kvm_tlb_refill", refill_start, refill_end);
James Hogand7b8f892016-06-23 17:34:40 +0100374 dump_handler("kvm_gen_exc", gebase + 0x180, gebase + 0x200);
375 dump_handler("kvm_exit", gebase + 0x2000, vcpu->arch.vcpu_run);
376
Sanjay Lal669e8462012-11-21 18:34:02 -0800377 /* Invalidate the icache for these ranges */
James Hogan32eb12a2017-01-03 17:43:01 +0000378 flush_icache_range((unsigned long)gebase,
379 (unsigned long)gebase + ALIGN(size, PAGE_SIZE));
Sanjay Lal669e8462012-11-21 18:34:02 -0800380
Sanjay Lal669e8462012-11-21 18:34:02 -0800381 /* Init */
382 vcpu->arch.last_sched_cpu = -1;
James Hoganc992a4f2017-03-14 10:15:31 +0000383 vcpu->arch.last_exec_cpu = -1;
Sanjay Lal669e8462012-11-21 18:34:02 -0800384
Sean Christopherson52598782019-12-18 13:55:19 -0800385 /* Initial guest state */
386 err = kvm_mips_callbacks->vcpu_setup(vcpu);
387 if (err)
Thomas Bogendoerfer45c7e8a2021-03-01 16:29:57 +0100388 goto out_free_gebase;
Sean Christopherson52598782019-12-18 13:55:19 -0800389
Sean Christophersone529ef62019-12-18 13:55:15 -0800390 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800391
392out_free_gebase:
393 kfree(gebase);
Sean Christophersond11dfed2019-12-18 13:55:24 -0800394out_uninit_vcpu:
395 kvm_mips_callbacks->vcpu_uninit(vcpu);
Sean Christophersone529ef62019-12-18 13:55:15 -0800396 return err;
Sanjay Lal669e8462012-11-21 18:34:02 -0800397}
398
Sean Christopherson47d51e52019-12-18 13:55:02 -0800399void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800400{
401 hrtimer_cancel(&vcpu->arch.comparecount_timer);
402
Sanjay Lal669e8462012-11-21 18:34:02 -0800403 kvm_mips_dump_stats(vcpu);
404
James Hoganaba85922016-12-16 15:57:00 +0000405 kvm_mmu_free_memory_caches(vcpu);
James Hoganc6c0a662014-05-29 10:16:44 +0100406 kfree(vcpu->arch.guest_ebase);
Sean Christophersond11dfed2019-12-18 13:55:24 -0800407
408 kvm_mips_callbacks->vcpu_uninit(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800409}
410
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700411int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
412 struct kvm_guest_debug *dbg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800413{
David Daneyed829852013-05-23 09:49:10 -0700414 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800415}
416
Tianjia Zhang1b94f6f2020-04-16 13:10:57 +0800417int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800418{
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100419 int r = -EINTR;
Sanjay Lal669e8462012-11-21 18:34:02 -0800420
Christoffer Dallaccb7572017-12-04 21:35:25 +0100421 vcpu_load(vcpu);
422
Jan H. Schönherr20b70352017-11-24 22:39:01 +0100423 kvm_sigset_activate(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800424
425 if (vcpu->mmio_needed) {
426 if (!vcpu->mmio_is_write)
Tianjia Zhangc34b26b2020-06-23 21:14:17 +0800427 kvm_mips_complete_mmio_load(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800428 vcpu->mmio_needed = 0;
429 }
430
Tianjia Zhangc34b26b2020-06-23 21:14:17 +0800431 if (vcpu->run->immediate_exit)
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100432 goto out;
433
James Hoganf7982172015-02-04 17:06:37 +0000434 lose_fpu(1);
435
James Hogan044f0f02014-05-29 10:16:32 +0100436 local_irq_disable();
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200437 guest_enter_irqoff();
James Hogan93258602016-06-14 09:40:14 +0100438 trace_kvm_enter(vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100439
James Hogan4841e0d2016-11-28 22:45:04 +0000440 /*
441 * Make sure the read of VCPU requests in vcpu_run() callback is not
442 * reordered ahead of the write to vcpu->mode, or we could miss a TLB
443 * flush request while the requester sees the VCPU as outside of guest
444 * mode and not needing an IPI.
445 */
446 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
447
Tianjia Zhangc34b26b2020-06-23 21:14:17 +0800448 r = kvm_mips_callbacks->vcpu_run(vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100449
James Hogan93258602016-06-14 09:40:14 +0100450 trace_kvm_out(vcpu);
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200451 guest_exit_irqoff();
Sanjay Lal669e8462012-11-21 18:34:02 -0800452 local_irq_enable();
453
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100454out:
Jan H. Schönherr20b70352017-11-24 22:39:01 +0100455 kvm_sigset_deactivate(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800456
Christoffer Dallaccb7572017-12-04 21:35:25 +0100457 vcpu_put(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800458 return r;
459}
460
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700461int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
462 struct kvm_mips_interrupt *irq)
Sanjay Lal669e8462012-11-21 18:34:02 -0800463{
464 int intr = (int)irq->irq;
465 struct kvm_vcpu *dvcpu = NULL;
466
Huacai Chen3f51d8f2020-05-23 15:56:36 +0800467 if (intr == kvm_priority_to_irq[MIPS_EXC_INT_IPI_1] ||
468 intr == kvm_priority_to_irq[MIPS_EXC_INT_IPI_2] ||
469 intr == (-kvm_priority_to_irq[MIPS_EXC_INT_IPI_1]) ||
470 intr == (-kvm_priority_to_irq[MIPS_EXC_INT_IPI_2]))
Sanjay Lal669e8462012-11-21 18:34:02 -0800471 kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu,
472 (int)intr);
473
474 if (irq->cpu == -1)
475 dvcpu = vcpu;
476 else
Marc Zyngier75a98692021-11-16 16:03:58 +0000477 dvcpu = kvm_get_vcpu(vcpu->kvm, irq->cpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800478
Huacai Chen3f51d8f2020-05-23 15:56:36 +0800479 if (intr == 2 || intr == 3 || intr == 4 || intr == 6) {
Sanjay Lal669e8462012-11-21 18:34:02 -0800480 kvm_mips_callbacks->queue_io_int(dvcpu, irq);
481
Huacai Chen3f51d8f2020-05-23 15:56:36 +0800482 } else if (intr == -2 || intr == -3 || intr == -4 || intr == -6) {
Sanjay Lal669e8462012-11-21 18:34:02 -0800483 kvm_mips_callbacks->dequeue_io_int(dvcpu, irq);
484 } else {
485 kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__,
486 irq->cpu, irq->irq);
487 return -EINVAL;
488 }
489
490 dvcpu->arch.wait = 0;
491
Davidlohr Buesoda4ad882020-04-23 22:48:37 -0700492 rcuwait_wake_up(&dvcpu->wait);
Sanjay Lal669e8462012-11-21 18:34:02 -0800493
494 return 0;
495}
496
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700497int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
498 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800499{
David Daneyed829852013-05-23 09:49:10 -0700500 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800501}
502
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700503int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
504 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800505{
David Daneyed829852013-05-23 09:49:10 -0700506 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800507}
508
David Daney4c73fb22013-05-23 09:49:09 -0700509static u64 kvm_mips_get_one_regs[] = {
510 KVM_REG_MIPS_R0,
511 KVM_REG_MIPS_R1,
512 KVM_REG_MIPS_R2,
513 KVM_REG_MIPS_R3,
514 KVM_REG_MIPS_R4,
515 KVM_REG_MIPS_R5,
516 KVM_REG_MIPS_R6,
517 KVM_REG_MIPS_R7,
518 KVM_REG_MIPS_R8,
519 KVM_REG_MIPS_R9,
520 KVM_REG_MIPS_R10,
521 KVM_REG_MIPS_R11,
522 KVM_REG_MIPS_R12,
523 KVM_REG_MIPS_R13,
524 KVM_REG_MIPS_R14,
525 KVM_REG_MIPS_R15,
526 KVM_REG_MIPS_R16,
527 KVM_REG_MIPS_R17,
528 KVM_REG_MIPS_R18,
529 KVM_REG_MIPS_R19,
530 KVM_REG_MIPS_R20,
531 KVM_REG_MIPS_R21,
532 KVM_REG_MIPS_R22,
533 KVM_REG_MIPS_R23,
534 KVM_REG_MIPS_R24,
535 KVM_REG_MIPS_R25,
536 KVM_REG_MIPS_R26,
537 KVM_REG_MIPS_R27,
538 KVM_REG_MIPS_R28,
539 KVM_REG_MIPS_R29,
540 KVM_REG_MIPS_R30,
541 KVM_REG_MIPS_R31,
542
James Hogan70e92c7e2016-07-04 19:35:11 +0100543#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700544 KVM_REG_MIPS_HI,
545 KVM_REG_MIPS_LO,
James Hogan70e92c7e2016-07-04 19:35:11 +0100546#endif
David Daney4c73fb22013-05-23 09:49:09 -0700547 KVM_REG_MIPS_PC,
David Daney4c73fb22013-05-23 09:49:09 -0700548};
549
James Hogane5775932016-06-15 19:29:51 +0100550static u64 kvm_mips_get_one_regs_fpu[] = {
551 KVM_REG_MIPS_FCR_IR,
552 KVM_REG_MIPS_FCR_CSR,
553};
554
555static u64 kvm_mips_get_one_regs_msa[] = {
556 KVM_REG_MIPS_MSA_IR,
557 KVM_REG_MIPS_MSA_CSR,
558};
559
James Hoganf5c43bd2016-06-15 19:29:49 +0100560static unsigned long kvm_mips_num_regs(struct kvm_vcpu *vcpu)
561{
562 unsigned long ret;
563
564 ret = ARRAY_SIZE(kvm_mips_get_one_regs);
James Hogane5775932016-06-15 19:29:51 +0100565 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
566 ret += ARRAY_SIZE(kvm_mips_get_one_regs_fpu) + 48;
567 /* odd doubles */
568 if (boot_cpu_data.fpu_id & MIPS_FPIR_F64)
569 ret += 16;
570 }
571 if (kvm_mips_guest_can_have_msa(&vcpu->arch))
572 ret += ARRAY_SIZE(kvm_mips_get_one_regs_msa) + 32;
James Hoganf5c43bd2016-06-15 19:29:49 +0100573 ret += kvm_mips_callbacks->num_regs(vcpu);
574
575 return ret;
576}
577
578static int kvm_mips_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices)
579{
James Hogane5775932016-06-15 19:29:51 +0100580 u64 index;
581 unsigned int i;
582
James Hoganf5c43bd2016-06-15 19:29:49 +0100583 if (copy_to_user(indices, kvm_mips_get_one_regs,
584 sizeof(kvm_mips_get_one_regs)))
585 return -EFAULT;
586 indices += ARRAY_SIZE(kvm_mips_get_one_regs);
587
James Hogane5775932016-06-15 19:29:51 +0100588 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
589 if (copy_to_user(indices, kvm_mips_get_one_regs_fpu,
590 sizeof(kvm_mips_get_one_regs_fpu)))
591 return -EFAULT;
592 indices += ARRAY_SIZE(kvm_mips_get_one_regs_fpu);
593
594 for (i = 0; i < 32; ++i) {
595 index = KVM_REG_MIPS_FPR_32(i);
596 if (copy_to_user(indices, &index, sizeof(index)))
597 return -EFAULT;
598 ++indices;
599
600 /* skip odd doubles if no F64 */
601 if (i & 1 && !(boot_cpu_data.fpu_id & MIPS_FPIR_F64))
602 continue;
603
604 index = KVM_REG_MIPS_FPR_64(i);
605 if (copy_to_user(indices, &index, sizeof(index)))
606 return -EFAULT;
607 ++indices;
608 }
609 }
610
611 if (kvm_mips_guest_can_have_msa(&vcpu->arch)) {
612 if (copy_to_user(indices, kvm_mips_get_one_regs_msa,
613 sizeof(kvm_mips_get_one_regs_msa)))
614 return -EFAULT;
615 indices += ARRAY_SIZE(kvm_mips_get_one_regs_msa);
616
617 for (i = 0; i < 32; ++i) {
618 index = KVM_REG_MIPS_VEC_128(i);
619 if (copy_to_user(indices, &index, sizeof(index)))
620 return -EFAULT;
621 ++indices;
622 }
623 }
624
James Hoganf5c43bd2016-06-15 19:29:49 +0100625 return kvm_mips_callbacks->copy_reg_indices(vcpu, indices);
626}
627
David Daney4c73fb22013-05-23 09:49:09 -0700628static int kvm_mips_get_reg(struct kvm_vcpu *vcpu,
629 const struct kvm_one_reg *reg)
630{
David Daney4c73fb22013-05-23 09:49:09 -0700631 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000632 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
James Hoganf8be02d2014-05-29 10:16:29 +0100633 int ret;
David Daney4c73fb22013-05-23 09:49:09 -0700634 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000635 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000636 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700637
638 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000639 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700640 case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31:
641 v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0];
642 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100643#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700644 case KVM_REG_MIPS_HI:
645 v = (long)vcpu->arch.hi;
646 break;
647 case KVM_REG_MIPS_LO:
648 v = (long)vcpu->arch.lo;
649 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100650#endif
David Daney4c73fb22013-05-23 09:49:09 -0700651 case KVM_REG_MIPS_PC:
652 v = (long)vcpu->arch.pc;
653 break;
654
James Hogan379245c2014-12-02 15:48:24 +0000655 /* Floating point registers */
656 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
657 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
658 return -EINVAL;
659 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
660 /* Odd singles in top of even double when FR=0 */
661 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
662 v = get_fpr32(&fpu->fpr[idx], 0);
663 else
664 v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1);
665 break;
666 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
667 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
668 return -EINVAL;
669 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
670 /* Can't access odd doubles in FR=0 mode */
671 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
672 return -EINVAL;
673 v = get_fpr64(&fpu->fpr[idx], 0);
674 break;
675 case KVM_REG_MIPS_FCR_IR:
676 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
677 return -EINVAL;
678 v = boot_cpu_data.fpu_id;
679 break;
680 case KVM_REG_MIPS_FCR_CSR:
681 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
682 return -EINVAL;
683 v = fpu->fcr31;
684 break;
685
James Hoganab86bd62014-12-02 15:48:24 +0000686 /* MIPS SIMD Architecture (MSA) registers */
687 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
688 if (!kvm_mips_guest_has_msa(&vcpu->arch))
689 return -EINVAL;
690 /* Can't access MSA registers in FR=0 mode */
691 if (!(kvm_read_c0_guest_status(cop0) & ST0_FR))
692 return -EINVAL;
693 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
694#ifdef CONFIG_CPU_LITTLE_ENDIAN
695 /* least significant byte first */
696 vs[0] = get_fpr64(&fpu->fpr[idx], 0);
697 vs[1] = get_fpr64(&fpu->fpr[idx], 1);
698#else
699 /* most significant byte first */
700 vs[0] = get_fpr64(&fpu->fpr[idx], 1);
701 vs[1] = get_fpr64(&fpu->fpr[idx], 0);
702#endif
703 break;
704 case KVM_REG_MIPS_MSA_IR:
705 if (!kvm_mips_guest_has_msa(&vcpu->arch))
706 return -EINVAL;
707 v = boot_cpu_data.msa_id;
708 break;
709 case KVM_REG_MIPS_MSA_CSR:
710 if (!kvm_mips_guest_has_msa(&vcpu->arch))
711 return -EINVAL;
712 v = fpu->msacsr;
713 break;
714
James Hoganf8be02d2014-05-29 10:16:29 +0100715 /* registers to be handled specially */
James Hogancc68d222016-06-15 19:29:48 +0100716 default:
James Hoganf8be02d2014-05-29 10:16:29 +0100717 ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v);
718 if (ret)
719 return ret;
720 break;
David Daney4c73fb22013-05-23 09:49:09 -0700721 }
David Daney681865d2013-06-10 12:33:48 -0700722 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
723 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700724
David Daney681865d2013-06-10 12:33:48 -0700725 return put_user(v, uaddr64);
726 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
727 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
728 u32 v32 = (u32)v;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700729
David Daney681865d2013-06-10 12:33:48 -0700730 return put_user(v32, uaddr32);
James Hoganab86bd62014-12-02 15:48:24 +0000731 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
732 void __user *uaddr = (void __user *)(long)reg->addr;
733
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200734 return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700735 } else {
736 return -EINVAL;
737 }
David Daney4c73fb22013-05-23 09:49:09 -0700738}
739
740static int kvm_mips_set_reg(struct kvm_vcpu *vcpu,
741 const struct kvm_one_reg *reg)
742{
David Daney4c73fb22013-05-23 09:49:09 -0700743 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000744 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
745 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000746 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000747 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700748
David Daney681865d2013-06-10 12:33:48 -0700749 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
750 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
751
752 if (get_user(v, uaddr64) != 0)
753 return -EFAULT;
754 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
755 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
756 s32 v32;
757
758 if (get_user(v32, uaddr32) != 0)
759 return -EFAULT;
760 v = (s64)v32;
James Hoganab86bd62014-12-02 15:48:24 +0000761 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
762 void __user *uaddr = (void __user *)(long)reg->addr;
763
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200764 return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700765 } else {
766 return -EINVAL;
767 }
David Daney4c73fb22013-05-23 09:49:09 -0700768
769 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000770 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700771 case KVM_REG_MIPS_R0:
772 /* Silently ignore requests to set $0 */
773 break;
774 case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31:
775 vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v;
776 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100777#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700778 case KVM_REG_MIPS_HI:
779 vcpu->arch.hi = v;
780 break;
781 case KVM_REG_MIPS_LO:
782 vcpu->arch.lo = v;
783 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100784#endif
David Daney4c73fb22013-05-23 09:49:09 -0700785 case KVM_REG_MIPS_PC:
786 vcpu->arch.pc = v;
787 break;
788
James Hogan379245c2014-12-02 15:48:24 +0000789 /* Floating point registers */
790 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
791 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
792 return -EINVAL;
793 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
794 /* Odd singles in top of even double when FR=0 */
795 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
796 set_fpr32(&fpu->fpr[idx], 0, v);
797 else
798 set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v);
799 break;
800 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
801 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
802 return -EINVAL;
803 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
804 /* Can't access odd doubles in FR=0 mode */
805 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
806 return -EINVAL;
807 set_fpr64(&fpu->fpr[idx], 0, v);
808 break;
809 case KVM_REG_MIPS_FCR_IR:
810 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
811 return -EINVAL;
812 /* Read-only */
813 break;
814 case KVM_REG_MIPS_FCR_CSR:
815 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
816 return -EINVAL;
817 fpu->fcr31 = v;
818 break;
819
James Hoganab86bd62014-12-02 15:48:24 +0000820 /* MIPS SIMD Architecture (MSA) registers */
821 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
822 if (!kvm_mips_guest_has_msa(&vcpu->arch))
823 return -EINVAL;
824 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
825#ifdef CONFIG_CPU_LITTLE_ENDIAN
826 /* least significant byte first */
827 set_fpr64(&fpu->fpr[idx], 0, vs[0]);
828 set_fpr64(&fpu->fpr[idx], 1, vs[1]);
829#else
830 /* most significant byte first */
831 set_fpr64(&fpu->fpr[idx], 1, vs[0]);
832 set_fpr64(&fpu->fpr[idx], 0, vs[1]);
833#endif
834 break;
835 case KVM_REG_MIPS_MSA_IR:
836 if (!kvm_mips_guest_has_msa(&vcpu->arch))
837 return -EINVAL;
838 /* Read-only */
839 break;
840 case KVM_REG_MIPS_MSA_CSR:
841 if (!kvm_mips_guest_has_msa(&vcpu->arch))
842 return -EINVAL;
843 fpu->msacsr = v;
844 break;
845
James Hoganf8be02d2014-05-29 10:16:29 +0100846 /* registers to be handled specially */
David Daney4c73fb22013-05-23 09:49:09 -0700847 default:
James Hogancc68d222016-06-15 19:29:48 +0100848 return kvm_mips_callbacks->set_one_reg(vcpu, reg, v);
David Daney4c73fb22013-05-23 09:49:09 -0700849 }
850 return 0;
851}
852
James Hogan5fafd8742014-12-08 23:07:56 +0000853static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
854 struct kvm_enable_cap *cap)
855{
856 int r = 0;
857
858 if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap))
859 return -EINVAL;
860 if (cap->flags)
861 return -EINVAL;
862 if (cap->args[0])
863 return -EINVAL;
864
865 switch (cap->cap) {
866 case KVM_CAP_MIPS_FPU:
867 vcpu->arch.fpu_enabled = true;
868 break;
James Hogand952bd02014-12-08 23:07:56 +0000869 case KVM_CAP_MIPS_MSA:
870 vcpu->arch.msa_enabled = true;
871 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000872 default:
873 r = -EINVAL;
874 break;
875 }
876
877 return r;
878}
879
Paolo Bonzini5cb09442017-12-12 17:41:34 +0100880long kvm_arch_vcpu_async_ioctl(struct file *filp, unsigned int ioctl,
881 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800882{
883 struct kvm_vcpu *vcpu = filp->private_data;
884 void __user *argp = (void __user *)arg;
Sanjay Lal669e8462012-11-21 18:34:02 -0800885
Christoffer Dall9b0624712017-12-04 21:35:36 +0100886 if (ioctl == KVM_INTERRUPT) {
887 struct kvm_mips_interrupt irq;
888
889 if (copy_from_user(&irq, argp, sizeof(irq)))
890 return -EFAULT;
891 kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__,
892 irq.irq);
893
894 return kvm_vcpu_ioctl_interrupt(vcpu, &irq);
895 }
896
Paolo Bonzini5cb09442017-12-12 17:41:34 +0100897 return -ENOIOCTLCMD;
898}
899
900long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl,
901 unsigned long arg)
902{
903 struct kvm_vcpu *vcpu = filp->private_data;
904 void __user *argp = (void __user *)arg;
905 long r;
906
Christoffer Dall9b0624712017-12-04 21:35:36 +0100907 vcpu_load(vcpu);
908
Sanjay Lal669e8462012-11-21 18:34:02 -0800909 switch (ioctl) {
David Daney4c73fb22013-05-23 09:49:09 -0700910 case KVM_SET_ONE_REG:
911 case KVM_GET_ONE_REG: {
912 struct kvm_one_reg reg;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700913
Christoffer Dall9b0624712017-12-04 21:35:36 +0100914 r = -EFAULT;
David Daney4c73fb22013-05-23 09:49:09 -0700915 if (copy_from_user(&reg, argp, sizeof(reg)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100916 break;
David Daney4c73fb22013-05-23 09:49:09 -0700917 if (ioctl == KVM_SET_ONE_REG)
Christoffer Dall9b0624712017-12-04 21:35:36 +0100918 r = kvm_mips_set_reg(vcpu, &reg);
David Daney4c73fb22013-05-23 09:49:09 -0700919 else
Christoffer Dall9b0624712017-12-04 21:35:36 +0100920 r = kvm_mips_get_reg(vcpu, &reg);
921 break;
David Daney4c73fb22013-05-23 09:49:09 -0700922 }
923 case KVM_GET_REG_LIST: {
924 struct kvm_reg_list __user *user_list = argp;
David Daney4c73fb22013-05-23 09:49:09 -0700925 struct kvm_reg_list reg_list;
926 unsigned n;
927
Christoffer Dall9b0624712017-12-04 21:35:36 +0100928 r = -EFAULT;
David Daney4c73fb22013-05-23 09:49:09 -0700929 if (copy_from_user(&reg_list, user_list, sizeof(reg_list)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100930 break;
David Daney4c73fb22013-05-23 09:49:09 -0700931 n = reg_list.n;
James Hoganf5c43bd2016-06-15 19:29:49 +0100932 reg_list.n = kvm_mips_num_regs(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -0700933 if (copy_to_user(user_list, &reg_list, sizeof(reg_list)))
Sanjay Lal669e8462012-11-21 18:34:02 -0800934 break;
Christoffer Dall9b0624712017-12-04 21:35:36 +0100935 r = -E2BIG;
936 if (n < reg_list.n)
937 break;
938 r = kvm_mips_copy_reg_indices(vcpu, user_list->reg);
939 break;
940 }
James Hogan5fafd8742014-12-08 23:07:56 +0000941 case KVM_ENABLE_CAP: {
942 struct kvm_enable_cap cap;
943
Christoffer Dall9b0624712017-12-04 21:35:36 +0100944 r = -EFAULT;
James Hogan5fafd8742014-12-08 23:07:56 +0000945 if (copy_from_user(&cap, argp, sizeof(cap)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100946 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000947 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
948 break;
949 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800950 default:
David Daney4c73fb22013-05-23 09:49:09 -0700951 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800952 }
Christoffer Dall9b0624712017-12-04 21:35:36 +0100953
954 vcpu_put(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800955 return r;
956}
957
Sean Christopherson0dff0842020-02-18 13:07:29 -0800958void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
Sanjay Lal669e8462012-11-21 18:34:02 -0800959{
Sanjay Lal669e8462012-11-21 18:34:02 -0800960
Sanjay Lal669e8462012-11-21 18:34:02 -0800961}
962
Paolo Bonzini566a0be2021-04-02 11:44:56 +0200963int kvm_arch_flush_remote_tlb(struct kvm *kvm)
Paolo Bonzini2a31b9d2018-10-23 02:36:47 +0200964{
Paolo Bonzini566a0be2021-04-02 11:44:56 +0200965 kvm_mips_callbacks->prepare_flush_shadow(kvm);
966 return 1;
967}
968
Sanjay Lal669e8462012-11-21 18:34:02 -0800969void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm,
Paolo Bonzini6c9dd6d2021-04-02 17:53:09 +0200970 const struct kvm_memory_slot *memslot)
Paolo Bonzini2a31b9d2018-10-23 02:36:47 +0200971{
Paolo Bonzini5194552f2021-03-31 09:38:16 +0200972 kvm_flush_remote_tlbs(kvm);
Paolo Bonzini2a31b9d2018-10-23 02:36:47 +0200973}
974
Sanjay Lal669e8462012-11-21 18:34:02 -0800975long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg)
976{
977 long r;
978
979 switch (ioctl) {
980 default:
David Daneyed829852013-05-23 09:49:10 -0700981 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800982 }
983
984 return r;
985}
986
987int kvm_arch_init(void *opaque)
988{
Sanjay Lal669e8462012-11-21 18:34:02 -0800989 if (kvm_mips_callbacks) {
990 kvm_err("kvm: module already exists\n");
991 return -EEXIST;
992 }
993
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700994 return kvm_mips_emulation_init(&kvm_mips_callbacks);
Sanjay Lal669e8462012-11-21 18:34:02 -0800995}
996
997void kvm_arch_exit(void)
998{
999 kvm_mips_callbacks = NULL;
1000}
1001
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001002int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1003 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001004{
David Daneyed829852013-05-23 09:49:10 -07001005 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001006}
1007
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001008int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1009 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001010{
David Daneyed829852013-05-23 09:49:10 -07001011 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001012}
1013
Dominik Dingel31928aa2014-12-04 15:47:07 +01001014void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -08001015{
Sanjay Lal669e8462012-11-21 18:34:02 -08001016}
1017
1018int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1019{
David Daneyed829852013-05-23 09:49:10 -07001020 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001021}
1022
1023int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1024{
David Daneyed829852013-05-23 09:49:10 -07001025 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001026}
1027
Souptick Joarder1499fa82018-04-19 00:49:58 +05301028vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
Sanjay Lal669e8462012-11-21 18:34:02 -08001029{
1030 return VM_FAULT_SIGBUS;
1031}
1032
Alexander Graf784aa3d2014-07-14 18:27:35 +02001033int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
Sanjay Lal669e8462012-11-21 18:34:02 -08001034{
1035 int r;
1036
1037 switch (ext) {
David Daney4c73fb22013-05-23 09:49:09 -07001038 case KVM_CAP_ONE_REG:
James Hogan5fafd8742014-12-08 23:07:56 +00001039 case KVM_CAP_ENABLE_CAP:
James Hogan230c5722015-05-08 17:11:49 +01001040 case KVM_CAP_READONLY_MEM:
James Hogan411740f2016-12-13 16:32:39 +00001041 case KVM_CAP_SYNC_MMU:
Paolo Bonzini460df4c2017-02-08 11:50:15 +01001042 case KVM_CAP_IMMEDIATE_EXIT:
David Daney4c73fb22013-05-23 09:49:09 -07001043 r = 1;
1044 break;
James Hogan12ed1fa2016-12-13 22:39:39 +00001045 case KVM_CAP_NR_VCPUS:
Vitaly Kuznetsov57a2e132021-11-16 17:34:39 +01001046 r = min_t(unsigned int, num_online_cpus(), KVM_MAX_VCPUS);
James Hogan12ed1fa2016-12-13 22:39:39 +00001047 break;
1048 case KVM_CAP_MAX_VCPUS:
1049 r = KVM_MAX_VCPUS;
1050 break;
Thomas Hutha86cb412019-05-23 18:43:08 +02001051 case KVM_CAP_MAX_VCPU_ID:
Juergen Grossa1c42dd2021-09-13 15:57:44 +02001052 r = KVM_MAX_VCPU_IDS;
Thomas Hutha86cb412019-05-23 18:43:08 +02001053 break;
James Hogan5fafd8742014-12-08 23:07:56 +00001054 case KVM_CAP_MIPS_FPU:
James Hogan556f2a52016-04-22 10:38:48 +01001055 /* We don't handle systems with inconsistent cpu_has_fpu */
1056 r = !!raw_cpu_has_fpu;
James Hogan5fafd8742014-12-08 23:07:56 +00001057 break;
James Hogand952bd02014-12-08 23:07:56 +00001058 case KVM_CAP_MIPS_MSA:
1059 /*
1060 * We don't support MSA vector partitioning yet:
1061 * 1) It would require explicit support which can't be tested
1062 * yet due to lack of support in current hardware.
1063 * 2) It extends the state that would need to be saved/restored
1064 * by e.g. QEMU for migration.
1065 *
1066 * When vector partitioning hardware becomes available, support
1067 * could be added by requiring a flag when enabling
1068 * KVM_CAP_MIPS_MSA capability to indicate that userland knows
1069 * to save/restore the appropriate extra state.
1070 */
1071 r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF);
1072 break;
Sanjay Lal669e8462012-11-21 18:34:02 -08001073 default:
James Hogan607ef2f2017-03-14 10:15:22 +00001074 r = kvm_mips_callbacks->check_extension(kvm, ext);
Sanjay Lal669e8462012-11-21 18:34:02 -08001075 break;
1076 }
1077 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001078}
1079
1080int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu)
1081{
James Hoganf4474d52017-03-14 10:15:39 +00001082 return kvm_mips_pending_timer(vcpu) ||
1083 kvm_read_c0_guest_cause(vcpu->arch.cop0) & C_TI;
Sanjay Lal669e8462012-11-21 18:34:02 -08001084}
1085
1086int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu)
1087{
1088 int i;
1089 struct mips_coproc *cop0;
1090
1091 if (!vcpu)
1092 return -1;
1093
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001094 kvm_debug("VCPU Register Dump:\n");
1095 kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc);
1096 kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions);
Sanjay Lal669e8462012-11-21 18:34:02 -08001097
1098 for (i = 0; i < 32; i += 4) {
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001099 kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i,
Sanjay Lal669e8462012-11-21 18:34:02 -08001100 vcpu->arch.gprs[i],
1101 vcpu->arch.gprs[i + 1],
1102 vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]);
1103 }
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001104 kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi);
1105 kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo);
Sanjay Lal669e8462012-11-21 18:34:02 -08001106
1107 cop0 = vcpu->arch.cop0;
James Hogana27660f2017-03-14 10:15:25 +00001108 kvm_debug("\tStatus: 0x%08x, Cause: 0x%08x\n",
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001109 kvm_read_c0_guest_status(cop0),
1110 kvm_read_c0_guest_cause(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001111
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001112 kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001113
1114 return 0;
1115}
1116
1117int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1118{
1119 int i;
1120
Christoffer Dall875656f2017-12-04 21:35:27 +01001121 vcpu_load(vcpu);
1122
David Daney8d17dd02013-05-23 09:49:08 -07001123 for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001124 vcpu->arch.gprs[i] = regs->gpr[i];
David Daney8d17dd02013-05-23 09:49:08 -07001125 vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */
Sanjay Lal669e8462012-11-21 18:34:02 -08001126 vcpu->arch.hi = regs->hi;
1127 vcpu->arch.lo = regs->lo;
1128 vcpu->arch.pc = regs->pc;
1129
Christoffer Dall875656f2017-12-04 21:35:27 +01001130 vcpu_put(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -07001131 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001132}
1133
1134int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1135{
1136 int i;
1137
Christoffer Dall1fc9b762017-12-04 21:35:26 +01001138 vcpu_load(vcpu);
1139
David Daney8d17dd02013-05-23 09:49:08 -07001140 for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001141 regs->gpr[i] = vcpu->arch.gprs[i];
Sanjay Lal669e8462012-11-21 18:34:02 -08001142
1143 regs->hi = vcpu->arch.hi;
1144 regs->lo = vcpu->arch.lo;
1145 regs->pc = vcpu->arch.pc;
1146
Christoffer Dall1fc9b762017-12-04 21:35:26 +01001147 vcpu_put(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -07001148 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001149}
1150
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001151int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1152 struct kvm_translation *tr)
Sanjay Lal669e8462012-11-21 18:34:02 -08001153{
1154 return 0;
1155}
1156
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001157static void kvm_mips_set_c0_status(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001158{
James Hogan8cffd192016-06-09 14:19:08 +01001159 u32 status = read_c0_status();
Sanjay Lal669e8462012-11-21 18:34:02 -08001160
Sanjay Lal669e8462012-11-21 18:34:02 -08001161 if (cpu_has_dsp)
1162 status |= (ST0_MX);
1163
1164 write_c0_status(status);
1165 ehb();
1166}
1167
1168/*
1169 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
1170 */
Tianjia Zhang0b7aa582020-06-23 21:14:18 +08001171int kvm_mips_handle_exit(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -08001172{
Tianjia Zhang0b7aa582020-06-23 21:14:18 +08001173 struct kvm_run *run = vcpu->run;
James Hogan8cffd192016-06-09 14:19:08 +01001174 u32 cause = vcpu->arch.host_cp0_cause;
1175 u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f;
1176 u32 __user *opc = (u32 __user *) vcpu->arch.pc;
Sanjay Lal669e8462012-11-21 18:34:02 -08001177 unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
1178 enum emulation_result er = EMULATE_DONE;
James Hogan122e51d2016-11-28 17:23:14 +00001179 u32 inst;
Sanjay Lal669e8462012-11-21 18:34:02 -08001180 int ret = RESUME_GUEST;
1181
James Hogan4841e0d2016-11-28 22:45:04 +00001182 vcpu->mode = OUTSIDE_GUEST_MODE;
1183
Sanjay Lal669e8462012-11-21 18:34:02 -08001184 /* Set a default exit reason */
1185 run->exit_reason = KVM_EXIT_UNKNOWN;
1186 run->ready_for_interrupt_injection = 1;
1187
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001188 /*
1189 * Set the appropriate status bits based on host CPU features,
1190 * before we hit the scheduler
1191 */
Sanjay Lal669e8462012-11-21 18:34:02 -08001192 kvm_mips_set_c0_status();
1193
1194 local_irq_enable();
1195
1196 kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n",
1197 cause, opc, run, vcpu);
James Hogan1e09e862016-06-14 09:40:12 +01001198 trace_kvm_exit(vcpu, exccode);
Sanjay Lal669e8462012-11-21 18:34:02 -08001199
Sanjay Lal669e8462012-11-21 18:34:02 -08001200 switch (exccode) {
James Hogan16d100db2015-12-16 23:49:33 +00001201 case EXCCODE_INT:
1202 kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001203
1204 ++vcpu->stat.int_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001205
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001206 if (need_resched())
Sanjay Lal669e8462012-11-21 18:34:02 -08001207 cond_resched();
Sanjay Lal669e8462012-11-21 18:34:02 -08001208
1209 ret = RESUME_GUEST;
1210 break;
1211
James Hogan16d100db2015-12-16 23:49:33 +00001212 case EXCCODE_CPU:
1213 kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001214
1215 ++vcpu->stat.cop_unusable_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001216 ret = kvm_mips_callbacks->handle_cop_unusable(vcpu);
1217 /* XXXKYMA: Might need to return to user space */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001218 if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN)
Sanjay Lal669e8462012-11-21 18:34:02 -08001219 ret = RESUME_HOST;
Sanjay Lal669e8462012-11-21 18:34:02 -08001220 break;
1221
James Hogan16d100db2015-12-16 23:49:33 +00001222 case EXCCODE_MOD:
Sanjay Lal669e8462012-11-21 18:34:02 -08001223 ++vcpu->stat.tlbmod_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001224 ret = kvm_mips_callbacks->handle_tlb_mod(vcpu);
1225 break;
1226
James Hogan16d100db2015-12-16 23:49:33 +00001227 case EXCCODE_TLBS:
James Hogana27660f2017-03-14 10:15:25 +00001228 kvm_debug("TLB ST fault: cause %#x, status %#x, PC: %p, BadVaddr: %#lx\n",
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001229 cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc,
1230 badvaddr);
Sanjay Lal669e8462012-11-21 18:34:02 -08001231
1232 ++vcpu->stat.tlbmiss_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001233 ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu);
1234 break;
1235
James Hogan16d100db2015-12-16 23:49:33 +00001236 case EXCCODE_TLBL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001237 kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
1238 cause, opc, badvaddr);
1239
1240 ++vcpu->stat.tlbmiss_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001241 ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu);
1242 break;
1243
James Hogan16d100db2015-12-16 23:49:33 +00001244 case EXCCODE_ADES:
Sanjay Lal669e8462012-11-21 18:34:02 -08001245 ++vcpu->stat.addrerr_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001246 ret = kvm_mips_callbacks->handle_addr_err_st(vcpu);
1247 break;
1248
James Hogan16d100db2015-12-16 23:49:33 +00001249 case EXCCODE_ADEL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001250 ++vcpu->stat.addrerr_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001251 ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu);
1252 break;
1253
James Hogan16d100db2015-12-16 23:49:33 +00001254 case EXCCODE_SYS:
Sanjay Lal669e8462012-11-21 18:34:02 -08001255 ++vcpu->stat.syscall_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001256 ret = kvm_mips_callbacks->handle_syscall(vcpu);
1257 break;
1258
James Hogan16d100db2015-12-16 23:49:33 +00001259 case EXCCODE_RI:
Sanjay Lal669e8462012-11-21 18:34:02 -08001260 ++vcpu->stat.resvd_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001261 ret = kvm_mips_callbacks->handle_res_inst(vcpu);
1262 break;
1263
James Hogan16d100db2015-12-16 23:49:33 +00001264 case EXCCODE_BP:
Sanjay Lal669e8462012-11-21 18:34:02 -08001265 ++vcpu->stat.break_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001266 ret = kvm_mips_callbacks->handle_break(vcpu);
1267 break;
1268
James Hogan16d100db2015-12-16 23:49:33 +00001269 case EXCCODE_TR:
James Hogan0a560422015-02-06 16:03:57 +00001270 ++vcpu->stat.trap_inst_exits;
James Hogan0a560422015-02-06 16:03:57 +00001271 ret = kvm_mips_callbacks->handle_trap(vcpu);
1272 break;
1273
James Hogan16d100db2015-12-16 23:49:33 +00001274 case EXCCODE_MSAFPE:
James Hoganc2537ed2015-02-06 10:56:27 +00001275 ++vcpu->stat.msa_fpe_exits;
James Hoganc2537ed2015-02-06 10:56:27 +00001276 ret = kvm_mips_callbacks->handle_msa_fpe(vcpu);
1277 break;
1278
James Hogan16d100db2015-12-16 23:49:33 +00001279 case EXCCODE_FPE:
James Hogan1c0cd662015-02-06 10:56:27 +00001280 ++vcpu->stat.fpe_exits;
James Hogan1c0cd662015-02-06 10:56:27 +00001281 ret = kvm_mips_callbacks->handle_fpe(vcpu);
1282 break;
1283
James Hogan16d100db2015-12-16 23:49:33 +00001284 case EXCCODE_MSADIS:
James Hoganc2537ed2015-02-06 10:56:27 +00001285 ++vcpu->stat.msa_disabled_exits;
James Hogan98119ad2015-02-06 11:11:56 +00001286 ret = kvm_mips_callbacks->handle_msa_disabled(vcpu);
1287 break;
1288
James Hogan28c1e762017-03-14 10:15:24 +00001289 case EXCCODE_GE:
1290 /* defer exit accounting to handler */
1291 ret = kvm_mips_callbacks->handle_guest_exit(vcpu);
1292 break;
1293
Sanjay Lal669e8462012-11-21 18:34:02 -08001294 default:
James Hogan122e51d2016-11-28 17:23:14 +00001295 if (cause & CAUSEF_BD)
1296 opc += 1;
1297 inst = 0;
James Hogan6a97c772015-04-23 16:54:35 +01001298 kvm_get_badinstr(opc, vcpu, &inst);
James Hogana27660f2017-03-14 10:15:25 +00001299 kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#x\n",
James Hogan122e51d2016-11-28 17:23:14 +00001300 exccode, opc, inst, badvaddr,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001301 kvm_read_c0_guest_status(vcpu->arch.cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001302 kvm_arch_vcpu_dump_regs(vcpu);
1303 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1304 ret = RESUME_HOST;
1305 break;
1306
1307 }
1308
Sanjay Lal669e8462012-11-21 18:34:02 -08001309 local_irq_disable();
1310
James Hoganf4474d52017-03-14 10:15:39 +00001311 if (ret == RESUME_GUEST)
1312 kvm_vz_acquire_htimer(vcpu);
1313
Sanjay Lal669e8462012-11-21 18:34:02 -08001314 if (er == EMULATE_DONE && !(ret & RESUME_HOST))
1315 kvm_mips_deliver_interrupts(vcpu, cause);
1316
1317 if (!(ret & RESUME_HOST)) {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001318 /* Only check for signals if not already exiting to userspace */
Sanjay Lal669e8462012-11-21 18:34:02 -08001319 if (signal_pending(current)) {
1320 run->exit_reason = KVM_EXIT_INTR;
1321 ret = (-EINTR << 2) | RESUME_HOST;
1322 ++vcpu->stat.signal_exits;
James Hogan1e09e862016-06-14 09:40:12 +01001323 trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL);
Sanjay Lal669e8462012-11-21 18:34:02 -08001324 }
1325 }
1326
James Hogan98e91b82014-11-18 14:09:12 +00001327 if (ret == RESUME_GUEST) {
James Hogan93258602016-06-14 09:40:14 +01001328 trace_kvm_reenter(vcpu);
1329
James Hogan4841e0d2016-11-28 22:45:04 +00001330 /*
1331 * Make sure the read of VCPU requests in vcpu_reenter()
1332 * callback is not reordered ahead of the write to vcpu->mode,
1333 * or we could miss a TLB flush request while the requester sees
1334 * the VCPU as outside of guest mode and not needing an IPI.
1335 */
1336 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
1337
Tianjia Zhangc34b26b2020-06-23 21:14:17 +08001338 kvm_mips_callbacks->vcpu_reenter(vcpu);
James Hogan25b08c72016-09-16 00:06:43 +01001339
James Hogan98e91b82014-11-18 14:09:12 +00001340 /*
James Hogan539cb89fb2015-03-05 11:43:36 +00001341 * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context
1342 * is live), restore FCR31 / MSACSR.
James Hogan98e91b82014-11-18 14:09:12 +00001343 *
1344 * This should be before returning to the guest exception
James Hogan539cb89fb2015-03-05 11:43:36 +00001345 * vector, as it may well cause an [MSA] FP exception if there
1346 * are pending exception bits unmasked. (see
James Hogan98e91b82014-11-18 14:09:12 +00001347 * kvm_mips_csr_die_notifier() for how that is handled).
1348 */
1349 if (kvm_mips_guest_has_fpu(&vcpu->arch) &&
1350 read_c0_status() & ST0_CU1)
1351 __kvm_restore_fcsr(&vcpu->arch);
James Hogan539cb89fb2015-03-05 11:43:36 +00001352
1353 if (kvm_mips_guest_has_msa(&vcpu->arch) &&
1354 read_c0_config5() & MIPS_CONF5_MSAEN)
1355 __kvm_restore_msacsr(&vcpu->arch);
James Hogan98e91b82014-11-18 14:09:12 +00001356 }
Sanjay Lal669e8462012-11-21 18:34:02 -08001357 return ret;
1358}
1359
James Hogan98e91b82014-11-18 14:09:12 +00001360/* Enable FPU for guest and restore context */
1361void kvm_own_fpu(struct kvm_vcpu *vcpu)
1362{
1363 struct mips_coproc *cop0 = vcpu->arch.cop0;
1364 unsigned int sr, cfg5;
1365
1366 preempt_disable();
1367
James Hogan539cb89fb2015-03-05 11:43:36 +00001368 sr = kvm_read_c0_guest_status(cop0);
1369
1370 /*
1371 * If MSA state is already live, it is undefined how it interacts with
1372 * FR=0 FPU state, and we don't want to hit reserved instruction
1373 * exceptions trying to save the MSA state later when CU=1 && FR=1, so
1374 * play it safe and save it first.
James Hogan539cb89fb2015-03-05 11:43:36 +00001375 */
1376 if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001377 vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA)
James Hogan539cb89fb2015-03-05 11:43:36 +00001378 kvm_lose_fpu(vcpu);
1379
James Hogan98e91b82014-11-18 14:09:12 +00001380 /*
1381 * Enable FPU for guest
1382 * We set FR and FRE according to guest context
1383 */
James Hogan98e91b82014-11-18 14:09:12 +00001384 change_c0_status(ST0_CU1 | ST0_FR, sr);
1385 if (cpu_has_fre) {
1386 cfg5 = kvm_read_c0_guest_config5(cop0);
1387 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1388 }
1389 enable_fpu_hazard();
1390
1391 /* If guest FPU state not active, restore it now */
James Hoganf9431762016-06-14 09:40:10 +01001392 if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) {
James Hogan98e91b82014-11-18 14:09:12 +00001393 __kvm_restore_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001394 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001395 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU);
1396 } else {
1397 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001398 }
1399
1400 preempt_enable();
1401}
1402
James Hogan539cb89fb2015-03-05 11:43:36 +00001403#ifdef CONFIG_CPU_HAS_MSA
1404/* Enable MSA for guest and restore context */
1405void kvm_own_msa(struct kvm_vcpu *vcpu)
1406{
1407 struct mips_coproc *cop0 = vcpu->arch.cop0;
1408 unsigned int sr, cfg5;
1409
1410 preempt_disable();
1411
1412 /*
1413 * Enable FPU if enabled in guest, since we're restoring FPU context
1414 * anyway. We set FR and FRE according to guest context.
1415 */
1416 if (kvm_mips_guest_has_fpu(&vcpu->arch)) {
1417 sr = kvm_read_c0_guest_status(cop0);
1418
1419 /*
1420 * If FR=0 FPU state is already live, it is undefined how it
1421 * interacts with MSA state, so play it safe and save it first.
1422 */
1423 if (!(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001424 (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU |
1425 KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU)
James Hogan539cb89fb2015-03-05 11:43:36 +00001426 kvm_lose_fpu(vcpu);
1427
1428 change_c0_status(ST0_CU1 | ST0_FR, sr);
1429 if (sr & ST0_CU1 && cpu_has_fre) {
1430 cfg5 = kvm_read_c0_guest_config5(cop0);
1431 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1432 }
1433 }
1434
1435 /* Enable MSA for guest */
1436 set_c0_config5(MIPS_CONF5_MSAEN);
1437 enable_fpu_hazard();
1438
James Hoganf9431762016-06-14 09:40:10 +01001439 switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) {
1440 case KVM_MIPS_AUX_FPU:
James Hogan539cb89fb2015-03-05 11:43:36 +00001441 /*
1442 * Guest FPU state already loaded, only restore upper MSA state
1443 */
1444 __kvm_restore_msa_upper(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001445 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan04ebebf2016-06-14 09:40:11 +01001446 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001447 break;
1448 case 0:
1449 /* Neither FPU or MSA already active, restore full MSA state */
1450 __kvm_restore_msa(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001451 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001452 if (kvm_mips_guest_has_fpu(&vcpu->arch))
James Hoganf9431762016-06-14 09:40:10 +01001453 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001454 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE,
1455 KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001456 break;
1457 default:
James Hogan04ebebf2016-06-14 09:40:11 +01001458 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001459 break;
1460 }
1461
1462 preempt_enable();
1463}
1464#endif
1465
1466/* Drop FPU & MSA without saving it */
James Hogan98e91b82014-11-18 14:09:12 +00001467void kvm_drop_fpu(struct kvm_vcpu *vcpu)
1468{
1469 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001470 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001471 disable_msa();
James Hogan04ebebf2016-06-14 09:40:11 +01001472 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA);
James Hoganf9431762016-06-14 09:40:10 +01001473 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001474 }
James Hoganf9431762016-06-14 09:40:10 +01001475 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001476 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan04ebebf2016-06-14 09:40:11 +01001477 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU);
James Hoganf9431762016-06-14 09:40:10 +01001478 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan98e91b82014-11-18 14:09:12 +00001479 }
1480 preempt_enable();
1481}
1482
James Hogan539cb89fb2015-03-05 11:43:36 +00001483/* Save and disable FPU & MSA */
James Hogan98e91b82014-11-18 14:09:12 +00001484void kvm_lose_fpu(struct kvm_vcpu *vcpu)
1485{
1486 /*
James Hoganc58cf742017-03-14 10:15:17 +00001487 * With T&E, FPU & MSA get disabled in root context (hardware) when it
1488 * is disabled in guest context (software), but the register state in
1489 * the hardware may still be in use.
1490 * This is why we explicitly re-enable the hardware before saving.
James Hogan98e91b82014-11-18 14:09:12 +00001491 */
1492
1493 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001494 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001495 __kvm_save_msa(&vcpu->arch);
James Hogan04ebebf2016-06-14 09:40:11 +01001496 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001497
1498 /* Disable MSA & FPU */
1499 disable_msa();
James Hoganf9431762016-06-14 09:40:10 +01001500 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001501 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001502 disable_fpu_hazard();
1503 }
James Hoganf9431762016-06-14 09:40:10 +01001504 vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA);
1505 } else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001506 __kvm_save_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001507 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001508 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001509
1510 /* Disable FPU */
1511 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001512 disable_fpu_hazard();
James Hogan98e91b82014-11-18 14:09:12 +00001513 }
1514 preempt_enable();
1515}
1516
1517/*
James Hogan539cb89fb2015-03-05 11:43:36 +00001518 * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are
1519 * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP
1520 * exception if cause bits are set in the value being written.
James Hogan98e91b82014-11-18 14:09:12 +00001521 */
1522static int kvm_mips_csr_die_notify(struct notifier_block *self,
1523 unsigned long cmd, void *ptr)
1524{
1525 struct die_args *args = (struct die_args *)ptr;
1526 struct pt_regs *regs = args->regs;
1527 unsigned long pc;
1528
James Hogan539cb89fb2015-03-05 11:43:36 +00001529 /* Only interested in FPE and MSAFPE */
1530 if (cmd != DIE_FP && cmd != DIE_MSAFP)
James Hogan98e91b82014-11-18 14:09:12 +00001531 return NOTIFY_DONE;
1532
1533 /* Return immediately if guest context isn't active */
1534 if (!(current->flags & PF_VCPU))
1535 return NOTIFY_DONE;
1536
1537 /* Should never get here from user mode */
1538 BUG_ON(user_mode(regs));
1539
1540 pc = instruction_pointer(regs);
1541 switch (cmd) {
1542 case DIE_FP:
1543 /* match 2nd instruction in __kvm_restore_fcsr */
1544 if (pc != (unsigned long)&__kvm_restore_fcsr + 4)
1545 return NOTIFY_DONE;
1546 break;
James Hogan539cb89fb2015-03-05 11:43:36 +00001547 case DIE_MSAFP:
1548 /* match 2nd/3rd instruction in __kvm_restore_msacsr */
1549 if (!cpu_has_msa ||
1550 pc < (unsigned long)&__kvm_restore_msacsr + 4 ||
1551 pc > (unsigned long)&__kvm_restore_msacsr + 8)
1552 return NOTIFY_DONE;
1553 break;
James Hogan98e91b82014-11-18 14:09:12 +00001554 }
1555
1556 /* Move PC forward a little and continue executing */
1557 instruction_pointer(regs) += 4;
1558
1559 return NOTIFY_STOP;
1560}
1561
1562static struct notifier_block kvm_mips_csr_die_notifier = {
1563 .notifier_call = kvm_mips_csr_die_notify,
1564};
1565
Huacai Chen3f51d8f2020-05-23 15:56:36 +08001566static u32 kvm_default_priority_to_irq[MIPS_EXC_MAX] = {
1567 [MIPS_EXC_INT_TIMER] = C_IRQ5,
1568 [MIPS_EXC_INT_IO_1] = C_IRQ0,
1569 [MIPS_EXC_INT_IPI_1] = C_IRQ1,
1570 [MIPS_EXC_INT_IPI_2] = C_IRQ2,
1571};
1572
1573static u32 kvm_loongson3_priority_to_irq[MIPS_EXC_MAX] = {
1574 [MIPS_EXC_INT_TIMER] = C_IRQ5,
1575 [MIPS_EXC_INT_IO_1] = C_IRQ0,
1576 [MIPS_EXC_INT_IO_2] = C_IRQ1,
1577 [MIPS_EXC_INT_IPI_1] = C_IRQ4,
1578};
1579
1580u32 *kvm_priority_to_irq = kvm_default_priority_to_irq;
1581
1582u32 kvm_irq_to_priority(u32 irq)
1583{
1584 int i;
1585
1586 for (i = MIPS_EXC_INT_TIMER; i < MIPS_EXC_MAX; i++) {
1587 if (kvm_priority_to_irq[i] == (1 << (irq + 8)))
1588 return i;
1589 }
1590
1591 return MIPS_EXC_MAX;
1592}
1593
James Hogan2db9d232015-12-16 23:49:32 +00001594static int __init kvm_mips_init(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001595{
1596 int ret;
1597
Paul Burtonc8790d62019-02-02 01:43:28 +00001598 if (cpu_has_mmid) {
1599 pr_warn("KVM does not yet support MMIDs. KVM Disabled\n");
1600 return -EOPNOTSUPP;
1601 }
1602
James Hogan1e5217f52016-06-23 17:34:45 +01001603 ret = kvm_mips_entry_setup();
1604 if (ret)
1605 return ret;
1606
Sanjay Lal669e8462012-11-21 18:34:02 -08001607 ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
1608
1609 if (ret)
1610 return ret;
1611
Huacai Chen3f51d8f2020-05-23 15:56:36 +08001612 if (boot_cpu_type() == CPU_LOONGSON64)
1613 kvm_priority_to_irq = kvm_loongson3_priority_to_irq;
1614
James Hogan98e91b82014-11-18 14:09:12 +00001615 register_die_notifier(&kvm_mips_csr_die_notifier);
1616
Sanjay Lal669e8462012-11-21 18:34:02 -08001617 return 0;
1618}
1619
James Hogan2db9d232015-12-16 23:49:32 +00001620static void __exit kvm_mips_exit(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001621{
1622 kvm_exit();
1623
James Hogan98e91b82014-11-18 14:09:12 +00001624 unregister_die_notifier(&kvm_mips_csr_die_notifier);
Sanjay Lal669e8462012-11-21 18:34:02 -08001625}
1626
1627module_init(kvm_mips_init);
1628module_exit(kvm_mips_exit);
1629
1630EXPORT_TRACEPOINT_SYMBOL(kvm_exit);