blob: d72bceb10439f12e2dbd587d2d844d703c518277 [file] [log] [blame]
Sanjay Lal669e8462012-11-21 18:34:02 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * KVM/MIPS: MIPS specific KVM APIs
7 *
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070010 */
Sanjay Lal669e8462012-11-21 18:34:02 -080011
James Hogan05108702016-06-15 19:29:56 +010012#include <linux/bitops.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080013#include <linux/errno.h>
14#include <linux/err.h>
James Hogan98e91b82014-11-18 14:09:12 +000015#include <linux/kdebug.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080016#include <linux/module.h>
James Hogand852b5f2016-10-19 00:24:27 +010017#include <linux/uaccess.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080018#include <linux/vmalloc.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010019#include <linux/sched/signal.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080020#include <linux/fs.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070021#include <linux/memblock.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010022
James Hoganf7982172015-02-04 17:06:37 +000023#include <asm/fpu.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080024#include <asm/page.h>
25#include <asm/cacheflush.h>
26#include <asm/mmu_context.h>
James Hogan06c158c2015-05-01 13:50:18 +010027#include <asm/pgalloc.h>
James Hoganc4c6f2c2015-02-04 10:52:03 +000028#include <asm/pgtable.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080029
30#include <linux/kvm_host.h>
31
Deng-Cheng Zhud7d5b052014-06-26 12:11:38 -070032#include "interrupt.h"
33#include "commpage.h"
Sanjay Lal669e8462012-11-21 18:34:02 -080034
35#define CREATE_TRACE_POINTS
36#include "trace.h"
37
38#ifndef VECTORSPACING
39#define VECTORSPACING 0x100 /* for EI/VI mode */
40#endif
41
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070042#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x)
Sanjay Lal669e8462012-11-21 18:34:02 -080043struct kvm_stats_debugfs_item debugfs_entries[] = {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070044 { "wait", VCPU_STAT(wait_exits), KVM_STAT_VCPU },
45 { "cache", VCPU_STAT(cache_exits), KVM_STAT_VCPU },
46 { "signal", VCPU_STAT(signal_exits), KVM_STAT_VCPU },
47 { "interrupt", VCPU_STAT(int_exits), KVM_STAT_VCPU },
Colin Ian Kingba3696e92018-05-14 18:23:50 +010048 { "cop_unusable", VCPU_STAT(cop_unusable_exits), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070049 { "tlbmod", VCPU_STAT(tlbmod_exits), KVM_STAT_VCPU },
50 { "tlbmiss_ld", VCPU_STAT(tlbmiss_ld_exits), KVM_STAT_VCPU },
51 { "tlbmiss_st", VCPU_STAT(tlbmiss_st_exits), KVM_STAT_VCPU },
52 { "addrerr_st", VCPU_STAT(addrerr_st_exits), KVM_STAT_VCPU },
53 { "addrerr_ld", VCPU_STAT(addrerr_ld_exits), KVM_STAT_VCPU },
54 { "syscall", VCPU_STAT(syscall_exits), KVM_STAT_VCPU },
55 { "resvd_inst", VCPU_STAT(resvd_inst_exits), KVM_STAT_VCPU },
56 { "break_inst", VCPU_STAT(break_inst_exits), KVM_STAT_VCPU },
James Hogan0a560422015-02-06 16:03:57 +000057 { "trap_inst", VCPU_STAT(trap_inst_exits), KVM_STAT_VCPU },
James Hoganc2537ed2015-02-06 10:56:27 +000058 { "msa_fpe", VCPU_STAT(msa_fpe_exits), KVM_STAT_VCPU },
James Hogan1c0cd662015-02-06 10:56:27 +000059 { "fpe", VCPU_STAT(fpe_exits), KVM_STAT_VCPU },
James Hoganc2537ed2015-02-06 10:56:27 +000060 { "msa_disabled", VCPU_STAT(msa_disabled_exits), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070061 { "flush_dcache", VCPU_STAT(flush_dcache_exits), KVM_STAT_VCPU },
James Hogana7244922017-03-14 10:15:18 +000062#ifdef CONFIG_KVM_MIPS_VZ
63 { "vz_gpsi", VCPU_STAT(vz_gpsi_exits), KVM_STAT_VCPU },
64 { "vz_gsfc", VCPU_STAT(vz_gsfc_exits), KVM_STAT_VCPU },
65 { "vz_hc", VCPU_STAT(vz_hc_exits), KVM_STAT_VCPU },
66 { "vz_grr", VCPU_STAT(vz_grr_exits), KVM_STAT_VCPU },
67 { "vz_gva", VCPU_STAT(vz_gva_exits), KVM_STAT_VCPU },
68 { "vz_ghfc", VCPU_STAT(vz_ghfc_exits), KVM_STAT_VCPU },
69 { "vz_gpa", VCPU_STAT(vz_gpa_exits), KVM_STAT_VCPU },
70 { "vz_resvd", VCPU_STAT(vz_resvd_exits), KVM_STAT_VCPU },
71#endif
Paolo Bonzinif7819512015-02-04 18:20:58 +010072 { "halt_successful_poll", VCPU_STAT(halt_successful_poll), KVM_STAT_VCPU },
Paolo Bonzini62bea5b2015-09-15 18:27:57 +020073 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll), KVM_STAT_VCPU },
Christian Borntraeger3491caf2016-05-13 12:16:35 +020074 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070075 { "halt_wakeup", VCPU_STAT(halt_wakeup), KVM_STAT_VCPU },
Sanjay Lal669e8462012-11-21 18:34:02 -080076 {NULL}
77};
78
James Hoganedec9d72017-03-14 10:15:40 +000079bool kvm_trace_guest_mode_change;
80
81int kvm_guest_mode_change_trace_reg(void)
82{
83 kvm_trace_guest_mode_change = 1;
84 return 0;
85}
86
87void kvm_guest_mode_change_trace_unreg(void)
88{
89 kvm_trace_guest_mode_change = 0;
90}
91
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070092/*
93 * XXXKYMA: We are simulatoring a processor that has the WII bit set in
94 * Config7, so we are "runnable" if interrupts are pending
Sanjay Lal669e8462012-11-21 18:34:02 -080095 */
96int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
97{
98 return !!(vcpu->arch.pending_exceptions);
99}
100
Longpeng(Mike)199b5762017-08-08 12:05:32 +0800101bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
102{
103 return false;
104}
105
Sanjay Lal669e8462012-11-21 18:34:02 -0800106int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
107{
108 return 1;
109}
110
Radim Krčmář13a34e02014-08-28 15:13:03 +0200111int kvm_arch_hardware_enable(void)
Sanjay Lal669e8462012-11-21 18:34:02 -0800112{
James Hoganedab4fe2017-03-14 10:15:23 +0000113 return kvm_mips_callbacks->hardware_enable();
114}
115
116void kvm_arch_hardware_disable(void)
117{
118 kvm_mips_callbacks->hardware_disable();
Sanjay Lal669e8462012-11-21 18:34:02 -0800119}
120
Sanjay Lal669e8462012-11-21 18:34:02 -0800121int kvm_arch_hardware_setup(void)
122{
123 return 0;
124}
125
Sean Christophersonf257d6d2019-04-19 22:18:17 -0700126int kvm_arch_check_processor_compat(void)
Sanjay Lal669e8462012-11-21 18:34:02 -0800127{
Sean Christophersonf257d6d2019-04-19 22:18:17 -0700128 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800129}
130
Sanjay Lal669e8462012-11-21 18:34:02 -0800131int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
132{
James Hogana8a3c422017-03-14 10:15:19 +0000133 switch (type) {
James Hoganc992a4f2017-03-14 10:15:31 +0000134#ifdef CONFIG_KVM_MIPS_VZ
135 case KVM_VM_MIPS_VZ:
136#else
James Hogana8a3c422017-03-14 10:15:19 +0000137 case KVM_VM_MIPS_TE:
James Hoganc992a4f2017-03-14 10:15:31 +0000138#endif
James Hogana8a3c422017-03-14 10:15:19 +0000139 break;
140 default:
141 /* Unsupported KVM type */
142 return -EINVAL;
143 };
144
James Hogan06c158c2015-05-01 13:50:18 +0100145 /* Allocate page table to map GPA -> RPA */
146 kvm->arch.gpa_mm.pgd = kvm_pgd_alloc();
147 if (!kvm->arch.gpa_mm.pgd)
148 return -ENOMEM;
149
Sanjay Lal669e8462012-11-21 18:34:02 -0800150 return 0;
151}
152
153void kvm_mips_free_vcpus(struct kvm *kvm)
154{
155 unsigned int i;
156 struct kvm_vcpu *vcpu;
157
Sanjay Lal669e8462012-11-21 18:34:02 -0800158 kvm_for_each_vcpu(i, vcpu, kvm) {
Sean Christopherson47d51e52019-12-18 13:55:02 -0800159 kvm_arch_vcpu_destroy(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800160 }
161
162 mutex_lock(&kvm->lock);
163
164 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
165 kvm->vcpus[i] = NULL;
166
167 atomic_set(&kvm->online_vcpus, 0);
168
169 mutex_unlock(&kvm->lock);
170}
171
James Hogan06c158c2015-05-01 13:50:18 +0100172static void kvm_mips_free_gpa_pt(struct kvm *kvm)
173{
174 /* It should always be safe to remove after flushing the whole range */
175 WARN_ON(!kvm_mips_flush_gpa_pt(kvm, 0, ~0));
176 pgd_free(NULL, kvm->arch.gpa_mm.pgd);
177}
178
Sanjay Lal669e8462012-11-21 18:34:02 -0800179void kvm_arch_destroy_vm(struct kvm *kvm)
180{
181 kvm_mips_free_vcpus(kvm);
James Hogan06c158c2015-05-01 13:50:18 +0100182 kvm_mips_free_gpa_pt(kvm);
Sanjay Lal669e8462012-11-21 18:34:02 -0800183}
184
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700185long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl,
186 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800187{
David Daneyed829852013-05-23 09:49:10 -0700188 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800189}
190
Aneesh Kumar K.V55870272013-10-07 22:18:00 +0530191int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
192 unsigned long npages)
Sanjay Lal669e8462012-11-21 18:34:02 -0800193{
194 return 0;
195}
196
James Hoganb6209112016-10-25 00:01:37 +0100197void kvm_arch_flush_shadow_all(struct kvm *kvm)
198{
199 /* Flush whole GPA */
200 kvm_mips_flush_gpa_pt(kvm, 0, ~0);
201
202 /* Let implementation do the rest */
203 kvm_mips_callbacks->flush_shadow_all(kvm);
204}
205
206void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
207 struct kvm_memory_slot *slot)
208{
209 /*
210 * The slot has been made invalid (ready for moving or deletion), so we
211 * need to ensure that it can no longer be accessed by any guest VCPUs.
212 */
213
214 spin_lock(&kvm->mmu_lock);
215 /* Flush slot from GPA */
216 kvm_mips_flush_gpa_pt(kvm, slot->base_gfn,
217 slot->base_gfn + slot->npages - 1);
218 /* Let implementation do the rest */
219 kvm_mips_callbacks->flush_shadow_memslot(kvm, slot);
220 spin_unlock(&kvm->mmu_lock);
221}
222
Sanjay Lal669e8462012-11-21 18:34:02 -0800223int kvm_arch_prepare_memory_region(struct kvm *kvm,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700224 struct kvm_memory_slot *memslot,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200225 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700226 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800227{
228 return 0;
229}
230
231void kvm_arch_commit_memory_region(struct kvm *kvm,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200232 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700233 const struct kvm_memory_slot *old,
Paolo Bonzinif36f3f22015-05-18 13:20:23 +0200234 const struct kvm_memory_slot *new,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700235 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800236{
James Hogana1ac9e12016-12-06 14:56:20 +0000237 int needs_flush;
238
Sanjay Lal669e8462012-11-21 18:34:02 -0800239 kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n",
240 __func__, kvm, mem->slot, mem->guest_phys_addr,
241 mem->memory_size, mem->userspace_addr);
James Hogana1ac9e12016-12-06 14:56:20 +0000242
243 /*
244 * If dirty page logging is enabled, write protect all pages in the slot
245 * ready for dirty logging.
246 *
247 * There is no need to do this in any of the following cases:
248 * CREATE: No dirty mappings will already exist.
249 * MOVE/DELETE: The old mappings will already have been cleaned up by
250 * kvm_arch_flush_shadow_memslot()
251 */
252 if (change == KVM_MR_FLAGS_ONLY &&
253 (!(old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
254 new->flags & KVM_MEM_LOG_DIRTY_PAGES)) {
255 spin_lock(&kvm->mmu_lock);
256 /* Write protect GPA page table entries */
257 needs_flush = kvm_mips_mkclean_gpa_pt(kvm, new->base_gfn,
258 new->base_gfn + new->npages - 1);
259 /* Let implementation do the rest */
260 if (needs_flush)
261 kvm_mips_callbacks->flush_shadow_memslot(kvm, new);
262 spin_unlock(&kvm->mmu_lock);
263 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800264}
265
James Hogand7b8f892016-06-23 17:34:40 +0100266static inline void dump_handler(const char *symbol, void *start, void *end)
267{
268 u32 *p;
269
270 pr_debug("LEAF(%s)\n", symbol);
271
272 pr_debug("\t.set push\n");
273 pr_debug("\t.set noreorder\n");
274
275 for (p = start; p < (u32 *)end; ++p)
276 pr_debug("\t.word\t0x%08x\t\t# %p\n", *p, p);
277
278 pr_debug("\t.set\tpop\n");
279
280 pr_debug("\tEND(%s)\n", symbol);
281}
282
Sanjay Lal669e8462012-11-21 18:34:02 -0800283struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm, unsigned int id)
284{
James Hogan90e93112016-06-23 17:34:39 +0100285 int err, size;
James Hogana7cfa7a2016-09-10 23:56:46 +0100286 void *gebase, *p, *handler, *refill_start, *refill_end;
Sanjay Lal669e8462012-11-21 18:34:02 -0800287 int i;
288
Sean Christopherson52330092019-12-18 13:55:01 -0800289 struct kvm_vcpu *vcpu = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Sanjay Lal669e8462012-11-21 18:34:02 -0800290
291 if (!vcpu) {
292 err = -ENOMEM;
293 goto out;
294 }
295
296 err = kvm_vcpu_init(vcpu, kvm, id);
297
298 if (err)
299 goto out_free_cpu;
300
James Hogan6e95bfd2014-05-29 10:16:43 +0100301 kvm_debug("kvm @ %p: create cpu %d at %p\n", kvm, id, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800302
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700303 /*
304 * Allocate space for host mode exception handlers that handle
Sanjay Lal669e8462012-11-21 18:34:02 -0800305 * guest mode exits
306 */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700307 if (cpu_has_veic || cpu_has_vint)
Sanjay Lal669e8462012-11-21 18:34:02 -0800308 size = 0x200 + VECTORSPACING * 64;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700309 else
James Hogan7006e2d2014-05-29 10:16:23 +0100310 size = 0x4000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800311
Sanjay Lal669e8462012-11-21 18:34:02 -0800312 gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL);
313
314 if (!gebase) {
315 err = -ENOMEM;
James Hogan585bb8f2015-11-11 14:21:20 +0000316 goto out_uninit_cpu;
Sanjay Lal669e8462012-11-21 18:34:02 -0800317 }
James Hogan6e95bfd2014-05-29 10:16:43 +0100318 kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n",
319 ALIGN(size, PAGE_SIZE), gebase);
Sanjay Lal669e8462012-11-21 18:34:02 -0800320
James Hogan2a06dab2016-07-08 11:53:26 +0100321 /*
322 * Check new ebase actually fits in CP0_EBase. The lack of a write gate
323 * limits us to the low 512MB of physical address space. If the memory
324 * we allocate is out of range, just give up now.
325 */
326 if (!cpu_has_ebase_wg && virt_to_phys(gebase) >= 0x20000000) {
327 kvm_err("CP0_EBase.WG required for guest exception base %pK\n",
328 gebase);
329 err = -ENOMEM;
330 goto out_free_gebase;
331 }
332
Sanjay Lal669e8462012-11-21 18:34:02 -0800333 /* Save new ebase */
334 vcpu->arch.guest_ebase = gebase;
335
James Hogan90e93112016-06-23 17:34:39 +0100336 /* Build guest exception vectors dynamically in unmapped memory */
James Hogan1f9ca622016-06-23 17:34:46 +0100337 handler = gebase + 0x2000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800338
James Hogan1934a3a2017-03-14 10:15:26 +0000339 /* TLB refill (or XTLB refill on 64-bit VZ where KX=1) */
James Hogana7cfa7a2016-09-10 23:56:46 +0100340 refill_start = gebase;
James Hogan1934a3a2017-03-14 10:15:26 +0000341 if (IS_ENABLED(CONFIG_KVM_MIPS_VZ) && IS_ENABLED(CONFIG_64BIT))
342 refill_start += 0x080;
James Hogana7cfa7a2016-09-10 23:56:46 +0100343 refill_end = kvm_mips_build_tlb_refill_exception(refill_start, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800344
345 /* General Exception Entry point */
James Hogan1f9ca622016-06-23 17:34:46 +0100346 kvm_mips_build_exception(gebase + 0x180, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800347
348 /* For vectored interrupts poke the exception code @ all offsets 0-7 */
349 for (i = 0; i < 8; i++) {
350 kvm_debug("L1 Vectored handler @ %p\n",
351 gebase + 0x200 + (i * VECTORSPACING));
James Hogan1f9ca622016-06-23 17:34:46 +0100352 kvm_mips_build_exception(gebase + 0x200 + i * VECTORSPACING,
353 handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800354 }
355
James Hogan90e93112016-06-23 17:34:39 +0100356 /* General exit handler */
James Hogan1f9ca622016-06-23 17:34:46 +0100357 p = handler;
James Hogan90e93112016-06-23 17:34:39 +0100358 p = kvm_mips_build_exit(p);
Sanjay Lal669e8462012-11-21 18:34:02 -0800359
James Hogan90e93112016-06-23 17:34:39 +0100360 /* Guest entry routine */
361 vcpu->arch.vcpu_run = p;
362 p = kvm_mips_build_vcpu_run(p);
James Hogan797179b2016-06-09 10:50:43 +0100363
James Hogand7b8f892016-06-23 17:34:40 +0100364 /* Dump the generated code */
365 pr_debug("#include <asm/asm.h>\n");
366 pr_debug("#include <asm/regdef.h>\n");
367 pr_debug("\n");
368 dump_handler("kvm_vcpu_run", vcpu->arch.vcpu_run, p);
James Hogana7cfa7a2016-09-10 23:56:46 +0100369 dump_handler("kvm_tlb_refill", refill_start, refill_end);
James Hogand7b8f892016-06-23 17:34:40 +0100370 dump_handler("kvm_gen_exc", gebase + 0x180, gebase + 0x200);
371 dump_handler("kvm_exit", gebase + 0x2000, vcpu->arch.vcpu_run);
372
Sanjay Lal669e8462012-11-21 18:34:02 -0800373 /* Invalidate the icache for these ranges */
James Hogan32eb12a2017-01-03 17:43:01 +0000374 flush_icache_range((unsigned long)gebase,
375 (unsigned long)gebase + ALIGN(size, PAGE_SIZE));
Sanjay Lal669e8462012-11-21 18:34:02 -0800376
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700377 /*
378 * Allocate comm page for guest kernel, a TLB will be reserved for
379 * mapping GVA @ 0xFFFF8000 to this page
380 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800381 vcpu->arch.kseg0_commpage = kzalloc(PAGE_SIZE << 1, GFP_KERNEL);
382
383 if (!vcpu->arch.kseg0_commpage) {
384 err = -ENOMEM;
385 goto out_free_gebase;
386 }
387
James Hogan6e95bfd2014-05-29 10:16:43 +0100388 kvm_debug("Allocated COMM page @ %p\n", vcpu->arch.kseg0_commpage);
Sanjay Lal669e8462012-11-21 18:34:02 -0800389 kvm_mips_commpage_init(vcpu);
390
391 /* Init */
392 vcpu->arch.last_sched_cpu = -1;
James Hoganc992a4f2017-03-14 10:15:31 +0000393 vcpu->arch.last_exec_cpu = -1;
Sanjay Lal669e8462012-11-21 18:34:02 -0800394
Sanjay Lal669e8462012-11-21 18:34:02 -0800395 return vcpu;
396
397out_free_gebase:
398 kfree(gebase);
399
James Hogan585bb8f2015-11-11 14:21:20 +0000400out_uninit_cpu:
401 kvm_vcpu_uninit(vcpu);
402
Sanjay Lal669e8462012-11-21 18:34:02 -0800403out_free_cpu:
Sean Christopherson52330092019-12-18 13:55:01 -0800404 kmem_cache_free(kvm_vcpu_cache, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800405
406out:
407 return ERR_PTR(err);
408}
409
Sean Christopherson47d51e52019-12-18 13:55:02 -0800410void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800411{
412 hrtimer_cancel(&vcpu->arch.comparecount_timer);
413
414 kvm_vcpu_uninit(vcpu);
415
416 kvm_mips_dump_stats(vcpu);
417
James Hoganaba85922016-12-16 15:57:00 +0000418 kvm_mmu_free_memory_caches(vcpu);
James Hoganc6c0a662014-05-29 10:16:44 +0100419 kfree(vcpu->arch.guest_ebase);
420 kfree(vcpu->arch.kseg0_commpage);
Sean Christopherson52330092019-12-18 13:55:01 -0800421 kmem_cache_free(kvm_vcpu_cache, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800422}
423
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700424int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
425 struct kvm_guest_debug *dbg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800426{
David Daneyed829852013-05-23 09:49:10 -0700427 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800428}
429
430int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *run)
431{
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100432 int r = -EINTR;
Sanjay Lal669e8462012-11-21 18:34:02 -0800433
Christoffer Dallaccb7572017-12-04 21:35:25 +0100434 vcpu_load(vcpu);
435
Jan H. Schönherr20b70352017-11-24 22:39:01 +0100436 kvm_sigset_activate(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800437
438 if (vcpu->mmio_needed) {
439 if (!vcpu->mmio_is_write)
440 kvm_mips_complete_mmio_load(vcpu, run);
441 vcpu->mmio_needed = 0;
442 }
443
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100444 if (run->immediate_exit)
445 goto out;
446
James Hoganf7982172015-02-04 17:06:37 +0000447 lose_fpu(1);
448
James Hogan044f0f02014-05-29 10:16:32 +0100449 local_irq_disable();
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200450 guest_enter_irqoff();
James Hogan93258602016-06-14 09:40:14 +0100451 trace_kvm_enter(vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100452
James Hogan4841e0d2016-11-28 22:45:04 +0000453 /*
454 * Make sure the read of VCPU requests in vcpu_run() callback is not
455 * reordered ahead of the write to vcpu->mode, or we could miss a TLB
456 * flush request while the requester sees the VCPU as outside of guest
457 * mode and not needing an IPI.
458 */
459 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
460
James Hogana2c046e2016-11-18 13:14:37 +0000461 r = kvm_mips_callbacks->vcpu_run(run, vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100462
James Hogan93258602016-06-14 09:40:14 +0100463 trace_kvm_out(vcpu);
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200464 guest_exit_irqoff();
Sanjay Lal669e8462012-11-21 18:34:02 -0800465 local_irq_enable();
466
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100467out:
Jan H. Schönherr20b70352017-11-24 22:39:01 +0100468 kvm_sigset_deactivate(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800469
Christoffer Dallaccb7572017-12-04 21:35:25 +0100470 vcpu_put(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800471 return r;
472}
473
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700474int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
475 struct kvm_mips_interrupt *irq)
Sanjay Lal669e8462012-11-21 18:34:02 -0800476{
477 int intr = (int)irq->irq;
478 struct kvm_vcpu *dvcpu = NULL;
479
480 if (intr == 3 || intr == -3 || intr == 4 || intr == -4)
481 kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu,
482 (int)intr);
483
484 if (irq->cpu == -1)
485 dvcpu = vcpu;
486 else
487 dvcpu = vcpu->kvm->vcpus[irq->cpu];
488
489 if (intr == 2 || intr == 3 || intr == 4) {
490 kvm_mips_callbacks->queue_io_int(dvcpu, irq);
491
492 } else if (intr == -2 || intr == -3 || intr == -4) {
493 kvm_mips_callbacks->dequeue_io_int(dvcpu, irq);
494 } else {
495 kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__,
496 irq->cpu, irq->irq);
497 return -EINVAL;
498 }
499
500 dvcpu->arch.wait = 0;
501
Davidlohr Bueso4c0b4bc2017-09-13 13:08:24 -0700502 if (swq_has_sleeper(&dvcpu->wq))
Peter Zijlstrab3dae102018-06-12 10:34:52 +0200503 swake_up_one(&dvcpu->wq);
Sanjay Lal669e8462012-11-21 18:34:02 -0800504
505 return 0;
506}
507
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700508int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
509 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800510{
David Daneyed829852013-05-23 09:49:10 -0700511 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800512}
513
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700514int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
515 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800516{
David Daneyed829852013-05-23 09:49:10 -0700517 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800518}
519
David Daney4c73fb22013-05-23 09:49:09 -0700520static u64 kvm_mips_get_one_regs[] = {
521 KVM_REG_MIPS_R0,
522 KVM_REG_MIPS_R1,
523 KVM_REG_MIPS_R2,
524 KVM_REG_MIPS_R3,
525 KVM_REG_MIPS_R4,
526 KVM_REG_MIPS_R5,
527 KVM_REG_MIPS_R6,
528 KVM_REG_MIPS_R7,
529 KVM_REG_MIPS_R8,
530 KVM_REG_MIPS_R9,
531 KVM_REG_MIPS_R10,
532 KVM_REG_MIPS_R11,
533 KVM_REG_MIPS_R12,
534 KVM_REG_MIPS_R13,
535 KVM_REG_MIPS_R14,
536 KVM_REG_MIPS_R15,
537 KVM_REG_MIPS_R16,
538 KVM_REG_MIPS_R17,
539 KVM_REG_MIPS_R18,
540 KVM_REG_MIPS_R19,
541 KVM_REG_MIPS_R20,
542 KVM_REG_MIPS_R21,
543 KVM_REG_MIPS_R22,
544 KVM_REG_MIPS_R23,
545 KVM_REG_MIPS_R24,
546 KVM_REG_MIPS_R25,
547 KVM_REG_MIPS_R26,
548 KVM_REG_MIPS_R27,
549 KVM_REG_MIPS_R28,
550 KVM_REG_MIPS_R29,
551 KVM_REG_MIPS_R30,
552 KVM_REG_MIPS_R31,
553
James Hogan70e92c7e2016-07-04 19:35:11 +0100554#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700555 KVM_REG_MIPS_HI,
556 KVM_REG_MIPS_LO,
James Hogan70e92c7e2016-07-04 19:35:11 +0100557#endif
David Daney4c73fb22013-05-23 09:49:09 -0700558 KVM_REG_MIPS_PC,
David Daney4c73fb22013-05-23 09:49:09 -0700559};
560
James Hogane5775932016-06-15 19:29:51 +0100561static u64 kvm_mips_get_one_regs_fpu[] = {
562 KVM_REG_MIPS_FCR_IR,
563 KVM_REG_MIPS_FCR_CSR,
564};
565
566static u64 kvm_mips_get_one_regs_msa[] = {
567 KVM_REG_MIPS_MSA_IR,
568 KVM_REG_MIPS_MSA_CSR,
569};
570
James Hoganf5c43bd2016-06-15 19:29:49 +0100571static unsigned long kvm_mips_num_regs(struct kvm_vcpu *vcpu)
572{
573 unsigned long ret;
574
575 ret = ARRAY_SIZE(kvm_mips_get_one_regs);
James Hogane5775932016-06-15 19:29:51 +0100576 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
577 ret += ARRAY_SIZE(kvm_mips_get_one_regs_fpu) + 48;
578 /* odd doubles */
579 if (boot_cpu_data.fpu_id & MIPS_FPIR_F64)
580 ret += 16;
581 }
582 if (kvm_mips_guest_can_have_msa(&vcpu->arch))
583 ret += ARRAY_SIZE(kvm_mips_get_one_regs_msa) + 32;
James Hoganf5c43bd2016-06-15 19:29:49 +0100584 ret += kvm_mips_callbacks->num_regs(vcpu);
585
586 return ret;
587}
588
589static int kvm_mips_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices)
590{
James Hogane5775932016-06-15 19:29:51 +0100591 u64 index;
592 unsigned int i;
593
James Hoganf5c43bd2016-06-15 19:29:49 +0100594 if (copy_to_user(indices, kvm_mips_get_one_regs,
595 sizeof(kvm_mips_get_one_regs)))
596 return -EFAULT;
597 indices += ARRAY_SIZE(kvm_mips_get_one_regs);
598
James Hogane5775932016-06-15 19:29:51 +0100599 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
600 if (copy_to_user(indices, kvm_mips_get_one_regs_fpu,
601 sizeof(kvm_mips_get_one_regs_fpu)))
602 return -EFAULT;
603 indices += ARRAY_SIZE(kvm_mips_get_one_regs_fpu);
604
605 for (i = 0; i < 32; ++i) {
606 index = KVM_REG_MIPS_FPR_32(i);
607 if (copy_to_user(indices, &index, sizeof(index)))
608 return -EFAULT;
609 ++indices;
610
611 /* skip odd doubles if no F64 */
612 if (i & 1 && !(boot_cpu_data.fpu_id & MIPS_FPIR_F64))
613 continue;
614
615 index = KVM_REG_MIPS_FPR_64(i);
616 if (copy_to_user(indices, &index, sizeof(index)))
617 return -EFAULT;
618 ++indices;
619 }
620 }
621
622 if (kvm_mips_guest_can_have_msa(&vcpu->arch)) {
623 if (copy_to_user(indices, kvm_mips_get_one_regs_msa,
624 sizeof(kvm_mips_get_one_regs_msa)))
625 return -EFAULT;
626 indices += ARRAY_SIZE(kvm_mips_get_one_regs_msa);
627
628 for (i = 0; i < 32; ++i) {
629 index = KVM_REG_MIPS_VEC_128(i);
630 if (copy_to_user(indices, &index, sizeof(index)))
631 return -EFAULT;
632 ++indices;
633 }
634 }
635
James Hoganf5c43bd2016-06-15 19:29:49 +0100636 return kvm_mips_callbacks->copy_reg_indices(vcpu, indices);
637}
638
David Daney4c73fb22013-05-23 09:49:09 -0700639static int kvm_mips_get_reg(struct kvm_vcpu *vcpu,
640 const struct kvm_one_reg *reg)
641{
David Daney4c73fb22013-05-23 09:49:09 -0700642 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000643 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
James Hoganf8be02d2014-05-29 10:16:29 +0100644 int ret;
David Daney4c73fb22013-05-23 09:49:09 -0700645 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000646 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000647 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700648
649 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000650 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700651 case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31:
652 v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0];
653 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100654#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700655 case KVM_REG_MIPS_HI:
656 v = (long)vcpu->arch.hi;
657 break;
658 case KVM_REG_MIPS_LO:
659 v = (long)vcpu->arch.lo;
660 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100661#endif
David Daney4c73fb22013-05-23 09:49:09 -0700662 case KVM_REG_MIPS_PC:
663 v = (long)vcpu->arch.pc;
664 break;
665
James Hogan379245c2014-12-02 15:48:24 +0000666 /* Floating point registers */
667 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
668 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
669 return -EINVAL;
670 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
671 /* Odd singles in top of even double when FR=0 */
672 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
673 v = get_fpr32(&fpu->fpr[idx], 0);
674 else
675 v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1);
676 break;
677 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
678 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
679 return -EINVAL;
680 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
681 /* Can't access odd doubles in FR=0 mode */
682 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
683 return -EINVAL;
684 v = get_fpr64(&fpu->fpr[idx], 0);
685 break;
686 case KVM_REG_MIPS_FCR_IR:
687 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
688 return -EINVAL;
689 v = boot_cpu_data.fpu_id;
690 break;
691 case KVM_REG_MIPS_FCR_CSR:
692 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
693 return -EINVAL;
694 v = fpu->fcr31;
695 break;
696
James Hoganab86bd62014-12-02 15:48:24 +0000697 /* MIPS SIMD Architecture (MSA) registers */
698 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
699 if (!kvm_mips_guest_has_msa(&vcpu->arch))
700 return -EINVAL;
701 /* Can't access MSA registers in FR=0 mode */
702 if (!(kvm_read_c0_guest_status(cop0) & ST0_FR))
703 return -EINVAL;
704 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
705#ifdef CONFIG_CPU_LITTLE_ENDIAN
706 /* least significant byte first */
707 vs[0] = get_fpr64(&fpu->fpr[idx], 0);
708 vs[1] = get_fpr64(&fpu->fpr[idx], 1);
709#else
710 /* most significant byte first */
711 vs[0] = get_fpr64(&fpu->fpr[idx], 1);
712 vs[1] = get_fpr64(&fpu->fpr[idx], 0);
713#endif
714 break;
715 case KVM_REG_MIPS_MSA_IR:
716 if (!kvm_mips_guest_has_msa(&vcpu->arch))
717 return -EINVAL;
718 v = boot_cpu_data.msa_id;
719 break;
720 case KVM_REG_MIPS_MSA_CSR:
721 if (!kvm_mips_guest_has_msa(&vcpu->arch))
722 return -EINVAL;
723 v = fpu->msacsr;
724 break;
725
James Hoganf8be02d2014-05-29 10:16:29 +0100726 /* registers to be handled specially */
James Hogancc68d222016-06-15 19:29:48 +0100727 default:
James Hoganf8be02d2014-05-29 10:16:29 +0100728 ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v);
729 if (ret)
730 return ret;
731 break;
David Daney4c73fb22013-05-23 09:49:09 -0700732 }
David Daney681865d2013-06-10 12:33:48 -0700733 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
734 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700735
David Daney681865d2013-06-10 12:33:48 -0700736 return put_user(v, uaddr64);
737 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
738 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
739 u32 v32 = (u32)v;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700740
David Daney681865d2013-06-10 12:33:48 -0700741 return put_user(v32, uaddr32);
James Hoganab86bd62014-12-02 15:48:24 +0000742 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
743 void __user *uaddr = (void __user *)(long)reg->addr;
744
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200745 return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700746 } else {
747 return -EINVAL;
748 }
David Daney4c73fb22013-05-23 09:49:09 -0700749}
750
751static int kvm_mips_set_reg(struct kvm_vcpu *vcpu,
752 const struct kvm_one_reg *reg)
753{
David Daney4c73fb22013-05-23 09:49:09 -0700754 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000755 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
756 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000757 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000758 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700759
David Daney681865d2013-06-10 12:33:48 -0700760 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
761 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
762
763 if (get_user(v, uaddr64) != 0)
764 return -EFAULT;
765 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
766 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
767 s32 v32;
768
769 if (get_user(v32, uaddr32) != 0)
770 return -EFAULT;
771 v = (s64)v32;
James Hoganab86bd62014-12-02 15:48:24 +0000772 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
773 void __user *uaddr = (void __user *)(long)reg->addr;
774
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200775 return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700776 } else {
777 return -EINVAL;
778 }
David Daney4c73fb22013-05-23 09:49:09 -0700779
780 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000781 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700782 case KVM_REG_MIPS_R0:
783 /* Silently ignore requests to set $0 */
784 break;
785 case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31:
786 vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v;
787 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100788#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700789 case KVM_REG_MIPS_HI:
790 vcpu->arch.hi = v;
791 break;
792 case KVM_REG_MIPS_LO:
793 vcpu->arch.lo = v;
794 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100795#endif
David Daney4c73fb22013-05-23 09:49:09 -0700796 case KVM_REG_MIPS_PC:
797 vcpu->arch.pc = v;
798 break;
799
James Hogan379245c2014-12-02 15:48:24 +0000800 /* Floating point registers */
801 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
802 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
803 return -EINVAL;
804 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
805 /* Odd singles in top of even double when FR=0 */
806 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
807 set_fpr32(&fpu->fpr[idx], 0, v);
808 else
809 set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v);
810 break;
811 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
812 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
813 return -EINVAL;
814 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
815 /* Can't access odd doubles in FR=0 mode */
816 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
817 return -EINVAL;
818 set_fpr64(&fpu->fpr[idx], 0, v);
819 break;
820 case KVM_REG_MIPS_FCR_IR:
821 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
822 return -EINVAL;
823 /* Read-only */
824 break;
825 case KVM_REG_MIPS_FCR_CSR:
826 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
827 return -EINVAL;
828 fpu->fcr31 = v;
829 break;
830
James Hoganab86bd62014-12-02 15:48:24 +0000831 /* MIPS SIMD Architecture (MSA) registers */
832 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
833 if (!kvm_mips_guest_has_msa(&vcpu->arch))
834 return -EINVAL;
835 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
836#ifdef CONFIG_CPU_LITTLE_ENDIAN
837 /* least significant byte first */
838 set_fpr64(&fpu->fpr[idx], 0, vs[0]);
839 set_fpr64(&fpu->fpr[idx], 1, vs[1]);
840#else
841 /* most significant byte first */
842 set_fpr64(&fpu->fpr[idx], 1, vs[0]);
843 set_fpr64(&fpu->fpr[idx], 0, vs[1]);
844#endif
845 break;
846 case KVM_REG_MIPS_MSA_IR:
847 if (!kvm_mips_guest_has_msa(&vcpu->arch))
848 return -EINVAL;
849 /* Read-only */
850 break;
851 case KVM_REG_MIPS_MSA_CSR:
852 if (!kvm_mips_guest_has_msa(&vcpu->arch))
853 return -EINVAL;
854 fpu->msacsr = v;
855 break;
856
James Hoganf8be02d2014-05-29 10:16:29 +0100857 /* registers to be handled specially */
David Daney4c73fb22013-05-23 09:49:09 -0700858 default:
James Hogancc68d222016-06-15 19:29:48 +0100859 return kvm_mips_callbacks->set_one_reg(vcpu, reg, v);
David Daney4c73fb22013-05-23 09:49:09 -0700860 }
861 return 0;
862}
863
James Hogan5fafd8742014-12-08 23:07:56 +0000864static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
865 struct kvm_enable_cap *cap)
866{
867 int r = 0;
868
869 if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap))
870 return -EINVAL;
871 if (cap->flags)
872 return -EINVAL;
873 if (cap->args[0])
874 return -EINVAL;
875
876 switch (cap->cap) {
877 case KVM_CAP_MIPS_FPU:
878 vcpu->arch.fpu_enabled = true;
879 break;
James Hogand952bd02014-12-08 23:07:56 +0000880 case KVM_CAP_MIPS_MSA:
881 vcpu->arch.msa_enabled = true;
882 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000883 default:
884 r = -EINVAL;
885 break;
886 }
887
888 return r;
889}
890
Paolo Bonzini5cb09442017-12-12 17:41:34 +0100891long kvm_arch_vcpu_async_ioctl(struct file *filp, unsigned int ioctl,
892 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800893{
894 struct kvm_vcpu *vcpu = filp->private_data;
895 void __user *argp = (void __user *)arg;
Sanjay Lal669e8462012-11-21 18:34:02 -0800896
Christoffer Dall9b0624712017-12-04 21:35:36 +0100897 if (ioctl == KVM_INTERRUPT) {
898 struct kvm_mips_interrupt irq;
899
900 if (copy_from_user(&irq, argp, sizeof(irq)))
901 return -EFAULT;
902 kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__,
903 irq.irq);
904
905 return kvm_vcpu_ioctl_interrupt(vcpu, &irq);
906 }
907
Paolo Bonzini5cb09442017-12-12 17:41:34 +0100908 return -ENOIOCTLCMD;
909}
910
911long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl,
912 unsigned long arg)
913{
914 struct kvm_vcpu *vcpu = filp->private_data;
915 void __user *argp = (void __user *)arg;
916 long r;
917
Christoffer Dall9b0624712017-12-04 21:35:36 +0100918 vcpu_load(vcpu);
919
Sanjay Lal669e8462012-11-21 18:34:02 -0800920 switch (ioctl) {
David Daney4c73fb22013-05-23 09:49:09 -0700921 case KVM_SET_ONE_REG:
922 case KVM_GET_ONE_REG: {
923 struct kvm_one_reg reg;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700924
Christoffer Dall9b0624712017-12-04 21:35:36 +0100925 r = -EFAULT;
David Daney4c73fb22013-05-23 09:49:09 -0700926 if (copy_from_user(&reg, argp, sizeof(reg)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100927 break;
David Daney4c73fb22013-05-23 09:49:09 -0700928 if (ioctl == KVM_SET_ONE_REG)
Christoffer Dall9b0624712017-12-04 21:35:36 +0100929 r = kvm_mips_set_reg(vcpu, &reg);
David Daney4c73fb22013-05-23 09:49:09 -0700930 else
Christoffer Dall9b0624712017-12-04 21:35:36 +0100931 r = kvm_mips_get_reg(vcpu, &reg);
932 break;
David Daney4c73fb22013-05-23 09:49:09 -0700933 }
934 case KVM_GET_REG_LIST: {
935 struct kvm_reg_list __user *user_list = argp;
David Daney4c73fb22013-05-23 09:49:09 -0700936 struct kvm_reg_list reg_list;
937 unsigned n;
938
Christoffer Dall9b0624712017-12-04 21:35:36 +0100939 r = -EFAULT;
David Daney4c73fb22013-05-23 09:49:09 -0700940 if (copy_from_user(&reg_list, user_list, sizeof(reg_list)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100941 break;
David Daney4c73fb22013-05-23 09:49:09 -0700942 n = reg_list.n;
James Hoganf5c43bd2016-06-15 19:29:49 +0100943 reg_list.n = kvm_mips_num_regs(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -0700944 if (copy_to_user(user_list, &reg_list, sizeof(reg_list)))
Sanjay Lal669e8462012-11-21 18:34:02 -0800945 break;
Christoffer Dall9b0624712017-12-04 21:35:36 +0100946 r = -E2BIG;
947 if (n < reg_list.n)
948 break;
949 r = kvm_mips_copy_reg_indices(vcpu, user_list->reg);
950 break;
951 }
James Hogan5fafd8742014-12-08 23:07:56 +0000952 case KVM_ENABLE_CAP: {
953 struct kvm_enable_cap cap;
954
Christoffer Dall9b0624712017-12-04 21:35:36 +0100955 r = -EFAULT;
James Hogan5fafd8742014-12-08 23:07:56 +0000956 if (copy_from_user(&cap, argp, sizeof(cap)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100957 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000958 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
959 break;
960 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800961 default:
David Daney4c73fb22013-05-23 09:49:09 -0700962 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800963 }
Christoffer Dall9b0624712017-12-04 21:35:36 +0100964
965 vcpu_put(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800966 return r;
967}
968
James Hogane88643b2016-12-06 14:50:52 +0000969/**
970 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
971 * @kvm: kvm instance
972 * @log: slot id and address to which we copy the log
973 *
974 * Steps 1-4 below provide general overview of dirty page logging. See
975 * kvm_get_dirty_log_protect() function description for additional details.
976 *
977 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
978 * always flush the TLB (step 4) even if previous step failed and the dirty
979 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
980 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
981 * writes will be marked dirty for next log read.
982 *
983 * 1. Take a snapshot of the bit and clear it if needed.
984 * 2. Write protect the corresponding page.
985 * 3. Copy the snapshot to the userspace.
986 * 4. Flush TLB's if needed.
987 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800988int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
989{
Paolo Bonzini9f6b8022015-05-17 16:20:07 +0200990 struct kvm_memslots *slots;
Sanjay Lal669e8462012-11-21 18:34:02 -0800991 struct kvm_memory_slot *memslot;
Paolo Bonzini8fe65a82018-10-23 02:18:42 +0200992 bool flush = false;
Sanjay Lal669e8462012-11-21 18:34:02 -0800993 int r;
Sanjay Lal669e8462012-11-21 18:34:02 -0800994
995 mutex_lock(&kvm->slots_lock);
996
Paolo Bonzini8fe65a82018-10-23 02:18:42 +0200997 r = kvm_get_dirty_log_protect(kvm, log, &flush);
Sanjay Lal669e8462012-11-21 18:34:02 -0800998
Paolo Bonzini8fe65a82018-10-23 02:18:42 +0200999 if (flush) {
Paolo Bonzini9f6b8022015-05-17 16:20:07 +02001000 slots = kvm_memslots(kvm);
1001 memslot = id_to_memslot(slots, log->slot);
Sanjay Lal669e8462012-11-21 18:34:02 -08001002
James Hogane88643b2016-12-06 14:50:52 +00001003 /* Let implementation handle TLB/GVA invalidation */
1004 kvm_mips_callbacks->flush_shadow_memslot(kvm, memslot);
Sanjay Lal669e8462012-11-21 18:34:02 -08001005 }
1006
Sanjay Lal669e8462012-11-21 18:34:02 -08001007 mutex_unlock(&kvm->slots_lock);
1008 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001009}
1010
Paolo Bonzini2a31b9d2018-10-23 02:36:47 +02001011int kvm_vm_ioctl_clear_dirty_log(struct kvm *kvm, struct kvm_clear_dirty_log *log)
1012{
1013 struct kvm_memslots *slots;
1014 struct kvm_memory_slot *memslot;
1015 bool flush = false;
1016 int r;
1017
1018 mutex_lock(&kvm->slots_lock);
1019
1020 r = kvm_clear_dirty_log_protect(kvm, log, &flush);
1021
1022 if (flush) {
1023 slots = kvm_memslots(kvm);
1024 memslot = id_to_memslot(slots, log->slot);
1025
1026 /* Let implementation handle TLB/GVA invalidation */
1027 kvm_mips_callbacks->flush_shadow_memslot(kvm, memslot);
1028 }
1029
1030 mutex_unlock(&kvm->slots_lock);
1031 return r;
1032}
1033
Sanjay Lal669e8462012-11-21 18:34:02 -08001034long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg)
1035{
1036 long r;
1037
1038 switch (ioctl) {
1039 default:
David Daneyed829852013-05-23 09:49:10 -07001040 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001041 }
1042
1043 return r;
1044}
1045
1046int kvm_arch_init(void *opaque)
1047{
Sanjay Lal669e8462012-11-21 18:34:02 -08001048 if (kvm_mips_callbacks) {
1049 kvm_err("kvm: module already exists\n");
1050 return -EEXIST;
1051 }
1052
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001053 return kvm_mips_emulation_init(&kvm_mips_callbacks);
Sanjay Lal669e8462012-11-21 18:34:02 -08001054}
1055
1056void kvm_arch_exit(void)
1057{
1058 kvm_mips_callbacks = NULL;
1059}
1060
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001061int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1062 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001063{
David Daneyed829852013-05-23 09:49:10 -07001064 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001065}
1066
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001067int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1068 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001069{
David Daneyed829852013-05-23 09:49:10 -07001070 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001071}
1072
Dominik Dingel31928aa2014-12-04 15:47:07 +01001073void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -08001074{
Sanjay Lal669e8462012-11-21 18:34:02 -08001075}
1076
1077int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1078{
David Daneyed829852013-05-23 09:49:10 -07001079 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001080}
1081
1082int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1083{
David Daneyed829852013-05-23 09:49:10 -07001084 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001085}
1086
Souptick Joarder1499fa82018-04-19 00:49:58 +05301087vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
Sanjay Lal669e8462012-11-21 18:34:02 -08001088{
1089 return VM_FAULT_SIGBUS;
1090}
1091
Alexander Graf784aa3d2014-07-14 18:27:35 +02001092int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
Sanjay Lal669e8462012-11-21 18:34:02 -08001093{
1094 int r;
1095
1096 switch (ext) {
David Daney4c73fb22013-05-23 09:49:09 -07001097 case KVM_CAP_ONE_REG:
James Hogan5fafd8742014-12-08 23:07:56 +00001098 case KVM_CAP_ENABLE_CAP:
James Hogan230c5722015-05-08 17:11:49 +01001099 case KVM_CAP_READONLY_MEM:
James Hogan411740f2016-12-13 16:32:39 +00001100 case KVM_CAP_SYNC_MMU:
Paolo Bonzini460df4c2017-02-08 11:50:15 +01001101 case KVM_CAP_IMMEDIATE_EXIT:
David Daney4c73fb22013-05-23 09:49:09 -07001102 r = 1;
1103 break;
James Hogan12ed1fa2016-12-13 22:39:39 +00001104 case KVM_CAP_NR_VCPUS:
1105 r = num_online_cpus();
1106 break;
1107 case KVM_CAP_MAX_VCPUS:
1108 r = KVM_MAX_VCPUS;
1109 break;
Thomas Hutha86cb412019-05-23 18:43:08 +02001110 case KVM_CAP_MAX_VCPU_ID:
1111 r = KVM_MAX_VCPU_ID;
1112 break;
James Hogan5fafd8742014-12-08 23:07:56 +00001113 case KVM_CAP_MIPS_FPU:
James Hogan556f2a52016-04-22 10:38:48 +01001114 /* We don't handle systems with inconsistent cpu_has_fpu */
1115 r = !!raw_cpu_has_fpu;
James Hogan5fafd8742014-12-08 23:07:56 +00001116 break;
James Hogand952bd02014-12-08 23:07:56 +00001117 case KVM_CAP_MIPS_MSA:
1118 /*
1119 * We don't support MSA vector partitioning yet:
1120 * 1) It would require explicit support which can't be tested
1121 * yet due to lack of support in current hardware.
1122 * 2) It extends the state that would need to be saved/restored
1123 * by e.g. QEMU for migration.
1124 *
1125 * When vector partitioning hardware becomes available, support
1126 * could be added by requiring a flag when enabling
1127 * KVM_CAP_MIPS_MSA capability to indicate that userland knows
1128 * to save/restore the appropriate extra state.
1129 */
1130 r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF);
1131 break;
Sanjay Lal669e8462012-11-21 18:34:02 -08001132 default:
James Hogan607ef2f2017-03-14 10:15:22 +00001133 r = kvm_mips_callbacks->check_extension(kvm, ext);
Sanjay Lal669e8462012-11-21 18:34:02 -08001134 break;
1135 }
1136 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001137}
1138
1139int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu)
1140{
James Hoganf4474d52017-03-14 10:15:39 +00001141 return kvm_mips_pending_timer(vcpu) ||
1142 kvm_read_c0_guest_cause(vcpu->arch.cop0) & C_TI;
Sanjay Lal669e8462012-11-21 18:34:02 -08001143}
1144
1145int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu)
1146{
1147 int i;
1148 struct mips_coproc *cop0;
1149
1150 if (!vcpu)
1151 return -1;
1152
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001153 kvm_debug("VCPU Register Dump:\n");
1154 kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc);
1155 kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions);
Sanjay Lal669e8462012-11-21 18:34:02 -08001156
1157 for (i = 0; i < 32; i += 4) {
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001158 kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i,
Sanjay Lal669e8462012-11-21 18:34:02 -08001159 vcpu->arch.gprs[i],
1160 vcpu->arch.gprs[i + 1],
1161 vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]);
1162 }
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001163 kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi);
1164 kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo);
Sanjay Lal669e8462012-11-21 18:34:02 -08001165
1166 cop0 = vcpu->arch.cop0;
James Hogana27660f2017-03-14 10:15:25 +00001167 kvm_debug("\tStatus: 0x%08x, Cause: 0x%08x\n",
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001168 kvm_read_c0_guest_status(cop0),
1169 kvm_read_c0_guest_cause(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001170
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001171 kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001172
1173 return 0;
1174}
1175
1176int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1177{
1178 int i;
1179
Christoffer Dall875656f2017-12-04 21:35:27 +01001180 vcpu_load(vcpu);
1181
David Daney8d17dd02013-05-23 09:49:08 -07001182 for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001183 vcpu->arch.gprs[i] = regs->gpr[i];
David Daney8d17dd02013-05-23 09:49:08 -07001184 vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */
Sanjay Lal669e8462012-11-21 18:34:02 -08001185 vcpu->arch.hi = regs->hi;
1186 vcpu->arch.lo = regs->lo;
1187 vcpu->arch.pc = regs->pc;
1188
Christoffer Dall875656f2017-12-04 21:35:27 +01001189 vcpu_put(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -07001190 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001191}
1192
1193int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1194{
1195 int i;
1196
Christoffer Dall1fc9b762017-12-04 21:35:26 +01001197 vcpu_load(vcpu);
1198
David Daney8d17dd02013-05-23 09:49:08 -07001199 for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001200 regs->gpr[i] = vcpu->arch.gprs[i];
Sanjay Lal669e8462012-11-21 18:34:02 -08001201
1202 regs->hi = vcpu->arch.hi;
1203 regs->lo = vcpu->arch.lo;
1204 regs->pc = vcpu->arch.pc;
1205
Christoffer Dall1fc9b762017-12-04 21:35:26 +01001206 vcpu_put(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -07001207 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001208}
1209
James Hogan0fae34f2014-05-29 10:16:39 +01001210static void kvm_mips_comparecount_func(unsigned long data)
Sanjay Lal669e8462012-11-21 18:34:02 -08001211{
1212 struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1213
1214 kvm_mips_callbacks->queue_timer_int(vcpu);
1215
1216 vcpu->arch.wait = 0;
Davidlohr Bueso4c0b4bc2017-09-13 13:08:24 -07001217 if (swq_has_sleeper(&vcpu->wq))
Peter Zijlstrab3dae102018-06-12 10:34:52 +02001218 swake_up_one(&vcpu->wq);
Sanjay Lal669e8462012-11-21 18:34:02 -08001219}
1220
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001221/* low level hrtimer wake routine */
James Hogan0fae34f2014-05-29 10:16:39 +01001222static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer)
Sanjay Lal669e8462012-11-21 18:34:02 -08001223{
1224 struct kvm_vcpu *vcpu;
1225
1226 vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer);
1227 kvm_mips_comparecount_func((unsigned long) vcpu);
James Hogane30492b2014-05-29 10:16:35 +01001228 return kvm_mips_count_timeout(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -08001229}
1230
1231int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
1232{
James Hoganf7f14272016-09-08 22:57:03 +01001233 int err;
1234
1235 err = kvm_mips_callbacks->vcpu_init(vcpu);
1236 if (err)
1237 return err;
1238
Sanjay Lal669e8462012-11-21 18:34:02 -08001239 hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC,
1240 HRTIMER_MODE_REL);
1241 vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup;
Sanjay Lal669e8462012-11-21 18:34:02 -08001242 return 0;
1243}
1244
James Hogan630766b32016-09-08 23:00:24 +01001245void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
1246{
1247 kvm_mips_callbacks->vcpu_uninit(vcpu);
1248}
1249
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001250int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1251 struct kvm_translation *tr)
Sanjay Lal669e8462012-11-21 18:34:02 -08001252{
1253 return 0;
1254}
1255
1256/* Initial guest state */
1257int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1258{
1259 return kvm_mips_callbacks->vcpu_setup(vcpu);
1260}
1261
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001262static void kvm_mips_set_c0_status(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001263{
James Hogan8cffd192016-06-09 14:19:08 +01001264 u32 status = read_c0_status();
Sanjay Lal669e8462012-11-21 18:34:02 -08001265
Sanjay Lal669e8462012-11-21 18:34:02 -08001266 if (cpu_has_dsp)
1267 status |= (ST0_MX);
1268
1269 write_c0_status(status);
1270 ehb();
1271}
1272
1273/*
1274 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
1275 */
1276int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
1277{
James Hogan8cffd192016-06-09 14:19:08 +01001278 u32 cause = vcpu->arch.host_cp0_cause;
1279 u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f;
1280 u32 __user *opc = (u32 __user *) vcpu->arch.pc;
Sanjay Lal669e8462012-11-21 18:34:02 -08001281 unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
1282 enum emulation_result er = EMULATE_DONE;
James Hogan122e51d2016-11-28 17:23:14 +00001283 u32 inst;
Sanjay Lal669e8462012-11-21 18:34:02 -08001284 int ret = RESUME_GUEST;
1285
James Hogan4841e0d2016-11-28 22:45:04 +00001286 vcpu->mode = OUTSIDE_GUEST_MODE;
1287
James Hoganc4c6f2c2015-02-04 10:52:03 +00001288 /* re-enable HTW before enabling interrupts */
James Hoganea1bdbf2017-03-14 10:15:30 +00001289 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1290 htw_start();
James Hoganc4c6f2c2015-02-04 10:52:03 +00001291
Sanjay Lal669e8462012-11-21 18:34:02 -08001292 /* Set a default exit reason */
1293 run->exit_reason = KVM_EXIT_UNKNOWN;
1294 run->ready_for_interrupt_injection = 1;
1295
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001296 /*
1297 * Set the appropriate status bits based on host CPU features,
1298 * before we hit the scheduler
1299 */
Sanjay Lal669e8462012-11-21 18:34:02 -08001300 kvm_mips_set_c0_status();
1301
1302 local_irq_enable();
1303
1304 kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n",
1305 cause, opc, run, vcpu);
James Hogan1e09e862016-06-14 09:40:12 +01001306 trace_kvm_exit(vcpu, exccode);
Sanjay Lal669e8462012-11-21 18:34:02 -08001307
James Hoganea1bdbf2017-03-14 10:15:30 +00001308 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1309 /*
1310 * Do a privilege check, if in UM most of these exit conditions
1311 * end up causing an exception to be delivered to the Guest
1312 * Kernel
1313 */
1314 er = kvm_mips_check_privilege(cause, opc, run, vcpu);
1315 if (er == EMULATE_PRIV_FAIL) {
1316 goto skip_emul;
1317 } else if (er == EMULATE_FAIL) {
1318 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1319 ret = RESUME_HOST;
1320 goto skip_emul;
1321 }
Sanjay Lal669e8462012-11-21 18:34:02 -08001322 }
1323
1324 switch (exccode) {
James Hogan16d100db2015-12-16 23:49:33 +00001325 case EXCCODE_INT:
1326 kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001327
1328 ++vcpu->stat.int_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001329
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001330 if (need_resched())
Sanjay Lal669e8462012-11-21 18:34:02 -08001331 cond_resched();
Sanjay Lal669e8462012-11-21 18:34:02 -08001332
1333 ret = RESUME_GUEST;
1334 break;
1335
James Hogan16d100db2015-12-16 23:49:33 +00001336 case EXCCODE_CPU:
1337 kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001338
1339 ++vcpu->stat.cop_unusable_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001340 ret = kvm_mips_callbacks->handle_cop_unusable(vcpu);
1341 /* XXXKYMA: Might need to return to user space */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001342 if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN)
Sanjay Lal669e8462012-11-21 18:34:02 -08001343 ret = RESUME_HOST;
Sanjay Lal669e8462012-11-21 18:34:02 -08001344 break;
1345
James Hogan16d100db2015-12-16 23:49:33 +00001346 case EXCCODE_MOD:
Sanjay Lal669e8462012-11-21 18:34:02 -08001347 ++vcpu->stat.tlbmod_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001348 ret = kvm_mips_callbacks->handle_tlb_mod(vcpu);
1349 break;
1350
James Hogan16d100db2015-12-16 23:49:33 +00001351 case EXCCODE_TLBS:
James Hogana27660f2017-03-14 10:15:25 +00001352 kvm_debug("TLB ST fault: cause %#x, status %#x, PC: %p, BadVaddr: %#lx\n",
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001353 cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc,
1354 badvaddr);
Sanjay Lal669e8462012-11-21 18:34:02 -08001355
1356 ++vcpu->stat.tlbmiss_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001357 ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu);
1358 break;
1359
James Hogan16d100db2015-12-16 23:49:33 +00001360 case EXCCODE_TLBL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001361 kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
1362 cause, opc, badvaddr);
1363
1364 ++vcpu->stat.tlbmiss_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001365 ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu);
1366 break;
1367
James Hogan16d100db2015-12-16 23:49:33 +00001368 case EXCCODE_ADES:
Sanjay Lal669e8462012-11-21 18:34:02 -08001369 ++vcpu->stat.addrerr_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001370 ret = kvm_mips_callbacks->handle_addr_err_st(vcpu);
1371 break;
1372
James Hogan16d100db2015-12-16 23:49:33 +00001373 case EXCCODE_ADEL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001374 ++vcpu->stat.addrerr_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001375 ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu);
1376 break;
1377
James Hogan16d100db2015-12-16 23:49:33 +00001378 case EXCCODE_SYS:
Sanjay Lal669e8462012-11-21 18:34:02 -08001379 ++vcpu->stat.syscall_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001380 ret = kvm_mips_callbacks->handle_syscall(vcpu);
1381 break;
1382
James Hogan16d100db2015-12-16 23:49:33 +00001383 case EXCCODE_RI:
Sanjay Lal669e8462012-11-21 18:34:02 -08001384 ++vcpu->stat.resvd_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001385 ret = kvm_mips_callbacks->handle_res_inst(vcpu);
1386 break;
1387
James Hogan16d100db2015-12-16 23:49:33 +00001388 case EXCCODE_BP:
Sanjay Lal669e8462012-11-21 18:34:02 -08001389 ++vcpu->stat.break_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001390 ret = kvm_mips_callbacks->handle_break(vcpu);
1391 break;
1392
James Hogan16d100db2015-12-16 23:49:33 +00001393 case EXCCODE_TR:
James Hogan0a560422015-02-06 16:03:57 +00001394 ++vcpu->stat.trap_inst_exits;
James Hogan0a560422015-02-06 16:03:57 +00001395 ret = kvm_mips_callbacks->handle_trap(vcpu);
1396 break;
1397
James Hogan16d100db2015-12-16 23:49:33 +00001398 case EXCCODE_MSAFPE:
James Hoganc2537ed2015-02-06 10:56:27 +00001399 ++vcpu->stat.msa_fpe_exits;
James Hoganc2537ed2015-02-06 10:56:27 +00001400 ret = kvm_mips_callbacks->handle_msa_fpe(vcpu);
1401 break;
1402
James Hogan16d100db2015-12-16 23:49:33 +00001403 case EXCCODE_FPE:
James Hogan1c0cd662015-02-06 10:56:27 +00001404 ++vcpu->stat.fpe_exits;
James Hogan1c0cd662015-02-06 10:56:27 +00001405 ret = kvm_mips_callbacks->handle_fpe(vcpu);
1406 break;
1407
James Hogan16d100db2015-12-16 23:49:33 +00001408 case EXCCODE_MSADIS:
James Hoganc2537ed2015-02-06 10:56:27 +00001409 ++vcpu->stat.msa_disabled_exits;
James Hogan98119ad2015-02-06 11:11:56 +00001410 ret = kvm_mips_callbacks->handle_msa_disabled(vcpu);
1411 break;
1412
James Hogan28c1e762017-03-14 10:15:24 +00001413 case EXCCODE_GE:
1414 /* defer exit accounting to handler */
1415 ret = kvm_mips_callbacks->handle_guest_exit(vcpu);
1416 break;
1417
Sanjay Lal669e8462012-11-21 18:34:02 -08001418 default:
James Hogan122e51d2016-11-28 17:23:14 +00001419 if (cause & CAUSEF_BD)
1420 opc += 1;
1421 inst = 0;
James Hogan6a97c772015-04-23 16:54:35 +01001422 kvm_get_badinstr(opc, vcpu, &inst);
James Hogana27660f2017-03-14 10:15:25 +00001423 kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#x\n",
James Hogan122e51d2016-11-28 17:23:14 +00001424 exccode, opc, inst, badvaddr,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001425 kvm_read_c0_guest_status(vcpu->arch.cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001426 kvm_arch_vcpu_dump_regs(vcpu);
1427 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1428 ret = RESUME_HOST;
1429 break;
1430
1431 }
1432
1433skip_emul:
1434 local_irq_disable();
1435
James Hoganf4474d52017-03-14 10:15:39 +00001436 if (ret == RESUME_GUEST)
1437 kvm_vz_acquire_htimer(vcpu);
1438
Sanjay Lal669e8462012-11-21 18:34:02 -08001439 if (er == EMULATE_DONE && !(ret & RESUME_HOST))
1440 kvm_mips_deliver_interrupts(vcpu, cause);
1441
1442 if (!(ret & RESUME_HOST)) {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001443 /* Only check for signals if not already exiting to userspace */
Sanjay Lal669e8462012-11-21 18:34:02 -08001444 if (signal_pending(current)) {
1445 run->exit_reason = KVM_EXIT_INTR;
1446 ret = (-EINTR << 2) | RESUME_HOST;
1447 ++vcpu->stat.signal_exits;
James Hogan1e09e862016-06-14 09:40:12 +01001448 trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL);
Sanjay Lal669e8462012-11-21 18:34:02 -08001449 }
1450 }
1451
James Hogan98e91b82014-11-18 14:09:12 +00001452 if (ret == RESUME_GUEST) {
James Hogan93258602016-06-14 09:40:14 +01001453 trace_kvm_reenter(vcpu);
1454
James Hogan4841e0d2016-11-28 22:45:04 +00001455 /*
1456 * Make sure the read of VCPU requests in vcpu_reenter()
1457 * callback is not reordered ahead of the write to vcpu->mode,
1458 * or we could miss a TLB flush request while the requester sees
1459 * the VCPU as outside of guest mode and not needing an IPI.
1460 */
1461 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
1462
James Hogana2c046e2016-11-18 13:14:37 +00001463 kvm_mips_callbacks->vcpu_reenter(run, vcpu);
James Hogan25b08c72016-09-16 00:06:43 +01001464
James Hogan98e91b82014-11-18 14:09:12 +00001465 /*
James Hogan539cb89fb2015-03-05 11:43:36 +00001466 * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context
1467 * is live), restore FCR31 / MSACSR.
James Hogan98e91b82014-11-18 14:09:12 +00001468 *
1469 * This should be before returning to the guest exception
James Hogan539cb89fb2015-03-05 11:43:36 +00001470 * vector, as it may well cause an [MSA] FP exception if there
1471 * are pending exception bits unmasked. (see
James Hogan98e91b82014-11-18 14:09:12 +00001472 * kvm_mips_csr_die_notifier() for how that is handled).
1473 */
1474 if (kvm_mips_guest_has_fpu(&vcpu->arch) &&
1475 read_c0_status() & ST0_CU1)
1476 __kvm_restore_fcsr(&vcpu->arch);
James Hogan539cb89fb2015-03-05 11:43:36 +00001477
1478 if (kvm_mips_guest_has_msa(&vcpu->arch) &&
1479 read_c0_config5() & MIPS_CONF5_MSAEN)
1480 __kvm_restore_msacsr(&vcpu->arch);
James Hogan98e91b82014-11-18 14:09:12 +00001481 }
1482
James Hoganc4c6f2c2015-02-04 10:52:03 +00001483 /* Disable HTW before returning to guest or host */
James Hoganea1bdbf2017-03-14 10:15:30 +00001484 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1485 htw_stop();
James Hoganc4c6f2c2015-02-04 10:52:03 +00001486
Sanjay Lal669e8462012-11-21 18:34:02 -08001487 return ret;
1488}
1489
James Hogan98e91b82014-11-18 14:09:12 +00001490/* Enable FPU for guest and restore context */
1491void kvm_own_fpu(struct kvm_vcpu *vcpu)
1492{
1493 struct mips_coproc *cop0 = vcpu->arch.cop0;
1494 unsigned int sr, cfg5;
1495
1496 preempt_disable();
1497
James Hogan539cb89fb2015-03-05 11:43:36 +00001498 sr = kvm_read_c0_guest_status(cop0);
1499
1500 /*
1501 * If MSA state is already live, it is undefined how it interacts with
1502 * FR=0 FPU state, and we don't want to hit reserved instruction
1503 * exceptions trying to save the MSA state later when CU=1 && FR=1, so
1504 * play it safe and save it first.
1505 *
1506 * In theory we shouldn't ever hit this case since kvm_lose_fpu() should
1507 * get called when guest CU1 is set, however we can't trust the guest
1508 * not to clobber the status register directly via the commpage.
1509 */
1510 if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001511 vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA)
James Hogan539cb89fb2015-03-05 11:43:36 +00001512 kvm_lose_fpu(vcpu);
1513
James Hogan98e91b82014-11-18 14:09:12 +00001514 /*
1515 * Enable FPU for guest
1516 * We set FR and FRE according to guest context
1517 */
James Hogan98e91b82014-11-18 14:09:12 +00001518 change_c0_status(ST0_CU1 | ST0_FR, sr);
1519 if (cpu_has_fre) {
1520 cfg5 = kvm_read_c0_guest_config5(cop0);
1521 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1522 }
1523 enable_fpu_hazard();
1524
1525 /* If guest FPU state not active, restore it now */
James Hoganf9431762016-06-14 09:40:10 +01001526 if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) {
James Hogan98e91b82014-11-18 14:09:12 +00001527 __kvm_restore_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001528 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001529 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU);
1530 } else {
1531 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001532 }
1533
1534 preempt_enable();
1535}
1536
James Hogan539cb89fb2015-03-05 11:43:36 +00001537#ifdef CONFIG_CPU_HAS_MSA
1538/* Enable MSA for guest and restore context */
1539void kvm_own_msa(struct kvm_vcpu *vcpu)
1540{
1541 struct mips_coproc *cop0 = vcpu->arch.cop0;
1542 unsigned int sr, cfg5;
1543
1544 preempt_disable();
1545
1546 /*
1547 * Enable FPU if enabled in guest, since we're restoring FPU context
1548 * anyway. We set FR and FRE according to guest context.
1549 */
1550 if (kvm_mips_guest_has_fpu(&vcpu->arch)) {
1551 sr = kvm_read_c0_guest_status(cop0);
1552
1553 /*
1554 * If FR=0 FPU state is already live, it is undefined how it
1555 * interacts with MSA state, so play it safe and save it first.
1556 */
1557 if (!(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001558 (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU |
1559 KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU)
James Hogan539cb89fb2015-03-05 11:43:36 +00001560 kvm_lose_fpu(vcpu);
1561
1562 change_c0_status(ST0_CU1 | ST0_FR, sr);
1563 if (sr & ST0_CU1 && cpu_has_fre) {
1564 cfg5 = kvm_read_c0_guest_config5(cop0);
1565 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1566 }
1567 }
1568
1569 /* Enable MSA for guest */
1570 set_c0_config5(MIPS_CONF5_MSAEN);
1571 enable_fpu_hazard();
1572
James Hoganf9431762016-06-14 09:40:10 +01001573 switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) {
1574 case KVM_MIPS_AUX_FPU:
James Hogan539cb89fb2015-03-05 11:43:36 +00001575 /*
1576 * Guest FPU state already loaded, only restore upper MSA state
1577 */
1578 __kvm_restore_msa_upper(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001579 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan04ebebf2016-06-14 09:40:11 +01001580 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001581 break;
1582 case 0:
1583 /* Neither FPU or MSA already active, restore full MSA state */
1584 __kvm_restore_msa(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001585 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001586 if (kvm_mips_guest_has_fpu(&vcpu->arch))
James Hoganf9431762016-06-14 09:40:10 +01001587 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001588 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE,
1589 KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001590 break;
1591 default:
James Hogan04ebebf2016-06-14 09:40:11 +01001592 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001593 break;
1594 }
1595
1596 preempt_enable();
1597}
1598#endif
1599
1600/* Drop FPU & MSA without saving it */
James Hogan98e91b82014-11-18 14:09:12 +00001601void kvm_drop_fpu(struct kvm_vcpu *vcpu)
1602{
1603 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001604 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001605 disable_msa();
James Hogan04ebebf2016-06-14 09:40:11 +01001606 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA);
James Hoganf9431762016-06-14 09:40:10 +01001607 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001608 }
James Hoganf9431762016-06-14 09:40:10 +01001609 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001610 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan04ebebf2016-06-14 09:40:11 +01001611 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU);
James Hoganf9431762016-06-14 09:40:10 +01001612 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan98e91b82014-11-18 14:09:12 +00001613 }
1614 preempt_enable();
1615}
1616
James Hogan539cb89fb2015-03-05 11:43:36 +00001617/* Save and disable FPU & MSA */
James Hogan98e91b82014-11-18 14:09:12 +00001618void kvm_lose_fpu(struct kvm_vcpu *vcpu)
1619{
1620 /*
James Hoganc58cf742017-03-14 10:15:17 +00001621 * With T&E, FPU & MSA get disabled in root context (hardware) when it
1622 * is disabled in guest context (software), but the register state in
1623 * the hardware may still be in use.
1624 * This is why we explicitly re-enable the hardware before saving.
James Hogan98e91b82014-11-18 14:09:12 +00001625 */
1626
1627 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001628 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hoganc58cf742017-03-14 10:15:17 +00001629 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1630 set_c0_config5(MIPS_CONF5_MSAEN);
1631 enable_fpu_hazard();
1632 }
James Hogan539cb89fb2015-03-05 11:43:36 +00001633
1634 __kvm_save_msa(&vcpu->arch);
James Hogan04ebebf2016-06-14 09:40:11 +01001635 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001636
1637 /* Disable MSA & FPU */
1638 disable_msa();
James Hoganf9431762016-06-14 09:40:10 +01001639 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001640 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001641 disable_fpu_hazard();
1642 }
James Hoganf9431762016-06-14 09:40:10 +01001643 vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA);
1644 } else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hoganc58cf742017-03-14 10:15:17 +00001645 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1646 set_c0_status(ST0_CU1);
1647 enable_fpu_hazard();
1648 }
James Hogan98e91b82014-11-18 14:09:12 +00001649
1650 __kvm_save_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001651 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001652 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001653
1654 /* Disable FPU */
1655 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001656 disable_fpu_hazard();
James Hogan98e91b82014-11-18 14:09:12 +00001657 }
1658 preempt_enable();
1659}
1660
1661/*
James Hogan539cb89fb2015-03-05 11:43:36 +00001662 * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are
1663 * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP
1664 * exception if cause bits are set in the value being written.
James Hogan98e91b82014-11-18 14:09:12 +00001665 */
1666static int kvm_mips_csr_die_notify(struct notifier_block *self,
1667 unsigned long cmd, void *ptr)
1668{
1669 struct die_args *args = (struct die_args *)ptr;
1670 struct pt_regs *regs = args->regs;
1671 unsigned long pc;
1672
James Hogan539cb89fb2015-03-05 11:43:36 +00001673 /* Only interested in FPE and MSAFPE */
1674 if (cmd != DIE_FP && cmd != DIE_MSAFP)
James Hogan98e91b82014-11-18 14:09:12 +00001675 return NOTIFY_DONE;
1676
1677 /* Return immediately if guest context isn't active */
1678 if (!(current->flags & PF_VCPU))
1679 return NOTIFY_DONE;
1680
1681 /* Should never get here from user mode */
1682 BUG_ON(user_mode(regs));
1683
1684 pc = instruction_pointer(regs);
1685 switch (cmd) {
1686 case DIE_FP:
1687 /* match 2nd instruction in __kvm_restore_fcsr */
1688 if (pc != (unsigned long)&__kvm_restore_fcsr + 4)
1689 return NOTIFY_DONE;
1690 break;
James Hogan539cb89fb2015-03-05 11:43:36 +00001691 case DIE_MSAFP:
1692 /* match 2nd/3rd instruction in __kvm_restore_msacsr */
1693 if (!cpu_has_msa ||
1694 pc < (unsigned long)&__kvm_restore_msacsr + 4 ||
1695 pc > (unsigned long)&__kvm_restore_msacsr + 8)
1696 return NOTIFY_DONE;
1697 break;
James Hogan98e91b82014-11-18 14:09:12 +00001698 }
1699
1700 /* Move PC forward a little and continue executing */
1701 instruction_pointer(regs) += 4;
1702
1703 return NOTIFY_STOP;
1704}
1705
1706static struct notifier_block kvm_mips_csr_die_notifier = {
1707 .notifier_call = kvm_mips_csr_die_notify,
1708};
1709
James Hogan2db9d232015-12-16 23:49:32 +00001710static int __init kvm_mips_init(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001711{
1712 int ret;
1713
Paul Burtonc8790d62019-02-02 01:43:28 +00001714 if (cpu_has_mmid) {
1715 pr_warn("KVM does not yet support MMIDs. KVM Disabled\n");
1716 return -EOPNOTSUPP;
1717 }
1718
James Hogan1e5217f52016-06-23 17:34:45 +01001719 ret = kvm_mips_entry_setup();
1720 if (ret)
1721 return ret;
1722
Sanjay Lal669e8462012-11-21 18:34:02 -08001723 ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
1724
1725 if (ret)
1726 return ret;
1727
James Hogan98e91b82014-11-18 14:09:12 +00001728 register_die_notifier(&kvm_mips_csr_die_notifier);
1729
Sanjay Lal669e8462012-11-21 18:34:02 -08001730 return 0;
1731}
1732
James Hogan2db9d232015-12-16 23:49:32 +00001733static void __exit kvm_mips_exit(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001734{
1735 kvm_exit();
1736
James Hogan98e91b82014-11-18 14:09:12 +00001737 unregister_die_notifier(&kvm_mips_csr_die_notifier);
Sanjay Lal669e8462012-11-21 18:34:02 -08001738}
1739
1740module_init(kvm_mips_init);
1741module_exit(kvm_mips_exit);
1742
1743EXPORT_TRACEPOINT_SYMBOL(kvm_exit);