blob: bce2a6431430366ee626ddc4f6282665caeb7f06 [file] [log] [blame]
Sanjay Lal669e8462012-11-21 18:34:02 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * KVM/MIPS: MIPS specific KVM APIs
7 *
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070010 */
Sanjay Lal669e8462012-11-21 18:34:02 -080011
James Hogan05108702016-06-15 19:29:56 +010012#include <linux/bitops.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080013#include <linux/errno.h>
14#include <linux/err.h>
James Hogan98e91b82014-11-18 14:09:12 +000015#include <linux/kdebug.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080016#include <linux/module.h>
James Hogand852b5f2016-10-19 00:24:27 +010017#include <linux/uaccess.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080018#include <linux/vmalloc.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010019#include <linux/sched/signal.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080020#include <linux/fs.h>
21#include <linux/bootmem.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010022
James Hoganf7982172015-02-04 17:06:37 +000023#include <asm/fpu.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080024#include <asm/page.h>
25#include <asm/cacheflush.h>
26#include <asm/mmu_context.h>
James Hogan06c158c2015-05-01 13:50:18 +010027#include <asm/pgalloc.h>
James Hoganc4c6f2c2015-02-04 10:52:03 +000028#include <asm/pgtable.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080029
30#include <linux/kvm_host.h>
31
Deng-Cheng Zhud7d5b052014-06-26 12:11:38 -070032#include "interrupt.h"
33#include "commpage.h"
Sanjay Lal669e8462012-11-21 18:34:02 -080034
35#define CREATE_TRACE_POINTS
36#include "trace.h"
37
38#ifndef VECTORSPACING
39#define VECTORSPACING 0x100 /* for EI/VI mode */
40#endif
41
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070042#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x)
Sanjay Lal669e8462012-11-21 18:34:02 -080043struct kvm_stats_debugfs_item debugfs_entries[] = {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070044 { "wait", VCPU_STAT(wait_exits), KVM_STAT_VCPU },
45 { "cache", VCPU_STAT(cache_exits), KVM_STAT_VCPU },
46 { "signal", VCPU_STAT(signal_exits), KVM_STAT_VCPU },
47 { "interrupt", VCPU_STAT(int_exits), KVM_STAT_VCPU },
48 { "cop_unsuable", VCPU_STAT(cop_unusable_exits), KVM_STAT_VCPU },
49 { "tlbmod", VCPU_STAT(tlbmod_exits), KVM_STAT_VCPU },
50 { "tlbmiss_ld", VCPU_STAT(tlbmiss_ld_exits), KVM_STAT_VCPU },
51 { "tlbmiss_st", VCPU_STAT(tlbmiss_st_exits), KVM_STAT_VCPU },
52 { "addrerr_st", VCPU_STAT(addrerr_st_exits), KVM_STAT_VCPU },
53 { "addrerr_ld", VCPU_STAT(addrerr_ld_exits), KVM_STAT_VCPU },
54 { "syscall", VCPU_STAT(syscall_exits), KVM_STAT_VCPU },
55 { "resvd_inst", VCPU_STAT(resvd_inst_exits), KVM_STAT_VCPU },
56 { "break_inst", VCPU_STAT(break_inst_exits), KVM_STAT_VCPU },
James Hogan0a560422015-02-06 16:03:57 +000057 { "trap_inst", VCPU_STAT(trap_inst_exits), KVM_STAT_VCPU },
James Hoganc2537ed2015-02-06 10:56:27 +000058 { "msa_fpe", VCPU_STAT(msa_fpe_exits), KVM_STAT_VCPU },
James Hogan1c0cd662015-02-06 10:56:27 +000059 { "fpe", VCPU_STAT(fpe_exits), KVM_STAT_VCPU },
James Hoganc2537ed2015-02-06 10:56:27 +000060 { "msa_disabled", VCPU_STAT(msa_disabled_exits), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070061 { "flush_dcache", VCPU_STAT(flush_dcache_exits), KVM_STAT_VCPU },
James Hogana7244922017-03-14 10:15:18 +000062#ifdef CONFIG_KVM_MIPS_VZ
63 { "vz_gpsi", VCPU_STAT(vz_gpsi_exits), KVM_STAT_VCPU },
64 { "vz_gsfc", VCPU_STAT(vz_gsfc_exits), KVM_STAT_VCPU },
65 { "vz_hc", VCPU_STAT(vz_hc_exits), KVM_STAT_VCPU },
66 { "vz_grr", VCPU_STAT(vz_grr_exits), KVM_STAT_VCPU },
67 { "vz_gva", VCPU_STAT(vz_gva_exits), KVM_STAT_VCPU },
68 { "vz_ghfc", VCPU_STAT(vz_ghfc_exits), KVM_STAT_VCPU },
69 { "vz_gpa", VCPU_STAT(vz_gpa_exits), KVM_STAT_VCPU },
70 { "vz_resvd", VCPU_STAT(vz_resvd_exits), KVM_STAT_VCPU },
71#endif
Paolo Bonzinif7819512015-02-04 18:20:58 +010072 { "halt_successful_poll", VCPU_STAT(halt_successful_poll), KVM_STAT_VCPU },
Paolo Bonzini62bea5b2015-09-15 18:27:57 +020073 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll), KVM_STAT_VCPU },
Christian Borntraeger3491caf2016-05-13 12:16:35 +020074 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid), KVM_STAT_VCPU },
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070075 { "halt_wakeup", VCPU_STAT(halt_wakeup), KVM_STAT_VCPU },
Sanjay Lal669e8462012-11-21 18:34:02 -080076 {NULL}
77};
78
James Hoganedec9d72017-03-14 10:15:40 +000079bool kvm_trace_guest_mode_change;
80
81int kvm_guest_mode_change_trace_reg(void)
82{
83 kvm_trace_guest_mode_change = 1;
84 return 0;
85}
86
87void kvm_guest_mode_change_trace_unreg(void)
88{
89 kvm_trace_guest_mode_change = 0;
90}
91
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070092/*
93 * XXXKYMA: We are simulatoring a processor that has the WII bit set in
94 * Config7, so we are "runnable" if interrupts are pending
Sanjay Lal669e8462012-11-21 18:34:02 -080095 */
96int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
97{
98 return !!(vcpu->arch.pending_exceptions);
99}
100
Longpeng(Mike)199b5762017-08-08 12:05:32 +0800101bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
102{
103 return false;
104}
105
Sanjay Lal669e8462012-11-21 18:34:02 -0800106int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
107{
108 return 1;
109}
110
Radim Krčmář13a34e02014-08-28 15:13:03 +0200111int kvm_arch_hardware_enable(void)
Sanjay Lal669e8462012-11-21 18:34:02 -0800112{
James Hoganedab4fe2017-03-14 10:15:23 +0000113 return kvm_mips_callbacks->hardware_enable();
114}
115
116void kvm_arch_hardware_disable(void)
117{
118 kvm_mips_callbacks->hardware_disable();
Sanjay Lal669e8462012-11-21 18:34:02 -0800119}
120
Sanjay Lal669e8462012-11-21 18:34:02 -0800121int kvm_arch_hardware_setup(void)
122{
123 return 0;
124}
125
Sanjay Lal669e8462012-11-21 18:34:02 -0800126void kvm_arch_check_processor_compat(void *rtn)
127{
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700128 *(int *)rtn = 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800129}
130
Sanjay Lal669e8462012-11-21 18:34:02 -0800131int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
132{
James Hogana8a3c422017-03-14 10:15:19 +0000133 switch (type) {
James Hoganc992a4f2017-03-14 10:15:31 +0000134#ifdef CONFIG_KVM_MIPS_VZ
135 case KVM_VM_MIPS_VZ:
136#else
James Hogana8a3c422017-03-14 10:15:19 +0000137 case KVM_VM_MIPS_TE:
James Hoganc992a4f2017-03-14 10:15:31 +0000138#endif
James Hogana8a3c422017-03-14 10:15:19 +0000139 break;
140 default:
141 /* Unsupported KVM type */
142 return -EINVAL;
143 };
144
James Hogan06c158c2015-05-01 13:50:18 +0100145 /* Allocate page table to map GPA -> RPA */
146 kvm->arch.gpa_mm.pgd = kvm_pgd_alloc();
147 if (!kvm->arch.gpa_mm.pgd)
148 return -ENOMEM;
149
Sanjay Lal669e8462012-11-21 18:34:02 -0800150 return 0;
151}
152
Luiz Capitulino235539b2016-09-07 14:47:23 -0400153bool kvm_arch_has_vcpu_debugfs(void)
154{
155 return false;
156}
157
158int kvm_arch_create_vcpu_debugfs(struct kvm_vcpu *vcpu)
159{
160 return 0;
161}
162
Sanjay Lal669e8462012-11-21 18:34:02 -0800163void kvm_mips_free_vcpus(struct kvm *kvm)
164{
165 unsigned int i;
166 struct kvm_vcpu *vcpu;
167
Sanjay Lal669e8462012-11-21 18:34:02 -0800168 kvm_for_each_vcpu(i, vcpu, kvm) {
169 kvm_arch_vcpu_free(vcpu);
170 }
171
172 mutex_lock(&kvm->lock);
173
174 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
175 kvm->vcpus[i] = NULL;
176
177 atomic_set(&kvm->online_vcpus, 0);
178
179 mutex_unlock(&kvm->lock);
180}
181
James Hogan06c158c2015-05-01 13:50:18 +0100182static void kvm_mips_free_gpa_pt(struct kvm *kvm)
183{
184 /* It should always be safe to remove after flushing the whole range */
185 WARN_ON(!kvm_mips_flush_gpa_pt(kvm, 0, ~0));
186 pgd_free(NULL, kvm->arch.gpa_mm.pgd);
187}
188
Sanjay Lal669e8462012-11-21 18:34:02 -0800189void kvm_arch_destroy_vm(struct kvm *kvm)
190{
191 kvm_mips_free_vcpus(kvm);
James Hogan06c158c2015-05-01 13:50:18 +0100192 kvm_mips_free_gpa_pt(kvm);
Sanjay Lal669e8462012-11-21 18:34:02 -0800193}
194
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700195long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl,
196 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800197{
David Daneyed829852013-05-23 09:49:10 -0700198 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800199}
200
Aneesh Kumar K.V55870272013-10-07 22:18:00 +0530201int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
202 unsigned long npages)
Sanjay Lal669e8462012-11-21 18:34:02 -0800203{
204 return 0;
205}
206
James Hoganb6209112016-10-25 00:01:37 +0100207void kvm_arch_flush_shadow_all(struct kvm *kvm)
208{
209 /* Flush whole GPA */
210 kvm_mips_flush_gpa_pt(kvm, 0, ~0);
211
212 /* Let implementation do the rest */
213 kvm_mips_callbacks->flush_shadow_all(kvm);
214}
215
216void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
217 struct kvm_memory_slot *slot)
218{
219 /*
220 * The slot has been made invalid (ready for moving or deletion), so we
221 * need to ensure that it can no longer be accessed by any guest VCPUs.
222 */
223
224 spin_lock(&kvm->mmu_lock);
225 /* Flush slot from GPA */
226 kvm_mips_flush_gpa_pt(kvm, slot->base_gfn,
227 slot->base_gfn + slot->npages - 1);
228 /* Let implementation do the rest */
229 kvm_mips_callbacks->flush_shadow_memslot(kvm, slot);
230 spin_unlock(&kvm->mmu_lock);
231}
232
Sanjay Lal669e8462012-11-21 18:34:02 -0800233int kvm_arch_prepare_memory_region(struct kvm *kvm,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700234 struct kvm_memory_slot *memslot,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200235 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700236 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800237{
238 return 0;
239}
240
241void kvm_arch_commit_memory_region(struct kvm *kvm,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200242 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700243 const struct kvm_memory_slot *old,
Paolo Bonzinif36f3f22015-05-18 13:20:23 +0200244 const struct kvm_memory_slot *new,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700245 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800246{
James Hogana1ac9e12016-12-06 14:56:20 +0000247 int needs_flush;
248
Sanjay Lal669e8462012-11-21 18:34:02 -0800249 kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n",
250 __func__, kvm, mem->slot, mem->guest_phys_addr,
251 mem->memory_size, mem->userspace_addr);
James Hogana1ac9e12016-12-06 14:56:20 +0000252
253 /*
254 * If dirty page logging is enabled, write protect all pages in the slot
255 * ready for dirty logging.
256 *
257 * There is no need to do this in any of the following cases:
258 * CREATE: No dirty mappings will already exist.
259 * MOVE/DELETE: The old mappings will already have been cleaned up by
260 * kvm_arch_flush_shadow_memslot()
261 */
262 if (change == KVM_MR_FLAGS_ONLY &&
263 (!(old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
264 new->flags & KVM_MEM_LOG_DIRTY_PAGES)) {
265 spin_lock(&kvm->mmu_lock);
266 /* Write protect GPA page table entries */
267 needs_flush = kvm_mips_mkclean_gpa_pt(kvm, new->base_gfn,
268 new->base_gfn + new->npages - 1);
269 /* Let implementation do the rest */
270 if (needs_flush)
271 kvm_mips_callbacks->flush_shadow_memslot(kvm, new);
272 spin_unlock(&kvm->mmu_lock);
273 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800274}
275
James Hogand7b8f892016-06-23 17:34:40 +0100276static inline void dump_handler(const char *symbol, void *start, void *end)
277{
278 u32 *p;
279
280 pr_debug("LEAF(%s)\n", symbol);
281
282 pr_debug("\t.set push\n");
283 pr_debug("\t.set noreorder\n");
284
285 for (p = start; p < (u32 *)end; ++p)
286 pr_debug("\t.word\t0x%08x\t\t# %p\n", *p, p);
287
288 pr_debug("\t.set\tpop\n");
289
290 pr_debug("\tEND(%s)\n", symbol);
291}
292
Sanjay Lal669e8462012-11-21 18:34:02 -0800293struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm, unsigned int id)
294{
James Hogan90e93112016-06-23 17:34:39 +0100295 int err, size;
James Hogana7cfa7a2016-09-10 23:56:46 +0100296 void *gebase, *p, *handler, *refill_start, *refill_end;
Sanjay Lal669e8462012-11-21 18:34:02 -0800297 int i;
298
299 struct kvm_vcpu *vcpu = kzalloc(sizeof(struct kvm_vcpu), GFP_KERNEL);
300
301 if (!vcpu) {
302 err = -ENOMEM;
303 goto out;
304 }
305
306 err = kvm_vcpu_init(vcpu, kvm, id);
307
308 if (err)
309 goto out_free_cpu;
310
James Hogan6e95bfd2014-05-29 10:16:43 +0100311 kvm_debug("kvm @ %p: create cpu %d at %p\n", kvm, id, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800312
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700313 /*
314 * Allocate space for host mode exception handlers that handle
Sanjay Lal669e8462012-11-21 18:34:02 -0800315 * guest mode exits
316 */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700317 if (cpu_has_veic || cpu_has_vint)
Sanjay Lal669e8462012-11-21 18:34:02 -0800318 size = 0x200 + VECTORSPACING * 64;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700319 else
James Hogan7006e2d2014-05-29 10:16:23 +0100320 size = 0x4000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800321
Sanjay Lal669e8462012-11-21 18:34:02 -0800322 gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL);
323
324 if (!gebase) {
325 err = -ENOMEM;
James Hogan585bb8f2015-11-11 14:21:20 +0000326 goto out_uninit_cpu;
Sanjay Lal669e8462012-11-21 18:34:02 -0800327 }
James Hogan6e95bfd2014-05-29 10:16:43 +0100328 kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n",
329 ALIGN(size, PAGE_SIZE), gebase);
Sanjay Lal669e8462012-11-21 18:34:02 -0800330
James Hogan2a06dab2016-07-08 11:53:26 +0100331 /*
332 * Check new ebase actually fits in CP0_EBase. The lack of a write gate
333 * limits us to the low 512MB of physical address space. If the memory
334 * we allocate is out of range, just give up now.
335 */
336 if (!cpu_has_ebase_wg && virt_to_phys(gebase) >= 0x20000000) {
337 kvm_err("CP0_EBase.WG required for guest exception base %pK\n",
338 gebase);
339 err = -ENOMEM;
340 goto out_free_gebase;
341 }
342
Sanjay Lal669e8462012-11-21 18:34:02 -0800343 /* Save new ebase */
344 vcpu->arch.guest_ebase = gebase;
345
James Hogan90e93112016-06-23 17:34:39 +0100346 /* Build guest exception vectors dynamically in unmapped memory */
James Hogan1f9ca622016-06-23 17:34:46 +0100347 handler = gebase + 0x2000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800348
James Hogan1934a3a2017-03-14 10:15:26 +0000349 /* TLB refill (or XTLB refill on 64-bit VZ where KX=1) */
James Hogana7cfa7a2016-09-10 23:56:46 +0100350 refill_start = gebase;
James Hogan1934a3a2017-03-14 10:15:26 +0000351 if (IS_ENABLED(CONFIG_KVM_MIPS_VZ) && IS_ENABLED(CONFIG_64BIT))
352 refill_start += 0x080;
James Hogana7cfa7a2016-09-10 23:56:46 +0100353 refill_end = kvm_mips_build_tlb_refill_exception(refill_start, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800354
355 /* General Exception Entry point */
James Hogan1f9ca622016-06-23 17:34:46 +0100356 kvm_mips_build_exception(gebase + 0x180, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800357
358 /* For vectored interrupts poke the exception code @ all offsets 0-7 */
359 for (i = 0; i < 8; i++) {
360 kvm_debug("L1 Vectored handler @ %p\n",
361 gebase + 0x200 + (i * VECTORSPACING));
James Hogan1f9ca622016-06-23 17:34:46 +0100362 kvm_mips_build_exception(gebase + 0x200 + i * VECTORSPACING,
363 handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800364 }
365
James Hogan90e93112016-06-23 17:34:39 +0100366 /* General exit handler */
James Hogan1f9ca622016-06-23 17:34:46 +0100367 p = handler;
James Hogan90e93112016-06-23 17:34:39 +0100368 p = kvm_mips_build_exit(p);
Sanjay Lal669e8462012-11-21 18:34:02 -0800369
James Hogan90e93112016-06-23 17:34:39 +0100370 /* Guest entry routine */
371 vcpu->arch.vcpu_run = p;
372 p = kvm_mips_build_vcpu_run(p);
James Hogan797179b2016-06-09 10:50:43 +0100373
James Hogand7b8f892016-06-23 17:34:40 +0100374 /* Dump the generated code */
375 pr_debug("#include <asm/asm.h>\n");
376 pr_debug("#include <asm/regdef.h>\n");
377 pr_debug("\n");
378 dump_handler("kvm_vcpu_run", vcpu->arch.vcpu_run, p);
James Hogana7cfa7a2016-09-10 23:56:46 +0100379 dump_handler("kvm_tlb_refill", refill_start, refill_end);
James Hogand7b8f892016-06-23 17:34:40 +0100380 dump_handler("kvm_gen_exc", gebase + 0x180, gebase + 0x200);
381 dump_handler("kvm_exit", gebase + 0x2000, vcpu->arch.vcpu_run);
382
Sanjay Lal669e8462012-11-21 18:34:02 -0800383 /* Invalidate the icache for these ranges */
James Hogan32eb12a2017-01-03 17:43:01 +0000384 flush_icache_range((unsigned long)gebase,
385 (unsigned long)gebase + ALIGN(size, PAGE_SIZE));
Sanjay Lal669e8462012-11-21 18:34:02 -0800386
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700387 /*
388 * Allocate comm page for guest kernel, a TLB will be reserved for
389 * mapping GVA @ 0xFFFF8000 to this page
390 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800391 vcpu->arch.kseg0_commpage = kzalloc(PAGE_SIZE << 1, GFP_KERNEL);
392
393 if (!vcpu->arch.kseg0_commpage) {
394 err = -ENOMEM;
395 goto out_free_gebase;
396 }
397
James Hogan6e95bfd2014-05-29 10:16:43 +0100398 kvm_debug("Allocated COMM page @ %p\n", vcpu->arch.kseg0_commpage);
Sanjay Lal669e8462012-11-21 18:34:02 -0800399 kvm_mips_commpage_init(vcpu);
400
401 /* Init */
402 vcpu->arch.last_sched_cpu = -1;
James Hoganc992a4f2017-03-14 10:15:31 +0000403 vcpu->arch.last_exec_cpu = -1;
Sanjay Lal669e8462012-11-21 18:34:02 -0800404
Sanjay Lal669e8462012-11-21 18:34:02 -0800405 return vcpu;
406
407out_free_gebase:
408 kfree(gebase);
409
James Hogan585bb8f2015-11-11 14:21:20 +0000410out_uninit_cpu:
411 kvm_vcpu_uninit(vcpu);
412
Sanjay Lal669e8462012-11-21 18:34:02 -0800413out_free_cpu:
414 kfree(vcpu);
415
416out:
417 return ERR_PTR(err);
418}
419
420void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
421{
422 hrtimer_cancel(&vcpu->arch.comparecount_timer);
423
424 kvm_vcpu_uninit(vcpu);
425
426 kvm_mips_dump_stats(vcpu);
427
James Hoganaba85922016-12-16 15:57:00 +0000428 kvm_mmu_free_memory_caches(vcpu);
James Hoganc6c0a662014-05-29 10:16:44 +0100429 kfree(vcpu->arch.guest_ebase);
430 kfree(vcpu->arch.kseg0_commpage);
Deng-Cheng Zhu8c9eb042014-06-24 10:31:08 -0700431 kfree(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800432}
433
434void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
435{
436 kvm_arch_vcpu_free(vcpu);
437}
438
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700439int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
440 struct kvm_guest_debug *dbg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800441{
David Daneyed829852013-05-23 09:49:10 -0700442 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800443}
444
445int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *run)
446{
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100447 int r = -EINTR;
Sanjay Lal669e8462012-11-21 18:34:02 -0800448 sigset_t sigsaved;
449
450 if (vcpu->sigset_active)
451 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
452
453 if (vcpu->mmio_needed) {
454 if (!vcpu->mmio_is_write)
455 kvm_mips_complete_mmio_load(vcpu, run);
456 vcpu->mmio_needed = 0;
457 }
458
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100459 if (run->immediate_exit)
460 goto out;
461
James Hoganf7982172015-02-04 17:06:37 +0000462 lose_fpu(1);
463
James Hogan044f0f02014-05-29 10:16:32 +0100464 local_irq_disable();
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200465 guest_enter_irqoff();
James Hogan93258602016-06-14 09:40:14 +0100466 trace_kvm_enter(vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100467
James Hogan4841e0d2016-11-28 22:45:04 +0000468 /*
469 * Make sure the read of VCPU requests in vcpu_run() callback is not
470 * reordered ahead of the write to vcpu->mode, or we could miss a TLB
471 * flush request while the requester sees the VCPU as outside of guest
472 * mode and not needing an IPI.
473 */
474 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
475
James Hogana2c046e2016-11-18 13:14:37 +0000476 r = kvm_mips_callbacks->vcpu_run(run, vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100477
James Hogan93258602016-06-14 09:40:14 +0100478 trace_kvm_out(vcpu);
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200479 guest_exit_irqoff();
Sanjay Lal669e8462012-11-21 18:34:02 -0800480 local_irq_enable();
481
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100482out:
Sanjay Lal669e8462012-11-21 18:34:02 -0800483 if (vcpu->sigset_active)
484 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
485
486 return r;
487}
488
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700489int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
490 struct kvm_mips_interrupt *irq)
Sanjay Lal669e8462012-11-21 18:34:02 -0800491{
492 int intr = (int)irq->irq;
493 struct kvm_vcpu *dvcpu = NULL;
494
495 if (intr == 3 || intr == -3 || intr == 4 || intr == -4)
496 kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu,
497 (int)intr);
498
499 if (irq->cpu == -1)
500 dvcpu = vcpu;
501 else
502 dvcpu = vcpu->kvm->vcpus[irq->cpu];
503
504 if (intr == 2 || intr == 3 || intr == 4) {
505 kvm_mips_callbacks->queue_io_int(dvcpu, irq);
506
507 } else if (intr == -2 || intr == -3 || intr == -4) {
508 kvm_mips_callbacks->dequeue_io_int(dvcpu, irq);
509 } else {
510 kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__,
511 irq->cpu, irq->irq);
512 return -EINVAL;
513 }
514
515 dvcpu->arch.wait = 0;
516
Marcelo Tosatti85773702016-02-19 09:46:39 +0100517 if (swait_active(&dvcpu->wq))
518 swake_up(&dvcpu->wq);
Sanjay Lal669e8462012-11-21 18:34:02 -0800519
520 return 0;
521}
522
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700523int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
524 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800525{
David Daneyed829852013-05-23 09:49:10 -0700526 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800527}
528
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700529int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
530 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800531{
David Daneyed829852013-05-23 09:49:10 -0700532 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800533}
534
David Daney4c73fb22013-05-23 09:49:09 -0700535static u64 kvm_mips_get_one_regs[] = {
536 KVM_REG_MIPS_R0,
537 KVM_REG_MIPS_R1,
538 KVM_REG_MIPS_R2,
539 KVM_REG_MIPS_R3,
540 KVM_REG_MIPS_R4,
541 KVM_REG_MIPS_R5,
542 KVM_REG_MIPS_R6,
543 KVM_REG_MIPS_R7,
544 KVM_REG_MIPS_R8,
545 KVM_REG_MIPS_R9,
546 KVM_REG_MIPS_R10,
547 KVM_REG_MIPS_R11,
548 KVM_REG_MIPS_R12,
549 KVM_REG_MIPS_R13,
550 KVM_REG_MIPS_R14,
551 KVM_REG_MIPS_R15,
552 KVM_REG_MIPS_R16,
553 KVM_REG_MIPS_R17,
554 KVM_REG_MIPS_R18,
555 KVM_REG_MIPS_R19,
556 KVM_REG_MIPS_R20,
557 KVM_REG_MIPS_R21,
558 KVM_REG_MIPS_R22,
559 KVM_REG_MIPS_R23,
560 KVM_REG_MIPS_R24,
561 KVM_REG_MIPS_R25,
562 KVM_REG_MIPS_R26,
563 KVM_REG_MIPS_R27,
564 KVM_REG_MIPS_R28,
565 KVM_REG_MIPS_R29,
566 KVM_REG_MIPS_R30,
567 KVM_REG_MIPS_R31,
568
James Hogan70e92c7e2016-07-04 19:35:11 +0100569#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700570 KVM_REG_MIPS_HI,
571 KVM_REG_MIPS_LO,
James Hogan70e92c7e2016-07-04 19:35:11 +0100572#endif
David Daney4c73fb22013-05-23 09:49:09 -0700573 KVM_REG_MIPS_PC,
David Daney4c73fb22013-05-23 09:49:09 -0700574};
575
James Hogane5775932016-06-15 19:29:51 +0100576static u64 kvm_mips_get_one_regs_fpu[] = {
577 KVM_REG_MIPS_FCR_IR,
578 KVM_REG_MIPS_FCR_CSR,
579};
580
581static u64 kvm_mips_get_one_regs_msa[] = {
582 KVM_REG_MIPS_MSA_IR,
583 KVM_REG_MIPS_MSA_CSR,
584};
585
James Hoganf5c43bd2016-06-15 19:29:49 +0100586static unsigned long kvm_mips_num_regs(struct kvm_vcpu *vcpu)
587{
588 unsigned long ret;
589
590 ret = ARRAY_SIZE(kvm_mips_get_one_regs);
James Hogane5775932016-06-15 19:29:51 +0100591 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
592 ret += ARRAY_SIZE(kvm_mips_get_one_regs_fpu) + 48;
593 /* odd doubles */
594 if (boot_cpu_data.fpu_id & MIPS_FPIR_F64)
595 ret += 16;
596 }
597 if (kvm_mips_guest_can_have_msa(&vcpu->arch))
598 ret += ARRAY_SIZE(kvm_mips_get_one_regs_msa) + 32;
James Hoganf5c43bd2016-06-15 19:29:49 +0100599 ret += kvm_mips_callbacks->num_regs(vcpu);
600
601 return ret;
602}
603
604static int kvm_mips_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices)
605{
James Hogane5775932016-06-15 19:29:51 +0100606 u64 index;
607 unsigned int i;
608
James Hoganf5c43bd2016-06-15 19:29:49 +0100609 if (copy_to_user(indices, kvm_mips_get_one_regs,
610 sizeof(kvm_mips_get_one_regs)))
611 return -EFAULT;
612 indices += ARRAY_SIZE(kvm_mips_get_one_regs);
613
James Hogane5775932016-06-15 19:29:51 +0100614 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
615 if (copy_to_user(indices, kvm_mips_get_one_regs_fpu,
616 sizeof(kvm_mips_get_one_regs_fpu)))
617 return -EFAULT;
618 indices += ARRAY_SIZE(kvm_mips_get_one_regs_fpu);
619
620 for (i = 0; i < 32; ++i) {
621 index = KVM_REG_MIPS_FPR_32(i);
622 if (copy_to_user(indices, &index, sizeof(index)))
623 return -EFAULT;
624 ++indices;
625
626 /* skip odd doubles if no F64 */
627 if (i & 1 && !(boot_cpu_data.fpu_id & MIPS_FPIR_F64))
628 continue;
629
630 index = KVM_REG_MIPS_FPR_64(i);
631 if (copy_to_user(indices, &index, sizeof(index)))
632 return -EFAULT;
633 ++indices;
634 }
635 }
636
637 if (kvm_mips_guest_can_have_msa(&vcpu->arch)) {
638 if (copy_to_user(indices, kvm_mips_get_one_regs_msa,
639 sizeof(kvm_mips_get_one_regs_msa)))
640 return -EFAULT;
641 indices += ARRAY_SIZE(kvm_mips_get_one_regs_msa);
642
643 for (i = 0; i < 32; ++i) {
644 index = KVM_REG_MIPS_VEC_128(i);
645 if (copy_to_user(indices, &index, sizeof(index)))
646 return -EFAULT;
647 ++indices;
648 }
649 }
650
James Hoganf5c43bd2016-06-15 19:29:49 +0100651 return kvm_mips_callbacks->copy_reg_indices(vcpu, indices);
652}
653
David Daney4c73fb22013-05-23 09:49:09 -0700654static int kvm_mips_get_reg(struct kvm_vcpu *vcpu,
655 const struct kvm_one_reg *reg)
656{
David Daney4c73fb22013-05-23 09:49:09 -0700657 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000658 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
James Hoganf8be02d2014-05-29 10:16:29 +0100659 int ret;
David Daney4c73fb22013-05-23 09:49:09 -0700660 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000661 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000662 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700663
664 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000665 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700666 case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31:
667 v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0];
668 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100669#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700670 case KVM_REG_MIPS_HI:
671 v = (long)vcpu->arch.hi;
672 break;
673 case KVM_REG_MIPS_LO:
674 v = (long)vcpu->arch.lo;
675 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100676#endif
David Daney4c73fb22013-05-23 09:49:09 -0700677 case KVM_REG_MIPS_PC:
678 v = (long)vcpu->arch.pc;
679 break;
680
James Hogan379245c2014-12-02 15:48:24 +0000681 /* Floating point registers */
682 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
683 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
684 return -EINVAL;
685 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
686 /* Odd singles in top of even double when FR=0 */
687 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
688 v = get_fpr32(&fpu->fpr[idx], 0);
689 else
690 v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1);
691 break;
692 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
693 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
694 return -EINVAL;
695 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
696 /* Can't access odd doubles in FR=0 mode */
697 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
698 return -EINVAL;
699 v = get_fpr64(&fpu->fpr[idx], 0);
700 break;
701 case KVM_REG_MIPS_FCR_IR:
702 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
703 return -EINVAL;
704 v = boot_cpu_data.fpu_id;
705 break;
706 case KVM_REG_MIPS_FCR_CSR:
707 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
708 return -EINVAL;
709 v = fpu->fcr31;
710 break;
711
James Hoganab86bd62014-12-02 15:48:24 +0000712 /* MIPS SIMD Architecture (MSA) registers */
713 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
714 if (!kvm_mips_guest_has_msa(&vcpu->arch))
715 return -EINVAL;
716 /* Can't access MSA registers in FR=0 mode */
717 if (!(kvm_read_c0_guest_status(cop0) & ST0_FR))
718 return -EINVAL;
719 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
720#ifdef CONFIG_CPU_LITTLE_ENDIAN
721 /* least significant byte first */
722 vs[0] = get_fpr64(&fpu->fpr[idx], 0);
723 vs[1] = get_fpr64(&fpu->fpr[idx], 1);
724#else
725 /* most significant byte first */
726 vs[0] = get_fpr64(&fpu->fpr[idx], 1);
727 vs[1] = get_fpr64(&fpu->fpr[idx], 0);
728#endif
729 break;
730 case KVM_REG_MIPS_MSA_IR:
731 if (!kvm_mips_guest_has_msa(&vcpu->arch))
732 return -EINVAL;
733 v = boot_cpu_data.msa_id;
734 break;
735 case KVM_REG_MIPS_MSA_CSR:
736 if (!kvm_mips_guest_has_msa(&vcpu->arch))
737 return -EINVAL;
738 v = fpu->msacsr;
739 break;
740
James Hoganf8be02d2014-05-29 10:16:29 +0100741 /* registers to be handled specially */
James Hogancc68d222016-06-15 19:29:48 +0100742 default:
James Hoganf8be02d2014-05-29 10:16:29 +0100743 ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v);
744 if (ret)
745 return ret;
746 break;
David Daney4c73fb22013-05-23 09:49:09 -0700747 }
David Daney681865d2013-06-10 12:33:48 -0700748 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
749 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700750
David Daney681865d2013-06-10 12:33:48 -0700751 return put_user(v, uaddr64);
752 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
753 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
754 u32 v32 = (u32)v;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700755
David Daney681865d2013-06-10 12:33:48 -0700756 return put_user(v32, uaddr32);
James Hoganab86bd62014-12-02 15:48:24 +0000757 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
758 void __user *uaddr = (void __user *)(long)reg->addr;
759
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200760 return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700761 } else {
762 return -EINVAL;
763 }
David Daney4c73fb22013-05-23 09:49:09 -0700764}
765
766static int kvm_mips_set_reg(struct kvm_vcpu *vcpu,
767 const struct kvm_one_reg *reg)
768{
David Daney4c73fb22013-05-23 09:49:09 -0700769 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000770 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
771 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000772 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000773 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700774
David Daney681865d2013-06-10 12:33:48 -0700775 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
776 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
777
778 if (get_user(v, uaddr64) != 0)
779 return -EFAULT;
780 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
781 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
782 s32 v32;
783
784 if (get_user(v32, uaddr32) != 0)
785 return -EFAULT;
786 v = (s64)v32;
James Hoganab86bd62014-12-02 15:48:24 +0000787 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
788 void __user *uaddr = (void __user *)(long)reg->addr;
789
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200790 return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700791 } else {
792 return -EINVAL;
793 }
David Daney4c73fb22013-05-23 09:49:09 -0700794
795 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000796 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700797 case KVM_REG_MIPS_R0:
798 /* Silently ignore requests to set $0 */
799 break;
800 case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31:
801 vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v;
802 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100803#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700804 case KVM_REG_MIPS_HI:
805 vcpu->arch.hi = v;
806 break;
807 case KVM_REG_MIPS_LO:
808 vcpu->arch.lo = v;
809 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100810#endif
David Daney4c73fb22013-05-23 09:49:09 -0700811 case KVM_REG_MIPS_PC:
812 vcpu->arch.pc = v;
813 break;
814
James Hogan379245c2014-12-02 15:48:24 +0000815 /* Floating point registers */
816 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
817 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
818 return -EINVAL;
819 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
820 /* Odd singles in top of even double when FR=0 */
821 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
822 set_fpr32(&fpu->fpr[idx], 0, v);
823 else
824 set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v);
825 break;
826 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
827 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
828 return -EINVAL;
829 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
830 /* Can't access odd doubles in FR=0 mode */
831 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
832 return -EINVAL;
833 set_fpr64(&fpu->fpr[idx], 0, v);
834 break;
835 case KVM_REG_MIPS_FCR_IR:
836 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
837 return -EINVAL;
838 /* Read-only */
839 break;
840 case KVM_REG_MIPS_FCR_CSR:
841 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
842 return -EINVAL;
843 fpu->fcr31 = v;
844 break;
845
James Hoganab86bd62014-12-02 15:48:24 +0000846 /* MIPS SIMD Architecture (MSA) registers */
847 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
848 if (!kvm_mips_guest_has_msa(&vcpu->arch))
849 return -EINVAL;
850 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
851#ifdef CONFIG_CPU_LITTLE_ENDIAN
852 /* least significant byte first */
853 set_fpr64(&fpu->fpr[idx], 0, vs[0]);
854 set_fpr64(&fpu->fpr[idx], 1, vs[1]);
855#else
856 /* most significant byte first */
857 set_fpr64(&fpu->fpr[idx], 1, vs[0]);
858 set_fpr64(&fpu->fpr[idx], 0, vs[1]);
859#endif
860 break;
861 case KVM_REG_MIPS_MSA_IR:
862 if (!kvm_mips_guest_has_msa(&vcpu->arch))
863 return -EINVAL;
864 /* Read-only */
865 break;
866 case KVM_REG_MIPS_MSA_CSR:
867 if (!kvm_mips_guest_has_msa(&vcpu->arch))
868 return -EINVAL;
869 fpu->msacsr = v;
870 break;
871
James Hoganf8be02d2014-05-29 10:16:29 +0100872 /* registers to be handled specially */
David Daney4c73fb22013-05-23 09:49:09 -0700873 default:
James Hogancc68d222016-06-15 19:29:48 +0100874 return kvm_mips_callbacks->set_one_reg(vcpu, reg, v);
David Daney4c73fb22013-05-23 09:49:09 -0700875 }
876 return 0;
877}
878
James Hogan5fafd8742014-12-08 23:07:56 +0000879static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
880 struct kvm_enable_cap *cap)
881{
882 int r = 0;
883
884 if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap))
885 return -EINVAL;
886 if (cap->flags)
887 return -EINVAL;
888 if (cap->args[0])
889 return -EINVAL;
890
891 switch (cap->cap) {
892 case KVM_CAP_MIPS_FPU:
893 vcpu->arch.fpu_enabled = true;
894 break;
James Hogand952bd02014-12-08 23:07:56 +0000895 case KVM_CAP_MIPS_MSA:
896 vcpu->arch.msa_enabled = true;
897 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000898 default:
899 r = -EINVAL;
900 break;
901 }
902
903 return r;
904}
905
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700906long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl,
907 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800908{
909 struct kvm_vcpu *vcpu = filp->private_data;
910 void __user *argp = (void __user *)arg;
911 long r;
Sanjay Lal669e8462012-11-21 18:34:02 -0800912
913 switch (ioctl) {
David Daney4c73fb22013-05-23 09:49:09 -0700914 case KVM_SET_ONE_REG:
915 case KVM_GET_ONE_REG: {
916 struct kvm_one_reg reg;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700917
David Daney4c73fb22013-05-23 09:49:09 -0700918 if (copy_from_user(&reg, argp, sizeof(reg)))
919 return -EFAULT;
920 if (ioctl == KVM_SET_ONE_REG)
921 return kvm_mips_set_reg(vcpu, &reg);
922 else
923 return kvm_mips_get_reg(vcpu, &reg);
924 }
925 case KVM_GET_REG_LIST: {
926 struct kvm_reg_list __user *user_list = argp;
David Daney4c73fb22013-05-23 09:49:09 -0700927 struct kvm_reg_list reg_list;
928 unsigned n;
929
930 if (copy_from_user(&reg_list, user_list, sizeof(reg_list)))
931 return -EFAULT;
932 n = reg_list.n;
James Hoganf5c43bd2016-06-15 19:29:49 +0100933 reg_list.n = kvm_mips_num_regs(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -0700934 if (copy_to_user(user_list, &reg_list, sizeof(reg_list)))
935 return -EFAULT;
936 if (n < reg_list.n)
937 return -E2BIG;
James Hoganf5c43bd2016-06-15 19:29:49 +0100938 return kvm_mips_copy_reg_indices(vcpu, user_list->reg);
David Daney4c73fb22013-05-23 09:49:09 -0700939 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800940 case KVM_INTERRUPT:
941 {
942 struct kvm_mips_interrupt irq;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700943
Sanjay Lal669e8462012-11-21 18:34:02 -0800944 if (copy_from_user(&irq, argp, sizeof(irq)))
Markus Elfring5a6da5f2017-01-19 11:10:26 +0100945 return -EFAULT;
Sanjay Lal669e8462012-11-21 18:34:02 -0800946 kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__,
947 irq.irq);
948
949 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
950 break;
951 }
James Hogan5fafd8742014-12-08 23:07:56 +0000952 case KVM_ENABLE_CAP: {
953 struct kvm_enable_cap cap;
954
James Hogan5fafd8742014-12-08 23:07:56 +0000955 if (copy_from_user(&cap, argp, sizeof(cap)))
Markus Elfring5a6da5f2017-01-19 11:10:26 +0100956 return -EFAULT;
James Hogan5fafd8742014-12-08 23:07:56 +0000957 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
958 break;
959 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800960 default:
David Daney4c73fb22013-05-23 09:49:09 -0700961 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800962 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800963 return r;
964}
965
James Hogane88643b2016-12-06 14:50:52 +0000966/**
967 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
968 * @kvm: kvm instance
969 * @log: slot id and address to which we copy the log
970 *
971 * Steps 1-4 below provide general overview of dirty page logging. See
972 * kvm_get_dirty_log_protect() function description for additional details.
973 *
974 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
975 * always flush the TLB (step 4) even if previous step failed and the dirty
976 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
977 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
978 * writes will be marked dirty for next log read.
979 *
980 * 1. Take a snapshot of the bit and clear it if needed.
981 * 2. Write protect the corresponding page.
982 * 3. Copy the snapshot to the userspace.
983 * 4. Flush TLB's if needed.
984 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800985int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
986{
Paolo Bonzini9f6b8022015-05-17 16:20:07 +0200987 struct kvm_memslots *slots;
Sanjay Lal669e8462012-11-21 18:34:02 -0800988 struct kvm_memory_slot *memslot;
James Hogane88643b2016-12-06 14:50:52 +0000989 bool is_dirty = false;
Sanjay Lal669e8462012-11-21 18:34:02 -0800990 int r;
Sanjay Lal669e8462012-11-21 18:34:02 -0800991
992 mutex_lock(&kvm->slots_lock);
993
James Hogane88643b2016-12-06 14:50:52 +0000994 r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
Sanjay Lal669e8462012-11-21 18:34:02 -0800995
Sanjay Lal669e8462012-11-21 18:34:02 -0800996 if (is_dirty) {
Paolo Bonzini9f6b8022015-05-17 16:20:07 +0200997 slots = kvm_memslots(kvm);
998 memslot = id_to_memslot(slots, log->slot);
Sanjay Lal669e8462012-11-21 18:34:02 -0800999
James Hogane88643b2016-12-06 14:50:52 +00001000 /* Let implementation handle TLB/GVA invalidation */
1001 kvm_mips_callbacks->flush_shadow_memslot(kvm, memslot);
Sanjay Lal669e8462012-11-21 18:34:02 -08001002 }
1003
Sanjay Lal669e8462012-11-21 18:34:02 -08001004 mutex_unlock(&kvm->slots_lock);
1005 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001006}
1007
1008long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg)
1009{
1010 long r;
1011
1012 switch (ioctl) {
1013 default:
David Daneyed829852013-05-23 09:49:10 -07001014 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001015 }
1016
1017 return r;
1018}
1019
1020int kvm_arch_init(void *opaque)
1021{
Sanjay Lal669e8462012-11-21 18:34:02 -08001022 if (kvm_mips_callbacks) {
1023 kvm_err("kvm: module already exists\n");
1024 return -EEXIST;
1025 }
1026
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001027 return kvm_mips_emulation_init(&kvm_mips_callbacks);
Sanjay Lal669e8462012-11-21 18:34:02 -08001028}
1029
1030void kvm_arch_exit(void)
1031{
1032 kvm_mips_callbacks = NULL;
1033}
1034
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001035int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1036 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001037{
David Daneyed829852013-05-23 09:49:10 -07001038 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001039}
1040
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001041int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1042 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001043{
David Daneyed829852013-05-23 09:49:10 -07001044 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001045}
1046
Dominik Dingel31928aa2014-12-04 15:47:07 +01001047void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -08001048{
Sanjay Lal669e8462012-11-21 18:34:02 -08001049}
1050
1051int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1052{
David Daneyed829852013-05-23 09:49:10 -07001053 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001054}
1055
1056int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1057{
David Daneyed829852013-05-23 09:49:10 -07001058 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001059}
1060
1061int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
1062{
1063 return VM_FAULT_SIGBUS;
1064}
1065
Alexander Graf784aa3d2014-07-14 18:27:35 +02001066int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
Sanjay Lal669e8462012-11-21 18:34:02 -08001067{
1068 int r;
1069
1070 switch (ext) {
David Daney4c73fb22013-05-23 09:49:09 -07001071 case KVM_CAP_ONE_REG:
James Hogan5fafd8742014-12-08 23:07:56 +00001072 case KVM_CAP_ENABLE_CAP:
James Hogan230c5722015-05-08 17:11:49 +01001073 case KVM_CAP_READONLY_MEM:
James Hogan411740f2016-12-13 16:32:39 +00001074 case KVM_CAP_SYNC_MMU:
Paolo Bonzini460df4c2017-02-08 11:50:15 +01001075 case KVM_CAP_IMMEDIATE_EXIT:
David Daney4c73fb22013-05-23 09:49:09 -07001076 r = 1;
1077 break;
James Hogan12ed1fa2016-12-13 22:39:39 +00001078 case KVM_CAP_NR_VCPUS:
1079 r = num_online_cpus();
1080 break;
1081 case KVM_CAP_MAX_VCPUS:
1082 r = KVM_MAX_VCPUS;
1083 break;
James Hogan5fafd8742014-12-08 23:07:56 +00001084 case KVM_CAP_MIPS_FPU:
James Hogan556f2a52016-04-22 10:38:48 +01001085 /* We don't handle systems with inconsistent cpu_has_fpu */
1086 r = !!raw_cpu_has_fpu;
James Hogan5fafd8742014-12-08 23:07:56 +00001087 break;
James Hogand952bd02014-12-08 23:07:56 +00001088 case KVM_CAP_MIPS_MSA:
1089 /*
1090 * We don't support MSA vector partitioning yet:
1091 * 1) It would require explicit support which can't be tested
1092 * yet due to lack of support in current hardware.
1093 * 2) It extends the state that would need to be saved/restored
1094 * by e.g. QEMU for migration.
1095 *
1096 * When vector partitioning hardware becomes available, support
1097 * could be added by requiring a flag when enabling
1098 * KVM_CAP_MIPS_MSA capability to indicate that userland knows
1099 * to save/restore the appropriate extra state.
1100 */
1101 r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF);
1102 break;
Sanjay Lal669e8462012-11-21 18:34:02 -08001103 default:
James Hogan607ef2f2017-03-14 10:15:22 +00001104 r = kvm_mips_callbacks->check_extension(kvm, ext);
Sanjay Lal669e8462012-11-21 18:34:02 -08001105 break;
1106 }
1107 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001108}
1109
1110int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu)
1111{
James Hoganf4474d52017-03-14 10:15:39 +00001112 return kvm_mips_pending_timer(vcpu) ||
1113 kvm_read_c0_guest_cause(vcpu->arch.cop0) & C_TI;
Sanjay Lal669e8462012-11-21 18:34:02 -08001114}
1115
1116int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu)
1117{
1118 int i;
1119 struct mips_coproc *cop0;
1120
1121 if (!vcpu)
1122 return -1;
1123
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001124 kvm_debug("VCPU Register Dump:\n");
1125 kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc);
1126 kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions);
Sanjay Lal669e8462012-11-21 18:34:02 -08001127
1128 for (i = 0; i < 32; i += 4) {
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001129 kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i,
Sanjay Lal669e8462012-11-21 18:34:02 -08001130 vcpu->arch.gprs[i],
1131 vcpu->arch.gprs[i + 1],
1132 vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]);
1133 }
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001134 kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi);
1135 kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo);
Sanjay Lal669e8462012-11-21 18:34:02 -08001136
1137 cop0 = vcpu->arch.cop0;
James Hogana27660f2017-03-14 10:15:25 +00001138 kvm_debug("\tStatus: 0x%08x, Cause: 0x%08x\n",
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001139 kvm_read_c0_guest_status(cop0),
1140 kvm_read_c0_guest_cause(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001141
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001142 kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001143
1144 return 0;
1145}
1146
1147int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1148{
1149 int i;
1150
David Daney8d17dd02013-05-23 09:49:08 -07001151 for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001152 vcpu->arch.gprs[i] = regs->gpr[i];
David Daney8d17dd02013-05-23 09:49:08 -07001153 vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */
Sanjay Lal669e8462012-11-21 18:34:02 -08001154 vcpu->arch.hi = regs->hi;
1155 vcpu->arch.lo = regs->lo;
1156 vcpu->arch.pc = regs->pc;
1157
David Daney4c73fb22013-05-23 09:49:09 -07001158 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001159}
1160
1161int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1162{
1163 int i;
1164
David Daney8d17dd02013-05-23 09:49:08 -07001165 for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001166 regs->gpr[i] = vcpu->arch.gprs[i];
Sanjay Lal669e8462012-11-21 18:34:02 -08001167
1168 regs->hi = vcpu->arch.hi;
1169 regs->lo = vcpu->arch.lo;
1170 regs->pc = vcpu->arch.pc;
1171
David Daney4c73fb22013-05-23 09:49:09 -07001172 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001173}
1174
James Hogan0fae34f2014-05-29 10:16:39 +01001175static void kvm_mips_comparecount_func(unsigned long data)
Sanjay Lal669e8462012-11-21 18:34:02 -08001176{
1177 struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1178
1179 kvm_mips_callbacks->queue_timer_int(vcpu);
1180
1181 vcpu->arch.wait = 0;
Marcelo Tosatti85773702016-02-19 09:46:39 +01001182 if (swait_active(&vcpu->wq))
1183 swake_up(&vcpu->wq);
Sanjay Lal669e8462012-11-21 18:34:02 -08001184}
1185
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001186/* low level hrtimer wake routine */
James Hogan0fae34f2014-05-29 10:16:39 +01001187static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer)
Sanjay Lal669e8462012-11-21 18:34:02 -08001188{
1189 struct kvm_vcpu *vcpu;
1190
1191 vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer);
1192 kvm_mips_comparecount_func((unsigned long) vcpu);
James Hogane30492b2014-05-29 10:16:35 +01001193 return kvm_mips_count_timeout(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -08001194}
1195
1196int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
1197{
James Hoganf7f14272016-09-08 22:57:03 +01001198 int err;
1199
1200 err = kvm_mips_callbacks->vcpu_init(vcpu);
1201 if (err)
1202 return err;
1203
Sanjay Lal669e8462012-11-21 18:34:02 -08001204 hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC,
1205 HRTIMER_MODE_REL);
1206 vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup;
Sanjay Lal669e8462012-11-21 18:34:02 -08001207 return 0;
1208}
1209
James Hogan630766b32016-09-08 23:00:24 +01001210void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
1211{
1212 kvm_mips_callbacks->vcpu_uninit(vcpu);
1213}
1214
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001215int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1216 struct kvm_translation *tr)
Sanjay Lal669e8462012-11-21 18:34:02 -08001217{
1218 return 0;
1219}
1220
1221/* Initial guest state */
1222int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1223{
1224 return kvm_mips_callbacks->vcpu_setup(vcpu);
1225}
1226
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001227static void kvm_mips_set_c0_status(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001228{
James Hogan8cffd192016-06-09 14:19:08 +01001229 u32 status = read_c0_status();
Sanjay Lal669e8462012-11-21 18:34:02 -08001230
Sanjay Lal669e8462012-11-21 18:34:02 -08001231 if (cpu_has_dsp)
1232 status |= (ST0_MX);
1233
1234 write_c0_status(status);
1235 ehb();
1236}
1237
1238/*
1239 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
1240 */
1241int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
1242{
James Hogan8cffd192016-06-09 14:19:08 +01001243 u32 cause = vcpu->arch.host_cp0_cause;
1244 u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f;
1245 u32 __user *opc = (u32 __user *) vcpu->arch.pc;
Sanjay Lal669e8462012-11-21 18:34:02 -08001246 unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
1247 enum emulation_result er = EMULATE_DONE;
James Hogan122e51d2016-11-28 17:23:14 +00001248 u32 inst;
Sanjay Lal669e8462012-11-21 18:34:02 -08001249 int ret = RESUME_GUEST;
1250
James Hogan4841e0d2016-11-28 22:45:04 +00001251 vcpu->mode = OUTSIDE_GUEST_MODE;
1252
James Hoganc4c6f2c2015-02-04 10:52:03 +00001253 /* re-enable HTW before enabling interrupts */
James Hoganea1bdbf2017-03-14 10:15:30 +00001254 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1255 htw_start();
James Hoganc4c6f2c2015-02-04 10:52:03 +00001256
Sanjay Lal669e8462012-11-21 18:34:02 -08001257 /* Set a default exit reason */
1258 run->exit_reason = KVM_EXIT_UNKNOWN;
1259 run->ready_for_interrupt_injection = 1;
1260
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001261 /*
1262 * Set the appropriate status bits based on host CPU features,
1263 * before we hit the scheduler
1264 */
Sanjay Lal669e8462012-11-21 18:34:02 -08001265 kvm_mips_set_c0_status();
1266
1267 local_irq_enable();
1268
1269 kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n",
1270 cause, opc, run, vcpu);
James Hogan1e09e862016-06-14 09:40:12 +01001271 trace_kvm_exit(vcpu, exccode);
Sanjay Lal669e8462012-11-21 18:34:02 -08001272
James Hoganea1bdbf2017-03-14 10:15:30 +00001273 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1274 /*
1275 * Do a privilege check, if in UM most of these exit conditions
1276 * end up causing an exception to be delivered to the Guest
1277 * Kernel
1278 */
1279 er = kvm_mips_check_privilege(cause, opc, run, vcpu);
1280 if (er == EMULATE_PRIV_FAIL) {
1281 goto skip_emul;
1282 } else if (er == EMULATE_FAIL) {
1283 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1284 ret = RESUME_HOST;
1285 goto skip_emul;
1286 }
Sanjay Lal669e8462012-11-21 18:34:02 -08001287 }
1288
1289 switch (exccode) {
James Hogan16d100db2015-12-16 23:49:33 +00001290 case EXCCODE_INT:
1291 kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001292
1293 ++vcpu->stat.int_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001294
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001295 if (need_resched())
Sanjay Lal669e8462012-11-21 18:34:02 -08001296 cond_resched();
Sanjay Lal669e8462012-11-21 18:34:02 -08001297
1298 ret = RESUME_GUEST;
1299 break;
1300
James Hogan16d100db2015-12-16 23:49:33 +00001301 case EXCCODE_CPU:
1302 kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001303
1304 ++vcpu->stat.cop_unusable_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001305 ret = kvm_mips_callbacks->handle_cop_unusable(vcpu);
1306 /* XXXKYMA: Might need to return to user space */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001307 if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN)
Sanjay Lal669e8462012-11-21 18:34:02 -08001308 ret = RESUME_HOST;
Sanjay Lal669e8462012-11-21 18:34:02 -08001309 break;
1310
James Hogan16d100db2015-12-16 23:49:33 +00001311 case EXCCODE_MOD:
Sanjay Lal669e8462012-11-21 18:34:02 -08001312 ++vcpu->stat.tlbmod_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001313 ret = kvm_mips_callbacks->handle_tlb_mod(vcpu);
1314 break;
1315
James Hogan16d100db2015-12-16 23:49:33 +00001316 case EXCCODE_TLBS:
James Hogana27660f2017-03-14 10:15:25 +00001317 kvm_debug("TLB ST fault: cause %#x, status %#x, PC: %p, BadVaddr: %#lx\n",
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001318 cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc,
1319 badvaddr);
Sanjay Lal669e8462012-11-21 18:34:02 -08001320
1321 ++vcpu->stat.tlbmiss_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001322 ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu);
1323 break;
1324
James Hogan16d100db2015-12-16 23:49:33 +00001325 case EXCCODE_TLBL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001326 kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
1327 cause, opc, badvaddr);
1328
1329 ++vcpu->stat.tlbmiss_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001330 ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu);
1331 break;
1332
James Hogan16d100db2015-12-16 23:49:33 +00001333 case EXCCODE_ADES:
Sanjay Lal669e8462012-11-21 18:34:02 -08001334 ++vcpu->stat.addrerr_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001335 ret = kvm_mips_callbacks->handle_addr_err_st(vcpu);
1336 break;
1337
James Hogan16d100db2015-12-16 23:49:33 +00001338 case EXCCODE_ADEL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001339 ++vcpu->stat.addrerr_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001340 ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu);
1341 break;
1342
James Hogan16d100db2015-12-16 23:49:33 +00001343 case EXCCODE_SYS:
Sanjay Lal669e8462012-11-21 18:34:02 -08001344 ++vcpu->stat.syscall_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001345 ret = kvm_mips_callbacks->handle_syscall(vcpu);
1346 break;
1347
James Hogan16d100db2015-12-16 23:49:33 +00001348 case EXCCODE_RI:
Sanjay Lal669e8462012-11-21 18:34:02 -08001349 ++vcpu->stat.resvd_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001350 ret = kvm_mips_callbacks->handle_res_inst(vcpu);
1351 break;
1352
James Hogan16d100db2015-12-16 23:49:33 +00001353 case EXCCODE_BP:
Sanjay Lal669e8462012-11-21 18:34:02 -08001354 ++vcpu->stat.break_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001355 ret = kvm_mips_callbacks->handle_break(vcpu);
1356 break;
1357
James Hogan16d100db2015-12-16 23:49:33 +00001358 case EXCCODE_TR:
James Hogan0a560422015-02-06 16:03:57 +00001359 ++vcpu->stat.trap_inst_exits;
James Hogan0a560422015-02-06 16:03:57 +00001360 ret = kvm_mips_callbacks->handle_trap(vcpu);
1361 break;
1362
James Hogan16d100db2015-12-16 23:49:33 +00001363 case EXCCODE_MSAFPE:
James Hoganc2537ed2015-02-06 10:56:27 +00001364 ++vcpu->stat.msa_fpe_exits;
James Hoganc2537ed2015-02-06 10:56:27 +00001365 ret = kvm_mips_callbacks->handle_msa_fpe(vcpu);
1366 break;
1367
James Hogan16d100db2015-12-16 23:49:33 +00001368 case EXCCODE_FPE:
James Hogan1c0cd662015-02-06 10:56:27 +00001369 ++vcpu->stat.fpe_exits;
James Hogan1c0cd662015-02-06 10:56:27 +00001370 ret = kvm_mips_callbacks->handle_fpe(vcpu);
1371 break;
1372
James Hogan16d100db2015-12-16 23:49:33 +00001373 case EXCCODE_MSADIS:
James Hoganc2537ed2015-02-06 10:56:27 +00001374 ++vcpu->stat.msa_disabled_exits;
James Hogan98119ad2015-02-06 11:11:56 +00001375 ret = kvm_mips_callbacks->handle_msa_disabled(vcpu);
1376 break;
1377
James Hogan28c1e762017-03-14 10:15:24 +00001378 case EXCCODE_GE:
1379 /* defer exit accounting to handler */
1380 ret = kvm_mips_callbacks->handle_guest_exit(vcpu);
1381 break;
1382
Sanjay Lal669e8462012-11-21 18:34:02 -08001383 default:
James Hogan122e51d2016-11-28 17:23:14 +00001384 if (cause & CAUSEF_BD)
1385 opc += 1;
1386 inst = 0;
James Hogan6a97c772015-04-23 16:54:35 +01001387 kvm_get_badinstr(opc, vcpu, &inst);
James Hogana27660f2017-03-14 10:15:25 +00001388 kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#x\n",
James Hogan122e51d2016-11-28 17:23:14 +00001389 exccode, opc, inst, badvaddr,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001390 kvm_read_c0_guest_status(vcpu->arch.cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001391 kvm_arch_vcpu_dump_regs(vcpu);
1392 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1393 ret = RESUME_HOST;
1394 break;
1395
1396 }
1397
1398skip_emul:
1399 local_irq_disable();
1400
James Hoganf4474d52017-03-14 10:15:39 +00001401 if (ret == RESUME_GUEST)
1402 kvm_vz_acquire_htimer(vcpu);
1403
Sanjay Lal669e8462012-11-21 18:34:02 -08001404 if (er == EMULATE_DONE && !(ret & RESUME_HOST))
1405 kvm_mips_deliver_interrupts(vcpu, cause);
1406
1407 if (!(ret & RESUME_HOST)) {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001408 /* Only check for signals if not already exiting to userspace */
Sanjay Lal669e8462012-11-21 18:34:02 -08001409 if (signal_pending(current)) {
1410 run->exit_reason = KVM_EXIT_INTR;
1411 ret = (-EINTR << 2) | RESUME_HOST;
1412 ++vcpu->stat.signal_exits;
James Hogan1e09e862016-06-14 09:40:12 +01001413 trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL);
Sanjay Lal669e8462012-11-21 18:34:02 -08001414 }
1415 }
1416
James Hogan98e91b82014-11-18 14:09:12 +00001417 if (ret == RESUME_GUEST) {
James Hogan93258602016-06-14 09:40:14 +01001418 trace_kvm_reenter(vcpu);
1419
James Hogan4841e0d2016-11-28 22:45:04 +00001420 /*
1421 * Make sure the read of VCPU requests in vcpu_reenter()
1422 * callback is not reordered ahead of the write to vcpu->mode,
1423 * or we could miss a TLB flush request while the requester sees
1424 * the VCPU as outside of guest mode and not needing an IPI.
1425 */
1426 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
1427
James Hogana2c046e2016-11-18 13:14:37 +00001428 kvm_mips_callbacks->vcpu_reenter(run, vcpu);
James Hogan25b08c72016-09-16 00:06:43 +01001429
James Hogan98e91b82014-11-18 14:09:12 +00001430 /*
James Hogan539cb89fb2015-03-05 11:43:36 +00001431 * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context
1432 * is live), restore FCR31 / MSACSR.
James Hogan98e91b82014-11-18 14:09:12 +00001433 *
1434 * This should be before returning to the guest exception
James Hogan539cb89fb2015-03-05 11:43:36 +00001435 * vector, as it may well cause an [MSA] FP exception if there
1436 * are pending exception bits unmasked. (see
James Hogan98e91b82014-11-18 14:09:12 +00001437 * kvm_mips_csr_die_notifier() for how that is handled).
1438 */
1439 if (kvm_mips_guest_has_fpu(&vcpu->arch) &&
1440 read_c0_status() & ST0_CU1)
1441 __kvm_restore_fcsr(&vcpu->arch);
James Hogan539cb89fb2015-03-05 11:43:36 +00001442
1443 if (kvm_mips_guest_has_msa(&vcpu->arch) &&
1444 read_c0_config5() & MIPS_CONF5_MSAEN)
1445 __kvm_restore_msacsr(&vcpu->arch);
James Hogan98e91b82014-11-18 14:09:12 +00001446 }
1447
James Hoganc4c6f2c2015-02-04 10:52:03 +00001448 /* Disable HTW before returning to guest or host */
James Hoganea1bdbf2017-03-14 10:15:30 +00001449 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1450 htw_stop();
James Hoganc4c6f2c2015-02-04 10:52:03 +00001451
Sanjay Lal669e8462012-11-21 18:34:02 -08001452 return ret;
1453}
1454
James Hogan98e91b82014-11-18 14:09:12 +00001455/* Enable FPU for guest and restore context */
1456void kvm_own_fpu(struct kvm_vcpu *vcpu)
1457{
1458 struct mips_coproc *cop0 = vcpu->arch.cop0;
1459 unsigned int sr, cfg5;
1460
1461 preempt_disable();
1462
James Hogan539cb89fb2015-03-05 11:43:36 +00001463 sr = kvm_read_c0_guest_status(cop0);
1464
1465 /*
1466 * If MSA state is already live, it is undefined how it interacts with
1467 * FR=0 FPU state, and we don't want to hit reserved instruction
1468 * exceptions trying to save the MSA state later when CU=1 && FR=1, so
1469 * play it safe and save it first.
1470 *
1471 * In theory we shouldn't ever hit this case since kvm_lose_fpu() should
1472 * get called when guest CU1 is set, however we can't trust the guest
1473 * not to clobber the status register directly via the commpage.
1474 */
1475 if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001476 vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA)
James Hogan539cb89fb2015-03-05 11:43:36 +00001477 kvm_lose_fpu(vcpu);
1478
James Hogan98e91b82014-11-18 14:09:12 +00001479 /*
1480 * Enable FPU for guest
1481 * We set FR and FRE according to guest context
1482 */
James Hogan98e91b82014-11-18 14:09:12 +00001483 change_c0_status(ST0_CU1 | ST0_FR, sr);
1484 if (cpu_has_fre) {
1485 cfg5 = kvm_read_c0_guest_config5(cop0);
1486 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1487 }
1488 enable_fpu_hazard();
1489
1490 /* If guest FPU state not active, restore it now */
James Hoganf9431762016-06-14 09:40:10 +01001491 if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) {
James Hogan98e91b82014-11-18 14:09:12 +00001492 __kvm_restore_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001493 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001494 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU);
1495 } else {
1496 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001497 }
1498
1499 preempt_enable();
1500}
1501
James Hogan539cb89fb2015-03-05 11:43:36 +00001502#ifdef CONFIG_CPU_HAS_MSA
1503/* Enable MSA for guest and restore context */
1504void kvm_own_msa(struct kvm_vcpu *vcpu)
1505{
1506 struct mips_coproc *cop0 = vcpu->arch.cop0;
1507 unsigned int sr, cfg5;
1508
1509 preempt_disable();
1510
1511 /*
1512 * Enable FPU if enabled in guest, since we're restoring FPU context
1513 * anyway. We set FR and FRE according to guest context.
1514 */
1515 if (kvm_mips_guest_has_fpu(&vcpu->arch)) {
1516 sr = kvm_read_c0_guest_status(cop0);
1517
1518 /*
1519 * If FR=0 FPU state is already live, it is undefined how it
1520 * interacts with MSA state, so play it safe and save it first.
1521 */
1522 if (!(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001523 (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU |
1524 KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU)
James Hogan539cb89fb2015-03-05 11:43:36 +00001525 kvm_lose_fpu(vcpu);
1526
1527 change_c0_status(ST0_CU1 | ST0_FR, sr);
1528 if (sr & ST0_CU1 && cpu_has_fre) {
1529 cfg5 = kvm_read_c0_guest_config5(cop0);
1530 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1531 }
1532 }
1533
1534 /* Enable MSA for guest */
1535 set_c0_config5(MIPS_CONF5_MSAEN);
1536 enable_fpu_hazard();
1537
James Hoganf9431762016-06-14 09:40:10 +01001538 switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) {
1539 case KVM_MIPS_AUX_FPU:
James Hogan539cb89fb2015-03-05 11:43:36 +00001540 /*
1541 * Guest FPU state already loaded, only restore upper MSA state
1542 */
1543 __kvm_restore_msa_upper(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001544 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan04ebebf2016-06-14 09:40:11 +01001545 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001546 break;
1547 case 0:
1548 /* Neither FPU or MSA already active, restore full MSA state */
1549 __kvm_restore_msa(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001550 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001551 if (kvm_mips_guest_has_fpu(&vcpu->arch))
James Hoganf9431762016-06-14 09:40:10 +01001552 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001553 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE,
1554 KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001555 break;
1556 default:
James Hogan04ebebf2016-06-14 09:40:11 +01001557 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001558 break;
1559 }
1560
1561 preempt_enable();
1562}
1563#endif
1564
1565/* Drop FPU & MSA without saving it */
James Hogan98e91b82014-11-18 14:09:12 +00001566void kvm_drop_fpu(struct kvm_vcpu *vcpu)
1567{
1568 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001569 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001570 disable_msa();
James Hogan04ebebf2016-06-14 09:40:11 +01001571 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA);
James Hoganf9431762016-06-14 09:40:10 +01001572 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001573 }
James Hoganf9431762016-06-14 09:40:10 +01001574 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001575 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan04ebebf2016-06-14 09:40:11 +01001576 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU);
James Hoganf9431762016-06-14 09:40:10 +01001577 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan98e91b82014-11-18 14:09:12 +00001578 }
1579 preempt_enable();
1580}
1581
James Hogan539cb89fb2015-03-05 11:43:36 +00001582/* Save and disable FPU & MSA */
James Hogan98e91b82014-11-18 14:09:12 +00001583void kvm_lose_fpu(struct kvm_vcpu *vcpu)
1584{
1585 /*
James Hoganc58cf742017-03-14 10:15:17 +00001586 * With T&E, FPU & MSA get disabled in root context (hardware) when it
1587 * is disabled in guest context (software), but the register state in
1588 * the hardware may still be in use.
1589 * This is why we explicitly re-enable the hardware before saving.
James Hogan98e91b82014-11-18 14:09:12 +00001590 */
1591
1592 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001593 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hoganc58cf742017-03-14 10:15:17 +00001594 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1595 set_c0_config5(MIPS_CONF5_MSAEN);
1596 enable_fpu_hazard();
1597 }
James Hogan539cb89fb2015-03-05 11:43:36 +00001598
1599 __kvm_save_msa(&vcpu->arch);
James Hogan04ebebf2016-06-14 09:40:11 +01001600 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001601
1602 /* Disable MSA & FPU */
1603 disable_msa();
James Hoganf9431762016-06-14 09:40:10 +01001604 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001605 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001606 disable_fpu_hazard();
1607 }
James Hoganf9431762016-06-14 09:40:10 +01001608 vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA);
1609 } else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hoganc58cf742017-03-14 10:15:17 +00001610 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1611 set_c0_status(ST0_CU1);
1612 enable_fpu_hazard();
1613 }
James Hogan98e91b82014-11-18 14:09:12 +00001614
1615 __kvm_save_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001616 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001617 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001618
1619 /* Disable FPU */
1620 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001621 disable_fpu_hazard();
James Hogan98e91b82014-11-18 14:09:12 +00001622 }
1623 preempt_enable();
1624}
1625
1626/*
James Hogan539cb89fb2015-03-05 11:43:36 +00001627 * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are
1628 * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP
1629 * exception if cause bits are set in the value being written.
James Hogan98e91b82014-11-18 14:09:12 +00001630 */
1631static int kvm_mips_csr_die_notify(struct notifier_block *self,
1632 unsigned long cmd, void *ptr)
1633{
1634 struct die_args *args = (struct die_args *)ptr;
1635 struct pt_regs *regs = args->regs;
1636 unsigned long pc;
1637
James Hogan539cb89fb2015-03-05 11:43:36 +00001638 /* Only interested in FPE and MSAFPE */
1639 if (cmd != DIE_FP && cmd != DIE_MSAFP)
James Hogan98e91b82014-11-18 14:09:12 +00001640 return NOTIFY_DONE;
1641
1642 /* Return immediately if guest context isn't active */
1643 if (!(current->flags & PF_VCPU))
1644 return NOTIFY_DONE;
1645
1646 /* Should never get here from user mode */
1647 BUG_ON(user_mode(regs));
1648
1649 pc = instruction_pointer(regs);
1650 switch (cmd) {
1651 case DIE_FP:
1652 /* match 2nd instruction in __kvm_restore_fcsr */
1653 if (pc != (unsigned long)&__kvm_restore_fcsr + 4)
1654 return NOTIFY_DONE;
1655 break;
James Hogan539cb89fb2015-03-05 11:43:36 +00001656 case DIE_MSAFP:
1657 /* match 2nd/3rd instruction in __kvm_restore_msacsr */
1658 if (!cpu_has_msa ||
1659 pc < (unsigned long)&__kvm_restore_msacsr + 4 ||
1660 pc > (unsigned long)&__kvm_restore_msacsr + 8)
1661 return NOTIFY_DONE;
1662 break;
James Hogan98e91b82014-11-18 14:09:12 +00001663 }
1664
1665 /* Move PC forward a little and continue executing */
1666 instruction_pointer(regs) += 4;
1667
1668 return NOTIFY_STOP;
1669}
1670
1671static struct notifier_block kvm_mips_csr_die_notifier = {
1672 .notifier_call = kvm_mips_csr_die_notify,
1673};
1674
James Hogan2db9d232015-12-16 23:49:32 +00001675static int __init kvm_mips_init(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001676{
1677 int ret;
1678
James Hogan1e5217f52016-06-23 17:34:45 +01001679 ret = kvm_mips_entry_setup();
1680 if (ret)
1681 return ret;
1682
Sanjay Lal669e8462012-11-21 18:34:02 -08001683 ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
1684
1685 if (ret)
1686 return ret;
1687
James Hogan98e91b82014-11-18 14:09:12 +00001688 register_die_notifier(&kvm_mips_csr_die_notifier);
1689
Sanjay Lal669e8462012-11-21 18:34:02 -08001690 return 0;
1691}
1692
James Hogan2db9d232015-12-16 23:49:32 +00001693static void __exit kvm_mips_exit(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001694{
1695 kvm_exit();
1696
James Hogan98e91b82014-11-18 14:09:12 +00001697 unregister_die_notifier(&kvm_mips_csr_die_notifier);
Sanjay Lal669e8462012-11-21 18:34:02 -08001698}
1699
1700module_init(kvm_mips_init);
1701module_exit(kvm_mips_exit);
1702
1703EXPORT_TRACEPOINT_SYMBOL(kvm_exit);