blob: e2323ecce1d32eea64e2db0a691bec3ae05af669 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvinb6734c32008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Ingo Molnarb3427972008-10-31 09:31:38 +010023#include <asm/smp.h>
Jaswinder Singh Rajputf472cdb2009-01-07 21:34:25 +053024#include <asm/cpu.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053025#include <asm/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#ifdef CONFIG_X86_LOCAL_APIC
27#include <asm/mpspec.h>
28#include <asm/apic.h>
29#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070030#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#endif
32
Yinghai Luf0fc4af2008-09-04 20:09:00 -070033#include <asm/pda.h>
34#include <asm/pgtable.h>
35#include <asm/processor.h>
36#include <asm/desc.h>
37#include <asm/atomic.h>
38#include <asm/proto.h>
39#include <asm/sections.h>
40#include <asm/setup.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070041#include <asm/hypervisor.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include "cpu.h"
44
Mike Travisc2d1cec2009-01-04 05:18:03 -080045#ifdef CONFIG_X86_64
46
47/* all of these masks are initialized in setup_cpu_local_masks() */
48cpumask_var_t cpu_callin_mask;
49cpumask_var_t cpu_callout_mask;
50cpumask_var_t cpu_initialized_mask;
51
52/* representing cpus for which sibling maps can be computed */
53cpumask_var_t cpu_sibling_setup_mask;
54
55#else /* CONFIG_X86_32 */
56
57cpumask_t cpu_callin_map;
58cpumask_t cpu_callout_map;
59cpumask_t cpu_initialized;
60cpumask_t cpu_sibling_setup_map;
61
62#endif /* CONFIG_X86_32 */
63
64
Yinghai Lu0a488a52008-09-04 21:09:47 +020065static struct cpu_dev *this_cpu __cpuinitdata;
66
Yinghai Lu950ad7f2008-09-04 20:09:01 -070067#ifdef CONFIG_X86_64
68/* We need valid kernel segments for data and code in long mode too
69 * IRET will check the segment types kkeil 2000/10/28
70 * Also sysret mandates a special GDT layout
71 */
72/* The TLS descriptors are currently at a different place compared to i386.
73 Hopefully nobody expects them at a fixed place (Wine?) */
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020074DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070075 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
76 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
77 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
78 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
79 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
80 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
81} };
82#else
Eric Dumazet63cc8c72008-05-12 15:44:40 +020083DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010084 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
85 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
86 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
87 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020088 /*
89 * Segments used for calling PnP BIOS have byte granularity.
90 * They code segments and data segments have fixed 64k limits,
91 * the transfer segment sizes are set at run time.
92 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010093 /* 32-bit code */
94 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
95 /* 16-bit code */
96 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
97 /* 16-bit data */
98 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
99 /* 16-bit data */
100 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
101 /* 16-bit data */
102 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200103 /*
104 * The APM segments have byte granularity and their bases
105 * are set at run time. All have 64k limits.
106 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100107 /* 32-bit code */
108 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200109 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100110 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
111 /* data */
112 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200113
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100114 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
115 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200116} };
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700117#endif
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200118EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200119
Yinghai Luba51dce2008-09-04 20:09:02 -0700120#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800121static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800122static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124static int __init cachesize_setup(char *str)
125{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100126 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 return 1;
128}
129__setup("cachesize=", cachesize_setup);
130
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100131static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
Andi Kleen13530252008-01-30 13:33:20 +0100133 setup_clear_cpu_cap(X86_FEATURE_FXSR);
134 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 return 1;
136}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100139static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140{
Andi Kleen13530252008-01-30 13:33:20 +0100141 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800142 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800144__setup("nosep", x86_sep_setup);
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146/* Standard macro to see if a specific flag is changeable */
147static inline int flag_is_changeable_p(u32 flag)
148{
149 u32 f1, f2;
150
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200151 /*
152 * Cyrix and IDT cpus allow disabling of CPUID
153 * so the code below may return different results
154 * when it is executed before and after enabling
155 * the CPUID. Add "volatile" to not allow gcc to
156 * optimize the subsequent calls to this function.
157 */
158 asm volatile ("pushfl\n\t"
159 "pushfl\n\t"
160 "popl %0\n\t"
161 "movl %0,%1\n\t"
162 "xorl %2,%0\n\t"
163 "pushl %0\n\t"
164 "popfl\n\t"
165 "pushfl\n\t"
166 "popl %0\n\t"
167 "popfl\n\t"
168 : "=&r" (f1), "=&r" (f2)
169 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 return ((f1^f2) & flag) != 0;
172}
173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800175static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176{
177 return flag_is_changeable_p(X86_EFLAGS_ID);
178}
179
Yinghai Lu0a488a52008-09-04 21:09:47 +0200180static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
181{
182 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
183 /* Disable processor serial number */
184 unsigned long lo, hi;
185 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
186 lo |= 0x200000;
187 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
188 printk(KERN_NOTICE "CPU serial number disabled.\n");
189 clear_cpu_cap(c, X86_FEATURE_PN);
190
191 /* Disabling the serial number may affect the cpuid level */
192 c->cpuid_level = cpuid_eax(0);
193 }
194}
195
196static int __init x86_serial_nr_setup(char *s)
197{
198 disable_x86_serial_nr = 0;
199 return 1;
200}
201__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700202#else
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700203static inline int flag_is_changeable_p(u32 flag)
204{
205 return 1;
206}
Yinghai Luba51dce2008-09-04 20:09:02 -0700207/* Probe for the CPUID instruction */
208static inline int have_cpuid_p(void)
209{
210 return 1;
211}
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700212static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
213{
214}
Yinghai Luba51dce2008-09-04 20:09:02 -0700215#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217/*
218 * Naming convention should be: <Name> [(<Codename>)]
219 * This table only is used unless init_<vendor>() below doesn't set it;
220 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
221 *
222 */
223
224/* Look up CPU names by table lookup. */
225static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
226{
227 struct cpu_model_info *info;
228
229 if (c->x86_model >= 16)
230 return NULL; /* Range check */
231
232 if (!this_cpu)
233 return NULL;
234
235 info = this_cpu->c_models;
236
237 while (info && info->family) {
238 if (info->family == c->x86)
239 return info->model_names[c->x86_model];
240 info++;
241 }
242 return NULL; /* Not found */
243}
244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Yinghai Lu9d31d352008-09-04 21:09:44 +0200247/* Current gdt points %fs at the "master" per-cpu area: after this,
248 * it's on the real one. */
249void switch_to_new_gdt(void)
250{
251 struct desc_ptr gdt_descr;
252
253 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
254 gdt_descr.size = GDT_SIZE - 1;
255 load_gdt(&gdt_descr);
Yinghai Lufab334c2008-09-04 20:09:05 -0700256#ifdef CONFIG_X86_32
Yinghai Lu9d31d352008-09-04 21:09:44 +0200257 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
Yinghai Lufab334c2008-09-04 20:09:05 -0700258#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200259}
260
Yinghai Lu10a434f2008-09-04 21:09:45 +0200261static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263static void __cpuinit default_init(struct cpuinfo_x86 *c)
264{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700265#ifdef CONFIG_X86_64
266 display_cacheinfo(c);
267#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 /* Not much we can do here... */
269 /* Check if at least it has cpuid */
270 if (c->cpuid_level == -1) {
271 /* No cpuid. It must be an ancient CPU */
272 if (c->x86 == 4)
273 strcpy(c->x86_model_id, "486");
274 else if (c->x86 == 3)
275 strcpy(c->x86_model_id, "386");
276 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700277#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
280static struct cpu_dev __cpuinitdata default_cpu = {
281 .c_init = default_init,
282 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200283 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Yinghai Lu1b05d602008-09-06 01:52:27 -0700286static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287{
288 unsigned int *v;
289 char *p, *q;
290
Yinghai Lu3da99c92008-09-04 21:09:44 +0200291 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700292 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294 v = (unsigned int *) c->x86_model_id;
295 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
296 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
297 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
298 c->x86_model_id[48] = 0;
299
300 /* Intel chips right-justify this string for some dumb reason;
301 undo that brain damage */
302 p = q = &c->x86_model_id[0];
303 while (*p == ' ')
304 p++;
305 if (p != q) {
306 while (*p)
307 *q++ = *p++;
308 while (q <= &c->x86_model_id[48])
309 *q++ = '\0'; /* Zero-pad the rest */
310 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
314{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200315 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Yinghai Lu3da99c92008-09-04 21:09:44 +0200317 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200320 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200322 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
323 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700324#ifdef CONFIG_X86_64
325 /* On K8 L1 TLB is inclusive, so don't count it */
326 c->x86_tlbsize = 0;
327#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
329
330 if (n < 0x80000006) /* Some chips just has a large L1. */
331 return;
332
Yinghai Lu0a488a52008-09-04 21:09:47 +0200333 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 l2size = ecx >> 16;
335
Yinghai Lu140fc722008-09-04 20:09:07 -0700336#ifdef CONFIG_X86_64
337 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
338#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 /* do processor-specific cache resizing */
340 if (this_cpu->c_size_cache)
341 l2size = this_cpu->c_size_cache(c, l2size);
342
343 /* Allow user to override all this if necessary. */
344 if (cachesize_override != -1)
345 l2size = cachesize_override;
346
347 if (l2size == 0)
348 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700349#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 c->x86_cache_size = l2size;
352
353 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200354 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355}
356
Yinghai Lu9d31d352008-09-04 21:09:44 +0200357void __cpuinit detect_ht(struct cpuinfo_x86 *c)
358{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700359#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200360 u32 eax, ebx, ecx, edx;
361 int index_msb, core_bits;
362
363 if (!cpu_has(c, X86_FEATURE_HT))
364 return;
365
366 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
367 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200368
Yinghai Lu1cd78772008-09-04 20:09:08 -0700369 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
370 return;
371
Yinghai Lu9d31d352008-09-04 21:09:44 +0200372 cpuid(1, &eax, &ebx, &ecx, &edx);
373
Yinghai Lu9d31d352008-09-04 21:09:44 +0200374 smp_num_siblings = (ebx & 0xff0000) >> 16;
375
376 if (smp_num_siblings == 1) {
377 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
378 } else if (smp_num_siblings > 1) {
379
Mike Travis96289372008-12-31 18:08:46 -0800380 if (smp_num_siblings > nr_cpu_ids) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200381 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
382 smp_num_siblings);
383 smp_num_siblings = 1;
384 return;
385 }
386
387 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700388#ifdef CONFIG_X86_64
389 c->phys_proc_id = phys_pkg_id(index_msb);
390#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200391 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700392#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200393
394 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
395
396 index_msb = get_count_order(smp_num_siblings);
397
398 core_bits = get_count_order(c->x86_max_cores);
399
Yinghai Lu1cd78772008-09-04 20:09:08 -0700400#ifdef CONFIG_X86_64
401 c->cpu_core_id = phys_pkg_id(index_msb) &
402 ((1 << core_bits) - 1);
403#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200404 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
405 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700406#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200407 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200408
Yinghai Lu0a488a52008-09-04 21:09:47 +0200409out:
410 if ((c->x86_max_cores * smp_num_siblings) > 1) {
411 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
412 c->phys_proc_id);
413 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
414 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200415 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200416#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700417}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Yinghai Lu3da99c92008-09-04 21:09:44 +0200419static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420{
421 char *v = c->x86_vendor_id;
422 int i;
423 static int printed;
424
425 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200426 if (!cpu_devs[i])
427 break;
428
429 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
430 (cpu_devs[i]->c_ident[1] &&
431 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
432 this_cpu = cpu_devs[i];
433 c->x86_vendor = this_cpu->c_x86_vendor;
434 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 }
436 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (!printed) {
439 printed++;
Hans Schou43603c82008-10-09 20:47:24 +0200440 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 printk(KERN_ERR "CPU: Your system may be unstable.\n");
442 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 c->x86_vendor = X86_VENDOR_UNKNOWN;
445 this_cpu = &default_cpu;
446}
447
Yinghai Lu9d31d352008-09-04 21:09:44 +0200448void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100451 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
452 (unsigned int *)&c->x86_vendor_id[0],
453 (unsigned int *)&c->x86_vendor_id[8],
454 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200457 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 if (c->cpuid_level >= 0x00000001) {
459 u32 junk, tfms, cap0, misc;
460 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200461 c->x86 = (tfms >> 8) & 0xf;
462 c->x86_model = (tfms >> 4) & 0xf;
463 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100464 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100466 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200467 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100468 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100469 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200470 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100471 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200474
475static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100476{
477 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200478 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100479
Yinghai Lu3da99c92008-09-04 21:09:44 +0200480 /* Intel-defined flags: level 0x00000001 */
481 if (c->cpuid_level >= 0x00000001) {
482 u32 capability, excap;
483 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
484 c->x86_capability[0] = capability;
485 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100486 }
487
Yinghai Lu3da99c92008-09-04 21:09:44 +0200488 /* AMD-defined flags: level 0x80000001 */
489 xlvl = cpuid_eax(0x80000000);
490 c->extended_cpuid_level = xlvl;
491 if ((xlvl & 0xffff0000) == 0x80000000) {
492 if (xlvl >= 0x80000001) {
493 c->x86_capability[1] = cpuid_edx(0x80000001);
494 c->x86_capability[6] = cpuid_ecx(0x80000001);
495 }
496 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700497
498#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700499 if (c->extended_cpuid_level >= 0x80000008) {
500 u32 eax = cpuid_eax(0x80000008);
501
502 c->x86_virt_bits = (eax >> 8) & 0xff;
503 c->x86_phys_bits = eax & 0xff;
504 }
505#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700506
507 if (c->extended_cpuid_level >= 0x80000007)
508 c->x86_power = cpuid_edx(0x80000007);
509
Yinghai Lu093af8d2008-01-30 13:33:32 +0100510}
Yinghai Luaef93c82008-09-14 02:33:15 -0700511
512static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
513{
514#ifdef CONFIG_X86_32
515 int i;
516
517 /*
518 * First of all, decide if this is a 486 or higher
519 * It's a 486 if we can modify the AC flag
520 */
521 if (flag_is_changeable_p(X86_EFLAGS_AC))
522 c->x86 = 4;
523 else
524 c->x86 = 3;
525
526 for (i = 0; i < X86_VENDOR_NUM; i++)
527 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
528 c->x86_vendor_id[0] = 0;
529 cpu_devs[i]->c_identify(c);
530 if (c->x86_vendor_id[0]) {
531 get_cpu_vendor(c);
532 break;
533 }
534 }
535#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536}
537
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100538/*
539 * Do minimum CPU detection early.
540 * Fields really needed: vendor, cpuid_level, family, model, mask,
541 * cache alignment.
542 * The others are not touched to avoid unwanted side effects.
543 *
544 * WARNING: this function is only called on the BP. Don't add code here
545 * that is supposed to run on all CPUs.
546 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200547static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100548{
Yinghai Lu6627d242008-09-04 20:09:10 -0700549#ifdef CONFIG_X86_64
550 c->x86_clflush_size = 64;
551#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100552 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700553#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200554 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100555
Yinghai Lu3da99c92008-09-04 21:09:44 +0200556 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200557 c->extended_cpuid_level = 0;
558
Yinghai Luaef93c82008-09-14 02:33:15 -0700559 if (!have_cpuid_p())
560 identify_cpu_without_cpuid(c);
561
562 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100563 if (!have_cpuid_p())
564 return;
565
566 cpu_detect(c);
567
Yinghai Lu3da99c92008-09-04 21:09:44 +0200568 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100569
Yinghai Lu3da99c92008-09-04 21:09:44 +0200570 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200571
Yinghai Lu10a434f2008-09-04 21:09:45 +0200572 if (this_cpu->c_early_init)
573 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200574
575 validate_pat_support(c);
James Bottomleybfcb4c12008-10-30 16:13:37 -0500576
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100577#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500578 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100579#endif
Rusty Russelld7cd5612006-12-07 02:14:08 +0100580}
581
Yinghai Lu9d31d352008-09-04 21:09:44 +0200582void __init early_cpu_init(void)
583{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200584 struct cpu_dev **cdev;
585 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200586
Yinghai Lu10a434f2008-09-04 21:09:45 +0200587 printk("KERNEL supported cpus:\n");
588 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
589 struct cpu_dev *cpudev = *cdev;
590 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200591
Yinghai Lu10a434f2008-09-04 21:09:45 +0200592 if (count >= X86_VENDOR_NUM)
593 break;
594 cpu_devs[count] = cpudev;
595 count++;
596
597 for (j = 0; j < 2; j++) {
598 if (!cpudev->c_ident[j])
599 continue;
600 printk(" %s %s\n", cpudev->c_vendor,
601 cpudev->c_ident[j]);
602 }
603 }
604
Yinghai Lu9d31d352008-09-04 21:09:44 +0200605 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800606}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700608/*
609 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700610 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700611 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700612 * are not easy to detect. In the latter case it doesn't even *fail*
613 * reliably, so probing for it doesn't even work. Disable it completely
614 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700615 */
616static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
617{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700618 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619}
620
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100621static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200623 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Yinghai Luaef93c82008-09-14 02:33:15 -0700625 if (!have_cpuid_p())
626 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100627
Yinghai Luaef93c82008-09-14 02:33:15 -0700628 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200629 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700630 return;
631
Yinghai Lu3da99c92008-09-04 21:09:44 +0200632 cpu_detect(c);
633
634 get_cpu_vendor(c);
635
636 get_cpu_cap(c);
637
638 if (c->cpuid_level >= 0x00000001) {
639 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700640#ifdef CONFIG_X86_32
641# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200642 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700643# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200644 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700645# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800646#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
Yinghai Lub89d3b32008-09-04 20:09:12 -0700648#ifdef CONFIG_X86_HT
649 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200652
Yinghai Lu1b05d602008-09-06 01:52:27 -0700653 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200654
655 init_scattered_cpuid_features(c);
656 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657}
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/*
660 * This does the hard work of actually picking apart the CPU stuff...
661 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700662static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
664 int i;
665
666 c->loops_per_jiffy = loops_per_jiffy;
667 c->x86_cache_size = -1;
668 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 c->x86_model = c->x86_mask = 0; /* So far unknown... */
670 c->x86_vendor_id[0] = '\0'; /* Unset */
671 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100672 c->x86_max_cores = 1;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700673 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700674#ifdef CONFIG_X86_64
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700675 c->x86_clflush_size = 64;
676#else
677 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100678 c->x86_clflush_size = 32;
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700679#endif
680 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 memset(&c->x86_capability, 0, sizeof c->x86_capability);
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 generic_identify(c);
684
Andi Kleen38985342008-01-30 13:32:49 +0100685 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 this_cpu->c_identify(c);
687
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700688#ifdef CONFIG_X86_64
689 c->apicid = phys_pkg_id(0);
690#endif
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 /*
693 * Vendor-specific initialization. In this section we
694 * canonicalize the feature flags, meaning if there are
695 * features a certain CPU supports which CPUID doesn't
696 * tell us, CPUID claiming incorrect flags, or other bugs,
697 * we handle them here.
698 *
699 * At the end of this section, c->x86_capability better
700 * indicate the features this CPU genuinely supports!
701 */
702 if (this_cpu->c_init)
703 this_cpu->c_init(c);
704
705 /* Disable the PN if appropriate */
706 squash_the_stupid_serial_number(c);
707
708 /*
709 * The vendor-specific functions might have changed features. Now
710 * we do "generic changes."
711 */
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100714 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 char *p;
716 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100717 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 strcpy(c->x86_model_id, p);
719 else
720 /* Last resort... */
721 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800722 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 }
724
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700725#ifdef CONFIG_X86_64
726 detect_ht(c);
727#endif
728
Alok Kataria88b094f2008-10-27 10:41:46 -0700729 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /*
731 * On SMP, boot_cpu_data holds the common feature set between
732 * all CPUs; so make sure that we indicate which features are
733 * common between the CPUs. The first time this routine gets
734 * executed, c == &boot_cpu_data.
735 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100736 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200738 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
740 }
741
Andi Kleen7d851c82008-01-30 13:33:20 +0100742 /* Clear all flags overriden by options */
743 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100744 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100745
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700746#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 mcheck_init(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700749#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100750
751 select_idle_routine(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700752
753#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
754 numa_add_cpu(smp_processor_id());
755#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200756}
Shaohua Li31ab2692005-11-07 00:58:42 -0800757
Glauber Costae04d6452008-09-22 14:35:08 -0300758#ifdef CONFIG_X86_64
759static void vgetcpu_set_mode(void)
760{
761 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
762 vgetcpu_mode = VGETCPU_RDTSCP;
763 else
764 vgetcpu_mode = VGETCPU_LSL;
765}
766#endif
767
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200768void __init identify_boot_cpu(void)
769{
770 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700771#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200772 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700773 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300774#else
775 vgetcpu_set_mode();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700776#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200777}
Shaohua Li3b520b22005-07-07 17:56:38 -0700778
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200779void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
780{
781 BUG_ON(c == &boot_cpu_data);
782 identify_cpu(c);
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700783#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200784 enable_sep_cpu();
Yinghai Lu102bbe3a2008-09-04 20:09:13 -0700785#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200786 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787}
788
Yinghai Lua0854a42008-09-04 21:09:46 +0200789struct msr_range {
790 unsigned min;
791 unsigned max;
792};
793
794static struct msr_range msr_range_array[] __cpuinitdata = {
795 { 0x00000000, 0x00000418},
796 { 0xc0000000, 0xc000040b},
797 { 0xc0010000, 0xc0010142},
798 { 0xc0011000, 0xc001103b},
799};
800
801static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
Yinghai Lua0854a42008-09-04 21:09:46 +0200803 unsigned index;
804 u64 val;
805 int i;
806 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Yinghai Lua0854a42008-09-04 21:09:46 +0200808 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
809 index_min = msr_range_array[i].min;
810 index_max = msr_range_array[i].max;
811 for (index = index_min; index < index_max; index++) {
812 if (rdmsrl_amd_safe(index, &val))
813 continue;
814 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 }
817}
Yinghai Lua0854a42008-09-04 21:09:46 +0200818
819static int show_msr __cpuinitdata;
820static __init int setup_show_msr(char *arg)
821{
822 int num;
823
824 get_option(&arg, &num);
825
826 if (num > 0)
827 show_msr = num;
828 return 1;
829}
830__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Andi Kleen191679f2008-01-30 13:33:21 +0100832static __init int setup_noclflush(char *arg)
833{
834 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
835 return 1;
836}
837__setup("noclflush", setup_noclflush);
838
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800839void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
841 char *vendor = NULL;
842
843 if (c->x86_vendor < X86_VENDOR_NUM)
844 vendor = this_cpu->c_vendor;
845 else if (c->cpuid_level >= 0)
846 vendor = c->x86_vendor_id;
847
Yinghai Lubd32a8cf2008-09-19 18:41:16 -0700848 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200849 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Yinghai Lu9d31d352008-09-04 21:09:44 +0200851 if (c->x86_model_id[0])
852 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200854 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100856 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200857 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200859 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200860
861#ifdef CONFIG_SMP
862 if (c->cpu_index < show_msr)
863 print_cpu_msr();
864#else
865 if (show_msr)
866 print_cpu_msr();
867#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868}
869
Andi Kleenac72e782008-01-30 13:33:21 +0100870static __init int setup_disablecpuid(char *arg)
871{
872 int bit;
873 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
874 setup_clear_cpu_cap(bit);
875 else
876 return 0;
877 return 1;
878}
879__setup("clearcpuid=", setup_disablecpuid);
880
Yinghai Lud5494d42008-09-04 20:09:03 -0700881#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700882struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
883
Brian Gerst26f80bd2009-01-19 00:38:58 +0900884DEFINE_PER_CPU_PAGE_ALIGNED(char[IRQ_STACK_SIZE], irq_stack);
885#ifdef CONFIG_SMP
886DEFINE_PER_CPU(char *, irq_stack_ptr); /* will be set during per cpu init */
887#else
888DEFINE_PER_CPU(char *, irq_stack_ptr) =
889 per_cpu_var(irq_stack) + IRQ_STACK_SIZE - 64;
890#endif
Yinghai Lud5494d42008-09-04 20:09:03 -0700891
Brian Gerst9af45652009-01-19 00:38:58 +0900892DEFINE_PER_CPU(unsigned long, kernel_stack) =
893 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
894EXPORT_PER_CPU_SYMBOL(kernel_stack);
895
Brian Gerst56895532009-01-19 00:38:58 +0900896DEFINE_PER_CPU(unsigned int, irq_count) = -1;
897
Jan Beulich2d9cd6c2008-08-29 13:15:04 +0100898void __cpuinit pda_init(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899{
Yinghai Lud5494d42008-09-04 20:09:03 -0700900 struct x8664_pda *pda = cpu_pda(cpu);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100901
Yinghai Lud5494d42008-09-04 20:09:03 -0700902 /* Setup up data that may be needed in __get_free_pages early */
903 loadsegment(fs, 0);
904 loadsegment(gs, 0);
Tejun Heo1a51e3a2009-01-13 20:41:35 +0900905
906 load_pda_offset(cpu);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100907
Brian Gerstc6f5e0a2009-01-19 00:38:58 +0900908 if (cpu != 0) {
Yinghai Lud5494d42008-09-04 20:09:03 -0700909 if (pda->nodenumber == 0 && cpu_to_node(cpu) != NUMA_NO_NODE)
910 pda->nodenumber = cpu_to_node(cpu);
911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912}
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100913
Brian Gerst92d65b22009-01-19 00:38:58 +0900914static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
915 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
916 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -0700917
918extern asmlinkage void ignore_sysret(void);
919
920/* May not be marked __init: used by software suspend */
921void syscall_init(void)
922{
923 /*
924 * LSTAR and STAR live in a bit strange symbiosis.
925 * They both write to the same internal register. STAR allows to
926 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
927 */
928 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
929 wrmsrl(MSR_LSTAR, system_call);
930 wrmsrl(MSR_CSTAR, ignore_sysret);
931
932#ifdef CONFIG_IA32_EMULATION
933 syscall32_cpu_init();
934#endif
935
936 /* Flags to clear on syscall */
937 wrmsrl(MSR_SYSCALL_MASK,
938 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
939}
940
Yinghai Lud5494d42008-09-04 20:09:03 -0700941unsigned long kernel_eflags;
942
943/*
944 * Copies of the original ist values from the tss are only accessed during
945 * debugging, no special alignment required.
946 */
947DEFINE_PER_CPU(struct orig_ist, orig_ist);
948
949#else
950
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200951/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800952struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100953{
954 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100955 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100956 return regs;
957}
Yinghai Lud5494d42008-09-04 20:09:03 -0700958#endif
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200959
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200960/*
961 * cpu_init() initializes state that is per-CPU. Some data is already
962 * initialized (naturally) in the bootstrap process, such as the GDT
963 * and IDT. We reload them nevertheless, this function acts as a
964 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700965 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200966 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700967#ifdef CONFIG_X86_64
968void __cpuinit cpu_init(void)
969{
970 int cpu = stack_smp_processor_id();
971 struct tss_struct *t = &per_cpu(init_tss, cpu);
972 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
973 unsigned long v;
Yinghai Lu1ba76582008-09-04 20:09:04 -0700974 struct task_struct *me;
975 int i;
976
977 /* CPU 0 is initialised in head64.c */
978 if (cpu != 0)
979 pda_init(cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -0700980
981 me = current;
982
Mike Travisc2d1cec2009-01-04 05:18:03 -0800983 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -0700984 panic("CPU#%d already initialized!\n", cpu);
985
986 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
987
988 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
989
990 /*
991 * Initialize the per-CPU GDT with the boot GDT,
992 * and set up the GDT descriptor:
993 */
994
995 switch_to_new_gdt();
996 load_idt((const struct desc_ptr *)&idt_descr);
997
998 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
999 syscall_init();
1000
1001 wrmsrl(MSR_FS_BASE, 0);
1002 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1003 barrier();
1004
1005 check_efer();
1006 if (cpu != 0 && x2apic)
1007 enable_x2apic();
1008
1009 /*
1010 * set up and load the per-CPU TSS
1011 */
1012 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001013 static const unsigned int sizes[N_EXCEPTION_STACKS] = {
1014 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1015 [DEBUG_STACK - 1] = DEBUG_STKSZ
Yinghai Lu1ba76582008-09-04 20:09:04 -07001016 };
Brian Gerst92d65b22009-01-19 00:38:58 +09001017 char *estacks = per_cpu(exception_stacks, cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001018 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001019 estacks += sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001020 orig_ist->ist[v] = t->x86_tss.ist[v] =
1021 (unsigned long)estacks;
1022 }
1023 }
1024
1025 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1026 /*
1027 * <= is required because the CPU will access up to
1028 * 8 bits beyond the end of the IO permission bitmap.
1029 */
1030 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1031 t->io_bitmap[i] = ~0UL;
1032
1033 atomic_inc(&init_mm.mm_count);
1034 me->active_mm = &init_mm;
1035 if (me->mm)
1036 BUG();
1037 enter_lazy_tlb(&init_mm, me);
1038
1039 load_sp0(t, &current->thread);
1040 set_tss_desc(cpu, t);
1041 load_TR_desc();
1042 load_LDT(&init_mm.context);
1043
1044#ifdef CONFIG_KGDB
1045 /*
1046 * If the kgdb is connected no debug regs should be altered. This
1047 * is only applicable when KGDB and a KGDB I/O module are built
1048 * into the kernel and you are using early debugging with
1049 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1050 */
1051 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1052 arch_kgdb_ops.correct_hw_break();
1053 else {
1054#endif
1055 /*
1056 * Clear all 6 debug registers:
1057 */
1058
1059 set_debugreg(0UL, 0);
1060 set_debugreg(0UL, 1);
1061 set_debugreg(0UL, 2);
1062 set_debugreg(0UL, 3);
1063 set_debugreg(0UL, 6);
1064 set_debugreg(0UL, 7);
1065#ifdef CONFIG_KGDB
1066 /* If the kgdb is connected no debug regs should be altered. */
1067 }
1068#endif
1069
1070 fpu_init();
1071
1072 raw_local_save_flags(kernel_eflags);
1073
1074 if (is_uv_system())
1075 uv_cpu_init();
1076}
1077
1078#else
1079
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001080void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001081{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001082 int cpu = smp_processor_id();
1083 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001084 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001085 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
Mike Travisc2d1cec2009-01-04 05:18:03 -08001087 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1089 for (;;) local_irq_enable();
1090 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1093
1094 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1095 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001097 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001098 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 * Set up and load the per-CPU TSS and LDT
1102 */
1103 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001104 curr->active_mm = &init_mm;
1105 if (curr->mm)
1106 BUG();
1107 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001109 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001110 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 load_TR_desc();
1112 load_LDT(&init_mm.context);
1113
Matt Mackall22c4e302006-01-08 01:05:24 -08001114#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 /* Set up doublefault TSS pointer in the GDT */
1116 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001117#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001119 /* Clear %gs. */
1120 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
1122 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001123 set_debugreg(0, 0);
1124 set_debugreg(0, 1);
1125 set_debugreg(0, 2);
1126 set_debugreg(0, 3);
1127 set_debugreg(0, 6);
1128 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
1130 /*
1131 * Force FPU initialization:
1132 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001133 if (cpu_has_xsave)
1134 current_thread_info()->status = TS_XSAVE;
1135 else
1136 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 clear_used_math();
1138 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001139
1140 /*
1141 * Boot processor to setup the FP and extended state context info.
1142 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001143 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001144 init_thread_xstate();
1145
1146 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147}
Li Shaohuae1367da2005-06-25 14:54:56 -07001148
Yinghai Lu1ba76582008-09-04 20:09:04 -07001149
1150#endif