Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 1 | /* The pxa3xx skeleton simply augments the 2xx version */ |
Robert Jarzmik | d96672e | 2015-02-07 13:13:24 +0100 | [diff] [blame] | 2 | #include "pxa2xx.dtsi" |
Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 3 | |
| 4 | / { |
| 5 | model = "Marvell PXA3xx familiy SoC"; |
| 6 | compatible = "marvell,pxa3xx"; |
| 7 | |
| 8 | pxabus { |
Robert Jarzmik | 0cd4914 | 2015-06-20 10:17:26 +0200 | [diff] [blame] | 9 | pdma: dma-controller@40000000 { |
| 10 | compatible = "marvell,pdma-1.0"; |
| 11 | reg = <0x40000000 0x10000>; |
| 12 | interrupts = <25>; |
| 13 | #dma-channels = <32>; |
| 14 | #dma-cells = <2>; |
Robert Jarzmik | 72b195c | 2016-02-15 21:57:47 +0100 | [diff] [blame] | 15 | #dma-requests = <100>; |
Robert Jarzmik | 0cd4914 | 2015-06-20 10:17:26 +0200 | [diff] [blame] | 16 | status = "okay"; |
| 17 | }; |
| 18 | |
Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 19 | pwri2c: i2c@40f500c0 { |
| 20 | compatible = "mrvl,pwri2c"; |
| 21 | reg = <0x40f500c0 0x30>; |
| 22 | interrupts = <6>; |
Robert Jarzmik | d96672e | 2015-02-07 13:13:24 +0100 | [diff] [blame] | 23 | clocks = <&clks CLK_PWRI2C>; |
Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 24 | #address-cells = <0x1>; |
| 25 | #size-cells = <0>; |
| 26 | status = "disabled"; |
| 27 | }; |
| 28 | |
| 29 | nand0: nand@43100000 { |
| 30 | compatible = "marvell,pxa3xx-nand"; |
| 31 | reg = <0x43100000 90>; |
| 32 | interrupts = <45>; |
Robert Jarzmik | d96672e | 2015-02-07 13:13:24 +0100 | [diff] [blame] | 33 | clocks = <&clks CLK_NAND>; |
Robert Jarzmik | 07c6b2d | 2016-02-13 00:49:20 +0100 | [diff] [blame] | 34 | dmas = <&pdma 97 3>; |
Robert Jarzmik | c943646 | 2015-06-20 10:17:27 +0200 | [diff] [blame] | 35 | dma-names = "data"; |
Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 36 | #address-cells = <1>; |
| 37 | #size-cells = <1>; |
| 38 | status = "disabled"; |
| 39 | }; |
| 40 | |
| 41 | pxairq: interrupt-controller@40d00000 { |
| 42 | marvell,intc-priority; |
| 43 | marvell,intc-nr-irqs = <56>; |
| 44 | }; |
Daniel Mack | 93c5a5b | 2013-07-11 17:17:57 +0200 | [diff] [blame] | 45 | |
Robert Jarzmik | 3a23249 | 2016-04-05 08:35:54 +0200 | [diff] [blame^] | 46 | pinctrl: pinctrl@40e10000 { |
| 47 | compatible = "pinconf-single"; |
| 48 | reg = <0x40e10000 0xffff>; |
| 49 | #address-cells = <1>; |
| 50 | #size-cells = <0>; |
| 51 | pinctrl-single,register-width = <32>; |
| 52 | pinctrl-single,function-mask = <0x7>; |
| 53 | }; |
| 54 | |
Daniel Mack | 93c5a5b | 2013-07-11 17:17:57 +0200 | [diff] [blame] | 55 | gpio: gpio@40e00000 { |
| 56 | compatible = "intel,pxa3xx-gpio"; |
| 57 | reg = <0x40e00000 0x10000>; |
Robert Jarzmik | d96672e | 2015-02-07 13:13:24 +0100 | [diff] [blame] | 58 | clocks = <&clks CLK_GPIO>; |
Daniel Mack | 93c5a5b | 2013-07-11 17:17:57 +0200 | [diff] [blame] | 59 | interrupt-names = "gpio0", "gpio1", "gpio_mux"; |
| 60 | interrupts = <8 9 10>; |
| 61 | gpio-controller; |
| 62 | #gpio-cells = <0x2>; |
| 63 | interrupt-controller; |
| 64 | #interrupt-cells = <0x2>; |
| 65 | }; |
Robert Jarzmik | 316c938 | 2015-06-20 10:17:28 +0200 | [diff] [blame] | 66 | |
| 67 | mmc0: mmc@41100000 { |
| 68 | compatible = "marvell,pxa-mmc"; |
| 69 | reg = <0x41100000 0x1000>; |
| 70 | interrupts = <23>; |
| 71 | clocks = <&clks CLK_MMC>; |
| 72 | dmas = <&pdma 21 3 |
| 73 | &pdma 22 3>; |
| 74 | dma-names = "rx", "tx"; |
| 75 | status = "disabled"; |
| 76 | }; |
| 77 | |
| 78 | mmc1: mmc@42000000 { |
| 79 | compatible = "marvell,pxa-mmc"; |
| 80 | reg = <0x42000000 0x1000>; |
| 81 | interrupts = <41>; |
| 82 | clocks = <&clks CLK_MMC1>; |
| 83 | dmas = <&pdma 93 3 |
| 84 | &pdma 94 3>; |
| 85 | dma-names = "rx", "tx"; |
| 86 | status = "disabled"; |
| 87 | }; |
| 88 | |
| 89 | mmc2: mmc@42500000 { |
| 90 | compatible = "marvell,pxa-mmc"; |
| 91 | reg = <0x42500000 0x1000>; |
| 92 | interrupts = <55>; |
| 93 | clocks = <&clks CLK_MMC2>; |
| 94 | dmas = <&pdma 46 3 |
| 95 | &pdma 47 3>; |
| 96 | dma-names = "rx", "tx"; |
| 97 | status = "disabled"; |
| 98 | }; |
Robert Jarzmik | 0ec1939 | 2015-06-20 10:17:31 +0200 | [diff] [blame] | 99 | |
| 100 | pxa3xx_ohci: usb@4c000000 { |
| 101 | compatible = "marvell,pxa-ohci"; |
| 102 | reg = <0x4c000000 0x10000>; |
| 103 | interrupts = <3>; |
Robert Jarzmik | aa71cc5 | 2016-04-05 08:35:53 +0200 | [diff] [blame] | 104 | clocks = <&clks CLK_USBH>; |
Robert Jarzmik | 0ec1939 | 2015-06-20 10:17:31 +0200 | [diff] [blame] | 105 | status = "disabled"; |
| 106 | }; |
Robert Jarzmik | 85deaec | 2016-04-05 08:35:51 +0200 | [diff] [blame] | 107 | |
| 108 | pwm0: pwm@40b00000 { |
| 109 | compatible = "marvell,pxa270-pwm"; |
| 110 | reg = <0x40b00000 0x10>; |
| 111 | #pwm-cells = <1>; |
| 112 | clocks = <&clks CLK_PWM0>; |
| 113 | status = "disabled"; |
| 114 | }; |
| 115 | |
| 116 | pwm1: pwm@40b00010 { |
| 117 | compatible = "marvell,pxa270-pwm"; |
| 118 | reg = <0x40b00010 0x10>; |
| 119 | #pwm-cells = <1>; |
| 120 | clocks = <&clks CLK_PWM1>; |
| 121 | status = "disabled"; |
| 122 | }; |
| 123 | |
| 124 | pwm2: pwm@40c00000 { |
| 125 | compatible = "marvell,pxa270-pwm"; |
| 126 | reg = <0x40c00000 0x10>; |
| 127 | #pwm-cells = <1>; |
| 128 | clocks = <&clks CLK_PWM0>; |
| 129 | status = "disabled"; |
| 130 | }; |
| 131 | |
| 132 | pwm3: pwm@40c00010 { |
| 133 | compatible = "marvell,pxa270-pwm"; |
| 134 | reg = <0x40c00010 0x10>; |
| 135 | #pwm-cells = <1>; |
| 136 | clocks = <&clks CLK_PWM1>; |
| 137 | status = "disabled"; |
| 138 | }; |
Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 139 | }; |
Robert Jarzmik | d96672e | 2015-02-07 13:13:24 +0100 | [diff] [blame] | 140 | |
| 141 | clocks { |
| 142 | /* |
| 143 | * The muxing of external clocks/internal dividers for osc* clock |
| 144 | * sources has been hidden under the carpet by now. |
| 145 | */ |
| 146 | #address-cells = <1>; |
| 147 | #size-cells = <1>; |
| 148 | ranges; |
| 149 | |
| 150 | clks: pxa3xx_clks@41300004 { |
| 151 | compatible = "marvell,pxa300-clocks"; |
| 152 | #clock-cells = <1>; |
| 153 | status = "okay"; |
| 154 | }; |
| 155 | }; |
Robert Jarzmik | 8dd3075 | 2014-10-12 22:11:08 +0200 | [diff] [blame] | 156 | |
| 157 | timer@40a00000 { |
| 158 | compatible = "marvell,pxa-timer"; |
| 159 | reg = <0x40a00000 0x20>; |
| 160 | interrupts = <26>; |
| 161 | clocks = <&clks CLK_OSTIMER>; |
| 162 | status = "okay"; |
| 163 | }; |
Daniel Mack | aff18a6 | 2012-07-25 17:56:48 +0200 | [diff] [blame] | 164 | }; |