blob: 51011a24589d349105a9028cea872a993f0b3f3a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040023#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070024#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080025#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050026#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/ioport.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090028#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Thomas Petazzoni3d137312008-08-19 10:28:24 +020030int isa_dma_bridge_buggy;
31EXPORT_SYMBOL(isa_dma_bridge_buggy);
32int pci_pci_problems;
33EXPORT_SYMBOL(pci_pci_problems);
34int pcie_mch_quirk;
35EXPORT_SYMBOL(pcie_mch_quirk);
36
37#ifdef CONFIG_PCI_QUIRKS
Yuji Shimada32a9a6822009-03-16 17:13:39 +090038/*
39 * This quirk function disables the device and releases resources
40 * which is specified by kernel's boot parameter 'pci=resource_alignment='.
41 * It also rounds up size to specified alignment.
42 * Later on, the kernel will assign page-aligned memory resource back
43 * to that device.
44 */
45static void __devinit quirk_resource_alignment(struct pci_dev *dev)
46{
47 int i;
48 struct resource *r;
49 resource_size_t align, size;
50
51 if (!pci_is_reassigndev(dev))
52 return;
53
54 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
55 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
56 dev_warn(&dev->dev,
57 "Can't reassign resources to host bridge.\n");
58 return;
59 }
60
61 dev_info(&dev->dev, "Disabling device and release resources.\n");
62 pci_disable_device(dev);
63
64 align = pci_specified_resource_alignment(dev);
65 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
66 r = &dev->resource[i];
67 if (!(r->flags & IORESOURCE_MEM))
68 continue;
69 size = resource_size(r);
70 if (size < align) {
71 size = align;
72 dev_info(&dev->dev,
73 "Rounding up size of resource #%d to %#llx.\n",
74 i, (unsigned long long)size);
75 }
76 r->end = size - 1;
77 r->start = 0;
78 }
79 /* Need to disable bridge's resource window,
80 * to enable the kernel to reassign new resource
81 * window later on.
82 */
83 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
84 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
85 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
86 r = &dev->resource[i];
87 if (!(r->flags & IORESOURCE_MEM))
88 continue;
89 r->end = resource_size(r) - 1;
90 r->start = 0;
91 }
92 pci_disable_bridge_window(dev);
93 }
94}
95DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
96
Doug Thompsonbd8481e2006-05-08 17:06:09 -070097/* The Mellanox Tavor device gives false positive parity errors
98 * Mark this device with a broken_parity_status, to allow
99 * PCI scanning code to "skip" this now blacklisted device.
100 */
101static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
102{
103 dev->broken_parity_status = 1; /* This device gives false positives */
104}
105DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
106DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108/* Deal with broken BIOS'es that neglect to enable passive release,
109 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -0800110static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111{
112 struct pci_dev *d = NULL;
113 unsigned char dlc;
114
115 /* We have to make sure a particular bit is set in the PIIX3
116 ISA bridge, so we have to go out and find it. */
117 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
118 pci_read_config_byte(d, 0x82, &dlc);
119 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -0800120 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 dlc |= 1<<1;
122 pci_write_config_byte(d, 0x82, dlc);
123 }
124 }
125}
Andrew Morton652c5382007-11-21 15:07:13 -0800126DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
127DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
129/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
130 but VIA don't answer queries. If you happen to have good contacts at VIA
131 ask them for me please -- Alan
132
133 This appears to be BIOS not version dependent. So presumably there is a
134 chipset level fix */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
137{
138 if (!isa_dma_bridge_buggy) {
139 isa_dma_bridge_buggy=1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700140 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 }
142}
143 /*
144 * Its not totally clear which chipsets are the problematic ones
145 * We know 82C586 and 82C596 variants are affected.
146 */
Andrew Morton652c5382007-11-21 15:07:13 -0800147DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
148DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
150DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
151DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155/*
156 * Chipsets where PCI->PCI transfers vanish or hang
157 */
158static void __devinit quirk_nopcipci(struct pci_dev *dev)
159{
160 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700161 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 pci_pci_problems |= PCIPCI_FAIL;
163 }
164}
Andrew Morton652c5382007-11-21 15:07:13 -0800165DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
166DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700167
168static void __devinit quirk_nopciamd(struct pci_dev *dev)
169{
170 u8 rev;
171 pci_read_config_byte(dev, 0x08, &rev);
172 if (rev == 0x13) {
173 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700174 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700175 pci_pci_problems |= PCIAGP_FAIL;
176 }
177}
Andrew Morton652c5382007-11-21 15:07:13 -0800178DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180/*
181 * Triton requires workarounds to be used by the drivers
182 */
183static void __devinit quirk_triton(struct pci_dev *dev)
184{
185 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700186 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 pci_pci_problems |= PCIPCI_TRITON;
188 }
189}
Andrew Morton652c5382007-11-21 15:07:13 -0800190DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
191DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
192DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
193DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195/*
196 * VIA Apollo KT133 needs PCI latency patch
197 * Made according to a windows driver based patch by George E. Breese
198 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
199 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
200 * the info on which Mr Breese based his work.
201 *
202 * Updated based on further information from the site and also on
203 * information provided by VIA
204 */
Alan Cox1597cac2006-12-04 15:14:45 -0800205static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
207 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 u8 busarb;
209 /* Ok we have a potential problem chipset here. Now see if we have
210 a buggy southbridge */
211
212 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
213 if (p!=NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
215 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700216 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 goto exit;
218 } else {
219 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
220 if (p==NULL) /* No problem parts */
221 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700223 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 goto exit;
225 }
226
227 /*
228 * Ok we have the problem. Now set the PCI master grant to
229 * occur every master grant. The apparent bug is that under high
230 * PCI load (quite common in Linux of course) you can get data
231 * loss when the CPU is held off the bus for 3 bus master requests
232 * This happens to include the IDE controllers....
233 *
234 * VIA only apply this fix when an SB Live! is present but under
235 * both Linux and Windows this isnt enough, and we have seen
236 * corruption without SB Live! but with things like 3 UDMA IDE
237 * controllers. So we ignore that bit of the VIA recommendation..
238 */
239
240 pci_read_config_byte(dev, 0x76, &busarb);
241 /* Set bit 4 and bi 5 of byte 76 to 0x01
242 "Master priority rotation on every PCI master grant */
243 busarb &= ~(1<<5);
244 busarb |= (1<<4);
245 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700246 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247exit:
248 pci_dev_put(p);
249}
Andrew Morton652c5382007-11-21 15:07:13 -0800250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
251DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800253/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800254DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
255DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
256DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258/*
259 * VIA Apollo VP3 needs ETBF on BT848/878
260 */
261static void __devinit quirk_viaetbf(struct pci_dev *dev)
262{
263 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700264 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 pci_pci_problems |= PCIPCI_VIAETBF;
266 }
267}
Andrew Morton652c5382007-11-21 15:07:13 -0800268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270static void __devinit quirk_vsfx(struct pci_dev *dev)
271{
272 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700273 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 pci_pci_problems |= PCIPCI_VSFX;
275 }
276}
Andrew Morton652c5382007-11-21 15:07:13 -0800277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279/*
280 * Ali Magik requires workarounds to be used by the drivers
281 * that DMA to AGP space. Latency must be set to 0xA and triton
282 * workaround applied too
283 * [Info kindly provided by ALi]
284 */
285static void __init quirk_alimagik(struct pci_dev *dev)
286{
287 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700288 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
290 }
291}
Andrew Morton652c5382007-11-21 15:07:13 -0800292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
293DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295/*
296 * Natoma has some interesting boundary conditions with Zoran stuff
297 * at least
298 */
299static void __devinit quirk_natoma(struct pci_dev *dev)
300{
301 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700302 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 pci_pci_problems |= PCIPCI_NATOMA;
304 }
305}
Andrew Morton652c5382007-11-21 15:07:13 -0800306DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
307DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
309DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
310DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
311DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313/*
314 * This chip can cause PCI parity errors if config register 0xA0 is read
315 * while DMAs are occurring.
316 */
317static void __devinit quirk_citrine(struct pci_dev *dev)
318{
319 dev->cfg_size = 0xA0;
320}
Andrew Morton652c5382007-11-21 15:07:13 -0800321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
323/*
324 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
325 * If it's needed, re-allocate the region.
326 */
327static void __devinit quirk_s3_64M(struct pci_dev *dev)
328{
329 struct resource *r = &dev->resource[0];
330
331 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
332 r->start = 0;
333 r->end = 0x3ffffff;
334 }
335}
Andrew Morton652c5382007-11-21 15:07:13 -0800336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Linus Torvalds6693e742005-10-25 20:40:09 -0700339static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
340 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341{
342 region &= ~(size-1);
343 if (region) {
David S. Miller085ae412005-08-08 13:19:08 -0700344 struct pci_bus_region bus_region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 struct resource *res = dev->resource + nr;
346
347 res->name = pci_name(dev);
348 res->start = region;
349 res->end = region + size - 1;
350 res->flags = IORESOURCE_IO;
David S. Miller085ae412005-08-08 13:19:08 -0700351
352 /* Convert from PCI bus to resource space. */
353 bus_region.start = res->start;
354 bus_region.end = res->end;
355 pcibios_bus_to_resource(dev, res, &bus_region);
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 pci_claim_resource(dev, nr);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700358 dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 }
360}
361
362/*
363 * ATI Northbridge setups MCE the processor if you even
364 * read somewhere between 0x3b0->0x3bb or read 0x3d3
365 */
366static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
367{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700368 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
370 request_region(0x3b0, 0x0C, "RadeonIGP");
371 request_region(0x3d3, 0x01, "RadeonIGP");
372}
Andrew Morton652c5382007-11-21 15:07:13 -0800373DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375/*
376 * Let's make the southbridge information explicit instead
377 * of having to worry about people probing the ACPI areas,
378 * for example.. (Yes, it happens, and if you read the wrong
379 * ACPI register it will put the machine to sleep with no
380 * way of waking it up again. Bummer).
381 *
382 * ALI M7101: Two IO regions pointed to by words at
383 * 0xE0 (64 bytes of ACPI registers)
384 * 0xE2 (32 bytes of SMB registers)
385 */
386static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
387{
388 u16 region;
389
390 pci_read_config_word(dev, 0xE0, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700391 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 pci_read_config_word(dev, 0xE2, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700393 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
Andrew Morton652c5382007-11-21 15:07:13 -0800395DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Linus Torvalds6693e742005-10-25 20:40:09 -0700397static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
398{
399 u32 devres;
400 u32 mask, size, base;
401
402 pci_read_config_dword(dev, port, &devres);
403 if ((devres & enable) != enable)
404 return;
405 mask = (devres >> 16) & 15;
406 base = devres & 0xffff;
407 size = 16;
408 for (;;) {
409 unsigned bit = size >> 1;
410 if ((bit & mask) == bit)
411 break;
412 size = bit;
413 }
414 /*
415 * For now we only print it out. Eventually we'll want to
416 * reserve it (at least if it's in the 0x1000+ range), but
417 * let's get enough confirmation reports first.
418 */
419 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700420 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700421}
422
423static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
424{
425 u32 devres;
426 u32 mask, size, base;
427
428 pci_read_config_dword(dev, port, &devres);
429 if ((devres & enable) != enable)
430 return;
431 base = devres & 0xffff0000;
432 mask = (devres & 0x3f) << 16;
433 size = 128 << 16;
434 for (;;) {
435 unsigned bit = size >> 1;
436 if ((bit & mask) == bit)
437 break;
438 size = bit;
439 }
440 /*
441 * For now we only print it out. Eventually we'll want to
442 * reserve it, but let's get enough confirmation reports first.
443 */
444 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700445 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700446}
447
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448/*
449 * PIIX4 ACPI: Two IO regions pointed to by longwords at
450 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800451 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700452 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 */
454static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
455{
Linus Torvalds6693e742005-10-25 20:40:09 -0700456 u32 region, res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700459 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 pci_read_config_dword(dev, 0x90, &region);
Linus Torvalds08db2a72005-10-30 14:40:07 -0800461 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700462
463 /* Device resource A has enables for some of the other ones */
464 pci_read_config_dword(dev, 0x5c, &res_a);
465
466 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
467 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
468
469 /* Device resource D is just bitfields for static resources */
470
471 /* Device 12 enabled? */
472 if (res_a & (1 << 29)) {
473 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
474 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
475 }
476 /* Device 13 enabled? */
477 if (res_a & (1 << 30)) {
478 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
479 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
480 }
481 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
482 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
Andrew Morton652c5382007-11-21 15:07:13 -0800484DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
485DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487/*
488 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
489 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
490 * 0x58 (64 bytes of GPIO I/O space)
491 */
492static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
493{
494 u32 region;
495
496 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700497 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 pci_read_config_dword(dev, 0x58, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700500 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501}
Andrew Morton652c5382007-11-21 15:07:13 -0800502DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
503DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
504DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
506DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Linus Torvalds894886e2008-12-06 10:10:10 -0800513static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000514{
515 u32 region;
516
517 pci_read_config_dword(dev, 0x40, &region);
518 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
519
520 pci_read_config_dword(dev, 0x48, &region);
521 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
522}
Linus Torvalds894886e2008-12-06 10:10:10 -0800523
524static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
525{
526 u32 val;
527 u32 size, base;
528
529 pci_read_config_dword(dev, reg, &val);
530
531 /* Enabled? */
532 if (!(val & 1))
533 return;
534 base = val & 0xfffc;
535 if (dynsize) {
536 /*
537 * This is not correct. It is 16, 32 or 64 bytes depending on
538 * register D31:F0:ADh bits 5:4.
539 *
540 * But this gets us at least _part_ of it.
541 */
542 size = 16;
543 } else {
544 size = 128;
545 }
546 base &= ~(size-1);
547
548 /* Just print it out for now. We should reserve it after more debugging */
549 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
550}
551
552static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
553{
554 /* Shared ACPI/GPIO decode with all ICH6+ */
555 ich6_lpc_acpi_gpio(dev);
556
557 /* ICH6-specific generic IO decode */
558 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
559 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
560}
561DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
562DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
563
564static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
565{
566 u32 val;
567 u32 mask, base;
568
569 pci_read_config_dword(dev, reg, &val);
570
571 /* Enabled? */
572 if (!(val & 1))
573 return;
574
575 /*
576 * IO base in bits 15:2, mask in bits 23:18, both
577 * are dword-based
578 */
579 base = val & 0xfffc;
580 mask = (val >> 16) & 0xfc;
581 mask |= 3;
582
583 /* Just print it out for now. We should reserve it after more debugging */
584 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
585}
586
587/* ICH7-10 has the same common LPC generic IO decode registers */
588static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
589{
590 /* We share the common ACPI/DPIO decode with ICH6 */
591 ich6_lpc_acpi_gpio(dev);
592
593 /* And have 4 ICH7+ generic decodes */
594 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
595 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
596 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
597 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
598}
599DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
600DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
603DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
604DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
605DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
606DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
607DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613/*
614 * VIA ACPI: One IO region pointed to by longword at
615 * 0x48 or 0x20 (256 bytes of ACPI registers)
616 */
617static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
618{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 u32 region;
620
Auke Kok651472f2007-08-27 16:18:10 -0700621 if (dev->revision & 0x10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 pci_read_config_dword(dev, 0x48, &region);
623 region &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700624 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 }
626}
Andrew Morton652c5382007-11-21 15:07:13 -0800627DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
629/*
630 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
631 * 0x48 (256 bytes of ACPI registers)
632 * 0x70 (128 bytes of hardware monitoring register)
633 * 0x90 (16 bytes of SMB registers)
634 */
635static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
636{
637 u16 hm;
638 u32 smb;
639
640 quirk_vt82c586_acpi(dev);
641
642 pci_read_config_word(dev, 0x70, &hm);
643 hm &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300644 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646 pci_read_config_dword(dev, 0x90, &smb);
647 smb &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300648 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
Andrew Morton652c5382007-11-21 15:07:13 -0800650DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400652/*
653 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
654 * 0x88 (128 bytes of power management registers)
655 * 0xd0 (16 bytes of SMB registers)
656 */
657static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
658{
659 u16 pm, smb;
660
661 pci_read_config_word(dev, 0x88, &pm);
662 pm &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700663 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400664
665 pci_read_config_word(dev, 0xd0, &smb);
666 smb &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700667 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400668}
669DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672#ifdef CONFIG_X86_IO_APIC
673
674#include <asm/io_apic.h>
675
676/*
677 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
678 * devices to the external APIC.
679 *
680 * TODO: When we have device-specific interrupt routers,
681 * this code will go away from quirks.
682 */
Alan Cox1597cac2006-12-04 15:14:45 -0800683static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
685 u8 tmp;
686
687 if (nr_ioapics < 1)
688 tmp = 0; /* nothing routed to external APIC */
689 else
690 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
691
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700692 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 tmp == 0 ? "Disa" : "Ena");
694
695 /* Offset 0x58: External APIC IRQ output control */
696 pci_write_config_byte (dev, 0x58, tmp);
697}
Andrew Morton652c5382007-11-21 15:07:13 -0800698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200699DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701/*
Karsten Wiesea1740912005-09-03 15:56:33 -0700702 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
703 * This leads to doubled level interrupt rates.
704 * Set this bit to get rid of cycle wastage.
705 * Otherwise uncritical.
706 */
Alan Cox1597cac2006-12-04 15:14:45 -0800707static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700708{
709 u8 misc_control2;
710#define BYPASS_APIC_DEASSERT 8
711
712 pci_read_config_byte(dev, 0x5B, &misc_control2);
713 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700714 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700715 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
716 }
717}
718DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200719DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700720
721/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 * The AMD io apic can hang the box when an apic irq is masked.
723 * We check all revs >= B0 (yet not in the pre production!) as the bug
724 * is currently marked NoFix
725 *
726 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700727 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 * of course. However the advice is demonstrably good even if so..
729 */
730static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
731{
Auke Kok44c10132007-06-08 15:46:36 -0700732 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700733 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
734 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 }
736}
Andrew Morton652c5382007-11-21 15:07:13 -0800737DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
739static void __init quirk_ioapic_rmw(struct pci_dev *dev)
740{
741 if (dev->devfn == 0 && dev->bus->number == 0)
742 sis_apic_bug = 1;
743}
Andrew Morton652c5382007-11-21 15:07:13 -0800744DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745#endif /* CONFIG_X86_IO_APIC */
746
Peter Orubad556ad42007-05-15 13:59:13 +0200747/*
748 * Some settings of MMRBC can lead to data corruption so block changes.
749 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
750 */
751static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
752{
Auke Kokaa288d42007-08-27 16:17:47 -0700753 if (dev->subordinate && dev->revision <= 0x12) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700754 dev_info(&dev->dev, "AMD8131 rev %x detected; "
755 "disabling PCI-X MMRBC\n", dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200756 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
757 }
758}
759DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
761/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 * FIXME: it is questionable that quirk_via_acpi
763 * is needed. It shows up as an ISA bridge, and does not
764 * support the PCI_INTERRUPT_LINE register at all. Therefore
765 * it seems like setting the pci_dev's 'irq' to the
766 * value of the ACPI SCI interrupt is only done for convenience.
767 * -jgarzik
768 */
769static void __devinit quirk_via_acpi(struct pci_dev *d)
770{
771 /*
772 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
773 */
774 u8 irq;
775 pci_read_config_byte(d, 0x42, &irq);
776 irq &= 0xf;
777 if (irq && (irq != 2))
778 d->irq = irq;
779}
Andrew Morton652c5382007-11-21 15:07:13 -0800780DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
781DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Daniel Drake09d60292006-09-25 16:52:19 -0700783
784/*
Alan Cox1597cac2006-12-04 15:14:45 -0800785 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700786 */
Alan Cox1597cac2006-12-04 15:14:45 -0800787
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800788static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
789
790static void quirk_via_bridge(struct pci_dev *dev)
791{
792 /* See what bridge we have and find the device ranges */
793 switch (dev->device) {
794 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800795 /* The VT82C686 is special, it attaches to PCI and can have
796 any device number. All its subdevices are functions of
797 that single device. */
798 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
799 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800800 break;
801 case PCI_DEVICE_ID_VIA_8237:
802 case PCI_DEVICE_ID_VIA_8237A:
803 via_vlink_dev_lo = 15;
804 break;
805 case PCI_DEVICE_ID_VIA_8235:
806 via_vlink_dev_lo = 16;
807 break;
808 case PCI_DEVICE_ID_VIA_8231:
809 case PCI_DEVICE_ID_VIA_8233_0:
810 case PCI_DEVICE_ID_VIA_8233A:
811 case PCI_DEVICE_ID_VIA_8233C_0:
812 via_vlink_dev_lo = 17;
813 break;
814 }
815}
816DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
817DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
818DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
819DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
820DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
821DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
822DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
823DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700824
Alan Cox1597cac2006-12-04 15:14:45 -0800825/**
826 * quirk_via_vlink - VIA VLink IRQ number update
827 * @dev: PCI device
828 *
829 * If the device we are dealing with is on a PIC IRQ we need to
830 * ensure that the IRQ line register which usually is not relevant
831 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800832 * to the right place.
833 * We only do this on systems where a VIA south bridge was detected,
834 * and only for VIA devices on the motherboard (see quirk_via_bridge
835 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800836 */
837
838static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400839{
840 u8 irq, new_irq;
841
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800842 /* Check if we have VLink at all */
843 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700844 return;
845
846 new_irq = dev->irq;
847
848 /* Don't quirk interrupts outside the legacy IRQ range */
849 if (!new_irq || new_irq > 15)
850 return;
851
Alan Cox1597cac2006-12-04 15:14:45 -0800852 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800853 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
854 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800855 return;
856
857 /* This is an internal VLink device on a PIC interrupt. The BIOS
858 ought to have set this but may not have, so we redo it */
859
Len Brown25be5e62005-05-27 04:21:50 -0400860 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
861 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700862 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
863 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400864 udelay(15); /* unknown if delay really needed */
865 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
866 }
867}
Alan Cox1597cac2006-12-04 15:14:45 -0800868DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 * VIA VT82C598 has its device ID settable and many BIOSes
872 * set it to the ID of VT82C597 for backward compatibility.
873 * We need to switch it off to be able to recognize the real
874 * type of the chip.
875 */
876static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
877{
878 pci_write_config_byte(dev, 0xfc, 0);
879 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
880}
Andrew Morton652c5382007-11-21 15:07:13 -0800881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
883/*
884 * CardBus controllers have a legacy base address that enables them
885 * to respond as i82365 pcmcia controllers. We don't want them to
886 * do this even if the Linux CardBus driver is not loaded, because
887 * the Linux i82365 driver does not (and should not) handle CardBus.
888 */
Alan Cox1597cac2006-12-04 15:14:45 -0800889static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890{
891 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
892 return;
893 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
894}
895DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200896DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
898/*
899 * Following the PCI ordering rules is optional on the AMD762. I'm not
900 * sure what the designers were smoking but let's not inhale...
901 *
902 * To be fair to AMD, it follows the spec by default, its BIOS people
903 * who turn it off!
904 */
Alan Cox1597cac2006-12-04 15:14:45 -0800905static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
907 u32 pcic;
908 pci_read_config_dword(dev, 0x4C, &pcic);
909 if ((pcic&6)!=6) {
910 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700911 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 pci_write_config_dword(dev, 0x4C, pcic);
913 pci_read_config_dword(dev, 0x84, &pcic);
914 pcic |= (1<<23); /* Required in this mode */
915 pci_write_config_dword(dev, 0x84, pcic);
916 }
917}
Andrew Morton652c5382007-11-21 15:07:13 -0800918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200919DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
921/*
922 * DreamWorks provided workaround for Dunord I-3000 problem
923 *
924 * This card decodes and responds to addresses not apparently
925 * assigned to it. We force a larger allocation to ensure that
926 * nothing gets put too close to it.
927 */
928static void __devinit quirk_dunord ( struct pci_dev * dev )
929{
930 struct resource *r = &dev->resource [1];
931 r->start = 0;
932 r->end = 0xffffff;
933}
Andrew Morton652c5382007-11-21 15:07:13 -0800934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936/*
937 * i82380FB mobile docking controller: its PCI-to-PCI bridge
938 * is subtractive decoding (transparent), and does indicate this
939 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
940 * instead of 0x01.
941 */
942static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
943{
944 dev->transparent = 1;
945}
Andrew Morton652c5382007-11-21 15:07:13 -0800946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
947DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949/*
950 * Common misconfiguration of the MediaGX/Geode PCI master that will
951 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
952 * datasheets found at http://www.national.com/ds/GX for info on what
953 * these bits do. <christer@weinigel.se>
954 */
Alan Cox1597cac2006-12-04 15:14:45 -0800955static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956{
957 u8 reg;
958 pci_read_config_byte(dev, 0x41, &reg);
959 if (reg & 2) {
960 reg &= ~2;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700961 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 pci_write_config_byte(dev, 0x41, reg);
963 }
964}
Andrew Morton652c5382007-11-21 15:07:13 -0800965DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
966DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
968/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 * Ensure C0 rev restreaming is off. This is normally done by
970 * the BIOS but in the odd case it is not the results are corruption
971 * hence the presence of a Linux check
972 */
Alan Cox1597cac2006-12-04 15:14:45 -0800973static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
975 u16 config;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
Auke Kok44c10132007-06-08 15:46:36 -0700977 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 return;
979 pci_read_config_word(pdev, 0x40, &config);
980 if (config & (1<<6)) {
981 config &= ~(1<<6);
982 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700983 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 }
985}
Andrew Morton652c5382007-11-21 15:07:13 -0800986DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200987DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Crane Cai05a7d222008-02-02 13:56:56 +0800989static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -0800990{
Crane Cai05a7d222008-02-02 13:56:56 +0800991 /* set sb600/sb700/sb800 sata to ahci mode */
992 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -0800993
Crane Cai05a7d222008-02-02 13:56:56 +0800994 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
995 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -0800996 pci_read_config_byte(pdev, 0x40, &tmp);
997 pci_write_config_byte(pdev, 0x40, tmp|1);
998 pci_write_config_byte(pdev, 0x9, 1);
999 pci_write_config_byte(pdev, 0xa, 6);
1000 pci_write_config_byte(pdev, 0x40, tmp);
1001
Conke Huc9f89472007-01-09 05:32:51 -05001002 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001003 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001004 }
1005}
Crane Cai05a7d222008-02-02 13:56:56 +08001006DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001007DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001008DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001009DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011/*
1012 * Serverworks CSB5 IDE does not fully support native mode
1013 */
1014static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1015{
1016 u8 prog;
1017 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1018 if (prog & 5) {
1019 prog &= ~5;
1020 pdev->class &= ~5;
1021 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001022 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 }
1024}
Andrew Morton652c5382007-11-21 15:07:13 -08001025DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027/*
1028 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1029 */
1030static void __init quirk_ide_samemode(struct pci_dev *pdev)
1031{
1032 u8 prog;
1033
1034 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1035
1036 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001037 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 prog &= ~5;
1039 pdev->class &= ~5;
1040 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 }
1042}
Alan Cox368c73d2006-10-04 00:41:26 +01001043DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Alan Cox979b1792008-07-24 17:18:38 +01001045/*
1046 * Some ATA devices break if put into D3
1047 */
1048
1049static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1050{
1051 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1052 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1053 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1054}
1055DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1056DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
1057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058/* This was originally an Alpha specific thing, but it really fits here.
1059 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1060 */
1061static void __init quirk_eisa_bridge(struct pci_dev *dev)
1062{
1063 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1064}
Andrew Morton652c5382007-11-21 15:07:13 -08001065DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001067
1068/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1070 * is not activated. The myth is that Asus said that they do not want the
1071 * users to be irritated by just another PCI Device in the Win98 device
1072 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1073 * package 2.7.0 for details)
1074 *
1075 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1076 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001077 * becomes necessary to do this tweak in two steps -- the chosen trigger
1078 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001079 *
1080 * Note that we used to unhide the SMBus that way on Toshiba laptops
1081 * (Satellite A40 and Tecra M2) but then found that the thermal management
1082 * was done by SMM code, which could cause unsynchronized concurrent
1083 * accesses to the SMBus registers, with potentially bad effects. Thus you
1084 * should be very careful when adding new entries: if SMM is accessing the
1085 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001086 *
1087 * Likewise, many recent laptops use ACPI for thermal management. If the
1088 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1089 * natively, and keeping the SMBus hidden is the right thing to do. If you
1090 * are about to add an entry in the table below, please first disassemble
1091 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001093static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
1095static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1096{
1097 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1098 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1099 switch(dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001100 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 case 0x8070: /* P4B */
1102 case 0x8088: /* P4B533 */
1103 case 0x1626: /* L3C notebook */
1104 asus_hides_smbus = 1;
1105 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001106 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 switch(dev->subsystem_device) {
1108 case 0x80b1: /* P4GE-V */
1109 case 0x80b2: /* P4PE */
1110 case 0x8093: /* P4B533-V */
1111 asus_hides_smbus = 1;
1112 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001113 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 switch(dev->subsystem_device) {
1115 case 0x8030: /* P4T533 */
1116 asus_hides_smbus = 1;
1117 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001118 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 switch (dev->subsystem_device) {
1120 case 0x8070: /* P4G8X Deluxe */
1121 asus_hides_smbus = 1;
1122 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001123 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001124 switch (dev->subsystem_device) {
1125 case 0x80c9: /* PU-DLS */
1126 asus_hides_smbus = 1;
1127 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001128 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 switch (dev->subsystem_device) {
1130 case 0x1751: /* M2N notebook */
1131 case 0x1821: /* M5N notebook */
1132 asus_hides_smbus = 1;
1133 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001134 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 switch (dev->subsystem_device) {
1136 case 0x184b: /* W1N notebook */
1137 case 0x186a: /* M6Ne notebook */
1138 asus_hides_smbus = 1;
1139 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001140 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001141 switch (dev->subsystem_device) {
1142 case 0x80f2: /* P4P800-X */
1143 asus_hides_smbus = 1;
1144 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001145 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001146 switch (dev->subsystem_device) {
1147 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001148 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001149 asus_hides_smbus = 1;
1150 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1152 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1153 switch(dev->subsystem_device) {
1154 case 0x088C: /* HP Compaq nc8000 */
1155 case 0x0890: /* HP Compaq nc6000 */
1156 asus_hides_smbus = 1;
1157 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001158 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 switch (dev->subsystem_device) {
1160 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001161 case 0x12bd: /* HP D530 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 asus_hides_smbus = 1;
1163 }
Jean Delvare677cc642007-11-21 18:29:06 +01001164 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1165 switch (dev->subsystem_device) {
1166 case 0x12bf: /* HP xw4100 */
1167 asus_hides_smbus = 1;
1168 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1170 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1171 switch(dev->subsystem_device) {
1172 case 0xC00C: /* Samsung P35 notebook */
1173 asus_hides_smbus = 1;
1174 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001175 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1176 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1177 switch(dev->subsystem_device) {
1178 case 0x0058: /* Compaq Evo N620c */
1179 asus_hides_smbus = 1;
1180 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001181 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1182 switch(dev->subsystem_device) {
1183 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1184 /* Motherboard doesn't have Host bridge
1185 * subvendor/subdevice IDs, therefore checking
1186 * its on-board VGA controller */
1187 asus_hides_smbus = 1;
1188 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001189 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Jean Delvare10260d92008-06-04 13:53:31 +02001190 switch(dev->subsystem_device) {
1191 case 0x00b8: /* Compaq Evo D510 CMT */
1192 case 0x00b9: /* Compaq Evo D510 SFF */
David O'Shea8293b0f2009-03-02 09:51:13 +01001193 /* Motherboard doesn't have Host bridge
1194 * subvendor/subdevice IDs and on-board VGA
1195 * controller is disabled if an AGP card is
1196 * inserted, therefore checking USB UHCI
1197 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001198 asus_hides_smbus = 1;
1199 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001200 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1201 switch (dev->subsystem_device) {
1202 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1203 /* Motherboard doesn't have host bridge
1204 * subvendor/subdevice IDs, therefore checking
1205 * its on-board VGA controller */
1206 asus_hides_smbus = 1;
1207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 }
1209}
Andrew Morton652c5382007-11-21 15:07:13 -08001210DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1211DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1212DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1213DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001214DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001215DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1216DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1217DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1218DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1219DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Andrew Morton652c5382007-11-21 15:07:13 -08001221DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001222DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001223DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001224
Alan Cox1597cac2006-12-04 15:14:45 -08001225static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226{
1227 u16 val;
1228
1229 if (likely(!asus_hides_smbus))
1230 return;
1231
1232 pci_read_config_word(dev, 0xF2, &val);
1233 if (val & 0x8) {
1234 pci_write_config_word(dev, 0xF2, val & (~0x8));
1235 pci_read_config_word(dev, 0xF2, &val);
1236 if (val & 0x8)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001237 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001239 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 }
1241}
Andrew Morton652c5382007-11-21 15:07:13 -08001242DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1244DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1245DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1246DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001249DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1250DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1251DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1252DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1253DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1254DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1255DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001257/* It appears we just have one such device. If not, we have a warning */
1258static void __iomem *asus_rcba_base;
1259static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001260{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001261 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001262
1263 if (likely(!asus_hides_smbus))
1264 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001265 WARN_ON(asus_rcba_base);
1266
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001267 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001268 /* use bits 31:14, 16 kB aligned */
1269 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1270 if (asus_rcba_base == NULL)
1271 return;
1272}
1273
1274static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1275{
1276 u32 val;
1277
1278 if (likely(!asus_hides_smbus || !asus_rcba_base))
1279 return;
1280 /* read the Function Disable register, dword mode only */
1281 val = readl(asus_rcba_base + 0x3418);
1282 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1283}
1284
1285static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1286{
1287 if (likely(!asus_hides_smbus || !asus_rcba_base))
1288 return;
1289 iounmap(asus_rcba_base);
1290 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001291 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001292}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001293
1294static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1295{
1296 asus_hides_smbus_lpc_ich6_suspend(dev);
1297 asus_hides_smbus_lpc_ich6_resume_early(dev);
1298 asus_hides_smbus_lpc_ich6_resume(dev);
1299}
Andrew Morton652c5382007-11-21 15:07:13 -08001300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001301DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1302DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1303DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001304
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305/*
1306 * SiS 96x south bridge: BIOS typically hides SMBus device...
1307 */
Alan Cox1597cac2006-12-04 15:14:45 -08001308static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
1310 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001312 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001313 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001314 pci_write_config_byte(dev, 0x77, val & ~0x10);
1315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316}
Andrew Morton652c5382007-11-21 15:07:13 -08001317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001321DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1322DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1323DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1324DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326/*
1327 * ... This is further complicated by the fact that some SiS96x south
1328 * bridges pretend to be 85C503/5513 instead. In that case see if we
1329 * spotted a compatible north bridge to make sure.
1330 * (pci_find_device doesn't work yet)
1331 *
1332 * We can also enable the sis96x bit in the discovery register..
1333 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334#define SIS_DETECT_REGISTER 0x40
1335
Alan Cox1597cac2006-12-04 15:14:45 -08001336static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337{
1338 u8 reg;
1339 u16 devid;
1340
1341 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1342 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1343 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1344 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1345 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1346 return;
1347 }
1348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001350 * Ok, it now shows up as a 96x.. run the 96x quirk by
1351 * hand in case it has already been processed.
1352 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 */
1354 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001355 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356}
Andrew Morton652c5382007-11-21 15:07:13 -08001357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001358DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001361/*
1362 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1363 * and MC97 modem controller are disabled when a second PCI soundcard is
1364 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1365 * -- bjd
1366 */
Alan Cox1597cac2006-12-04 15:14:45 -08001367static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001368{
1369 u8 val;
1370 int asus_hides_ac97 = 0;
1371
1372 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1373 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1374 asus_hides_ac97 = 1;
1375 }
1376
1377 if (!asus_hides_ac97)
1378 return;
1379
1380 pci_read_config_byte(dev, 0x50, &val);
1381 if (val & 0xc0) {
1382 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1383 pci_read_config_byte(dev, 0x50, &val);
1384 if (val & 0xc0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001385 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001386 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001387 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001388 }
1389}
Andrew Morton652c5382007-11-21 15:07:13 -08001390DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001391DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001392
Tejun Heo77967052006-08-19 03:54:39 +09001393#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001394
1395/*
1396 * If we are using libata we can drive this chip properly but must
1397 * do this early on to make the additional device appear during
1398 * the PCI scanning.
1399 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001400static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001401{
Tejun Heoe34bb372007-02-26 20:24:03 +09001402 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001403 u8 hdr;
1404
1405 /* Only poke fn 0 */
1406 if (PCI_FUNC(pdev->devfn))
1407 return;
1408
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001409 pci_read_config_dword(pdev, 0x40, &conf1);
1410 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001411
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001412 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1413 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001414
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001415 switch (pdev->device) {
1416 case PCI_DEVICE_ID_JMICRON_JMB360:
1417 /* The controller should be in single function ahci mode */
1418 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1419 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001420
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001421 case PCI_DEVICE_ID_JMICRON_JMB365:
1422 case PCI_DEVICE_ID_JMICRON_JMB366:
1423 /* Redirect IDE second PATA port to the right spot */
1424 conf5 |= (1 << 24);
1425 /* Fall through */
1426 case PCI_DEVICE_ID_JMICRON_JMB361:
1427 case PCI_DEVICE_ID_JMICRON_JMB363:
1428 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1429 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001430 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001431 break;
1432
1433 case PCI_DEVICE_ID_JMICRON_JMB368:
1434 /* The controller should be in single function IDE mode */
1435 conf1 |= 0x00C00000; /* Set 22, 23 */
1436 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001437 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001438
1439 pci_write_config_dword(pdev, 0x40, conf1);
1440 pci_write_config_dword(pdev, 0x80, conf5);
1441
1442 /* Update pdev accordingly */
1443 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1444 pdev->hdr_type = hdr & 0x7f;
1445 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001446
1447 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1448 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001449}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001450DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1451DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1452DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1453DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1454DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1455DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001456DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1457DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1458DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1459DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1460DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1461DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001462
1463#endif
1464
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465#ifdef CONFIG_X86_IO_APIC
1466static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1467{
1468 int i;
1469
1470 if ((pdev->class >> 8) != 0xff00)
1471 return;
1472
1473 /* the first BAR is the location of the IO APIC...we must
1474 * not touch this (and it's already covered by the fixmap), so
1475 * forcibly insert it into the resource tree */
1476 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1477 insert_resource(&iomem_resource, &pdev->resource[0]);
1478
1479 /* The next five BARs all seem to be rubbish, so just clean
1480 * them out */
1481 for (i=1; i < 6; i++) {
1482 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1483 }
1484
1485}
Andrew Morton652c5382007-11-21 15:07:13 -08001486DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487#endif
1488
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1490{
1491 pcie_mch_quirk = 1;
1492}
Andrew Morton652c5382007-11-21 15:07:13 -08001493DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1494DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1495DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Kristen Accardi4602b882005-08-16 15:15:58 -07001497
1498/*
1499 * It's possible for the MSI to get corrupted if shpc and acpi
1500 * are used together on certain PXH-based systems.
1501 */
1502static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1503{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001504 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001505 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001506 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001507}
1508DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1509DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1510DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1511DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1512DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1513
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001514/*
1515 * Some Intel PCI Express chipsets have trouble with downstream
1516 * device power management.
1517 */
1518static void quirk_intel_pcie_pm(struct pci_dev * dev)
1519{
1520 pci_pm_d3_delay = 120;
1521 dev->no_d1d2 = 1;
1522}
1523
1524DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1525DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1526DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1527DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1528DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1529DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1530DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1531DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1532DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1533DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1534DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1535DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1536DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1537DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1538DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1539DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1540DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1541DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1542DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1543DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1544DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001545
Stefan Assmann426b3b82008-06-11 16:35:16 +02001546#ifdef CONFIG_X86_IO_APIC
1547/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001548 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1549 * remap the original interrupt in the linux kernel to the boot interrupt, so
1550 * that a PCI device's interrupt handler is installed on the boot interrupt
1551 * line instead.
1552 */
1553static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1554{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001555 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001556 return;
1557
1558 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1559
1560 printk(KERN_INFO "PCI quirk: reroute interrupts for 0x%04x:0x%04x\n",
1561 dev->vendor, dev->device);
1562 return;
1563}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1565DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1568DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1571DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1572DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1573DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1574DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1575DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1576DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1577DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1578DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1579DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001580
1581/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001582 * On some chipsets we can disable the generation of legacy INTx boot
1583 * interrupts.
1584 */
1585
1586/*
1587 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1588 * 300641-004US, section 5.7.3.
1589 */
1590#define INTEL_6300_IOAPIC_ABAR 0x40
1591#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1592
1593static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1594{
1595 u16 pci_config_word;
1596
1597 if (noioapicquirk)
1598 return;
1599
1600 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1601 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1602 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1603
1604 printk(KERN_INFO "disabled boot interrupt on device 0x%04x:0x%04x\n",
1605 dev->vendor, dev->device);
1606}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1608DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001609
1610/*
1611 * disable boot interrupts on HT-1000
1612 */
1613#define BC_HT1000_FEATURE_REG 0x64
1614#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1615#define BC_HT1000_MAP_IDX 0xC00
1616#define BC_HT1000_MAP_DATA 0xC01
1617
1618static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1619{
1620 u32 pci_config_dword;
1621 u8 irq;
1622
1623 if (noioapicquirk)
1624 return;
1625
1626 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1627 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1628 BC_HT1000_PIC_REGS_ENABLE);
1629
1630 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1631 outb(irq, BC_HT1000_MAP_IDX);
1632 outb(0x00, BC_HT1000_MAP_DATA);
1633 }
1634
1635 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1636
1637 printk(KERN_INFO "disabled boot interrupts on PCI device"
1638 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1639}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001640DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1641DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001642
1643/*
1644 * disable boot interrupts on AMD and ATI chipsets
1645 */
1646/*
1647 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1648 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1649 * (due to an erratum).
1650 */
1651#define AMD_813X_MISC 0x40
1652#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmannbbe19442009-02-26 10:46:48 -08001653#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001654
1655static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1656{
1657 u32 pci_config_dword;
1658
1659 if (noioapicquirk)
1660 return;
Stefan Assmannbbe19442009-02-26 10:46:48 -08001661 if (dev->revision == AMD_813X_REV_B2)
1662 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001663
1664 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1665 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1666 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1667
1668 printk(KERN_INFO "disabled boot interrupts on PCI device "
1669 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1670}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1672DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001673
1674#define AMD_8111_PCI_IRQ_ROUTING 0x56
1675
1676static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1677{
1678 u16 pci_config_word;
1679
1680 if (noioapicquirk)
1681 return;
1682
1683 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1684 if (!pci_config_word) {
1685 printk(KERN_INFO "boot interrupts on PCI device 0x%04x:0x%04x "
1686 "already disabled\n",
1687 dev->vendor, dev->device);
1688 return;
1689 }
1690 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1691 printk(KERN_INFO "disabled boot interrupts on PCI device "
1692 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1693}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001694DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1695DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001696#endif /* CONFIG_X86_IO_APIC */
1697
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001698/*
1699 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1700 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1701 * Re-allocate the region if needed...
1702 */
1703static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1704{
1705 struct resource *r = &dev->resource[0];
1706
1707 if (r->start & 0x8) {
1708 r->start = 0;
1709 r->end = 0xf;
1710 }
1711}
1712DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1713 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1714 quirk_tc86c001_ide);
1715
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716static void __devinit quirk_netmos(struct pci_dev *dev)
1717{
1718 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1719 unsigned int num_serial = dev->subsystem_device & 0xf;
1720
1721 /*
1722 * These Netmos parts are multiport serial devices with optional
1723 * parallel ports. Even when parallel ports are present, they
1724 * are identified as class SERIAL, which means the serial driver
1725 * will claim them. To prevent this, mark them as class OTHER.
1726 * These combo devices should be claimed by parport_serial.
1727 *
1728 * The subdevice ID is of the form 0x00PS, where <P> is the number
1729 * of parallel ports and <S> is the number of serial ports.
1730 */
1731 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001732 case PCI_DEVICE_ID_NETMOS_9835:
1733 /* Well, this rule doesn't hold for the following 9835 device */
1734 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1735 dev->subsystem_device == 0x0299)
1736 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 case PCI_DEVICE_ID_NETMOS_9735:
1738 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 case PCI_DEVICE_ID_NETMOS_9845:
1740 case PCI_DEVICE_ID_NETMOS_9855:
1741 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1742 num_parallel) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001743 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 "%u serial); changing class SERIAL to OTHER "
1745 "(use parport_serial)\n",
1746 dev->device, num_parallel, num_serial);
1747 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1748 (dev->class & 0xff);
1749 }
1750 }
1751}
1752DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1753
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001754static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1755{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001756 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001757 u8 __iomem *csr;
1758 u8 cmd_hi;
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001759 int pm;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001760
1761 switch (dev->device) {
1762 /* PCI IDs taken from drivers/net/e100.c */
1763 case 0x1029:
1764 case 0x1030 ... 0x1034:
1765 case 0x1038 ... 0x103E:
1766 case 0x1050 ... 0x1057:
1767 case 0x1059:
1768 case 0x1064 ... 0x106B:
1769 case 0x1091 ... 0x1095:
1770 case 0x1209:
1771 case 0x1229:
1772 case 0x2449:
1773 case 0x2459:
1774 case 0x245D:
1775 case 0x27DC:
1776 break;
1777 default:
1778 return;
1779 }
1780
1781 /*
1782 * Some firmware hands off the e100 with interrupts enabled,
1783 * which can cause a flood of interrupts if packets are
1784 * received before the driver attaches to the device. So
1785 * disable all e100 interrupts here. The driver will
1786 * re-enable them when it's ready.
1787 */
1788 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001789
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001790 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001791 return;
1792
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001793 /*
1794 * Check that the device is in the D0 power state. If it's not,
1795 * there is no point to look any further.
1796 */
1797 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1798 if (pm) {
1799 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1800 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1801 return;
1802 }
1803
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001804 /* Convert from PCI bus to resource space. */
1805 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001806 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001807 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001808 return;
1809 }
1810
1811 cmd_hi = readb(csr + 3);
1812 if (cmd_hi == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001813 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1814 "disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001815 writeb(1, csr + 3);
1816 }
1817
1818 iounmap(csr);
1819}
Marian Balakowicz4e68fc92007-07-03 11:03:18 +02001820DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001821
Alexander Duyck649426e2009-03-05 13:57:28 -05001822/*
1823 * The 82575 and 82598 may experience data corruption issues when transitioning
1824 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1825 */
1826static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1827{
1828 dev_info(&dev->dev, "Disabling L0s\n");
1829 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1830}
1831DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1832DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1833DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1835DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1836DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1837DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1838DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1839DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1840DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1841DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1842DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1843DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1844DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1845
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001846static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1847{
1848 /* rev 1 ncr53c810 chips don't set the class at all which means
1849 * they don't get their resources remapped. Fix that here.
1850 */
1851
1852 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001853 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001854 dev->class = PCI_CLASS_STORAGE_SCSI;
1855 }
1856}
1857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1858
Daniel Yeisley9d265122005-12-05 07:06:43 -05001859/* Enable 1k I/O space granularity on the Intel P64H2 */
1860static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1861{
1862 u16 en1k;
1863 u8 io_base_lo, io_limit_lo;
1864 unsigned long base, limit;
1865 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1866
1867 pci_read_config_word(dev, 0x40, &en1k);
1868
1869 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001870 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Daniel Yeisley9d265122005-12-05 07:06:43 -05001871
1872 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1873 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1874 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1875 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1876
1877 if (base <= limit) {
1878 res->start = base;
1879 res->end = limit + 0x3ff;
1880 }
1881 }
1882}
1883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1884
Daniel Yeisley15a260d2006-12-21 14:34:57 -05001885/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1886 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1887 * in drivers/pci/setup-bus.c
1888 */
1889static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1890{
1891 u16 en1k, iobl_adr, iobl_adr_1k;
1892 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1893
1894 pci_read_config_word(dev, 0x40, &en1k);
1895
1896 if (en1k & 0x200) {
1897 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1898
1899 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1900
1901 if (iobl_adr != iobl_adr_1k) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001902 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
Daniel Yeisley15a260d2006-12-21 14:34:57 -05001903 iobl_adr,iobl_adr_1k);
1904 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1905 }
1906 }
1907}
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1909
Brice Goglincf34a8e2006-06-13 14:35:42 -04001910/* Under some circumstances, AER is not linked with extended capabilities.
1911 * Force it to be linked by setting the corresponding control bit in the
1912 * config space.
1913 */
Alan Cox1597cac2006-12-04 15:14:45 -08001914static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04001915{
1916 uint8_t b;
1917 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1918 if (!(b & 0x20)) {
1919 pci_write_config_byte(dev, 0xf41, b | 0x20);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001920 dev_info(&dev->dev,
1921 "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04001922 }
1923 }
1924}
1925DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1926 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001927DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08001928 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04001929
Tim Yamin53a9bf42007-11-01 23:14:54 +00001930static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1931{
1932 /*
1933 * Disable PCI Bus Parking and PCI Master read caching on CX700
1934 * which causes unspecified timing errors with a VT6212L on the PCI
1935 * bus leading to USB2.0 packet loss. The defaults are that these
1936 * features are turned off but some BIOSes turn them on.
1937 */
1938
1939 uint8_t b;
1940 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1941 if (b & 0x40) {
1942 /* Turn off PCI Bus Parking */
1943 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1944
Tim Yaminbc043272008-03-30 20:58:59 +01001945 dev_info(&dev->dev,
1946 "Disabling VIA CX700 PCI parking\n");
1947 }
1948 }
1949
1950 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
1951 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00001952 /* Turn off PCI Master read caching */
1953 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01001954
1955 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00001956 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01001957
1958 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00001959 pci_write_config_byte(dev, 0x77, 0x0);
1960
Bjorn Helgaasd6505a52008-02-29 16:12:18 -07001961 dev_info(&dev->dev,
Tim Yaminbc043272008-03-30 20:58:59 +01001962 "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00001963 }
1964 }
1965}
1966DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
1967
Benjamin Li99cb233d2008-07-02 10:59:04 -07001968/*
1969 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
1970 * VPD end tag will hang the device. This problem was initially
1971 * observed when a vpd entry was created in sysfs
1972 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
1973 * will dump 32k of data. Reading a full 32k will cause an access
1974 * beyond the VPD end tag causing the device to hang. Once the device
1975 * is hung, the bnx2 driver will not be able to reset the device.
1976 * We believe that it is legal to read beyond the end tag and
1977 * therefore the solution is to limit the read/write length.
1978 */
1979static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
1980{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02001981 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07001982 * Only disable the VPD capability for 5706, 5706S, 5708,
1983 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02001984 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07001985 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07001986 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07001987 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02001988 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07001989 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
1990 (dev->revision & 0xf0) == 0x0)) {
1991 if (dev->vpd)
1992 dev->vpd->len = 0x80;
1993 }
1994}
1995
Yu Zhaobffadff2008-10-28 14:44:11 +08001996DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1997 PCI_DEVICE_ID_NX2_5706,
1998 quirk_brcm_570x_limit_vpd);
1999DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2000 PCI_DEVICE_ID_NX2_5706S,
2001 quirk_brcm_570x_limit_vpd);
2002DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2003 PCI_DEVICE_ID_NX2_5708,
2004 quirk_brcm_570x_limit_vpd);
2005DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2006 PCI_DEVICE_ID_NX2_5708S,
2007 quirk_brcm_570x_limit_vpd);
2008DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2009 PCI_DEVICE_ID_NX2_5709,
2010 quirk_brcm_570x_limit_vpd);
2011DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2012 PCI_DEVICE_ID_NX2_5709S,
2013 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002014
Brice Goglin3f79e102006-08-31 01:54:56 -04002015#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002016/* Some chipsets do not support MSI. We cannot easily rely on setting
2017 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2018 * some other busses controlled by the chipset even if Linux is not
2019 * aware of it. Instead of setting the flag on all busses in the
2020 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002021 */
Tejun Heoebdf7d32007-05-31 00:40:48 -07002022static void __init quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002023{
Michael Ellerman88187df2007-01-25 19:34:07 +11002024 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002025 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002026}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002027DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2028DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2029DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002030DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002031DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002032
2033/* Disable MSI on chipsets that are known to not support it */
2034static void __devinit quirk_disable_msi(struct pci_dev *dev)
2035{
2036 if (dev->subordinate) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002037 dev_warn(&dev->dev, "MSI quirk detected; "
2038 "subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002039 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2040 }
2041}
2042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002043
2044/* Go through the list of Hypertransport capabilities and
2045 * return 1 if a HT MSI capability is found and enabled */
2046static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2047{
Michael Ellerman7a380502006-11-22 18:26:21 +11002048 int pos, ttl = 48;
2049
2050 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2051 while (pos && ttl--) {
2052 u8 flags;
2053
2054 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2055 &flags) == 0)
2056 {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002057 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002058 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002059 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002060 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002061 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002062
2063 pos = pci_find_next_ht_capability(dev, pos,
2064 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002065 }
2066 return 0;
2067}
2068
2069/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2070static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2071{
2072 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002073 dev_warn(&dev->dev, "MSI quirk detected; "
2074 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002075 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2076 }
2077}
2078DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2079 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002080
Brice Goglin6397c752006-08-31 01:55:32 -04002081/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2082 * MSI are supported if the MSI capability set in any of these mappings.
2083 */
2084static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2085{
2086 struct pci_dev *pdev;
2087
2088 if (!dev->subordinate)
2089 return;
2090
2091 /* check HT MSI cap on this chipset and the root one.
2092 * a single one having MSI is enough to be sure that MSI are supported.
2093 */
Alan Cox11f242f2006-10-10 14:39:00 -07002094 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002095 if (!pdev)
2096 return;
David Rientjes0c875c282006-12-03 11:55:34 -08002097 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002098 dev_warn(&dev->dev, "MSI quirk detected; "
2099 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002100 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2101 }
Alan Cox11f242f2006-10-10 14:39:00 -07002102 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002103}
2104DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2105 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002106
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002107/* Force enable MSI mapping capability on HT bridges */
2108static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002109{
2110 int pos, ttl = 48;
2111
2112 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2113 while (pos && ttl--) {
2114 u8 flags;
2115
2116 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2117 &flags) == 0) {
2118 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2119
2120 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2121 flags | HT_MSI_FLAGS_ENABLE);
2122 }
2123 pos = pci_find_next_ht_capability(dev, pos,
2124 HT_CAPTYPE_MSI_MAPPING);
2125 }
2126}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002127DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2128 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2129 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002130
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002131DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2132 ht_enable_msi_mapping);
2133
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002134/* The P5N32-SLI Premium motherboard from Asus has a problem with msi
2135 * for the MCP55 NIC. It is not yet determined whether the msi problem
2136 * also affects other devices. As for now, turn off msi for this device.
2137 */
2138static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2139{
2140 if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
2141 dev_info(&dev->dev,
2142 "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
2143 dev->no_msi = 1;
2144 }
2145}
2146DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2147 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2148 nvenet_msi_disable);
2149
Yinghai Lude745302009-03-20 19:29:41 -07002150static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2151{
2152 int pos, ttl = 48;
2153 int found = 0;
2154
2155 /* check if there is HT MSI cap or enabled on this device */
2156 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2157 while (pos && ttl--) {
2158 u8 flags;
2159
2160 if (found < 1)
2161 found = 1;
2162 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2163 &flags) == 0) {
2164 if (flags & HT_MSI_FLAGS_ENABLE) {
2165 if (found < 2) {
2166 found = 2;
2167 break;
2168 }
2169 }
2170 }
2171 pos = pci_find_next_ht_capability(dev, pos,
2172 HT_CAPTYPE_MSI_MAPPING);
2173 }
2174
2175 return found;
2176}
2177
2178static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2179{
2180 struct pci_dev *dev;
2181 int pos;
2182 int i, dev_no;
2183 int found = 0;
2184
2185 dev_no = host_bridge->devfn >> 3;
2186 for (i = dev_no + 1; i < 0x20; i++) {
2187 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2188 if (!dev)
2189 continue;
2190
2191 /* found next host bridge ?*/
2192 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2193 if (pos != 0) {
2194 pci_dev_put(dev);
2195 break;
2196 }
2197
2198 if (ht_check_msi_mapping(dev)) {
2199 found = 1;
2200 pci_dev_put(dev);
2201 break;
2202 }
2203 pci_dev_put(dev);
2204 }
2205
2206 return found;
2207}
2208
Yinghai Lueeafda72009-03-29 12:30:05 -07002209#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2210#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2211
2212static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2213{
2214 int pos, ctrl_off;
2215 int end = 0;
2216 u16 flags, ctrl;
2217
2218 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2219
2220 if (!pos)
2221 goto out;
2222
2223 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2224
2225 ctrl_off = ((flags >> 10) & 1) ?
2226 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2227 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2228
2229 if (ctrl & (1 << 6))
2230 end = 1;
2231
2232out:
2233 return end;
2234}
2235
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002236static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2237{
2238 struct pci_dev *host_bridge;
2239 int pos;
2240 int i, dev_no;
2241 int found = 0;
2242
2243 dev_no = dev->devfn >> 3;
2244 for (i = dev_no; i >= 0; i--) {
2245 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2246 if (!host_bridge)
2247 continue;
2248
2249 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2250 if (pos != 0) {
2251 found = 1;
2252 break;
2253 }
2254 pci_dev_put(host_bridge);
2255 }
2256
2257 if (!found)
2258 return;
2259
Yinghai Lueeafda72009-03-29 12:30:05 -07002260 /* don't enable end_device/host_bridge with leaf directly here */
2261 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2262 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002263 goto out;
2264
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002265 /* root did that ! */
2266 if (msi_ht_cap_enabled(host_bridge))
2267 goto out;
2268
2269 ht_enable_msi_mapping(dev);
2270
2271out:
2272 pci_dev_put(host_bridge);
2273}
2274
2275static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2276{
2277 int pos, ttl = 48;
2278
2279 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2280 while (pos && ttl--) {
2281 u8 flags;
2282
2283 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2284 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002285 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002286
2287 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2288 flags & ~HT_MSI_FLAGS_ENABLE);
2289 }
2290 pos = pci_find_next_ht_capability(dev, pos,
2291 HT_CAPTYPE_MSI_MAPPING);
2292 }
2293}
2294
Yinghai Lude745302009-03-20 19:29:41 -07002295static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002296{
2297 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002298 int pos;
2299 int found;
2300
2301 /* check if there is HT MSI cap or enabled on this device */
2302 found = ht_check_msi_mapping(dev);
2303
2304 /* no HT MSI CAP */
2305 if (found == 0)
2306 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002307
2308 /*
2309 * HT MSI mapping should be disabled on devices that are below
2310 * a non-Hypertransport host bridge. Locate the host bridge...
2311 */
2312 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2313 if (host_bridge == NULL) {
2314 dev_warn(&dev->dev,
2315 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2316 return;
2317 }
2318
2319 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2320 if (pos != 0) {
2321 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002322 if (found == 1) {
2323 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002324 if (all)
2325 ht_enable_msi_mapping(dev);
2326 else
2327 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002328 }
Peer Chen9dc625e2008-02-04 23:50:13 -08002329 return;
2330 }
2331
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002332 /* HT MSI is not enabled */
2333 if (found == 1)
2334 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002335
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002336 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2337 ht_disable_msi_mapping(dev);
Peer Chen9dc625e2008-02-04 23:50:13 -08002338}
Yinghai Lude745302009-03-20 19:29:41 -07002339
2340static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2341{
2342 return __nv_msi_ht_cap_quirk(dev, 1);
2343}
2344
2345static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2346{
2347 return __nv_msi_ht_cap_quirk(dev, 0);
2348}
2349
2350DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2351
2352DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002353
David Millerba698ad2007-10-25 01:16:30 -07002354static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2355{
2356 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2357}
Shane Huang4600c9d72008-01-25 15:46:24 +09002358static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2359{
2360 struct pci_dev *p;
2361
2362 /* SB700 MSI issue will be fixed at HW level from revision A21,
2363 * we need check PCI REVISION ID of SMBus controller to get SB700
2364 * revision.
2365 */
2366 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2367 NULL);
2368 if (!p)
2369 return;
2370
2371 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2372 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2373 pci_dev_put(p);
2374}
David Millerba698ad2007-10-25 01:16:30 -07002375DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2376 PCI_DEVICE_ID_TIGON3_5780,
2377 quirk_msi_intx_disable_bug);
2378DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2379 PCI_DEVICE_ID_TIGON3_5780S,
2380 quirk_msi_intx_disable_bug);
2381DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2382 PCI_DEVICE_ID_TIGON3_5714,
2383 quirk_msi_intx_disable_bug);
2384DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2385 PCI_DEVICE_ID_TIGON3_5714S,
2386 quirk_msi_intx_disable_bug);
2387DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2388 PCI_DEVICE_ID_TIGON3_5715,
2389 quirk_msi_intx_disable_bug);
2390DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2391 PCI_DEVICE_ID_TIGON3_5715S,
2392 quirk_msi_intx_disable_bug);
2393
David Millerbc38b412007-10-25 01:16:52 -07002394DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d72008-01-25 15:46:24 +09002395 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002396DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d72008-01-25 15:46:24 +09002397 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002398DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d72008-01-25 15:46:24 +09002399 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002400DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d72008-01-25 15:46:24 +09002401 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002402DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d72008-01-25 15:46:24 +09002403 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002404
2405DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2406 quirk_msi_intx_disable_bug);
2407DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2408 quirk_msi_intx_disable_bug);
2409DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2410 quirk_msi_intx_disable_bug);
2411
Brice Goglin3f79e102006-08-31 01:54:56 -04002412#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002413
Yu Zhao7eb93b12009-04-03 15:18:11 +08002414#ifdef CONFIG_PCI_IOV
2415
2416/*
2417 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2418 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2419 * old Flash Memory Space.
2420 */
2421static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
2422{
2423 int pos, flags;
2424 u32 bar, start, size;
2425
2426 if (PAGE_SIZE > 0x10000)
2427 return;
2428
2429 flags = pci_resource_flags(dev, 0);
2430 if ((flags & PCI_BASE_ADDRESS_SPACE) !=
2431 PCI_BASE_ADDRESS_SPACE_MEMORY ||
2432 (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
2433 PCI_BASE_ADDRESS_MEM_TYPE_32)
2434 return;
2435
2436 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
2437 if (!pos)
2438 return;
2439
2440 pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
2441 if (bar & PCI_BASE_ADDRESS_MEM_MASK)
2442 return;
2443
2444 start = pci_resource_start(dev, 1);
2445 size = pci_resource_len(dev, 1);
2446 if (!start || size != 0x400000 || start & (size - 1))
2447 return;
2448
2449 pci_resource_flags(dev, 1) = 0;
2450 pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
2451 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
2452 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
2453
2454 dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
2455}
2456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
2457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
2458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
2459
2460#endif /* CONFIG_PCI_IOV */
2461
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002462static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2463 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002464{
2465 while (f < end) {
2466 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002467 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
Yinghai Luc9bbb4a2008-09-24 19:04:33 -07002468 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002469 f->hook(dev);
2470 }
2471 f++;
2472 }
2473}
2474
2475extern struct pci_fixup __start_pci_fixups_early[];
2476extern struct pci_fixup __end_pci_fixups_early[];
2477extern struct pci_fixup __start_pci_fixups_header[];
2478extern struct pci_fixup __end_pci_fixups_header[];
2479extern struct pci_fixup __start_pci_fixups_final[];
2480extern struct pci_fixup __end_pci_fixups_final[];
2481extern struct pci_fixup __start_pci_fixups_enable[];
2482extern struct pci_fixup __end_pci_fixups_enable[];
2483extern struct pci_fixup __start_pci_fixups_resume[];
2484extern struct pci_fixup __end_pci_fixups_resume[];
2485extern struct pci_fixup __start_pci_fixups_resume_early[];
2486extern struct pci_fixup __end_pci_fixups_resume_early[];
2487extern struct pci_fixup __start_pci_fixups_suspend[];
2488extern struct pci_fixup __end_pci_fixups_suspend[];
2489
2490
2491void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2492{
2493 struct pci_fixup *start, *end;
2494
2495 switch(pass) {
2496 case pci_fixup_early:
2497 start = __start_pci_fixups_early;
2498 end = __end_pci_fixups_early;
2499 break;
2500
2501 case pci_fixup_header:
2502 start = __start_pci_fixups_header;
2503 end = __end_pci_fixups_header;
2504 break;
2505
2506 case pci_fixup_final:
2507 start = __start_pci_fixups_final;
2508 end = __end_pci_fixups_final;
2509 break;
2510
2511 case pci_fixup_enable:
2512 start = __start_pci_fixups_enable;
2513 end = __end_pci_fixups_enable;
2514 break;
2515
2516 case pci_fixup_resume:
2517 start = __start_pci_fixups_resume;
2518 end = __end_pci_fixups_resume;
2519 break;
2520
2521 case pci_fixup_resume_early:
2522 start = __start_pci_fixups_resume_early;
2523 end = __end_pci_fixups_resume_early;
2524 break;
2525
2526 case pci_fixup_suspend:
2527 start = __start_pci_fixups_suspend;
2528 end = __end_pci_fixups_suspend;
2529 break;
2530
2531 default:
2532 /* stupid compiler warning, you would think with an enum... */
2533 return;
2534 }
2535 pci_do_fixups(dev, start, end);
2536}
2537#else
2538void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
2539#endif
2540EXPORT_SYMBOL(pci_fixup_device);