blob: 7dc9e33746a65ca8bacf82e0ec98d74f454290fa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080044static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
45{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090046 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090047 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080048}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
51{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090052 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090053 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080054}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
57{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090058 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090059 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080060}
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
63{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090064 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090065 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080066}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Power Control Command */
69#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090070#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080072static irqreturn_t pcie_isr(int irq, void *dev_id);
73static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080076static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080081 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070085 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080087 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080091static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093 /* Clamp to sane value */
94 if ((sec <= 0) || (sec > 60))
95 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080097 ctrl->poll_timer.function = &int_poll_timeout;
98 ctrl->poll_timer.data = (unsigned long)ctrl;
99 ctrl->poll_timer.expires = jiffies + sec * HZ;
100 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700103static inline int pciehp_request_irq(struct controller *ctrl)
104{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900105 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700106
107 /* Install interrupt polling timer. Start with 10 sec delay */
108 if (pciehp_poll_mode) {
109 init_timer(&ctrl->poll_timer);
110 start_int_poll_timer(ctrl, 10);
111 return 0;
112 }
113
114 /* Installs the interrupt handler */
115 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
116 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900117 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
118 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700119 return retval;
120}
121
122static inline void pciehp_free_irq(struct controller *ctrl)
123{
124 if (pciehp_poll_mode)
125 del_timer_sync(&ctrl->poll_timer);
126 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900127 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700128}
129
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900130static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900131{
132 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900133 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900134
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
136 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
137 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
138 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900139 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300140 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900141 msleep(10);
142 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900143 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
144 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
145 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
146 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900147 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900148 }
149 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150}
151
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900152static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800153{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800154 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
155 unsigned long timeout = msecs_to_jiffies(msecs);
156 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800157
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900158 if (poll)
159 rc = pcie_poll_cmd(ctrl);
160 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900161 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800162 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900163 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800164}
165
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700166/**
167 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700168 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700169 * @cmd: command value written to slot control register
170 * @mask: bitmask of slot control register to be modified
171 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700172static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 int retval = 0;
175 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700176 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800178 mutex_lock(&ctrl->ctrl_lock);
179
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900180 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900182 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
183 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800184 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800185 }
186
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900187 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900188 if (!ctrl->no_cmd_complete) {
189 /*
190 * After 1 sec and CMD_COMPLETED still not set, just
191 * proceed forward to issue the next command according
192 * to spec. Just print out the error message.
193 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900194 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900195 } else if (!NO_CMD_CMPL(ctrl)) {
196 /*
197 * This controller semms to notify of command completed
198 * event even though it supports none of power
199 * controller, attention led, power led and EMI.
200 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900201 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
202 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900203 ctrl->no_cmd_complete = 0;
204 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900205 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
206 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900210 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900212 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700213 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700216 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700217 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700219 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900220 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700221 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900222 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800224 /*
225 * Wait for command completion.
226 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900227 if (!retval && !ctrl->no_cmd_complete) {
228 int poll = 0;
229 /*
230 * if hotplug interrupt is not enabled or command
231 * completed interrupt is not enabled, we need to poll
232 * command completed event.
233 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900234 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
235 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900236 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900237 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800239 out:
240 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return retval;
242}
243
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900244static inline int check_link_active(struct controller *ctrl)
245{
246 u16 link_status;
247
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900248 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900249 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900250 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900251}
252
253static void pcie_wait_link_active(struct controller *ctrl)
254{
255 int timeout = 1000;
256
257 if (check_link_active(ctrl))
258 return;
259 while (timeout > 0) {
260 msleep(10);
261 timeout -= 10;
262 if (check_link_active(ctrl))
263 return;
264 }
265 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
266}
267
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800268static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
269{
270 u32 l;
271 int count = 0;
272 int delay = 1000, step = 20;
273 bool found = false;
274
275 do {
276 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
277 count++;
278
279 if (found)
280 break;
281
282 msleep(step);
283 delay -= step;
284 } while (delay > 0);
285
286 if (count > 1 && pciehp_debug)
287 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
288 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
289 PCI_FUNC(devfn), count, step, l);
290
291 return found;
292}
293
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900294int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 u16 lnk_status;
297 int retval = 0;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800298 bool found = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900300 /*
301 * Data Link Layer Link Active Reporting must be capable for
302 * hot-plug capable downstream port. But old controller might
303 * not implement it. In this case, we wait for 1000 ms.
304 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900305 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900306 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900307 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900308 msleep(1000);
309
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800310 /* wait 100ms before read pci conf, and try in 1s */
311 msleep(100);
312 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
313 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900314
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900315 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900317 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return retval;
319 }
320
Taku Izumi7f2feec2008-09-05 12:11:26 +0900321 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900322 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
323 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900324 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 retval = -1;
326 return retval;
327 }
328
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800329 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
330
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800331 if (!found && !retval)
332 retval = -1;
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 return retval;
335}
336
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900337int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800339 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 u16 slot_ctrl;
341 u8 atten_led_state;
342 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900344 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900346 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 return retval;
348 }
349
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900350 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
351 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900353 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 switch (atten_led_state) {
356 case 0:
357 *status = 0xFF; /* Reserved */
358 break;
359 case 1:
360 *status = 1; /* On */
361 break;
362 case 2:
363 *status = 2; /* Blink */
364 break;
365 case 3:
366 *status = 0; /* Off */
367 break;
368 default:
369 *status = 0xFF;
370 break;
371 }
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 return 0;
374}
375
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900376int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800378 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 u16 slot_ctrl;
380 u8 pwr_state;
381 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900383 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900385 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 return retval;
387 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900388 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
389 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900391 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393 switch (pwr_state) {
394 case 0:
395 *status = 1;
396 break;
397 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700398 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 break;
400 default:
401 *status = 0xFF;
402 break;
403 }
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return retval;
406}
407
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900408int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800410 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900412 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900414 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900416 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
417 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 return retval;
419 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900420 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 return 0;
422}
423
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900424int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800426 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900428 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900430 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900432 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
433 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 return retval;
435 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900436 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 return 0;
438}
439
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900440int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800442 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900444 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900446 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900448 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 return retval;
450 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900451 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452}
453
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900454int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800456 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700457 u16 slot_cmd;
458 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900460 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900462 case 0 : /* turn off */
463 slot_cmd = 0x00C0;
464 break;
465 case 1: /* turn on */
466 slot_cmd = 0x0040;
467 break;
468 case 2: /* turn blink */
469 slot_cmd = 0x0080;
470 break;
471 default:
472 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900474 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
475 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900476 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477}
478
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900479void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800481 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700483 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700484
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700485 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900486 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700487 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900488 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
489 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490}
491
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900492void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800494 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700496 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700498 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900499 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700500 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900501 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
502 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503}
504
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900505void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800507 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700509 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700510
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700511 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900512 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700513 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900514 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
515 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900518int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800520 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700522 u16 cmd_mask;
523 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 int retval = 0;
525
Rajesh Shah5a49f202005-11-23 15:44:54 -0800526 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900527 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900529 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
530 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800531 return retval;
532 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900533 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800534 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900535 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800536 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900537 ctrl_err(ctrl,
538 "%s: Cannot write to SLOTSTATUS register\n",
539 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800540 return retval;
541 }
542 }
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900543 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800544
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700545 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900546 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700547 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900549 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900550 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900552 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
553 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 return retval;
556}
557
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900558int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800560 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700562 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900563 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900564
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700565 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900566 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700567 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900569 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900570 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900572 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
573 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900574 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575}
576
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800577static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800579 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900580 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700581 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700583 /*
584 * In order to guarantee that all interrupt events are
585 * serviced, we need to re-inspect Slot Status register after
586 * clearing what is presumed to be the last pending interrupt.
587 */
588 intr_loc = 0;
589 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900590 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900591 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
592 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 return IRQ_NONE;
594 }
595
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900596 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
597 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
598 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900599 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700600 intr_loc |= detected;
601 if (!intr_loc)
602 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900603 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900604 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
605 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800606 return IRQ_NONE;
607 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700608 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Taku Izumi7f2feec2008-09-05 12:11:26 +0900610 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700611
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700612 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900613 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800614 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700615 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900616 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 }
618
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900619 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900620 return IRQ_HANDLED;
621
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700622 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900623 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900624 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800625
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700626 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900627 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900628 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800629
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700630 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900631 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900632 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800633
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700634 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900635 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
636 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900637 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900638 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return IRQ_HANDLED;
640}
641
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900642int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700643 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800645 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 enum pcie_link_width lnk_wdth;
647 u32 lnk_cap;
648 int retval = 0;
649
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900650 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900652 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return retval;
654 }
655
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900656 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 case 0:
658 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
659 break;
660 case 1:
661 lnk_wdth = PCIE_LNK_X1;
662 break;
663 case 2:
664 lnk_wdth = PCIE_LNK_X2;
665 break;
666 case 4:
667 lnk_wdth = PCIE_LNK_X4;
668 break;
669 case 8:
670 lnk_wdth = PCIE_LNK_X8;
671 break;
672 case 12:
673 lnk_wdth = PCIE_LNK_X12;
674 break;
675 case 16:
676 lnk_wdth = PCIE_LNK_X16;
677 break;
678 case 32:
679 lnk_wdth = PCIE_LNK_X32;
680 break;
681 default:
682 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
683 break;
684 }
685
686 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900687 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 return retval;
690}
691
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900692int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700693 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800695 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
697 int retval = 0;
698 u16 lnk_status;
699
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900700 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900702 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
703 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return retval;
705 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700706
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900707 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 case 0:
709 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
710 break;
711 case 1:
712 lnk_wdth = PCIE_LNK_X1;
713 break;
714 case 2:
715 lnk_wdth = PCIE_LNK_X2;
716 break;
717 case 4:
718 lnk_wdth = PCIE_LNK_X4;
719 break;
720 case 8:
721 lnk_wdth = PCIE_LNK_X8;
722 break;
723 case 12:
724 lnk_wdth = PCIE_LNK_X12;
725 break;
726 case 16:
727 lnk_wdth = PCIE_LNK_X16;
728 break;
729 case 32:
730 lnk_wdth = PCIE_LNK_X32;
731 break;
732 default:
733 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
734 break;
735 }
736
737 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900738 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return retval;
741}
742
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900743int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800744{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700745 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900747 /*
748 * TBD: Power fault detected software notification support.
749 *
750 * Power fault detected software notification is not enabled
751 * now, because it caused power fault detected interrupt storm
752 * on some machines. On those machines, power fault detected
753 * bit in the slot status register was set again immediately
754 * when it is cleared in the interrupt service routine, and
755 * next power fault detected interrupt was notified again.
756 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900757 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700758 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900759 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700760 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900761 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700762 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900763 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700764
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900765 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
766 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
767 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700768
769 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900770 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900771 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800775
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900776static void pcie_disable_notification(struct controller *ctrl)
777{
778 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900779 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
780 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900781 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
782 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900783 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900784 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900785}
786
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800787int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900788{
789 if (pciehp_request_irq(ctrl))
790 return -1;
791 if (pcie_enable_notification(ctrl)) {
792 pciehp_free_irq(ctrl);
793 return -1;
794 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800795 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900796 return 0;
797}
798
799static void pcie_shutdown_notification(struct controller *ctrl)
800{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800801 if (ctrl->notification_enabled) {
802 pcie_disable_notification(ctrl);
803 pciehp_free_irq(ctrl);
804 ctrl->notification_enabled = 0;
805 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900806}
807
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900808static int pcie_init_slot(struct controller *ctrl)
809{
810 struct slot *slot;
811
812 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
813 if (!slot)
814 return -ENOMEM;
815
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900816 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900817 mutex_init(&slot->lock);
818 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900819 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900820 return 0;
821}
822
823static void pcie_cleanup_slot(struct controller *ctrl)
824{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900825 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900826 cancel_delayed_work(&slot->work);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900827 flush_workqueue(pciehp_wq);
828 kfree(slot);
829}
830
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700831static inline void dbg_ctrl(struct controller *ctrl)
832{
833 int i;
834 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900835 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700836
837 if (!pciehp_debug)
838 return;
839
Taku Izumi7f2feec2008-09-05 12:11:26 +0900840 ctrl_info(ctrl, "Hotplug Controller:\n");
841 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
842 pci_name(pdev), pdev->irq);
843 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
844 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
845 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
846 pdev->subsystem_device);
847 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
848 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900849 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
850 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700851 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
852 if (!pci_resource_len(pdev, i))
853 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600854 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
855 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700856 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900857 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900858 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900859 ctrl_info(ctrl, " Attention Button : %3s\n",
860 ATTN_BUTTN(ctrl) ? "yes" : "no");
861 ctrl_info(ctrl, " Power Controller : %3s\n",
862 POWER_CTRL(ctrl) ? "yes" : "no");
863 ctrl_info(ctrl, " MRL Sensor : %3s\n",
864 MRL_SENS(ctrl) ? "yes" : "no");
865 ctrl_info(ctrl, " Attention Indicator : %3s\n",
866 ATTN_LED(ctrl) ? "yes" : "no");
867 ctrl_info(ctrl, " Power Indicator : %3s\n",
868 PWR_LED(ctrl) ? "yes" : "no");
869 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
870 HP_SUPR_RM(ctrl) ? "yes" : "no");
871 ctrl_info(ctrl, " EMI Present : %3s\n",
872 EMI(ctrl) ? "yes" : "no");
873 ctrl_info(ctrl, " Command Completed : %3s\n",
874 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900875 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900876 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900877 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900878 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700879}
880
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900881struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800882{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900883 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900884 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700885 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800886
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900887 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
888 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900889 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900890 goto abort;
891 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900892 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900893 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900894 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900895 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800896 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900897 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900898 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900899 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800900 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800901
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700902 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700903 mutex_init(&ctrl->ctrl_lock);
904 init_waitqueue_head(&ctrl->queue);
905 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900906 /*
907 * Controller doesn't notify of command completion if the "No
908 * Command Completed Support" bit is set in Slot Capability
909 * register or the controller supports none of power
910 * controller, attention led, power led and EMI.
911 */
912 if (NO_CMD_CMPL(ctrl) ||
913 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
914 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800915
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900916 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900917 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900918 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
919 goto abort_ctrl;
920 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900921 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900922 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
923 ctrl->link_active_reporting = 1;
924 }
925
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900926 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900927 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900928 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800929
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900930 /* Disable sotfware notification */
931 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800932
Taku Izumi7f2feec2008-09-05 12:11:26 +0900933 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
934 pdev->vendor, pdev->device, pdev->subsystem_vendor,
935 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700936
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900937 if (pcie_init_slot(ctrl))
938 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700939
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900940 return ctrl;
941
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900942abort_ctrl:
943 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800944abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900945 return NULL;
946}
947
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900948void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900949{
950 pcie_shutdown_notification(ctrl);
951 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900952 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800953}