blob: 9665d6b17a2a234a0ae16a2cf57a0a271c8bc473 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include "../pci.h"
41#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Kenji Kaneshige5d386e12007-03-06 15:02:26 -080043static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
44
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
46{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090047 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090048 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080049}
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080051static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
52{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090053 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090054 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080055}
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080057static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
58{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090059 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090060 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080061}
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080063static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
64{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090065 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090066 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080067}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Power Control Command */
70#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090071#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080073static irqreturn_t pcie_isr(int irq, void *dev_id);
74static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080077static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080079 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080082 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080084 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070086 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080088 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089}
90
91/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080092static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080094 /* Clamp to sane value */
95 if ((sec <= 0) || (sec > 60))
96 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080098 ctrl->poll_timer.function = &int_poll_timeout;
99 ctrl->poll_timer.data = (unsigned long)ctrl;
100 ctrl->poll_timer.expires = jiffies + sec * HZ;
101 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700104static inline int pciehp_request_irq(struct controller *ctrl)
105{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900106 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700107
108 /* Install interrupt polling timer. Start with 10 sec delay */
109 if (pciehp_poll_mode) {
110 init_timer(&ctrl->poll_timer);
111 start_int_poll_timer(ctrl, 10);
112 return 0;
113 }
114
115 /* Installs the interrupt handler */
116 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
117 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900118 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
119 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700120 return retval;
121}
122
123static inline void pciehp_free_irq(struct controller *ctrl)
124{
125 if (pciehp_poll_mode)
126 del_timer_sync(&ctrl->poll_timer);
127 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900128 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700129}
130
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900131static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900132{
133 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900134 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900135
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900136 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
137 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
138 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
139 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900140 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300141 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900142 msleep(10);
143 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900144 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
145 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
146 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
147 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900148 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900149 }
150 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900151}
152
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900153static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800154{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800155 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
156 unsigned long timeout = msecs_to_jiffies(msecs);
157 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900159 if (poll)
160 rc = pcie_poll_cmd(ctrl);
161 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900162 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800163 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900164 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800165}
166
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700167/**
168 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700169 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700170 * @cmd: command value written to slot control register
171 * @mask: bitmask of slot control register to be modified
172 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700173static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 int retval = 0;
176 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700177 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800179 mutex_lock(&ctrl->ctrl_lock);
180
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900181 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900183 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
184 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800185 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800186 }
187
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900188 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900189 if (!ctrl->no_cmd_complete) {
190 /*
191 * After 1 sec and CMD_COMPLETED still not set, just
192 * proceed forward to issue the next command according
193 * to spec. Just print out the error message.
194 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900195 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900196 } else if (!NO_CMD_CMPL(ctrl)) {
197 /*
198 * This controller semms to notify of command completed
199 * event even though it supports none of power
200 * controller, attention led, power led and EMI.
201 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900202 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
203 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900204 ctrl->no_cmd_complete = 0;
205 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900206 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
207 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900211 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900213 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700214 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700217 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700218 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700219 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700220 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900221 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700222 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900223 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700224
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800225 /*
226 * Wait for command completion.
227 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900228 if (!retval && !ctrl->no_cmd_complete) {
229 int poll = 0;
230 /*
231 * if hotplug interrupt is not enabled or command
232 * completed interrupt is not enabled, we need to poll
233 * command completed event.
234 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900235 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
236 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900237 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900238 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900239 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800240 out:
241 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 return retval;
243}
244
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245static inline int check_link_active(struct controller *ctrl)
246{
247 u16 link_status;
248
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900250 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900251 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900252}
253
254static void pcie_wait_link_active(struct controller *ctrl)
255{
256 int timeout = 1000;
257
258 if (check_link_active(ctrl))
259 return;
260 while (timeout > 0) {
261 msleep(10);
262 timeout -= 10;
263 if (check_link_active(ctrl))
264 return;
265 }
266 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
267}
268
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900269int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 u16 lnk_status;
272 int retval = 0;
273
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900274 /*
275 * Data Link Layer Link Active Reporting must be capable for
276 * hot-plug capable downstream port. But old controller might
277 * not implement it. In this case, we wait for 1000 ms.
278 */
279 if (ctrl->link_active_reporting){
280 /* Wait for Data Link Layer Link Active bit to be set */
281 pcie_wait_link_active(ctrl);
282 /*
283 * We must wait for 100 ms after the Data Link Layer
284 * Link Active bit reads 1b before initiating a
285 * configuration access to the hot added device.
286 */
287 msleep(100);
288 } else
289 msleep(1000);
290
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900291 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900293 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return retval;
295 }
296
Taku Izumi7f2feec2008-09-05 12:11:26 +0900297 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900298 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
299 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900300 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 retval = -1;
302 return retval;
303 }
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 return retval;
306}
307
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900308int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800310 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u16 slot_ctrl;
312 u8 atten_led_state;
313 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900315 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900317 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return retval;
319 }
320
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900321 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
322 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900324 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 switch (atten_led_state) {
327 case 0:
328 *status = 0xFF; /* Reserved */
329 break;
330 case 1:
331 *status = 1; /* On */
332 break;
333 case 2:
334 *status = 2; /* Blink */
335 break;
336 case 3:
337 *status = 0; /* Off */
338 break;
339 default:
340 *status = 0xFF;
341 break;
342 }
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 return 0;
345}
346
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900347int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800349 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 u16 slot_ctrl;
351 u8 pwr_state;
352 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900354 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900356 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return retval;
358 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900359 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
360 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900362 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 switch (pwr_state) {
365 case 0:
366 *status = 1;
367 break;
368 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700369 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 break;
371 default:
372 *status = 0xFF;
373 break;
374 }
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 return retval;
377}
378
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900379int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800381 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900383 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900385 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900387 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
388 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return retval;
390 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900391 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 return 0;
393}
394
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900395int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800397 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900399 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900401 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900403 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
404 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return retval;
406 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900407 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return 0;
409}
410
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900411int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800413 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900415 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900417 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900419 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return retval;
421 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900422 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900425int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800427 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700428 u16 slot_cmd;
429 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900431 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900433 case 0 : /* turn off */
434 slot_cmd = 0x00C0;
435 break;
436 case 1: /* turn on */
437 slot_cmd = 0x0040;
438 break;
439 case 2: /* turn blink */
440 slot_cmd = 0x0080;
441 break;
442 default:
443 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900445 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
446 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900447 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900450void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800452 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700454 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700455
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700456 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900457 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700458 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900459 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
460 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461}
462
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900463void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800465 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700467 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700469 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900470 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700471 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900472 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
473 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900476void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800478 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700480 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700481
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700482 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900483 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700484 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900485 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
486 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900489int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800491 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700493 u16 cmd_mask;
494 u16 slot_status;
Matthew Wilcox3749c512009-12-13 08:11:32 -0500495 u16 lnk_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 int retval = 0;
497
Rajesh Shah5a49f202005-11-23 15:44:54 -0800498 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900499 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900501 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
502 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800503 return retval;
504 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900505 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800506 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900507 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800508 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900509 ctrl_err(ctrl,
510 "%s: Cannot write to SLOTSTATUS register\n",
511 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800512 return retval;
513 }
514 }
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900515 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800516
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700517 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900518 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700519 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900521 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900522 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900524 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
525 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Matthew Wilcox3749c512009-12-13 08:11:32 -0500527 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
528 if (retval) {
529 ctrl_err(ctrl, "%s: Cannot read LNKSTA register\n",
530 __func__);
531 return retval;
532 }
533 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 return retval;
536}
537
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900538int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800540 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700542 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900543 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900544
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700545 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900546 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700547 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900549 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900550 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900552 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
553 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900554 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555}
556
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800557static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800559 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900560 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700561 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700563 /*
564 * In order to guarantee that all interrupt events are
565 * serviced, we need to re-inspect Slot Status register after
566 * clearing what is presumed to be the last pending interrupt.
567 */
568 intr_loc = 0;
569 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900570 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900571 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
572 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 return IRQ_NONE;
574 }
575
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900576 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
577 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
578 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900579 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700580 intr_loc |= detected;
581 if (!intr_loc)
582 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900583 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900584 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
585 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800586 return IRQ_NONE;
587 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700588 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Taku Izumi7f2feec2008-09-05 12:11:26 +0900590 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700591
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700592 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900593 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800594 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700595 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900596 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 }
598
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900599 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900600 return IRQ_HANDLED;
601
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700602 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900603 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900604 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800605
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700606 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900607 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900608 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800609
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700610 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900611 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900612 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800613
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700614 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900615 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
616 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900617 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900618 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 return IRQ_HANDLED;
620}
621
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900622int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700623 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800625 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 enum pcie_link_width lnk_wdth;
627 u32 lnk_cap;
628 int retval = 0;
629
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900630 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900632 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 return retval;
634 }
635
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900636 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 case 0:
638 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
639 break;
640 case 1:
641 lnk_wdth = PCIE_LNK_X1;
642 break;
643 case 2:
644 lnk_wdth = PCIE_LNK_X2;
645 break;
646 case 4:
647 lnk_wdth = PCIE_LNK_X4;
648 break;
649 case 8:
650 lnk_wdth = PCIE_LNK_X8;
651 break;
652 case 12:
653 lnk_wdth = PCIE_LNK_X12;
654 break;
655 case 16:
656 lnk_wdth = PCIE_LNK_X16;
657 break;
658 case 32:
659 lnk_wdth = PCIE_LNK_X32;
660 break;
661 default:
662 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
663 break;
664 }
665
666 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900667 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 return retval;
670}
671
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900672int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700673 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800675 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
677 int retval = 0;
678 u16 lnk_status;
679
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900680 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900682 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
683 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return retval;
685 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700686
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900687 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 case 0:
689 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
690 break;
691 case 1:
692 lnk_wdth = PCIE_LNK_X1;
693 break;
694 case 2:
695 lnk_wdth = PCIE_LNK_X2;
696 break;
697 case 4:
698 lnk_wdth = PCIE_LNK_X4;
699 break;
700 case 8:
701 lnk_wdth = PCIE_LNK_X8;
702 break;
703 case 12:
704 lnk_wdth = PCIE_LNK_X12;
705 break;
706 case 16:
707 lnk_wdth = PCIE_LNK_X16;
708 break;
709 case 32:
710 lnk_wdth = PCIE_LNK_X32;
711 break;
712 default:
713 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
714 break;
715 }
716
717 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900718 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 return retval;
721}
722
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900723int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800724{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700725 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900727 /*
728 * TBD: Power fault detected software notification support.
729 *
730 * Power fault detected software notification is not enabled
731 * now, because it caused power fault detected interrupt storm
732 * on some machines. On those machines, power fault detected
733 * bit in the slot status register was set again immediately
734 * when it is cleared in the interrupt service routine, and
735 * next power fault detected interrupt was notified again.
736 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900737 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700738 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900739 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700740 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900741 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700742 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900743 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700744
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900745 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
746 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
747 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700748
749 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900750 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900751 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800755
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900756static void pcie_disable_notification(struct controller *ctrl)
757{
758 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900759 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
760 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900761 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
762 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900763 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900764 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900765}
766
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800767int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900768{
769 if (pciehp_request_irq(ctrl))
770 return -1;
771 if (pcie_enable_notification(ctrl)) {
772 pciehp_free_irq(ctrl);
773 return -1;
774 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800775 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900776 return 0;
777}
778
779static void pcie_shutdown_notification(struct controller *ctrl)
780{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800781 if (ctrl->notification_enabled) {
782 pcie_disable_notification(ctrl);
783 pciehp_free_irq(ctrl);
784 ctrl->notification_enabled = 0;
785 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900786}
787
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900788static int pcie_init_slot(struct controller *ctrl)
789{
790 struct slot *slot;
791
792 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
793 if (!slot)
794 return -ENOMEM;
795
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900796 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900797 mutex_init(&slot->lock);
798 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900799 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900800 return 0;
801}
802
803static void pcie_cleanup_slot(struct controller *ctrl)
804{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900805 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900806 cancel_delayed_work(&slot->work);
807 flush_scheduled_work();
808 flush_workqueue(pciehp_wq);
809 kfree(slot);
810}
811
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700812static inline void dbg_ctrl(struct controller *ctrl)
813{
814 int i;
815 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900816 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700817
818 if (!pciehp_debug)
819 return;
820
Taku Izumi7f2feec2008-09-05 12:11:26 +0900821 ctrl_info(ctrl, "Hotplug Controller:\n");
822 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
823 pci_name(pdev), pdev->irq);
824 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
825 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
826 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
827 pdev->subsystem_device);
828 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
829 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900830 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
831 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700832 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
833 if (!pci_resource_len(pdev, i))
834 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600835 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
836 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700837 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900838 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900839 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900840 ctrl_info(ctrl, " Attention Button : %3s\n",
841 ATTN_BUTTN(ctrl) ? "yes" : "no");
842 ctrl_info(ctrl, " Power Controller : %3s\n",
843 POWER_CTRL(ctrl) ? "yes" : "no");
844 ctrl_info(ctrl, " MRL Sensor : %3s\n",
845 MRL_SENS(ctrl) ? "yes" : "no");
846 ctrl_info(ctrl, " Attention Indicator : %3s\n",
847 ATTN_LED(ctrl) ? "yes" : "no");
848 ctrl_info(ctrl, " Power Indicator : %3s\n",
849 PWR_LED(ctrl) ? "yes" : "no");
850 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
851 HP_SUPR_RM(ctrl) ? "yes" : "no");
852 ctrl_info(ctrl, " EMI Present : %3s\n",
853 EMI(ctrl) ? "yes" : "no");
854 ctrl_info(ctrl, " Command Completed : %3s\n",
855 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900856 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900857 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900858 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900859 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700860}
861
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900862struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800863{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900864 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900865 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700866 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800867
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900868 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
869 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900870 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900871 goto abort;
872 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900873 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900874 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900875 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900876 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800877 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900878 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900879 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900880 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800881 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800882
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700883 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700884 mutex_init(&ctrl->ctrl_lock);
885 init_waitqueue_head(&ctrl->queue);
886 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900887 /*
888 * Controller doesn't notify of command completion if the "No
889 * Command Completed Support" bit is set in Slot Capability
890 * register or the controller supports none of power
891 * controller, attention led, power led and EMI.
892 */
893 if (NO_CMD_CMPL(ctrl) ||
894 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
895 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800896
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900897 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900898 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900899 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
900 goto abort_ctrl;
901 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900902 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900903 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
904 ctrl->link_active_reporting = 1;
905 }
906
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900907 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900908 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900909 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800910
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900911 /* Disable sotfware notification */
912 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800913
914 /*
915 * If this is the first controller to be initialized,
916 * initialize the pciehp work queue
917 */
918 if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
919 pciehp_wq = create_singlethread_workqueue("pciehpd");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900920 if (!pciehp_wq)
921 goto abort_ctrl;
Mark Lordecdde932007-11-21 15:07:55 -0800922 }
923
Taku Izumi7f2feec2008-09-05 12:11:26 +0900924 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
925 pdev->vendor, pdev->device, pdev->subsystem_vendor,
926 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700927
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900928 if (pcie_init_slot(ctrl))
929 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700930
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900931 return ctrl;
932
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900933abort_ctrl:
934 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800935abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900936 return NULL;
937}
938
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900939void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900940{
941 pcie_shutdown_notification(ctrl);
942 pcie_cleanup_slot(ctrl);
943 /*
944 * If this is the last controller to be released, destroy the
945 * pciehp work queue
946 */
947 if (atomic_dec_and_test(&pciehp_num_controllers))
948 destroy_workqueue(pciehp_wq);
949 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800950}