blob: 0cd42047d89b07fd965fcc757b49fa699b154dd8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshige5d386e12007-03-06 15:02:26 -080044static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
45
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080046static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
47{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090048 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090049 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050}
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080052static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
53{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090054 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090055 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056}
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080058static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
59{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090060 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090061 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080064static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
65{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090066 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090067 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080068}
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Power Control Command */
71#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090072#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080074static irqreturn_t pcie_isr(int irq, void *dev_id);
75static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080080 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080085 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070087 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080089 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090}
91
92/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080095 /* Clamp to sane value */
96 if ((sec <= 0) || (sec > 60))
97 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080099 ctrl->poll_timer.function = &int_poll_timeout;
100 ctrl->poll_timer.data = (unsigned long)ctrl;
101 ctrl->poll_timer.expires = jiffies + sec * HZ;
102 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103}
104
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700105static inline int pciehp_request_irq(struct controller *ctrl)
106{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900107 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700108
109 /* Install interrupt polling timer. Start with 10 sec delay */
110 if (pciehp_poll_mode) {
111 init_timer(&ctrl->poll_timer);
112 start_int_poll_timer(ctrl, 10);
113 return 0;
114 }
115
116 /* Installs the interrupt handler */
117 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
118 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900119 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
120 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700121 return retval;
122}
123
124static inline void pciehp_free_irq(struct controller *ctrl)
125{
126 if (pciehp_poll_mode)
127 del_timer_sync(&ctrl->poll_timer);
128 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900129 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700130}
131
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900132static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900133{
134 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900136
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900137 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
138 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
139 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
140 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900141 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300142 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900143 msleep(10);
144 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900145 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
146 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
147 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
148 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900149 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150 }
151 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900152}
153
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900154static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800155{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800156 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
157 unsigned long timeout = msecs_to_jiffies(msecs);
158 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800159
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900160 if (poll)
161 rc = pcie_poll_cmd(ctrl);
162 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900163 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800164 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900165 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800166}
167
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700168/**
169 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700170 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700171 * @cmd: command value written to slot control register
172 * @mask: bitmask of slot control register to be modified
173 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700174static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 int retval = 0;
177 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700178 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800180 mutex_lock(&ctrl->ctrl_lock);
181
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900182 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900184 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
185 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800186 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800187 }
188
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900189 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900190 if (!ctrl->no_cmd_complete) {
191 /*
192 * After 1 sec and CMD_COMPLETED still not set, just
193 * proceed forward to issue the next command according
194 * to spec. Just print out the error message.
195 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900196 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900197 } else if (!NO_CMD_CMPL(ctrl)) {
198 /*
199 * This controller semms to notify of command completed
200 * event even though it supports none of power
201 * controller, attention led, power led and EMI.
202 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900203 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
204 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900205 ctrl->no_cmd_complete = 0;
206 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900207 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
208 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900209 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 }
211
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900212 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900214 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700215 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700219 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700220 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700221 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900222 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900224 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700225
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800226 /*
227 * Wait for command completion.
228 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900229 if (!retval && !ctrl->no_cmd_complete) {
230 int poll = 0;
231 /*
232 * if hotplug interrupt is not enabled or command
233 * completed interrupt is not enabled, we need to poll
234 * command completed event.
235 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900236 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
237 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900239 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900240 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800241 out:
242 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 return retval;
244}
245
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900246static inline int check_link_active(struct controller *ctrl)
247{
248 u16 link_status;
249
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900250 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900251 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900252 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900253}
254
255static void pcie_wait_link_active(struct controller *ctrl)
256{
257 int timeout = 1000;
258
259 if (check_link_active(ctrl))
260 return;
261 while (timeout > 0) {
262 msleep(10);
263 timeout -= 10;
264 if (check_link_active(ctrl))
265 return;
266 }
267 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
268}
269
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900270int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 u16 lnk_status;
273 int retval = 0;
274
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900275 /*
276 * Data Link Layer Link Active Reporting must be capable for
277 * hot-plug capable downstream port. But old controller might
278 * not implement it. In this case, we wait for 1000 ms.
279 */
280 if (ctrl->link_active_reporting){
281 /* Wait for Data Link Layer Link Active bit to be set */
282 pcie_wait_link_active(ctrl);
283 /*
284 * We must wait for 100 ms after the Data Link Layer
285 * Link Active bit reads 1b before initiating a
286 * configuration access to the hot added device.
287 */
288 msleep(100);
289 } else
290 msleep(1000);
291
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900292 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900294 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 return retval;
296 }
297
Taku Izumi7f2feec2008-09-05 12:11:26 +0900298 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900299 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
300 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900301 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 retval = -1;
303 return retval;
304 }
305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 return retval;
307}
308
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900309int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800311 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 u16 slot_ctrl;
313 u8 atten_led_state;
314 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900316 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900318 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 return retval;
320 }
321
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900322 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
323 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900325 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327 switch (atten_led_state) {
328 case 0:
329 *status = 0xFF; /* Reserved */
330 break;
331 case 1:
332 *status = 1; /* On */
333 break;
334 case 2:
335 *status = 2; /* Blink */
336 break;
337 case 3:
338 *status = 0; /* Off */
339 break;
340 default:
341 *status = 0xFF;
342 break;
343 }
344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 return 0;
346}
347
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900348int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800350 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 u16 slot_ctrl;
352 u8 pwr_state;
353 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900355 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900357 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return retval;
359 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900360 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
361 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900363 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 switch (pwr_state) {
366 case 0:
367 *status = 1;
368 break;
369 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700370 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 break;
372 default:
373 *status = 0xFF;
374 break;
375 }
376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 return retval;
378}
379
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900380int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800382 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900384 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900386 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900388 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
389 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 return retval;
391 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900392 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return 0;
394}
395
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900396int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800398 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900400 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900402 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900404 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
405 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 return retval;
407 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900408 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 return 0;
410}
411
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900412int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800414 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900416 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900418 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900420 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 return retval;
422 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900423 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424}
425
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900426int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800428 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700429 u16 slot_cmd;
430 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900432 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900434 case 0 : /* turn off */
435 slot_cmd = 0x00C0;
436 break;
437 case 1: /* turn on */
438 slot_cmd = 0x0040;
439 break;
440 case 2: /* turn blink */
441 slot_cmd = 0x0080;
442 break;
443 default:
444 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900446 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
447 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900448 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900451void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800453 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700455 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700456
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700457 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900458 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700459 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900460 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
461 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462}
463
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900464void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800466 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700468 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700470 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900471 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700472 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900473 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
474 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475}
476
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900477void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800479 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700481 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700482
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700483 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900484 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700485 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900486 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
487 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488}
489
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900490int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800492 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700494 u16 cmd_mask;
495 u16 slot_status;
Matthew Wilcox3749c512009-12-13 08:11:32 -0500496 u16 lnk_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 int retval = 0;
498
Rajesh Shah5a49f202005-11-23 15:44:54 -0800499 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900500 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900502 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
503 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800504 return retval;
505 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900506 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800507 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900508 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800509 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900510 ctrl_err(ctrl,
511 "%s: Cannot write to SLOTSTATUS register\n",
512 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800513 return retval;
514 }
515 }
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900516 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800517
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700518 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900519 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700520 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900522 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900523 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900525 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
526 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Matthew Wilcox3749c512009-12-13 08:11:32 -0500528 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
529 if (retval) {
530 ctrl_err(ctrl, "%s: Cannot read LNKSTA register\n",
531 __func__);
532 return retval;
533 }
534 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
535
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 return retval;
537}
538
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900539int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800541 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700543 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900544 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900545
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700546 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900547 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700548 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900550 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900551 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900553 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
554 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900555 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556}
557
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800558static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800560 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900561 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700562 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700564 /*
565 * In order to guarantee that all interrupt events are
566 * serviced, we need to re-inspect Slot Status register after
567 * clearing what is presumed to be the last pending interrupt.
568 */
569 intr_loc = 0;
570 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900571 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900572 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
573 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 return IRQ_NONE;
575 }
576
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900577 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
578 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
579 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900580 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700581 intr_loc |= detected;
582 if (!intr_loc)
583 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900584 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900585 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
586 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800587 return IRQ_NONE;
588 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700589 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
Taku Izumi7f2feec2008-09-05 12:11:26 +0900591 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700592
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700593 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900594 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800595 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700596 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900597 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
599
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900600 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900601 return IRQ_HANDLED;
602
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700603 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900604 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900605 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800606
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700607 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900608 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900609 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800610
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700611 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900612 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900613 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800614
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700615 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900616 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
617 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900618 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900619 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 return IRQ_HANDLED;
621}
622
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900623int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700624 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800626 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 enum pcie_link_width lnk_wdth;
628 u32 lnk_cap;
629 int retval = 0;
630
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900631 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900633 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 return retval;
635 }
636
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900637 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 case 0:
639 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
640 break;
641 case 1:
642 lnk_wdth = PCIE_LNK_X1;
643 break;
644 case 2:
645 lnk_wdth = PCIE_LNK_X2;
646 break;
647 case 4:
648 lnk_wdth = PCIE_LNK_X4;
649 break;
650 case 8:
651 lnk_wdth = PCIE_LNK_X8;
652 break;
653 case 12:
654 lnk_wdth = PCIE_LNK_X12;
655 break;
656 case 16:
657 lnk_wdth = PCIE_LNK_X16;
658 break;
659 case 32:
660 lnk_wdth = PCIE_LNK_X32;
661 break;
662 default:
663 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
664 break;
665 }
666
667 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900668 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 return retval;
671}
672
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900673int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700674 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800676 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
678 int retval = 0;
679 u16 lnk_status;
680
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900681 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900683 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
684 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return retval;
686 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700687
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900688 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 case 0:
690 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
691 break;
692 case 1:
693 lnk_wdth = PCIE_LNK_X1;
694 break;
695 case 2:
696 lnk_wdth = PCIE_LNK_X2;
697 break;
698 case 4:
699 lnk_wdth = PCIE_LNK_X4;
700 break;
701 case 8:
702 lnk_wdth = PCIE_LNK_X8;
703 break;
704 case 12:
705 lnk_wdth = PCIE_LNK_X12;
706 break;
707 case 16:
708 lnk_wdth = PCIE_LNK_X16;
709 break;
710 case 32:
711 lnk_wdth = PCIE_LNK_X32;
712 break;
713 default:
714 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
715 break;
716 }
717
718 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900719 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700720
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return retval;
722}
723
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900724int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800725{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700726 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900728 /*
729 * TBD: Power fault detected software notification support.
730 *
731 * Power fault detected software notification is not enabled
732 * now, because it caused power fault detected interrupt storm
733 * on some machines. On those machines, power fault detected
734 * bit in the slot status register was set again immediately
735 * when it is cleared in the interrupt service routine, and
736 * next power fault detected interrupt was notified again.
737 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900738 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700739 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900740 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700741 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900742 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700743 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900744 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700745
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900746 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
747 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
748 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700749
750 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900751 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900752 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800756
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900757static void pcie_disable_notification(struct controller *ctrl)
758{
759 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900760 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
761 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900762 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
763 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900764 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900765 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900766}
767
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800768int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900769{
770 if (pciehp_request_irq(ctrl))
771 return -1;
772 if (pcie_enable_notification(ctrl)) {
773 pciehp_free_irq(ctrl);
774 return -1;
775 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800776 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900777 return 0;
778}
779
780static void pcie_shutdown_notification(struct controller *ctrl)
781{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800782 if (ctrl->notification_enabled) {
783 pcie_disable_notification(ctrl);
784 pciehp_free_irq(ctrl);
785 ctrl->notification_enabled = 0;
786 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900787}
788
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900789static int pcie_init_slot(struct controller *ctrl)
790{
791 struct slot *slot;
792
793 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
794 if (!slot)
795 return -ENOMEM;
796
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900797 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900798 mutex_init(&slot->lock);
799 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900800 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900801 return 0;
802}
803
804static void pcie_cleanup_slot(struct controller *ctrl)
805{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900806 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900807 cancel_delayed_work(&slot->work);
808 flush_scheduled_work();
809 flush_workqueue(pciehp_wq);
810 kfree(slot);
811}
812
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700813static inline void dbg_ctrl(struct controller *ctrl)
814{
815 int i;
816 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900817 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700818
819 if (!pciehp_debug)
820 return;
821
Taku Izumi7f2feec2008-09-05 12:11:26 +0900822 ctrl_info(ctrl, "Hotplug Controller:\n");
823 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
824 pci_name(pdev), pdev->irq);
825 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
826 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
827 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
828 pdev->subsystem_device);
829 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
830 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900831 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
832 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700833 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
834 if (!pci_resource_len(pdev, i))
835 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600836 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
837 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700838 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900839 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900840 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900841 ctrl_info(ctrl, " Attention Button : %3s\n",
842 ATTN_BUTTN(ctrl) ? "yes" : "no");
843 ctrl_info(ctrl, " Power Controller : %3s\n",
844 POWER_CTRL(ctrl) ? "yes" : "no");
845 ctrl_info(ctrl, " MRL Sensor : %3s\n",
846 MRL_SENS(ctrl) ? "yes" : "no");
847 ctrl_info(ctrl, " Attention Indicator : %3s\n",
848 ATTN_LED(ctrl) ? "yes" : "no");
849 ctrl_info(ctrl, " Power Indicator : %3s\n",
850 PWR_LED(ctrl) ? "yes" : "no");
851 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
852 HP_SUPR_RM(ctrl) ? "yes" : "no");
853 ctrl_info(ctrl, " EMI Present : %3s\n",
854 EMI(ctrl) ? "yes" : "no");
855 ctrl_info(ctrl, " Command Completed : %3s\n",
856 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900857 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900858 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900859 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900860 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700861}
862
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900863struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800864{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900865 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900866 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700867 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800868
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900869 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
870 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900871 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900872 goto abort;
873 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900874 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900875 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900876 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900877 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800878 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900879 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900880 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900881 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800882 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800883
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700884 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700885 mutex_init(&ctrl->ctrl_lock);
886 init_waitqueue_head(&ctrl->queue);
887 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900888 /*
889 * Controller doesn't notify of command completion if the "No
890 * Command Completed Support" bit is set in Slot Capability
891 * register or the controller supports none of power
892 * controller, attention led, power led and EMI.
893 */
894 if (NO_CMD_CMPL(ctrl) ||
895 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
896 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800897
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900898 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900899 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900900 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
901 goto abort_ctrl;
902 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900903 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900904 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
905 ctrl->link_active_reporting = 1;
906 }
907
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900908 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900909 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900910 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800911
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900912 /* Disable sotfware notification */
913 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800914
915 /*
916 * If this is the first controller to be initialized,
917 * initialize the pciehp work queue
918 */
919 if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
920 pciehp_wq = create_singlethread_workqueue("pciehpd");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900921 if (!pciehp_wq)
922 goto abort_ctrl;
Mark Lordecdde932007-11-21 15:07:55 -0800923 }
924
Taku Izumi7f2feec2008-09-05 12:11:26 +0900925 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
926 pdev->vendor, pdev->device, pdev->subsystem_vendor,
927 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700928
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900929 if (pcie_init_slot(ctrl))
930 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700931
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900932 return ctrl;
933
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900934abort_ctrl:
935 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800936abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900937 return NULL;
938}
939
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900940void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900941{
942 pcie_shutdown_notification(ctrl);
943 pcie_cleanup_slot(ctrl);
944 /*
945 * If this is the last controller to be released, destroy the
946 * pciehp work queue
947 */
948 if (atomic_dec_and_test(&pciehp_num_controllers))
949 destroy_workqueue(pciehp_wq);
950 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800951}