blob: 3e9a13e1ac57de4057c3b75e9587342860244fb2 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Walmsley0d8e2d02010-11-24 16:49:05 -070031#include <linux/console.h>
Jean Pihet5e7c58d2011-03-03 11:25:43 +010032#include <trace/events/power.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070033
Russell King2c74a0c2011-06-22 17:41:48 +010034#include <asm/suspend.h>
35
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/sram.h>
Paul Walmsley1540f2142010-12-21 21:05:15 -070037#include "clockdomain.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070038#include "powerdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053040#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053041#include <plat/prcm.h>
42#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000043#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070044
Paul Walmsley59fb6592010-12-21 15:30:55 -070045#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070046#include "cm-regbits-34xx.h"
47#include "prm-regbits-34xx.h"
48
Paul Walmsley59fb6592010-12-21 15:30:55 -070049#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070050#include "pm.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030051#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060052#include "control.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030053
Kevin Hilmane83df172010-12-08 22:40:40 +000054#ifdef CONFIG_SUSPEND
55static suspend_state_t suspend_state = PM_SUSPEND_ON;
56static inline bool is_suspending(void)
57{
58 return (suspend_state != PM_SUSPEND_ON);
59}
60#else
61static inline bool is_suspending(void)
62{
63 return false;
64}
65#endif
66
Nishanth Menon8cdfd832010-12-20 14:05:05 -060067/* pm34xx errata defined in pm.h */
68u16 pm34xx_errata;
69
Kevin Hilman8bd22942009-05-28 10:56:16 -070070struct power_state {
71 struct powerdomain *pwrdm;
72 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070073#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070074 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070075#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070076 struct list_head node;
77};
78
79static LIST_HEAD(pwrst_list);
80
81static void (*_omap_sram_idle)(u32 *addr, int save_state);
82
Tero Kristo27d59a42008-10-13 13:15:00 +030083static int (*_omap_save_secure_sram)(u32 *addr);
84
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053085static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
86static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020087static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053088
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053089static inline void omap3_per_save_context(void)
90{
91 omap_gpio_save_context();
92}
93
94static inline void omap3_per_restore_context(void)
95{
96 omap_gpio_restore_context();
97}
98
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020099static void omap3_enable_io_chain(void)
100{
101 int timeout = 0;
102
103 if (omap_rev() >= OMAP3430_REV_ES3_1) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700104 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600105 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200106 /* Do a readback to assure write has been done */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700107 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200108
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700109 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600110 OMAP3430_ST_IO_CHAIN_MASK)) {
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200111 timeout++;
112 if (timeout > 1000) {
113 printk(KERN_ERR "Wake up daisy chain "
114 "activation failed.\n");
115 return;
116 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700117 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
Kevin Hilman0b96a3a2010-06-09 13:53:09 +0300118 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200119 }
120 }
121}
122
123static void omap3_disable_io_chain(void)
124{
125 if (omap_rev() >= OMAP3430_REV_ES3_1)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700126 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600127 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200128}
129
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530130static void omap3_core_save_context(void)
131{
Paul Walmsley596efe42010-12-21 21:05:16 -0700132 omap3_ctrl_save_padconf();
Tero Kristodccaad82009-11-17 18:34:53 +0200133
134 /*
135 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +0100136 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +0200137 */
138 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
139 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
140
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530141 /* Save the Interrupt controller context */
142 omap_intc_save_context();
143 /* Save the GPMC context */
144 omap3_gpmc_save_context();
145 /* Save the system control module context, padconf already save above*/
146 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000147 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530148}
149
150static void omap3_core_restore_context(void)
151{
152 /* Restore the control module context, padconf restored by h/w */
153 omap3_control_restore_context();
154 /* Restore the GPMC context */
155 omap3_gpmc_restore_context();
156 /* Restore the interrupt controller context */
157 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000158 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530159}
160
Tero Kristo9d971402008-12-12 11:20:05 +0200161/*
162 * FIXME: This function should be called before entering off-mode after
163 * OMAP3 secure services have been accessed. Currently it is only called
164 * once during boot sequence, but this works as we are not using secure
165 * services.
166 */
Kevin Hilman617fcc92011-01-25 16:40:01 -0800167static void omap3_save_secure_ram_context(void)
Tero Kristo27d59a42008-10-13 13:15:00 +0300168{
169 u32 ret;
Kevin Hilman617fcc92011-01-25 16:40:01 -0800170 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300171
172 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300173 /*
174 * MPU next state must be set to POWER_ON temporarily,
175 * otherwise the WFI executed inside the ROM code
176 * will hang the system.
177 */
178 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
179 ret = _omap_save_secure_sram((u32 *)
180 __pa(omap3_secure_ram_storage));
Kevin Hilman617fcc92011-01-25 16:40:01 -0800181 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
Tero Kristo27d59a42008-10-13 13:15:00 +0300182 /* Following is for error tracking, it should not happen */
183 if (ret) {
184 printk(KERN_ERR "save_secure_sram() returns %08x\n",
185 ret);
186 while (1)
187 ;
188 }
189 }
190}
191
Jon Hunter77da2d92009-06-27 00:07:25 -0500192/*
193 * PRCM Interrupt Handler Helper Function
194 *
195 * The purpose of this function is to clear any wake-up events latched
196 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
197 * may occur whilst attempting to clear a PM_WKST_x register and thus
198 * set another bit in this register. A while loop is used to ensure
199 * that any peripheral wake-up events occurring while attempting to
200 * clear the PM_WKST_x are detected and cleared.
201 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700202static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500203{
Vikram Pandita71a80772009-07-17 19:33:09 -0500204 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500205 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
206 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
207 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700208 u16 grpsel_off = (regs == 3) ?
209 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700210 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500211
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700212 wkst = omap2_prm_read_mod_reg(module, wkst_off);
213 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500214 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700215 iclk = omap2_cm_read_mod_reg(module, iclk_off);
216 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500217 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500218 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700219 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500220 /*
221 * For USBHOST, we don't know whether HOST1 or
222 * HOST2 woke us up, so enable both f-clocks
223 */
224 if (module == OMAP3430ES2_USBHOST_MOD)
225 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700226 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
227 omap2_prm_write_mod_reg(wkst, module, wkst_off);
228 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700229 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500230 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700231 omap2_cm_write_mod_reg(iclk, module, iclk_off);
232 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500233 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700234
235 return c;
236}
237
238static int _prcm_int_handle_wakeup(void)
239{
240 int c;
241
242 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
243 c += prcm_clear_mod_irqs(CORE_MOD, 1);
244 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
245 if (omap_rev() > OMAP3430_REV_ES1_0) {
246 c += prcm_clear_mod_irqs(CORE_MOD, 3);
247 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
248 }
249
250 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500251}
252
253/*
254 * PRCM Interrupt Handler
255 *
256 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
257 * interrupts from the PRCM for the MPU. These bits must be cleared in
258 * order to clear the PRCM interrupt. The PRCM interrupt handler is
259 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
260 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
261 * register indicates that a wake-up event is pending for the MPU and
262 * this bit can only be cleared if the all the wake-up events latched
263 * in the various PM_WKST_x registers have been cleared. The interrupt
264 * handler is implemented using a do-while loop so that if a wake-up
265 * event occurred during the processing of the prcm interrupt handler
266 * (setting a bit in the corresponding PM_WKST_x register and thus
267 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
268 * this would be handled.
269 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700270static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
271{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700272 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700273 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700274
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700275 irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700276 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700277 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700278 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
279 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700280
Kevin Hilmand6290a32010-04-26 14:59:09 -0700281 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600282 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
283 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700284 c = _prcm_int_handle_wakeup();
285
286 /*
287 * Is the MPU PRCM interrupt handler racing with the
288 * IVA2 PRCM interrupt handler ?
289 */
290 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
291 "but no wakeup sources are marked\n");
292 } else {
293 /* XXX we need to expand our PRCM interrupt handler */
294 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
295 "no code to handle it (%08x)\n", irqstatus_mpu);
296 }
297
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700298 omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
Jon Hunter77da2d92009-06-27 00:07:25 -0500299 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700300
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700301 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700302 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
303 irqstatus_mpu &= irqenable_mpu;
304
305 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700306
307 return IRQ_HANDLED;
308}
309
Russell King076f2cc2011-06-22 15:42:54 +0100310static void omap34xx_do_sram_idle(unsigned long save_state)
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530311{
Russell King076f2cc2011-06-22 15:42:54 +0100312 _omap_sram_idle(omap3_arm_context, save_state);
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530313}
314
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530315void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700316{
317 /* Variable to tell what needs to be saved and restored
318 * in omap_sram_idle*/
319 /* save_state = 0 => Nothing to save and restored */
320 /* save_state = 1 => Only L1 and logic lost */
321 /* save_state = 2 => Only L2 lost */
322 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530323 int save_state = 0;
324 int mpu_next_state = PWRDM_POWER_ON;
325 int per_next_state = PWRDM_POWER_ON;
326 int core_next_state = PWRDM_POWER_ON;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700327 int per_going_off;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530328 int core_prev_state, per_prev_state;
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300329 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700330
331 if (!_omap_sram_idle)
332 return;
333
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530334 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
335 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
336 pwrdm_clear_all_prev_pwrst(core_pwrdm);
337 pwrdm_clear_all_prev_pwrst(per_pwrdm);
338
Kevin Hilman8bd22942009-05-28 10:56:16 -0700339 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
340 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530341 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700342 case PWRDM_POWER_RET:
343 /* No need to save context */
344 save_state = 0;
345 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530346 case PWRDM_POWER_OFF:
347 save_state = 3;
348 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700349 default:
350 /* Invalid state */
351 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
352 return;
353 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300354 pwrdm_pre_transition();
355
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530356 /* NEON control */
357 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200358 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530359
Mike Chan40742fa2010-05-03 16:04:06 -0700360 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800361 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200362 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700363 if (omap3_has_io_wakeup() &&
364 (per_next_state < PWRDM_POWER_ON ||
365 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700366 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Mike Chan40742fa2010-05-03 16:04:06 -0700367 omap3_enable_io_chain();
368 }
369
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700370 /* Block console output in case it is on one of the OMAP UARTs */
Kevin Hilmane83df172010-12-08 22:40:40 +0000371 if (!is_suspending())
372 if (per_next_state < PWRDM_POWER_ON ||
373 core_next_state < PWRDM_POWER_ON)
Torben Hohnac751ef2011-01-25 15:07:35 -0800374 if (!console_trylock())
Kevin Hilmane83df172010-12-08 22:40:40 +0000375 goto console_still_active;
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700376
Mike Chan40742fa2010-05-03 16:04:06 -0700377 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800378 if (per_next_state < PWRDM_POWER_ON) {
Paul Walmsley72e06d02010-12-21 21:05:16 -0700379 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
Kevin Hilman658ce972008-11-04 20:50:52 -0800380 omap_uart_prepare_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530381 omap_uart_prepare_idle(3);
Paul Walmsley72e06d02010-12-21 21:05:16 -0700382 omap2_gpio_prepare_for_idle(per_going_off);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700383 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200384 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800385 }
386
387 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530388 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530389 omap_uart_prepare_idle(0);
390 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530391 if (core_next_state == PWRDM_POWER_OFF) {
392 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700393 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530394 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530395 }
Mike Chan40742fa2010-05-03 16:04:06 -0700396
Tero Kristof18cc2f2009-10-23 19:03:50 +0300397 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700398
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530399 /*
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530400 * On EMU/HS devices ROM code restores a SRDC value
401 * from scratchpad which has automatic self refresh on timeout
Jean Pihet83521292010-12-18 16:44:46 +0100402 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530403 * Hence store/restore the SDRC_POWER register here.
404 */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300405 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
406 omap_type() != OMAP2_DEVICE_TYPE_GP &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530407 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300408 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300409
410 /*
Russell King076f2cc2011-06-22 15:42:54 +0100411 * omap3_arm_context is the location where some ARM context
412 * get saved. The rest is placed on the stack, and restored
413 * from there before resuming.
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530414 */
Russell King076f2cc2011-06-22 15:42:54 +0100415 if (save_state == 1 || save_state == 3)
Russell King2c74a0c2011-06-22 17:41:48 +0100416 cpu_suspend(save_state, omap34xx_do_sram_idle);
Russell King076f2cc2011-06-22 15:42:54 +0100417 else
418 omap34xx_do_sram_idle(save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700419
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530420 /* Restore normal SDRC POWER settings */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300421 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
422 omap_type() != OMAP2_DEVICE_TYPE_GP &&
423 core_next_state == PWRDM_POWER_OFF)
424 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
425
Kevin Hilman658ce972008-11-04 20:50:52 -0800426 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530427 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530428 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
429 if (core_prev_state == PWRDM_POWER_OFF) {
430 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700431 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530432 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300433 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530434 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800435 omap_uart_resume_idle(0);
436 omap_uart_resume_idle(1);
437 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700438 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800439 OMAP3430_GR_MOD,
440 OMAP3_PRM_VOLTCTRL_OFFSET);
441 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300442 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800443
444 /* PER */
445 if (per_next_state < PWRDM_POWER_ON) {
446 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800447 omap2_gpio_resume_after_idle();
448 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800449 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200450 omap_uart_resume_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530451 omap_uart_resume_idle(3);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530452 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300453
Kevin Hilmane83df172010-12-08 22:40:40 +0000454 if (!is_suspending())
Torben Hohnac751ef2011-01-25 15:07:35 -0800455 console_unlock();
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700456
457console_still_active:
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200458 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300459 if (omap3_has_io_wakeup() &&
460 (per_next_state < PWRDM_POWER_ON ||
461 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700462 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
463 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200464 omap3_disable_io_chain();
465 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800466
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300467 pwrdm_post_transition();
468
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700469 clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700470}
471
Rajendra Nayak20b01662008-10-08 17:31:22 +0530472int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700473{
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700474 if (!sleep_while_idle)
475 return 0;
Kevin Hilman4af40162009-02-04 10:51:40 -0800476 if (!omap_uart_can_sleep())
477 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700478 return 1;
479}
480
Kevin Hilman8bd22942009-05-28 10:56:16 -0700481static void omap3_pm_idle(void)
482{
483 local_irq_disable();
484 local_fiq_disable();
485
486 if (!omap3_can_sleep())
487 goto out;
488
Tero Kristocf228542009-03-20 15:21:02 +0200489 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700490 goto out;
491
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100492 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
493 trace_cpu_idle(1, smp_processor_id());
494
Kevin Hilman8bd22942009-05-28 10:56:16 -0700495 omap_sram_idle();
496
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100497 trace_power_end(smp_processor_id());
498 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
499
Kevin Hilman8bd22942009-05-28 10:56:16 -0700500out:
501 local_fiq_enable();
502 local_irq_enable();
503}
504
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700505#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700506static int omap3_pm_suspend(void)
507{
508 struct power_state *pwrst;
509 int state, ret = 0;
510
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200511 if (wakeup_timer_seconds || wakeup_timer_milliseconds)
512 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
513 wakeup_timer_milliseconds);
Kevin Hilmand7814e42009-10-06 14:30:23 -0700514
Kevin Hilman8bd22942009-05-28 10:56:16 -0700515 /* Read current next_pwrsts */
516 list_for_each_entry(pwrst, &pwrst_list, node)
517 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
518 /* Set ones wanted by suspend */
519 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530520 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700521 goto restore;
522 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
523 goto restore;
524 }
525
Kevin Hilman4af40162009-02-04 10:51:40 -0800526 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300527 omap3_intc_suspend();
528
Kevin Hilman8bd22942009-05-28 10:56:16 -0700529 omap_sram_idle();
530
531restore:
532 /* Restore next_pwrsts */
533 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700534 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
535 if (state > pwrst->next_state) {
536 printk(KERN_INFO "Powerdomain (%s) didn't enter "
537 "target state %d\n",
538 pwrst->pwrdm->name, pwrst->next_state);
539 ret = -1;
540 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530541 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700542 }
543 if (ret)
544 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
545 else
546 printk(KERN_INFO "Successfully put all powerdomains "
547 "to target state\n");
548
549 return ret;
550}
551
Tero Kristo24662112009-03-05 16:32:23 +0200552static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700553{
554 int ret = 0;
555
Tero Kristo24662112009-03-05 16:32:23 +0200556 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700557 case PM_SUSPEND_STANDBY:
558 case PM_SUSPEND_MEM:
559 ret = omap3_pm_suspend();
560 break;
561 default:
562 ret = -EINVAL;
563 }
564
565 return ret;
566}
567
Tero Kristo24662112009-03-05 16:32:23 +0200568/* Hooks to enable / disable UART interrupts during suspend */
569static int omap3_pm_begin(suspend_state_t state)
570{
Jean Pihetc1663812010-12-09 18:39:58 +0100571 disable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200572 suspend_state = state;
573 omap_uart_enable_irqs(0);
574 return 0;
575}
576
577static void omap3_pm_end(void)
578{
579 suspend_state = PM_SUSPEND_ON;
580 omap_uart_enable_irqs(1);
Jean Pihetc1663812010-12-09 18:39:58 +0100581 enable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200582 return;
583}
584
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100585static const struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200586 .begin = omap3_pm_begin,
587 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700588 .enter = omap3_pm_enter,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700589 .valid = suspend_valid_only_mem,
590};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700591#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700592
Kevin Hilman1155e422008-11-25 11:48:24 -0800593
594/**
595 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
596 * retention
597 *
598 * In cases where IVA2 is activated by bootcode, it may prevent
599 * full-chip retention or off-mode because it is not idle. This
600 * function forces the IVA2 into idle state so it can go
601 * into retention/off and thus allow full-chip retention/off.
602 *
603 **/
604static void __init omap3_iva_idle(void)
605{
606 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700607 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800608
609 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700610 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800611 OMAP3430_CLKACTIVITY_IVA2_MASK))
612 return;
613
614 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700615 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600616 OMAP3430_RST2_IVA2_MASK |
617 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700618 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800619
620 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700621 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800622 OMAP3430_IVA2_MOD, CM_FCLKEN);
623
624 /* Set IVA2 boot mode to 'idle' */
625 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
626 OMAP343X_CONTROL_IVA2_BOOTMOD);
627
628 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700629 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800630
631 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700632 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800633
634 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700635 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600636 OMAP3430_RST2_IVA2_MASK |
637 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700638 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800639}
640
Kevin Hilman8111b222009-04-28 15:27:44 -0700641static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700642{
Kevin Hilman8111b222009-04-28 15:27:44 -0700643 u16 mask, padconf;
644
645 /* In a stand alone OMAP3430 where there is not a stacked
646 * modem for the D2D Idle Ack and D2D MStandby must be pulled
647 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
648 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
649 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
650 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
651 padconf |= mask;
652 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
653
654 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
655 padconf |= mask;
656 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
657
Kevin Hilman8bd22942009-05-28 10:56:16 -0700658 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700659 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600660 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700661 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700662 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700663}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700664
Kevin Hilman8111b222009-04-28 15:27:44 -0700665static void __init prcm_setup_regs(void)
666{
Govindraj.Re5863682010-09-27 20:20:25 +0530667 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
668 OMAP3630_EN_UART4_MASK : 0;
669 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
670 OMAP3630_GRPSEL_UART4_MASK : 0;
671
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700672 /* XXX This should be handled by hwmod code or SCM init code */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600673 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300674
Kevin Hilman8bd22942009-05-28 10:56:16 -0700675 /*
Kevin Hilman8bd22942009-05-28 10:56:16 -0700676 * Enable control of expternal oscillator through
677 * sys_clkreq. In the long run clock framework should
678 * take care of this.
679 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700680 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700681 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
682 OMAP3430_GR_MOD,
683 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
684
685 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700686 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600687 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700688 WKUP_MOD, PM_WKEN);
689 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700690 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600691 OMAP3430_GRPSEL_GPT1_MASK |
692 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700693 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
694 /* For some reason IO doesn't generate wakeup event even if
695 * it is selected to mpu wakeup goup */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700696 omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700697 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800698
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530699 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700700 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530701 OMAP3430_DSS_MOD, PM_WKEN);
702
Kevin Hilmanb427f922009-10-22 14:48:13 -0700703 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700704 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530705 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600706 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
707 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
708 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
709 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700710 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000711 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700712 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530713 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600714 OMAP3430_GRPSEL_GPIO3_MASK |
715 OMAP3430_GRPSEL_GPIO4_MASK |
716 OMAP3430_GRPSEL_GPIO5_MASK |
717 OMAP3430_GRPSEL_GPIO6_MASK |
718 OMAP3430_GRPSEL_UART3_MASK |
719 OMAP3430_GRPSEL_MCBSP2_MASK |
720 OMAP3430_GRPSEL_MCBSP3_MASK |
721 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000722 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
723
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700724 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700725 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
726 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
727 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
728 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700729
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700730 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700731 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
732 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
733 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
734 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
735 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
736 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
737 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700738
Kevin Hilman014c46d2009-04-27 07:50:23 -0700739 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700740 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700741
Kevin Hilman1155e422008-11-25 11:48:24 -0800742 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700743 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700744}
745
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700746void omap3_pm_off_mode_enable(int enable)
747{
748 struct power_state *pwrst;
749 u32 state;
750
751 if (enable)
752 state = PWRDM_POWER_OFF;
753 else
754 state = PWRDM_POWER_RET;
755
756 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600757 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
758 pwrst->pwrdm == core_pwrdm &&
759 state == PWRDM_POWER_OFF) {
760 pwrst->next_state = PWRDM_POWER_RET;
Ricardo Salveti de Araujoe16b41b2011-01-31 11:35:25 -0200761 pr_warn("%s: Core OFF disabled due to errata i583\n",
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600762 __func__);
763 } else {
764 pwrst->next_state = state;
765 }
766 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700767 }
768}
769
Tero Kristo68d47782008-11-26 12:26:24 +0200770int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
771{
772 struct power_state *pwrst;
773
774 list_for_each_entry(pwrst, &pwrst_list, node) {
775 if (pwrst->pwrdm == pwrdm)
776 return pwrst->next_state;
777 }
778 return -EINVAL;
779}
780
781int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
782{
783 struct power_state *pwrst;
784
785 list_for_each_entry(pwrst, &pwrst_list, node) {
786 if (pwrst->pwrdm == pwrdm) {
787 pwrst->next_state = state;
788 return 0;
789 }
790 }
791 return -EINVAL;
792}
793
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300794static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700795{
796 struct power_state *pwrst;
797
798 if (!pwrdm->pwrsts)
799 return 0;
800
Ming Leid3d381c2009-08-22 21:20:26 +0800801 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700802 if (!pwrst)
803 return -ENOMEM;
804 pwrst->pwrdm = pwrdm;
805 pwrst->next_state = PWRDM_POWER_RET;
806 list_add(&pwrst->node, &pwrst_list);
807
808 if (pwrdm_has_hdwr_sar(pwrdm))
809 pwrdm_enable_hdwr_sar(pwrdm);
810
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530811 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700812}
813
814/*
815 * Enable hw supervised mode for all clockdomains if it's
816 * supported. Initiate sleep transition for other clockdomains, if
817 * they are not used
818 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300819static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700820{
821 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700822 clkdm_allow_idle(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700823 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
824 atomic_read(&clkdm->usecount) == 0)
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700825 clkdm_sleep(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700826 return 0;
827}
828
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530829void omap_push_sram_idle(void)
830{
831 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
832 omap34xx_cpu_suspend_sz);
Tero Kristo27d59a42008-10-13 13:15:00 +0300833 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
834 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
835 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530836}
837
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600838static void __init pm_errata_configure(void)
839{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600840 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -0600841 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600842 /* Enable the l2 cache toggling in sleep logic */
843 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600844 if (omap_rev() < OMAP3630_REV_ES1_2)
845 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600846 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600847}
848
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700849static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700850{
851 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -0700852 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700853 int ret;
854
855 if (!cpu_is_omap34xx())
856 return -ENODEV;
857
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600858 pm_errata_configure();
859
Kevin Hilman8bd22942009-05-28 10:56:16 -0700860 /* XXX prcm_setup_regs needs to be before enabling hw
861 * supervised mode for powerdomains */
862 prcm_setup_regs();
863
864 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
865 (irq_handler_t)prcm_interrupt_handler,
866 IRQF_DISABLED, "prcm", NULL);
867 if (ret) {
868 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
869 INT_34XX_PRCM_MPU_IRQ);
870 goto err1;
871 }
872
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300873 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700874 if (ret) {
875 printk(KERN_ERR "Failed to setup powerdomains\n");
876 goto err2;
877 }
878
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300879 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700880
881 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
882 if (mpu_pwrdm == NULL) {
883 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
884 goto err2;
885 }
886
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530887 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
888 per_pwrdm = pwrdm_lookup("per_pwrdm");
889 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +0200890 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530891
Paul Walmsley55ed9692010-01-26 20:12:59 -0700892 neon_clkdm = clkdm_lookup("neon_clkdm");
893 mpu_clkdm = clkdm_lookup("mpu_clkdm");
894 per_clkdm = clkdm_lookup("per_clkdm");
895 core_clkdm = clkdm_lookup("core_clkdm");
896
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530897 omap_push_sram_idle();
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700898#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700899 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700900#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700901
902 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300903 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700904
Nishanth Menon458e9992010-12-20 14:05:06 -0600905 /*
906 * RTA is disabled during initialization as per erratum i608
907 * it is safer to disable RTA by the bootloader, but we would like
908 * to be doubly sure here and prevent any mishaps.
909 */
910 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
911 omap3630_ctrl_disable_rta();
912
Paul Walmsley55ed9692010-01-26 20:12:59 -0700913 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300914 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
915 omap3_secure_ram_storage =
916 kmalloc(0x803F, GFP_KERNEL);
917 if (!omap3_secure_ram_storage)
918 printk(KERN_ERR "Memory allocation failed when"
919 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +0300920
Tero Kristo9d971402008-12-12 11:20:05 +0200921 local_irq_disable();
922 local_fiq_disable();
923
924 omap_dma_global_context_save();
Kevin Hilman617fcc92011-01-25 16:40:01 -0800925 omap3_save_secure_ram_context();
Tero Kristo9d971402008-12-12 11:20:05 +0200926 omap_dma_global_context_restore();
927
928 local_irq_enable();
929 local_fiq_enable();
930 }
931
932 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700933err1:
934 return ret;
935err2:
936 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
937 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
938 list_del(&pwrst->node);
939 kfree(pwrst);
940 }
941 return ret;
942}
943
944late_initcall(omap3_pm_init);