blob: 1ca6ef4c25b35d98346536b731194876b5a8274d [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Walmsley0d8e2d02010-11-24 16:49:05 -070031#include <linux/console.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070032
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/sram.h>
34#include <plat/clockdomain.h>
35#include <plat/powerdomain.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053037#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053038#include <plat/prcm.h>
39#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000040#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070041
Rajendra Nayak57f277b2008-09-26 17:49:34 +053042#include <asm/tlbflush.h>
43
Paul Walmsley59fb6592010-12-21 15:30:55 -070044#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070045#include "cm-regbits-34xx.h"
46#include "prm-regbits-34xx.h"
47
Paul Walmsley59fb6592010-12-21 15:30:55 -070048#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070049#include "pm.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030050#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060051#include "control.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030052
Kevin Hilmane83df172010-12-08 22:40:40 +000053#ifdef CONFIG_SUSPEND
54static suspend_state_t suspend_state = PM_SUSPEND_ON;
55static inline bool is_suspending(void)
56{
57 return (suspend_state != PM_SUSPEND_ON);
58}
59#else
60static inline bool is_suspending(void)
61{
62 return false;
63}
64#endif
65
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053066/* Scratchpad offsets */
Kevin Hilmande658152010-10-08 22:43:45 +000067#define OMAP343X_TABLE_ADDRESS_OFFSET 0xc4
68#define OMAP343X_TABLE_VALUE_OFFSET 0xc0
69#define OMAP343X_CONTROL_REG_VALUE_OFFSET 0xc8
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053070
Nishanth Menon8cdfd832010-12-20 14:05:05 -060071/* pm34xx errata defined in pm.h */
72u16 pm34xx_errata;
73
Kevin Hilman8bd22942009-05-28 10:56:16 -070074struct power_state {
75 struct powerdomain *pwrdm;
76 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070077#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070078 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070079#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070080 struct list_head node;
81};
82
83static LIST_HEAD(pwrst_list);
84
85static void (*_omap_sram_idle)(u32 *addr, int save_state);
86
Tero Kristo27d59a42008-10-13 13:15:00 +030087static int (*_omap_save_secure_sram)(u32 *addr);
88
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053089static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
90static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020091static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053092
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053093static inline void omap3_per_save_context(void)
94{
95 omap_gpio_save_context();
96}
97
98static inline void omap3_per_restore_context(void)
99{
100 omap_gpio_restore_context();
101}
102
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200103static void omap3_enable_io_chain(void)
104{
105 int timeout = 0;
106
107 if (omap_rev() >= OMAP3430_REV_ES3_1) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700108 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600109 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200110 /* Do a readback to assure write has been done */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700111 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200112
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700113 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600114 OMAP3430_ST_IO_CHAIN_MASK)) {
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200115 timeout++;
116 if (timeout > 1000) {
117 printk(KERN_ERR "Wake up daisy chain "
118 "activation failed.\n");
119 return;
120 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700121 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
Kevin Hilman0b96a3a2010-06-09 13:53:09 +0300122 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200123 }
124 }
125}
126
127static void omap3_disable_io_chain(void)
128{
129 if (omap_rev() >= OMAP3430_REV_ES3_1)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700130 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600131 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200132}
133
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530134static void omap3_core_save_context(void)
135{
136 u32 control_padconf_off;
137
138 /* Save the padconf registers */
139 control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
140 control_padconf_off |= START_PADCONF_SAVE;
141 omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
142 /* wait for the save to complete */
Roel Kluin1b6e8212010-01-08 10:29:07 -0800143 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
144 & PADCONF_SAVE_DONE))
Tero Kristodccaad82009-11-17 18:34:53 +0200145 udelay(1);
146
147 /*
148 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +0100149 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +0200150 */
151 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
152 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
153
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530154 /* Save the Interrupt controller context */
155 omap_intc_save_context();
156 /* Save the GPMC context */
157 omap3_gpmc_save_context();
158 /* Save the system control module context, padconf already save above*/
159 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000160 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530161}
162
163static void omap3_core_restore_context(void)
164{
165 /* Restore the control module context, padconf restored by h/w */
166 omap3_control_restore_context();
167 /* Restore the GPMC context */
168 omap3_gpmc_restore_context();
169 /* Restore the interrupt controller context */
170 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000171 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530172}
173
Tero Kristo9d971402008-12-12 11:20:05 +0200174/*
175 * FIXME: This function should be called before entering off-mode after
176 * OMAP3 secure services have been accessed. Currently it is only called
177 * once during boot sequence, but this works as we are not using secure
178 * services.
179 */
Tero Kristo27d59a42008-10-13 13:15:00 +0300180static void omap3_save_secure_ram_context(u32 target_mpu_state)
181{
182 u32 ret;
183
184 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300185 /*
186 * MPU next state must be set to POWER_ON temporarily,
187 * otherwise the WFI executed inside the ROM code
188 * will hang the system.
189 */
190 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
191 ret = _omap_save_secure_sram((u32 *)
192 __pa(omap3_secure_ram_storage));
193 pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
194 /* Following is for error tracking, it should not happen */
195 if (ret) {
196 printk(KERN_ERR "save_secure_sram() returns %08x\n",
197 ret);
198 while (1)
199 ;
200 }
201 }
202}
203
Jon Hunter77da2d92009-06-27 00:07:25 -0500204/*
205 * PRCM Interrupt Handler Helper Function
206 *
207 * The purpose of this function is to clear any wake-up events latched
208 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
209 * may occur whilst attempting to clear a PM_WKST_x register and thus
210 * set another bit in this register. A while loop is used to ensure
211 * that any peripheral wake-up events occurring while attempting to
212 * clear the PM_WKST_x are detected and cleared.
213 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700214static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500215{
Vikram Pandita71a80772009-07-17 19:33:09 -0500216 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500217 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
218 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
219 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700220 u16 grpsel_off = (regs == 3) ?
221 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700222 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500223
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700224 wkst = omap2_prm_read_mod_reg(module, wkst_off);
225 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500226 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700227 iclk = omap2_cm_read_mod_reg(module, iclk_off);
228 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500229 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500230 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700231 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500232 /*
233 * For USBHOST, we don't know whether HOST1 or
234 * HOST2 woke us up, so enable both f-clocks
235 */
236 if (module == OMAP3430ES2_USBHOST_MOD)
237 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700238 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
239 omap2_prm_write_mod_reg(wkst, module, wkst_off);
240 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700241 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500242 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700243 omap2_cm_write_mod_reg(iclk, module, iclk_off);
244 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500245 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700246
247 return c;
248}
249
250static int _prcm_int_handle_wakeup(void)
251{
252 int c;
253
254 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
255 c += prcm_clear_mod_irqs(CORE_MOD, 1);
256 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
257 if (omap_rev() > OMAP3430_REV_ES1_0) {
258 c += prcm_clear_mod_irqs(CORE_MOD, 3);
259 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
260 }
261
262 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500263}
264
265/*
266 * PRCM Interrupt Handler
267 *
268 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
269 * interrupts from the PRCM for the MPU. These bits must be cleared in
270 * order to clear the PRCM interrupt. The PRCM interrupt handler is
271 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
272 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
273 * register indicates that a wake-up event is pending for the MPU and
274 * this bit can only be cleared if the all the wake-up events latched
275 * in the various PM_WKST_x registers have been cleared. The interrupt
276 * handler is implemented using a do-while loop so that if a wake-up
277 * event occurred during the processing of the prcm interrupt handler
278 * (setting a bit in the corresponding PM_WKST_x register and thus
279 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
280 * this would be handled.
281 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700282static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
283{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700284 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700285 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700286
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700287 irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700288 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700289 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700290 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
291 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700292
Kevin Hilmand6290a32010-04-26 14:59:09 -0700293 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600294 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
295 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700296 c = _prcm_int_handle_wakeup();
297
298 /*
299 * Is the MPU PRCM interrupt handler racing with the
300 * IVA2 PRCM interrupt handler ?
301 */
302 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
303 "but no wakeup sources are marked\n");
304 } else {
305 /* XXX we need to expand our PRCM interrupt handler */
306 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
307 "no code to handle it (%08x)\n", irqstatus_mpu);
308 }
309
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700310 omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
Jon Hunter77da2d92009-06-27 00:07:25 -0500311 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700312
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700313 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700314 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
315 irqstatus_mpu &= irqenable_mpu;
316
317 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700318
319 return IRQ_HANDLED;
320}
321
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530322static void restore_control_register(u32 val)
323{
324 __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
325}
326
327/* Function to restore the table entry that was modified for enabling MMU */
328static void restore_table_entry(void)
329{
Manjunath Kondaiah G4d63bc12010-10-08 09:56:11 -0700330 void __iomem *scratchpad_address;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530331 u32 previous_value, control_reg_value;
332 u32 *address;
333
334 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
335
336 /* Get address of entry that was modified */
337 address = (u32 *)__raw_readl(scratchpad_address +
338 OMAP343X_TABLE_ADDRESS_OFFSET);
339 /* Get the previous value which needs to be restored */
340 previous_value = __raw_readl(scratchpad_address +
341 OMAP343X_TABLE_VALUE_OFFSET);
342 address = __va(address);
343 *address = previous_value;
344 flush_tlb_all();
345 control_reg_value = __raw_readl(scratchpad_address
346 + OMAP343X_CONTROL_REG_VALUE_OFFSET);
347 /* This will enable caches and prediction */
348 restore_control_register(control_reg_value);
349}
350
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530351void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700352{
353 /* Variable to tell what needs to be saved and restored
354 * in omap_sram_idle*/
355 /* save_state = 0 => Nothing to save and restored */
356 /* save_state = 1 => Only L1 and logic lost */
357 /* save_state = 2 => Only L2 lost */
358 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530359 int save_state = 0;
360 int mpu_next_state = PWRDM_POWER_ON;
361 int per_next_state = PWRDM_POWER_ON;
362 int core_next_state = PWRDM_POWER_ON;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530363 int core_prev_state, per_prev_state;
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300364 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700365
366 if (!_omap_sram_idle)
367 return;
368
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530369 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
370 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
371 pwrdm_clear_all_prev_pwrst(core_pwrdm);
372 pwrdm_clear_all_prev_pwrst(per_pwrdm);
373
Kevin Hilman8bd22942009-05-28 10:56:16 -0700374 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
375 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530376 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700377 case PWRDM_POWER_RET:
378 /* No need to save context */
379 save_state = 0;
380 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530381 case PWRDM_POWER_OFF:
382 save_state = 3;
383 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700384 default:
385 /* Invalid state */
386 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
387 return;
388 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300389 pwrdm_pre_transition();
390
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530391 /* NEON control */
392 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200393 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530394
Mike Chan40742fa2010-05-03 16:04:06 -0700395 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800396 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200397 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700398 if (omap3_has_io_wakeup() &&
399 (per_next_state < PWRDM_POWER_ON ||
400 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700401 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Mike Chan40742fa2010-05-03 16:04:06 -0700402 omap3_enable_io_chain();
403 }
404
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700405 /* Block console output in case it is on one of the OMAP UARTs */
Kevin Hilmane83df172010-12-08 22:40:40 +0000406 if (!is_suspending())
407 if (per_next_state < PWRDM_POWER_ON ||
408 core_next_state < PWRDM_POWER_ON)
409 if (try_acquire_console_sem())
410 goto console_still_active;
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700411
Mike Chan40742fa2010-05-03 16:04:06 -0700412 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800413 if (per_next_state < PWRDM_POWER_ON) {
Kevin Hilman658ce972008-11-04 20:50:52 -0800414 omap_uart_prepare_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530415 omap_uart_prepare_idle(3);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800416 omap2_gpio_prepare_for_idle(per_next_state);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700417 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200418 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800419 }
420
421 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530422 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530423 omap_uart_prepare_idle(0);
424 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530425 if (core_next_state == PWRDM_POWER_OFF) {
426 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700427 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530428 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530429 }
Mike Chan40742fa2010-05-03 16:04:06 -0700430
Tero Kristof18cc2f2009-10-23 19:03:50 +0300431 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700432
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530433 /*
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530434 * On EMU/HS devices ROM code restores a SRDC value
435 * from scratchpad which has automatic self refresh on timeout
Jean Pihet83521292010-12-18 16:44:46 +0100436 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530437 * Hence store/restore the SDRC_POWER register here.
438 */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300439 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
440 omap_type() != OMAP2_DEVICE_TYPE_GP &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530441 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300442 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300443
444 /*
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530445 * omap3_arm_context is the location where ARM registers
446 * get saved. The restore path then reads from this
447 * location and restores them back.
448 */
449 _omap_sram_idle(omap3_arm_context, save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700450 cpu_init();
451
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530452 /* Restore normal SDRC POWER settings */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300453 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
454 omap_type() != OMAP2_DEVICE_TYPE_GP &&
455 core_next_state == PWRDM_POWER_OFF)
456 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
457
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530458 /* Restore table entry modified during MMU restoration */
459 if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
460 restore_table_entry();
461
Kevin Hilman658ce972008-11-04 20:50:52 -0800462 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530463 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530464 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
465 if (core_prev_state == PWRDM_POWER_OFF) {
466 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700467 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530468 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300469 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530470 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800471 omap_uart_resume_idle(0);
472 omap_uart_resume_idle(1);
473 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700474 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800475 OMAP3430_GR_MOD,
476 OMAP3_PRM_VOLTCTRL_OFFSET);
477 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300478 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800479
480 /* PER */
481 if (per_next_state < PWRDM_POWER_ON) {
482 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800483 omap2_gpio_resume_after_idle();
484 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800485 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200486 omap_uart_resume_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530487 omap_uart_resume_idle(3);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530488 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300489
Kevin Hilmane83df172010-12-08 22:40:40 +0000490 if (!is_suspending())
491 release_console_sem();
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700492
493console_still_active:
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200494 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300495 if (omap3_has_io_wakeup() &&
496 (per_next_state < PWRDM_POWER_ON ||
497 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700498 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
499 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200500 omap3_disable_io_chain();
501 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800502
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300503 pwrdm_post_transition();
504
Tero Kristoc16c3f62008-12-11 16:46:57 +0200505 omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700506}
507
Rajendra Nayak20b01662008-10-08 17:31:22 +0530508int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700509{
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700510 if (!sleep_while_idle)
511 return 0;
Kevin Hilman4af40162009-02-04 10:51:40 -0800512 if (!omap_uart_can_sleep())
513 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700514 return 1;
515}
516
Kevin Hilman8bd22942009-05-28 10:56:16 -0700517static void omap3_pm_idle(void)
518{
519 local_irq_disable();
520 local_fiq_disable();
521
522 if (!omap3_can_sleep())
523 goto out;
524
Tero Kristocf228542009-03-20 15:21:02 +0200525 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700526 goto out;
527
528 omap_sram_idle();
529
530out:
531 local_fiq_enable();
532 local_irq_enable();
533}
534
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700535#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700536static int omap3_pm_suspend(void)
537{
538 struct power_state *pwrst;
539 int state, ret = 0;
540
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200541 if (wakeup_timer_seconds || wakeup_timer_milliseconds)
542 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
543 wakeup_timer_milliseconds);
Kevin Hilmand7814e42009-10-06 14:30:23 -0700544
Kevin Hilman8bd22942009-05-28 10:56:16 -0700545 /* Read current next_pwrsts */
546 list_for_each_entry(pwrst, &pwrst_list, node)
547 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
548 /* Set ones wanted by suspend */
549 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530550 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700551 goto restore;
552 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
553 goto restore;
554 }
555
Kevin Hilman4af40162009-02-04 10:51:40 -0800556 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300557 omap3_intc_suspend();
558
Kevin Hilman8bd22942009-05-28 10:56:16 -0700559 omap_sram_idle();
560
561restore:
562 /* Restore next_pwrsts */
563 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700564 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
565 if (state > pwrst->next_state) {
566 printk(KERN_INFO "Powerdomain (%s) didn't enter "
567 "target state %d\n",
568 pwrst->pwrdm->name, pwrst->next_state);
569 ret = -1;
570 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530571 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700572 }
573 if (ret)
574 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
575 else
576 printk(KERN_INFO "Successfully put all powerdomains "
577 "to target state\n");
578
579 return ret;
580}
581
Tero Kristo24662112009-03-05 16:32:23 +0200582static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700583{
584 int ret = 0;
585
Tero Kristo24662112009-03-05 16:32:23 +0200586 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700587 case PM_SUSPEND_STANDBY:
588 case PM_SUSPEND_MEM:
589 ret = omap3_pm_suspend();
590 break;
591 default:
592 ret = -EINVAL;
593 }
594
595 return ret;
596}
597
Tero Kristo24662112009-03-05 16:32:23 +0200598/* Hooks to enable / disable UART interrupts during suspend */
599static int omap3_pm_begin(suspend_state_t state)
600{
Jean Pihetc1663812010-12-09 18:39:58 +0100601 disable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200602 suspend_state = state;
603 omap_uart_enable_irqs(0);
604 return 0;
605}
606
607static void omap3_pm_end(void)
608{
609 suspend_state = PM_SUSPEND_ON;
610 omap_uart_enable_irqs(1);
Jean Pihetc1663812010-12-09 18:39:58 +0100611 enable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200612 return;
613}
614
Kevin Hilman8bd22942009-05-28 10:56:16 -0700615static struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200616 .begin = omap3_pm_begin,
617 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700618 .enter = omap3_pm_enter,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700619 .valid = suspend_valid_only_mem,
620};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700621#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700622
Kevin Hilman1155e422008-11-25 11:48:24 -0800623
624/**
625 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
626 * retention
627 *
628 * In cases where IVA2 is activated by bootcode, it may prevent
629 * full-chip retention or off-mode because it is not idle. This
630 * function forces the IVA2 into idle state so it can go
631 * into retention/off and thus allow full-chip retention/off.
632 *
633 **/
634static void __init omap3_iva_idle(void)
635{
636 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700637 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800638
639 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700640 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800641 OMAP3430_CLKACTIVITY_IVA2_MASK))
642 return;
643
644 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700645 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600646 OMAP3430_RST2_IVA2_MASK |
647 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700648 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800649
650 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700651 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800652 OMAP3430_IVA2_MOD, CM_FCLKEN);
653
654 /* Set IVA2 boot mode to 'idle' */
655 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
656 OMAP343X_CONTROL_IVA2_BOOTMOD);
657
658 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700659 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800660
661 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700662 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800663
664 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700665 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600666 OMAP3430_RST2_IVA2_MASK |
667 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700668 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800669}
670
Kevin Hilman8111b222009-04-28 15:27:44 -0700671static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700672{
Kevin Hilman8111b222009-04-28 15:27:44 -0700673 u16 mask, padconf;
674
675 /* In a stand alone OMAP3430 where there is not a stacked
676 * modem for the D2D Idle Ack and D2D MStandby must be pulled
677 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
678 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
679 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
680 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
681 padconf |= mask;
682 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
683
684 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
685 padconf |= mask;
686 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
687
Kevin Hilman8bd22942009-05-28 10:56:16 -0700688 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700689 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600690 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700691 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700692 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700693}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700694
Kevin Hilman8111b222009-04-28 15:27:44 -0700695static void __init prcm_setup_regs(void)
696{
Govindraj.Re5863682010-09-27 20:20:25 +0530697 u32 omap3630_auto_uart4_mask = cpu_is_omap3630() ?
698 OMAP3630_AUTO_UART4_MASK : 0;
699 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
700 OMAP3630_EN_UART4_MASK : 0;
701 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
702 OMAP3630_GRPSEL_UART4_MASK : 0;
703
704
Kevin Hilman8bd22942009-05-28 10:56:16 -0700705 /* XXX Reset all wkdeps. This should be done when initializing
706 * powerdomains */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700707 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
708 omap2_prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
709 omap2_prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
710 omap2_prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
711 omap2_prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
712 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700713 if (omap_rev() > OMAP3430_REV_ES1_0) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700714 omap2_prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
715 omap2_prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700716 } else
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700717 omap2_prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700718
719 /*
720 * Enable interface clock autoidle for all modules.
721 * Note that in the long run this should be done by clockfw
722 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700723 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600724 OMAP3430_AUTO_MODEM_MASK |
725 OMAP3430ES2_AUTO_MMC3_MASK |
726 OMAP3430ES2_AUTO_ICR_MASK |
727 OMAP3430_AUTO_AES2_MASK |
728 OMAP3430_AUTO_SHA12_MASK |
729 OMAP3430_AUTO_DES2_MASK |
730 OMAP3430_AUTO_MMC2_MASK |
731 OMAP3430_AUTO_MMC1_MASK |
732 OMAP3430_AUTO_MSPRO_MASK |
733 OMAP3430_AUTO_HDQ_MASK |
734 OMAP3430_AUTO_MCSPI4_MASK |
735 OMAP3430_AUTO_MCSPI3_MASK |
736 OMAP3430_AUTO_MCSPI2_MASK |
737 OMAP3430_AUTO_MCSPI1_MASK |
738 OMAP3430_AUTO_I2C3_MASK |
739 OMAP3430_AUTO_I2C2_MASK |
740 OMAP3430_AUTO_I2C1_MASK |
741 OMAP3430_AUTO_UART2_MASK |
742 OMAP3430_AUTO_UART1_MASK |
743 OMAP3430_AUTO_GPT11_MASK |
744 OMAP3430_AUTO_GPT10_MASK |
745 OMAP3430_AUTO_MCBSP5_MASK |
746 OMAP3430_AUTO_MCBSP1_MASK |
747 OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
748 OMAP3430_AUTO_MAILBOXES_MASK |
749 OMAP3430_AUTO_OMAPCTRL_MASK |
750 OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
751 OMAP3430_AUTO_HSOTGUSB_MASK |
752 OMAP3430_AUTO_SAD2D_MASK |
753 OMAP3430_AUTO_SSI_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700754 CORE_MOD, CM_AUTOIDLE1);
755
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700756 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600757 OMAP3430_AUTO_PKA_MASK |
758 OMAP3430_AUTO_AES1_MASK |
759 OMAP3430_AUTO_RNG_MASK |
760 OMAP3430_AUTO_SHA11_MASK |
761 OMAP3430_AUTO_DES1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700762 CORE_MOD, CM_AUTOIDLE2);
763
764 if (omap_rev() > OMAP3430_REV_ES1_0) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700765 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600766 OMAP3430_AUTO_MAD2D_MASK |
767 OMAP3430ES2_AUTO_USBTLL_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700768 CORE_MOD, CM_AUTOIDLE3);
769 }
770
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700771 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600772 OMAP3430_AUTO_WDT2_MASK |
773 OMAP3430_AUTO_WDT1_MASK |
774 OMAP3430_AUTO_GPIO1_MASK |
775 OMAP3430_AUTO_32KSYNC_MASK |
776 OMAP3430_AUTO_GPT12_MASK |
777 OMAP3430_AUTO_GPT1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700778 WKUP_MOD, CM_AUTOIDLE);
779
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700780 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600781 OMAP3430_AUTO_DSS_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700782 OMAP3430_DSS_MOD,
783 CM_AUTOIDLE);
784
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700785 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600786 OMAP3430_AUTO_CAM_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700787 OMAP3430_CAM_MOD,
788 CM_AUTOIDLE);
789
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700790 omap2_cm_write_mod_reg(
Govindraj.Re5863682010-09-27 20:20:25 +0530791 omap3630_auto_uart4_mask |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600792 OMAP3430_AUTO_GPIO6_MASK |
793 OMAP3430_AUTO_GPIO5_MASK |
794 OMAP3430_AUTO_GPIO4_MASK |
795 OMAP3430_AUTO_GPIO3_MASK |
796 OMAP3430_AUTO_GPIO2_MASK |
797 OMAP3430_AUTO_WDT3_MASK |
798 OMAP3430_AUTO_UART3_MASK |
799 OMAP3430_AUTO_GPT9_MASK |
800 OMAP3430_AUTO_GPT8_MASK |
801 OMAP3430_AUTO_GPT7_MASK |
802 OMAP3430_AUTO_GPT6_MASK |
803 OMAP3430_AUTO_GPT5_MASK |
804 OMAP3430_AUTO_GPT4_MASK |
805 OMAP3430_AUTO_GPT3_MASK |
806 OMAP3430_AUTO_GPT2_MASK |
807 OMAP3430_AUTO_MCBSP4_MASK |
808 OMAP3430_AUTO_MCBSP3_MASK |
809 OMAP3430_AUTO_MCBSP2_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700810 OMAP3430_PER_MOD,
811 CM_AUTOIDLE);
812
813 if (omap_rev() > OMAP3430_REV_ES1_0) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700814 omap2_cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600815 OMAP3430ES2_AUTO_USBHOST_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700816 OMAP3430ES2_USBHOST_MOD,
817 CM_AUTOIDLE);
818 }
819
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600820 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300821
Kevin Hilman8bd22942009-05-28 10:56:16 -0700822 /*
823 * Set all plls to autoidle. This is needed until autoidle is
824 * enabled by clockfw
825 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700826 omap2_cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700827 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700828 omap2_cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700829 MPU_MOD,
830 CM_AUTOIDLE2);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700831 omap2_cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
Kevin Hilman8bd22942009-05-28 10:56:16 -0700832 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
833 PLL_MOD,
834 CM_AUTOIDLE);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700835 omap2_cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700836 PLL_MOD,
837 CM_AUTOIDLE2);
838
839 /*
840 * Enable control of expternal oscillator through
841 * sys_clkreq. In the long run clock framework should
842 * take care of this.
843 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700844 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700845 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
846 OMAP3430_GR_MOD,
847 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
848
849 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700850 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600851 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700852 WKUP_MOD, PM_WKEN);
853 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700854 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600855 OMAP3430_GRPSEL_GPT1_MASK |
856 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700857 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
858 /* For some reason IO doesn't generate wakeup event even if
859 * it is selected to mpu wakeup goup */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700860 omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700861 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800862
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530863 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700864 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530865 OMAP3430_DSS_MOD, PM_WKEN);
866
Kevin Hilmanb427f922009-10-22 14:48:13 -0700867 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700868 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530869 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600870 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
871 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
872 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
873 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700874 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000875 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700876 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530877 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600878 OMAP3430_GRPSEL_GPIO3_MASK |
879 OMAP3430_GRPSEL_GPIO4_MASK |
880 OMAP3430_GRPSEL_GPIO5_MASK |
881 OMAP3430_GRPSEL_GPIO6_MASK |
882 OMAP3430_GRPSEL_UART3_MASK |
883 OMAP3430_GRPSEL_MCBSP2_MASK |
884 OMAP3430_GRPSEL_MCBSP3_MASK |
885 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000886 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
887
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700888 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700889 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
890 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
891 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
892 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700893
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700894 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700895 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
896 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
897 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
898 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
899 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
900 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
901 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700902
Kevin Hilman014c46d2009-04-27 07:50:23 -0700903 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700904 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700905
Kevin Hilman1155e422008-11-25 11:48:24 -0800906 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700907 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700908}
909
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700910void omap3_pm_off_mode_enable(int enable)
911{
912 struct power_state *pwrst;
913 u32 state;
914
915 if (enable)
916 state = PWRDM_POWER_OFF;
917 else
918 state = PWRDM_POWER_RET;
919
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530920#ifdef CONFIG_CPU_IDLE
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600921 /*
922 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
923 * enable OFF mode in a stable form for previous revisions, restrict
924 * instead to RET
925 */
926 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
927 omap3_cpuidle_update_states(state, PWRDM_POWER_RET);
928 else
929 omap3_cpuidle_update_states(state, state);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530930#endif
931
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700932 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600933 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
934 pwrst->pwrdm == core_pwrdm &&
935 state == PWRDM_POWER_OFF) {
936 pwrst->next_state = PWRDM_POWER_RET;
937 WARN_ONCE(1,
938 "%s: Core OFF disabled due to errata i583\n",
939 __func__);
940 } else {
941 pwrst->next_state = state;
942 }
943 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700944 }
945}
946
Tero Kristo68d47782008-11-26 12:26:24 +0200947int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
948{
949 struct power_state *pwrst;
950
951 list_for_each_entry(pwrst, &pwrst_list, node) {
952 if (pwrst->pwrdm == pwrdm)
953 return pwrst->next_state;
954 }
955 return -EINVAL;
956}
957
958int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
959{
960 struct power_state *pwrst;
961
962 list_for_each_entry(pwrst, &pwrst_list, node) {
963 if (pwrst->pwrdm == pwrdm) {
964 pwrst->next_state = state;
965 return 0;
966 }
967 }
968 return -EINVAL;
969}
970
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300971static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700972{
973 struct power_state *pwrst;
974
975 if (!pwrdm->pwrsts)
976 return 0;
977
Ming Leid3d381c2009-08-22 21:20:26 +0800978 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700979 if (!pwrst)
980 return -ENOMEM;
981 pwrst->pwrdm = pwrdm;
982 pwrst->next_state = PWRDM_POWER_RET;
983 list_add(&pwrst->node, &pwrst_list);
984
985 if (pwrdm_has_hdwr_sar(pwrdm))
986 pwrdm_enable_hdwr_sar(pwrdm);
987
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530988 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700989}
990
991/*
992 * Enable hw supervised mode for all clockdomains if it's
993 * supported. Initiate sleep transition for other clockdomains, if
994 * they are not used
995 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300996static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700997{
998 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
999 omap2_clkdm_allow_idle(clkdm);
1000 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
1001 atomic_read(&clkdm->usecount) == 0)
1002 omap2_clkdm_sleep(clkdm);
1003 return 0;
1004}
1005
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301006void omap_push_sram_idle(void)
1007{
1008 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
1009 omap34xx_cpu_suspend_sz);
Tero Kristo27d59a42008-10-13 13:15:00 +03001010 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
1011 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
1012 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301013}
1014
Nishanth Menon8cdfd832010-12-20 14:05:05 -06001015static void __init pm_errata_configure(void)
1016{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -06001017 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -06001018 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -06001019 /* Enable the l2 cache toggling in sleep logic */
1020 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -06001021 if (omap_rev() < OMAP3630_REV_ES1_2)
1022 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -06001023 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -06001024}
1025
Kevin Hilman7cc515f2009-06-10 09:02:25 -07001026static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -07001027{
1028 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -07001029 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -07001030 int ret;
1031
1032 if (!cpu_is_omap34xx())
1033 return -ENODEV;
1034
Nishanth Menon8cdfd832010-12-20 14:05:05 -06001035 pm_errata_configure();
1036
Kevin Hilman8bd22942009-05-28 10:56:16 -07001037 printk(KERN_ERR "Power Management for TI OMAP3.\n");
1038
1039 /* XXX prcm_setup_regs needs to be before enabling hw
1040 * supervised mode for powerdomains */
1041 prcm_setup_regs();
1042
1043 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1044 (irq_handler_t)prcm_interrupt_handler,
1045 IRQF_DISABLED, "prcm", NULL);
1046 if (ret) {
1047 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1048 INT_34XX_PRCM_MPU_IRQ);
1049 goto err1;
1050 }
1051
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001052 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001053 if (ret) {
1054 printk(KERN_ERR "Failed to setup powerdomains\n");
1055 goto err2;
1056 }
1057
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001058 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001059
1060 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1061 if (mpu_pwrdm == NULL) {
1062 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1063 goto err2;
1064 }
1065
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301066 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1067 per_pwrdm = pwrdm_lookup("per_pwrdm");
1068 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +02001069 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301070
Paul Walmsley55ed9692010-01-26 20:12:59 -07001071 neon_clkdm = clkdm_lookup("neon_clkdm");
1072 mpu_clkdm = clkdm_lookup("mpu_clkdm");
1073 per_clkdm = clkdm_lookup("per_clkdm");
1074 core_clkdm = clkdm_lookup("core_clkdm");
1075
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301076 omap_push_sram_idle();
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001077#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -07001078 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001079#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -07001080
1081 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +03001082 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001083
Nishanth Menon458e9992010-12-20 14:05:06 -06001084 /*
1085 * RTA is disabled during initialization as per erratum i608
1086 * it is safer to disable RTA by the bootloader, but we would like
1087 * to be doubly sure here and prevent any mishaps.
1088 */
1089 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
1090 omap3630_ctrl_disable_rta();
1091
Paul Walmsley55ed9692010-01-26 20:12:59 -07001092 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +03001093 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1094 omap3_secure_ram_storage =
1095 kmalloc(0x803F, GFP_KERNEL);
1096 if (!omap3_secure_ram_storage)
1097 printk(KERN_ERR "Memory allocation failed when"
1098 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +03001099
Tero Kristo9d971402008-12-12 11:20:05 +02001100 local_irq_disable();
1101 local_fiq_disable();
1102
1103 omap_dma_global_context_save();
1104 omap3_save_secure_ram_context(PWRDM_POWER_ON);
1105 omap_dma_global_context_restore();
1106
1107 local_irq_enable();
1108 local_fiq_enable();
1109 }
1110
1111 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001112err1:
1113 return ret;
1114err2:
1115 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1116 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1117 list_del(&pwrst->node);
1118 kfree(pwrst);
1119 }
1120 return ret;
1121}
1122
1123late_initcall(omap3_pm_init);