blob: 7e1ecc8e35acb11924d525c59c111ea1237effe0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
1228 /* Need to check both planes against the pipe */
1229 for (i = 0; i < 2; i++) {
1230 reg = DSPCNTR(i);
1231 val = I915_READ(reg);
1232 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1233 DISPPLANE_SEL_PIPE_SHIFT;
1234 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1235 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1236 i, pipe ? 'B' : 'A');
1237 }
1238}
1239
Jesse Barnes92f25842011-01-04 15:09:34 -08001240static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1241{
1242 u32 val;
1243 bool enabled;
1244
1245 val = I915_READ(PCH_DREF_CONTROL);
1246 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1247 DREF_SUPERSPREAD_SOURCE_MASK));
1248 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1249}
1250
1251static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1252 enum pipe pipe)
1253{
1254 int reg;
1255 u32 val;
1256 bool enabled;
1257
1258 reg = TRANSCONF(pipe);
1259 val = I915_READ(reg);
1260 enabled = !!(val & TRANS_ENABLE);
1261 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1262}
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001265 * intel_enable_pll - enable a PLL
1266 * @dev_priv: i915 private structure
1267 * @pipe: pipe PLL to enable
1268 *
1269 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1270 * make sure the PLL reg is writable first though, since the panel write
1271 * protect mechanism may be enabled.
1272 *
1273 * Note! This is for pre-ILK only.
1274 */
1275static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1276{
1277 int reg;
1278 u32 val;
1279
1280 /* No really, not for ILK+ */
1281 BUG_ON(dev_priv->info->gen >= 5);
1282
1283 /* PLL is protected by panel, make sure we can write it */
1284 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1285 assert_panel_unlocked(dev_priv, pipe);
1286
1287 reg = DPLL(pipe);
1288 val = I915_READ(reg);
1289 val |= DPLL_VCO_ENABLE;
1290
1291 /* We do this three times for luck */
1292 I915_WRITE(reg, val);
1293 POSTING_READ(reg);
1294 udelay(150); /* wait for warmup */
1295 I915_WRITE(reg, val);
1296 POSTING_READ(reg);
1297 udelay(150); /* wait for warmup */
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300 udelay(150); /* wait for warmup */
1301}
1302
1303/**
1304 * intel_disable_pll - disable a PLL
1305 * @dev_priv: i915 private structure
1306 * @pipe: pipe PLL to disable
1307 *
1308 * Disable the PLL for @pipe, making sure the pipe is off first.
1309 *
1310 * Note! This is for pre-ILK only.
1311 */
1312static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1313{
1314 int reg;
1315 u32 val;
1316
1317 /* Don't disable pipe A or pipe A PLLs if needed */
1318 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1319 return;
1320
1321 /* Make sure the pipe isn't still relying on us */
1322 assert_pipe_disabled(dev_priv, pipe);
1323
1324 reg = DPLL(pipe);
1325 val = I915_READ(reg);
1326 val &= ~DPLL_VCO_ENABLE;
1327 I915_WRITE(reg, val);
1328 POSTING_READ(reg);
1329}
1330
1331/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001332 * intel_enable_pch_pll - enable PCH PLL
1333 * @dev_priv: i915 private structure
1334 * @pipe: pipe PLL to enable
1335 *
1336 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1337 * drives the transcoder clock.
1338 */
1339static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /* PCH only available on ILK+ */
1346 BUG_ON(dev_priv->info->gen < 5);
1347
1348 /* PCH refclock must be enabled first */
1349 assert_pch_refclk_enabled(dev_priv);
1350
1351 reg = PCH_DPLL(pipe);
1352 val = I915_READ(reg);
1353 val |= DPLL_VCO_ENABLE;
1354 I915_WRITE(reg, val);
1355 POSTING_READ(reg);
1356 udelay(200);
1357}
1358
1359static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
1362 int reg;
1363 u32 val;
1364
1365 /* PCH only available on ILK+ */
1366 BUG_ON(dev_priv->info->gen < 5);
1367
1368 /* Make sure transcoder isn't still depending on us */
1369 assert_transcoder_disabled(dev_priv, pipe);
1370
1371 reg = PCH_DPLL(pipe);
1372 val = I915_READ(reg);
1373 val &= ~DPLL_VCO_ENABLE;
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(200);
1377}
1378
Jesse Barnes040484a2011-01-03 12:14:26 -08001379static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1380 enum pipe pipe)
1381{
1382 int reg;
1383 u32 val;
1384
1385 /* PCH only available on ILK+ */
1386 BUG_ON(dev_priv->info->gen < 5);
1387
1388 /* Make sure PCH DPLL is enabled */
1389 assert_pch_pll_enabled(dev_priv, pipe);
1390
1391 /* FDI must be feeding us bits for PCH ports */
1392 assert_fdi_tx_enabled(dev_priv, pipe);
1393 assert_fdi_rx_enabled(dev_priv, pipe);
1394
1395 reg = TRANSCONF(pipe);
1396 val = I915_READ(reg);
1397 /*
1398 * make the BPC in transcoder be consistent with
1399 * that in pipeconf reg.
1400 */
1401 val &= ~PIPE_BPC_MASK;
1402 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1403 I915_WRITE(reg, val | TRANS_ENABLE);
1404 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1405 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1406}
1407
1408static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1409 enum pipe pipe)
1410{
1411 int reg;
1412 u32 val;
1413
1414 /* FDI relies on the transcoder */
1415 assert_fdi_tx_disabled(dev_priv, pipe);
1416 assert_fdi_rx_disabled(dev_priv, pipe);
1417
1418 reg = TRANSCONF(pipe);
1419 val = I915_READ(reg);
1420 val &= ~TRANS_ENABLE;
1421 I915_WRITE(reg, val);
1422 /* wait for PCH transcoder off, transcoder state */
1423 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1424 DRM_ERROR("failed to disable transcoder\n");
1425}
1426
Jesse Barnes92f25842011-01-04 15:09:34 -08001427/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001428 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001429 * @dev_priv: i915 private structure
1430 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001431 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001432 *
1433 * Enable @pipe, making sure that various hardware specific requirements
1434 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1435 *
1436 * @pipe should be %PIPE_A or %PIPE_B.
1437 *
1438 * Will wait until the pipe is actually running (i.e. first vblank) before
1439 * returning.
1440 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001441static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1442 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001443{
1444 int reg;
1445 u32 val;
1446
1447 /*
1448 * A pipe without a PLL won't actually be able to drive bits from
1449 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1450 * need the check.
1451 */
1452 if (!HAS_PCH_SPLIT(dev_priv->dev))
1453 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001454 else {
1455 if (pch_port) {
1456 /* if driving the PCH, we need FDI enabled */
1457 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1458 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1459 }
1460 /* FIXME: assert CPU port conditions for SNB+ */
1461 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001462
1463 reg = PIPECONF(pipe);
1464 val = I915_READ(reg);
1465 val |= PIPECONF_ENABLE;
1466 I915_WRITE(reg, val);
1467 POSTING_READ(reg);
1468 intel_wait_for_vblank(dev_priv->dev, pipe);
1469}
1470
1471/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001472 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001473 * @dev_priv: i915 private structure
1474 * @pipe: pipe to disable
1475 *
1476 * Disable @pipe, making sure that various hardware specific requirements
1477 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1478 *
1479 * @pipe should be %PIPE_A or %PIPE_B.
1480 *
1481 * Will wait until the pipe has shut down before returning.
1482 */
1483static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1484 enum pipe pipe)
1485{
1486 int reg;
1487 u32 val;
1488
1489 /*
1490 * Make sure planes won't keep trying to pump pixels to us,
1491 * or we might hang the display.
1492 */
1493 assert_planes_disabled(dev_priv, pipe);
1494
1495 /* Don't disable pipe A or pipe A PLLs if needed */
1496 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1497 return;
1498
1499 reg = PIPECONF(pipe);
1500 val = I915_READ(reg);
1501 val &= ~PIPECONF_ENABLE;
1502 I915_WRITE(reg, val);
1503 POSTING_READ(reg);
1504 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1505}
1506
1507/**
1508 * intel_enable_plane - enable a display plane on a given pipe
1509 * @dev_priv: i915 private structure
1510 * @plane: plane to enable
1511 * @pipe: pipe being fed
1512 *
1513 * Enable @plane on @pipe, making sure that @pipe is running first.
1514 */
1515static void intel_enable_plane(struct drm_i915_private *dev_priv,
1516 enum plane plane, enum pipe pipe)
1517{
1518 int reg;
1519 u32 val;
1520
1521 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1522 assert_pipe_enabled(dev_priv, pipe);
1523
1524 reg = DSPCNTR(plane);
1525 val = I915_READ(reg);
1526 val |= DISPLAY_PLANE_ENABLE;
1527 I915_WRITE(reg, val);
1528 POSTING_READ(reg);
1529 intel_wait_for_vblank(dev_priv->dev, pipe);
1530}
1531
1532/*
1533 * Plane regs are double buffered, going from enabled->disabled needs a
1534 * trigger in order to latch. The display address reg provides this.
1535 */
1536static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1537 enum plane plane)
1538{
1539 u32 reg = DSPADDR(plane);
1540 I915_WRITE(reg, I915_READ(reg));
1541}
1542
1543/**
1544 * intel_disable_plane - disable a display plane
1545 * @dev_priv: i915 private structure
1546 * @plane: plane to disable
1547 * @pipe: pipe consuming the data
1548 *
1549 * Disable @plane; should be an independent operation.
1550 */
1551static void intel_disable_plane(struct drm_i915_private *dev_priv,
1552 enum plane plane, enum pipe pipe)
1553{
1554 int reg;
1555 u32 val;
1556
1557 reg = DSPCNTR(plane);
1558 val = I915_READ(reg);
1559 val &= ~DISPLAY_PLANE_ENABLE;
1560 I915_WRITE(reg, val);
1561 POSTING_READ(reg);
1562 intel_flush_display_plane(dev_priv, plane);
1563 intel_wait_for_vblank(dev_priv->dev, pipe);
1564}
1565
Jesse Barnes80824002009-09-10 15:28:06 -07001566static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1567{
1568 struct drm_device *dev = crtc->dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 struct drm_framebuffer *fb = crtc->fb;
1571 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001572 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1574 int plane, i;
1575 u32 fbc_ctl, fbc_ctl2;
1576
Chris Wilsonbed4a672010-09-11 10:47:47 +01001577 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001578 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001579 intel_crtc->plane == dev_priv->cfb_plane &&
1580 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1581 return;
1582
1583 i8xx_disable_fbc(dev);
1584
Jesse Barnes80824002009-09-10 15:28:06 -07001585 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1586
1587 if (fb->pitch < dev_priv->cfb_pitch)
1588 dev_priv->cfb_pitch = fb->pitch;
1589
1590 /* FBC_CTL wants 64B units */
1591 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001592 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001593 dev_priv->cfb_plane = intel_crtc->plane;
1594 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1595
1596 /* Clear old tags */
1597 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1598 I915_WRITE(FBC_TAG + (i * 4), 0);
1599
1600 /* Set it up... */
1601 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001602 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001603 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1604 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1605 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1606
1607 /* enable it... */
1608 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001609 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001610 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001611 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1612 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001613 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001614 fbc_ctl |= dev_priv->cfb_fence;
1615 I915_WRITE(FBC_CONTROL, fbc_ctl);
1616
Zhao Yakui28c97732009-10-09 11:39:41 +08001617 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001618 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001619}
1620
1621void i8xx_disable_fbc(struct drm_device *dev)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 u32 fbc_ctl;
1625
1626 /* Disable compression */
1627 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001628 if ((fbc_ctl & FBC_CTL_EN) == 0)
1629 return;
1630
Jesse Barnes80824002009-09-10 15:28:06 -07001631 fbc_ctl &= ~FBC_CTL_EN;
1632 I915_WRITE(FBC_CONTROL, fbc_ctl);
1633
1634 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001635 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001636 DRM_DEBUG_KMS("FBC idle timed out\n");
1637 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001638 }
Jesse Barnes80824002009-09-10 15:28:06 -07001639
Zhao Yakui28c97732009-10-09 11:39:41 +08001640 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001641}
1642
Adam Jacksonee5382a2010-04-23 11:17:39 -04001643static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001644{
Jesse Barnes80824002009-09-10 15:28:06 -07001645 struct drm_i915_private *dev_priv = dev->dev_private;
1646
1647 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1648}
1649
Jesse Barnes74dff282009-09-14 15:39:40 -07001650static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1651{
1652 struct drm_device *dev = crtc->dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct drm_framebuffer *fb = crtc->fb;
1655 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001656 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001658 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001659 unsigned long stall_watermark = 200;
1660 u32 dpfc_ctl;
1661
Chris Wilsonbed4a672010-09-11 10:47:47 +01001662 dpfc_ctl = I915_READ(DPFC_CONTROL);
1663 if (dpfc_ctl & DPFC_CTL_EN) {
1664 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001665 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001666 dev_priv->cfb_plane == intel_crtc->plane &&
1667 dev_priv->cfb_y == crtc->y)
1668 return;
1669
1670 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1671 POSTING_READ(DPFC_CONTROL);
1672 intel_wait_for_vblank(dev, intel_crtc->pipe);
1673 }
1674
Jesse Barnes74dff282009-09-14 15:39:40 -07001675 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001676 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001677 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001678 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001679
1680 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001681 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001682 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1683 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1684 } else {
1685 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1686 }
1687
Jesse Barnes74dff282009-09-14 15:39:40 -07001688 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1689 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1690 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1691 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1692
1693 /* enable it... */
1694 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1695
Zhao Yakui28c97732009-10-09 11:39:41 +08001696 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001697}
1698
1699void g4x_disable_fbc(struct drm_device *dev)
1700{
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 u32 dpfc_ctl;
1703
1704 /* Disable compression */
1705 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001706 if (dpfc_ctl & DPFC_CTL_EN) {
1707 dpfc_ctl &= ~DPFC_CTL_EN;
1708 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001709
Chris Wilsonbed4a672010-09-11 10:47:47 +01001710 DRM_DEBUG_KMS("disabled FBC\n");
1711 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001712}
1713
Adam Jacksonee5382a2010-04-23 11:17:39 -04001714static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001715{
Jesse Barnes74dff282009-09-14 15:39:40 -07001716 struct drm_i915_private *dev_priv = dev->dev_private;
1717
1718 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1719}
1720
Jesse Barnes4efe0702011-01-18 11:25:41 -08001721static void sandybridge_blit_fbc_update(struct drm_device *dev)
1722{
1723 struct drm_i915_private *dev_priv = dev->dev_private;
1724 u32 blt_ecoskpd;
1725
1726 /* Make sure blitter notifies FBC of writes */
1727 __gen6_force_wake_get(dev_priv);
1728 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1729 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1730 GEN6_BLITTER_LOCK_SHIFT;
1731 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1732 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1733 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1734 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1735 GEN6_BLITTER_LOCK_SHIFT);
1736 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1737 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1738 __gen6_force_wake_put(dev_priv);
1739}
1740
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001741static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1742{
1743 struct drm_device *dev = crtc->dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 struct drm_framebuffer *fb = crtc->fb;
1746 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001747 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001749 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001750 unsigned long stall_watermark = 200;
1751 u32 dpfc_ctl;
1752
Chris Wilsonbed4a672010-09-11 10:47:47 +01001753 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1754 if (dpfc_ctl & DPFC_CTL_EN) {
1755 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001756 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001757 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001758 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001759 dev_priv->cfb_y == crtc->y)
1760 return;
1761
1762 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1763 POSTING_READ(ILK_DPFC_CONTROL);
1764 intel_wait_for_vblank(dev, intel_crtc->pipe);
1765 }
1766
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001767 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001768 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001769 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001770 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001771 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001772
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001773 dpfc_ctl &= DPFC_RESERVED;
1774 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001775 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001776 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1777 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1778 } else {
1779 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1780 }
1781
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001782 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1783 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1784 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1785 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001786 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001787 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001788 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001789
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001790 if (IS_GEN6(dev)) {
1791 I915_WRITE(SNB_DPFC_CTL_SA,
1792 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1793 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001794 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001795 }
1796
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001797 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1798}
1799
1800void ironlake_disable_fbc(struct drm_device *dev)
1801{
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 u32 dpfc_ctl;
1804
1805 /* Disable compression */
1806 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001807 if (dpfc_ctl & DPFC_CTL_EN) {
1808 dpfc_ctl &= ~DPFC_CTL_EN;
1809 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001810
Chris Wilsonbed4a672010-09-11 10:47:47 +01001811 DRM_DEBUG_KMS("disabled FBC\n");
1812 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001813}
1814
1815static bool ironlake_fbc_enabled(struct drm_device *dev)
1816{
1817 struct drm_i915_private *dev_priv = dev->dev_private;
1818
1819 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1820}
1821
Adam Jacksonee5382a2010-04-23 11:17:39 -04001822bool intel_fbc_enabled(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825
1826 if (!dev_priv->display.fbc_enabled)
1827 return false;
1828
1829 return dev_priv->display.fbc_enabled(dev);
1830}
1831
1832void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1833{
1834 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1835
1836 if (!dev_priv->display.enable_fbc)
1837 return;
1838
1839 dev_priv->display.enable_fbc(crtc, interval);
1840}
1841
1842void intel_disable_fbc(struct drm_device *dev)
1843{
1844 struct drm_i915_private *dev_priv = dev->dev_private;
1845
1846 if (!dev_priv->display.disable_fbc)
1847 return;
1848
1849 dev_priv->display.disable_fbc(dev);
1850}
1851
Jesse Barnes80824002009-09-10 15:28:06 -07001852/**
1853 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001854 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001855 *
1856 * Set up the framebuffer compression hardware at mode set time. We
1857 * enable it if possible:
1858 * - plane A only (on pre-965)
1859 * - no pixel mulitply/line duplication
1860 * - no alpha buffer discard
1861 * - no dual wide
1862 * - framebuffer <= 2048 in width, 1536 in height
1863 *
1864 * We can't assume that any compression will take place (worst case),
1865 * so the compressed buffer has to be the same size as the uncompressed
1866 * one. It also must reside (along with the line length buffer) in
1867 * stolen memory.
1868 *
1869 * We need to enable/disable FBC on a global basis.
1870 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001871static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001872{
Jesse Barnes80824002009-09-10 15:28:06 -07001873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001874 struct drm_crtc *crtc = NULL, *tmp_crtc;
1875 struct intel_crtc *intel_crtc;
1876 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001877 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001878 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001879
1880 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001881
1882 if (!i915_powersave)
1883 return;
1884
Adam Jacksonee5382a2010-04-23 11:17:39 -04001885 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001886 return;
1887
Jesse Barnes80824002009-09-10 15:28:06 -07001888 /*
1889 * If FBC is already on, we just have to verify that we can
1890 * keep it that way...
1891 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001892 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001893 * - changing FBC params (stride, fence, mode)
1894 * - new fb is too large to fit in compressed buffer
1895 * - going to an unsupported config (interlace, pixel multiply, etc.)
1896 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001897 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001898 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001899 if (crtc) {
1900 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1901 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1902 goto out_disable;
1903 }
1904 crtc = tmp_crtc;
1905 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001906 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001907
1908 if (!crtc || crtc->fb == NULL) {
1909 DRM_DEBUG_KMS("no output, disabling\n");
1910 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001911 goto out_disable;
1912 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001913
1914 intel_crtc = to_intel_crtc(crtc);
1915 fb = crtc->fb;
1916 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001917 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001918
Chris Wilson05394f32010-11-08 19:18:58 +00001919 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001920 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001921 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001922 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001923 goto out_disable;
1924 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001925 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1926 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001927 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001928 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001929 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001930 goto out_disable;
1931 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001932 if ((crtc->mode.hdisplay > 2048) ||
1933 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001934 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001935 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001936 goto out_disable;
1937 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001938 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001939 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001940 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001941 goto out_disable;
1942 }
Chris Wilson05394f32010-11-08 19:18:58 +00001943 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001944 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001945 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001946 goto out_disable;
1947 }
1948
Jason Wesselc924b932010-08-05 09:22:32 -05001949 /* If the kernel debugger is active, always disable compression */
1950 if (in_dbg_master())
1951 goto out_disable;
1952
Chris Wilsonbed4a672010-09-11 10:47:47 +01001953 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001954 return;
1955
1956out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001957 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001958 if (intel_fbc_enabled(dev)) {
1959 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001960 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001961 }
Jesse Barnes80824002009-09-10 15:28:06 -07001962}
1963
Chris Wilson127bd2a2010-07-23 23:32:05 +01001964int
Chris Wilson48b956c2010-09-14 12:50:34 +01001965intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001966 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001967 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969 u32 alignment;
1970 int ret;
1971
Chris Wilson05394f32010-11-08 19:18:58 +00001972 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001974 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1975 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001976 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001977 alignment = 4 * 1024;
1978 else
1979 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980 break;
1981 case I915_TILING_X:
1982 /* pin() will align the object as required by fence */
1983 alignment = 0;
1984 break;
1985 case I915_TILING_Y:
1986 /* FIXME: Is this true? */
1987 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1988 return -EINVAL;
1989 default:
1990 BUG();
1991 }
1992
Daniel Vetter75e9e912010-11-04 17:11:09 +01001993 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01001994 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995 return ret;
1996
Chris Wilson48b956c2010-09-14 12:50:34 +01001997 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1998 if (ret)
1999 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01002000
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002001 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2002 * fence, whereas 965+ only requires a fence if using
2003 * framebuffer compression. For simplicity, we always install
2004 * a fence as the cost is not that onerous.
2005 */
Chris Wilson05394f32010-11-08 19:18:58 +00002006 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00002007 ret = i915_gem_object_get_fence(obj, pipelined, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01002008 if (ret)
2009 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002010 }
2011
2012 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002013
2014err_unpin:
2015 i915_gem_object_unpin(obj);
2016 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002017}
2018
Jesse Barnes81255562010-08-02 12:07:50 -07002019/* Assume fb object is pinned & idle & fenced and just update base pointers */
2020static int
2021intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002022 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002023{
2024 struct drm_device *dev = crtc->dev;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2027 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002028 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002029 int plane = intel_crtc->plane;
2030 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002031 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002032 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002033
2034 switch (plane) {
2035 case 0:
2036 case 1:
2037 break;
2038 default:
2039 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2040 return -EINVAL;
2041 }
2042
2043 intel_fb = to_intel_framebuffer(fb);
2044 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002045
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 reg = DSPCNTR(plane);
2047 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002048 /* Mask out pixel format bits in case we change it */
2049 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2050 switch (fb->bits_per_pixel) {
2051 case 8:
2052 dspcntr |= DISPPLANE_8BPP;
2053 break;
2054 case 16:
2055 if (fb->depth == 15)
2056 dspcntr |= DISPPLANE_15_16BPP;
2057 else
2058 dspcntr |= DISPPLANE_16BPP;
2059 break;
2060 case 24:
2061 case 32:
2062 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2063 break;
2064 default:
2065 DRM_ERROR("Unknown color depth\n");
2066 return -EINVAL;
2067 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002068 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002069 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002070 dspcntr |= DISPPLANE_TILED;
2071 else
2072 dspcntr &= ~DISPPLANE_TILED;
2073 }
2074
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002075 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002076 /* must disable */
2077 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2078
Chris Wilson5eddb702010-09-11 13:48:45 +01002079 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002080
Chris Wilson05394f32010-11-08 19:18:58 +00002081 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002082 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2083
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002084 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2085 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002087 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 I915_WRITE(DSPSURF(plane), Start);
2089 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2090 I915_WRITE(DSPADDR(plane), Offset);
2091 } else
2092 I915_WRITE(DSPADDR(plane), Start + Offset);
2093 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002094
Chris Wilsonbed4a672010-09-11 10:47:47 +01002095 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002096 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002097
2098 return 0;
2099}
2100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002101static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002102intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2103 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002104{
2105 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002106 struct drm_i915_master_private *master_priv;
2107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002108 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002109
2110 /* no fb bound */
2111 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002112 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002113 return 0;
2114 }
2115
Chris Wilson265db952010-09-20 15:41:01 +01002116 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002117 case 0:
2118 case 1:
2119 break;
2120 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002121 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002122 }
2123
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002124 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002125 ret = intel_pin_and_fence_fb_obj(dev,
2126 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002127 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002128 if (ret != 0) {
2129 mutex_unlock(&dev->struct_mutex);
2130 return ret;
2131 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002132
Chris Wilson265db952010-09-20 15:41:01 +01002133 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002134 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002135 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002136
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002137 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002138 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002139
2140 /* Big Hammer, we also need to ensure that any pending
2141 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2142 * current scanout is retired before unpinning the old
2143 * framebuffer.
2144 */
Chris Wilson05394f32010-11-08 19:18:58 +00002145 ret = i915_gem_object_flush_gpu(obj, false);
Chris Wilson85345512010-11-13 09:49:11 +00002146 if (ret) {
2147 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2148 mutex_unlock(&dev->struct_mutex);
2149 return ret;
2150 }
Chris Wilson265db952010-09-20 15:41:01 +01002151 }
2152
Jason Wessel21c74a82010-10-13 14:09:44 -05002153 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2154 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002155 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002156 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002157 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002158 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002159 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002160
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002161 if (old_fb) {
2162 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002163 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002164 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002165
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002166 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002167
2168 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002169 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002170
2171 master_priv = dev->primary->master->driver_priv;
2172 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002173 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174
Chris Wilson265db952010-09-20 15:41:01 +01002175 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002176 master_priv->sarea_priv->pipeB_x = x;
2177 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002178 } else {
2179 master_priv->sarea_priv->pipeA_x = x;
2180 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002181 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002182
2183 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002184}
2185
Chris Wilson5eddb702010-09-11 13:48:45 +01002186static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002187{
2188 struct drm_device *dev = crtc->dev;
2189 struct drm_i915_private *dev_priv = dev->dev_private;
2190 u32 dpa_ctl;
2191
Zhao Yakui28c97732009-10-09 11:39:41 +08002192 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002193 dpa_ctl = I915_READ(DP_A);
2194 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2195
2196 if (clock < 200000) {
2197 u32 temp;
2198 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2199 /* workaround for 160Mhz:
2200 1) program 0x4600c bits 15:0 = 0x8124
2201 2) program 0x46010 bit 0 = 1
2202 3) program 0x46034 bit 24 = 1
2203 4) program 0x64000 bit 14 = 1
2204 */
2205 temp = I915_READ(0x4600c);
2206 temp &= 0xffff0000;
2207 I915_WRITE(0x4600c, temp | 0x8124);
2208
2209 temp = I915_READ(0x46010);
2210 I915_WRITE(0x46010, temp | 1);
2211
2212 temp = I915_READ(0x46034);
2213 I915_WRITE(0x46034, temp | (1 << 24));
2214 } else {
2215 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2216 }
2217 I915_WRITE(DP_A, dpa_ctl);
2218
Chris Wilson5eddb702010-09-11 13:48:45 +01002219 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002220 udelay(500);
2221}
2222
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002223static void intel_fdi_normal_train(struct drm_crtc *crtc)
2224{
2225 struct drm_device *dev = crtc->dev;
2226 struct drm_i915_private *dev_priv = dev->dev_private;
2227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2228 int pipe = intel_crtc->pipe;
2229 u32 reg, temp;
2230
2231 /* enable normal train */
2232 reg = FDI_TX_CTL(pipe);
2233 temp = I915_READ(reg);
2234 temp &= ~FDI_LINK_TRAIN_NONE;
2235 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2236 I915_WRITE(reg, temp);
2237
2238 reg = FDI_RX_CTL(pipe);
2239 temp = I915_READ(reg);
2240 if (HAS_PCH_CPT(dev)) {
2241 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2242 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2243 } else {
2244 temp &= ~FDI_LINK_TRAIN_NONE;
2245 temp |= FDI_LINK_TRAIN_NONE;
2246 }
2247 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2248
2249 /* wait one idle pattern time */
2250 POSTING_READ(reg);
2251 udelay(1000);
2252}
2253
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002254/* The FDI link training functions for ILK/Ibexpeak. */
2255static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2256{
2257 struct drm_device *dev = crtc->dev;
2258 struct drm_i915_private *dev_priv = dev->dev_private;
2259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2260 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002261 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002262 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002263
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002264 /* FDI needs bits from pipe & plane first */
2265 assert_pipe_enabled(dev_priv, pipe);
2266 assert_plane_enabled(dev_priv, plane);
2267
Adam Jacksone1a44742010-06-25 15:32:14 -04002268 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2269 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002270 reg = FDI_RX_IMR(pipe);
2271 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002272 temp &= ~FDI_RX_SYMBOL_LOCK;
2273 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002274 I915_WRITE(reg, temp);
2275 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002276 udelay(150);
2277
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002278 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002279 reg = FDI_TX_CTL(pipe);
2280 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002281 temp &= ~(7 << 19);
2282 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002283 temp &= ~FDI_LINK_TRAIN_NONE;
2284 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002286
Chris Wilson5eddb702010-09-11 13:48:45 +01002287 reg = FDI_RX_CTL(pipe);
2288 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002289 temp &= ~FDI_LINK_TRAIN_NONE;
2290 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002291 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2292
2293 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002294 udelay(150);
2295
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002296 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002297 if (HAS_PCH_IBX(dev)) {
2298 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2299 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2300 FDI_RX_PHASE_SYNC_POINTER_EN);
2301 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002302
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002304 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002306 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2307
2308 if ((temp & FDI_RX_BIT_LOCK)) {
2309 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002310 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002311 break;
2312 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002313 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002314 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002316
2317 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 reg = FDI_TX_CTL(pipe);
2319 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002320 temp &= ~FDI_LINK_TRAIN_NONE;
2321 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002323
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 reg = FDI_RX_CTL(pipe);
2325 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326 temp &= ~FDI_LINK_TRAIN_NONE;
2327 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002328 I915_WRITE(reg, temp);
2329
2330 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 udelay(150);
2332
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002334 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002336 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2337
2338 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340 DRM_DEBUG_KMS("FDI train 2 done.\n");
2341 break;
2342 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002343 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002344 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346
2347 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002348
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349}
2350
Chris Wilson311bd682011-01-13 19:06:50 +00002351static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2353 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2354 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2355 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2356};
2357
2358/* The FDI link training functions for SNB/Cougarpoint. */
2359static void gen6_fdi_link_train(struct drm_crtc *crtc)
2360{
2361 struct drm_device *dev = crtc->dev;
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2364 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366
Adam Jacksone1a44742010-06-25 15:32:14 -04002367 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2368 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 reg = FDI_RX_IMR(pipe);
2370 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002371 temp &= ~FDI_RX_SYMBOL_LOCK;
2372 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp);
2374
2375 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 udelay(150);
2377
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = FDI_TX_CTL(pipe);
2380 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002381 temp &= ~(7 << 19);
2382 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_1;
2385 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2386 /* SNB-B */
2387 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 reg = FDI_RX_CTL(pipe);
2391 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392 if (HAS_PCH_CPT(dev)) {
2393 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2394 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2395 } else {
2396 temp &= ~FDI_LINK_TRAIN_NONE;
2397 temp |= FDI_LINK_TRAIN_PATTERN_1;
2398 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2400
2401 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 udelay(150);
2403
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002404 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 reg = FDI_TX_CTL(pipe);
2406 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002407 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2408 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 I915_WRITE(reg, temp);
2410
2411 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 udelay(500);
2413
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 reg = FDI_RX_IIR(pipe);
2415 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002416 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2417
2418 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002420 DRM_DEBUG_KMS("FDI train 1 done.\n");
2421 break;
2422 }
2423 }
2424 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426
2427 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_2;
2432 if (IS_GEN6(dev)) {
2433 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2434 /* SNB-B */
2435 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2436 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_CTL(pipe);
2440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 if (HAS_PCH_CPT(dev)) {
2442 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2443 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2444 } else {
2445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_2;
2447 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 udelay(150);
2452
2453 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2457 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 udelay(500);
2462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_IIR(pipe);
2464 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2466
2467 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469 DRM_DEBUG_KMS("FDI train 2 done.\n");
2470 break;
2471 }
2472 }
2473 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475
2476 DRM_DEBUG_KMS("FDI train done.\n");
2477}
2478
Jesse Barnes0e23b992010-09-10 11:10:00 -07002479static void ironlake_fdi_enable(struct drm_crtc *crtc)
2480{
2481 struct drm_device *dev = crtc->dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2484 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002486
Jesse Barnesc64e3112010-09-10 11:27:03 -07002487 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2489 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002490
Jesse Barnes0e23b992010-09-10 11:10:00 -07002491 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 reg = FDI_RX_CTL(pipe);
2493 temp = I915_READ(reg);
2494 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002495 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2497 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2498
2499 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002500 udelay(200);
2501
2502 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 temp = I915_READ(reg);
2504 I915_WRITE(reg, temp | FDI_PCDCLK);
2505
2506 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002507 udelay(200);
2508
2509 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_TX_CTL(pipe);
2511 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002512 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2514
2515 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002516 udelay(100);
2517 }
2518}
2519
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002520static void ironlake_fdi_disable(struct drm_crtc *crtc)
2521{
2522 struct drm_device *dev = crtc->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525 int pipe = intel_crtc->pipe;
2526 u32 reg, temp;
2527
2528 /* disable CPU FDI tx and PCH FDI rx */
2529 reg = FDI_TX_CTL(pipe);
2530 temp = I915_READ(reg);
2531 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2532 POSTING_READ(reg);
2533
2534 reg = FDI_RX_CTL(pipe);
2535 temp = I915_READ(reg);
2536 temp &= ~(0x7 << 16);
2537 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2538 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2539
2540 POSTING_READ(reg);
2541 udelay(100);
2542
2543 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002544 if (HAS_PCH_IBX(dev)) {
2545 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002546 I915_WRITE(FDI_RX_CHICKEN(pipe),
2547 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002548 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2549 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002550
2551 /* still set train pattern 1 */
2552 reg = FDI_TX_CTL(pipe);
2553 temp = I915_READ(reg);
2554 temp &= ~FDI_LINK_TRAIN_NONE;
2555 temp |= FDI_LINK_TRAIN_PATTERN_1;
2556 I915_WRITE(reg, temp);
2557
2558 reg = FDI_RX_CTL(pipe);
2559 temp = I915_READ(reg);
2560 if (HAS_PCH_CPT(dev)) {
2561 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2562 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2563 } else {
2564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_1;
2566 }
2567 /* BPC in FDI rx is consistent with that in PIPECONF */
2568 temp &= ~(0x07 << 16);
2569 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2570 I915_WRITE(reg, temp);
2571
2572 POSTING_READ(reg);
2573 udelay(100);
2574}
2575
Chris Wilson6b383a72010-09-13 13:54:26 +01002576/*
2577 * When we disable a pipe, we need to clear any pending scanline wait events
2578 * to avoid hanging the ring, which we assume we are waiting on.
2579 */
2580static void intel_clear_scanline_wait(struct drm_device *dev)
2581{
2582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002583 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002584 u32 tmp;
2585
2586 if (IS_GEN2(dev))
2587 /* Can't break the hang on i8xx */
2588 return;
2589
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002590 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002591 tmp = I915_READ_CTL(ring);
2592 if (tmp & RING_WAIT)
2593 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002594}
2595
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002596static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2597{
Chris Wilson05394f32010-11-08 19:18:58 +00002598 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002599 struct drm_i915_private *dev_priv;
2600
2601 if (crtc->fb == NULL)
2602 return;
2603
Chris Wilson05394f32010-11-08 19:18:58 +00002604 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002605 dev_priv = crtc->dev->dev_private;
2606 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002607 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002608}
2609
Jesse Barnes040484a2011-01-03 12:14:26 -08002610static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2611{
2612 struct drm_device *dev = crtc->dev;
2613 struct drm_mode_config *mode_config = &dev->mode_config;
2614 struct intel_encoder *encoder;
2615
2616 /*
2617 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2618 * must be driven by its own crtc; no sharing is possible.
2619 */
2620 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2621 if (encoder->base.crtc != crtc)
2622 continue;
2623
2624 switch (encoder->type) {
2625 case INTEL_OUTPUT_EDP:
2626 if (!intel_encoder_is_pch_edp(&encoder->base))
2627 return false;
2628 continue;
2629 }
2630 }
2631
2632 return true;
2633}
2634
Jesse Barnesf67a5592011-01-05 10:31:48 -08002635/*
2636 * Enable PCH resources required for PCH ports:
2637 * - PCH PLLs
2638 * - FDI training & RX/TX
2639 * - update transcoder timings
2640 * - DP transcoding bits
2641 * - transcoder
2642 */
2643static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002644{
2645 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2648 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002650
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002651 /* For PCH output, training FDI link */
2652 if (IS_GEN6(dev))
2653 gen6_fdi_link_train(crtc);
2654 else
2655 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002656
Jesse Barnes92f25842011-01-04 15:09:34 -08002657 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002658
2659 if (HAS_PCH_CPT(dev)) {
2660 /* Be sure PCH DPLL SEL is set */
2661 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002663 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002665 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2666 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002667 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002668
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002669 /* set transcoder timing, panel must allow it */
2670 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2672 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2673 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2674
2675 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2676 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2677 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002678
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002679 intel_fdi_normal_train(crtc);
2680
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002681 /* For PCH DP, enable TRANS_DP_CTL */
2682 if (HAS_PCH_CPT(dev) &&
2683 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 reg = TRANS_DP_CTL(pipe);
2685 temp = I915_READ(reg);
2686 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002687 TRANS_DP_SYNC_MASK |
2688 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 temp |= (TRANS_DP_OUTPUT_ENABLE |
2690 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002691 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002692
2693 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002694 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002695 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002697
2698 switch (intel_trans_dp_port_sel(crtc)) {
2699 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002700 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002701 break;
2702 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002704 break;
2705 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002707 break;
2708 default:
2709 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002711 break;
2712 }
2713
Chris Wilson5eddb702010-09-11 13:48:45 +01002714 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002715 }
2716
Jesse Barnes040484a2011-01-03 12:14:26 -08002717 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002718}
2719
2720static void ironlake_crtc_enable(struct drm_crtc *crtc)
2721{
2722 struct drm_device *dev = crtc->dev;
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2725 int pipe = intel_crtc->pipe;
2726 int plane = intel_crtc->plane;
2727 u32 temp;
2728 bool is_pch_port;
2729
2730 if (intel_crtc->active)
2731 return;
2732
2733 intel_crtc->active = true;
2734 intel_update_watermarks(dev);
2735
2736 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2737 temp = I915_READ(PCH_LVDS);
2738 if ((temp & LVDS_PORT_EN) == 0)
2739 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2740 }
2741
2742 is_pch_port = intel_crtc_driving_pch(crtc);
2743
2744 if (is_pch_port)
2745 ironlake_fdi_enable(crtc);
2746 else
2747 ironlake_fdi_disable(crtc);
2748
2749 /* Enable panel fitting for LVDS */
2750 if (dev_priv->pch_pf_size &&
2751 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2752 /* Force use of hard-coded filter coefficients
2753 * as some pre-programmed values are broken,
2754 * e.g. x201.
2755 */
2756 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2757 PF_ENABLE | PF_FILTER_MED_3x3);
2758 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2759 dev_priv->pch_pf_pos);
2760 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2761 dev_priv->pch_pf_size);
2762 }
2763
2764 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2765 intel_enable_plane(dev_priv, plane, pipe);
2766
2767 if (is_pch_port)
2768 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002769
2770 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002771 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002772 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002773}
2774
2775static void ironlake_crtc_disable(struct drm_crtc *crtc)
2776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2780 int pipe = intel_crtc->pipe;
2781 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002783
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002784 if (!intel_crtc->active)
2785 return;
2786
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002787 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002788 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002789 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002790
Jesse Barnesb24e7172011-01-04 15:09:30 -08002791 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002792
2793 if (dev_priv->cfb_plane == plane &&
2794 dev_priv->display.disable_fbc)
2795 dev_priv->display.disable_fbc(dev);
2796
Jesse Barnesb24e7172011-01-04 15:09:30 -08002797 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002798
Jesse Barnes6be4a602010-09-10 10:26:01 -07002799 /* Disable PF */
2800 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2801 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2802
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002803 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002804
2805 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2806 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002807 if (temp & LVDS_PORT_EN) {
2808 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2809 POSTING_READ(PCH_LVDS);
2810 udelay(100);
2811 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002812 }
2813
Jesse Barnes040484a2011-01-03 12:14:26 -08002814 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002815
Jesse Barnes6be4a602010-09-10 10:26:01 -07002816 if (HAS_PCH_CPT(dev)) {
2817 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 reg = TRANS_DP_CTL(pipe);
2819 temp = I915_READ(reg);
2820 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2821 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002822
2823 /* disable DPLL_SEL */
2824 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002825 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002826 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2827 else
2828 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2829 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002830 }
2831
2832 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002833 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002834
2835 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002836 reg = FDI_RX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002839
2840 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 reg = FDI_TX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2844
2845 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002846 udelay(100);
2847
Chris Wilson5eddb702010-09-11 13:48:45 +01002848 reg = FDI_RX_CTL(pipe);
2849 temp = I915_READ(reg);
2850 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002851
2852 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002854 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002855
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002856 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002857 intel_update_watermarks(dev);
2858 intel_update_fbc(dev);
2859 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002860}
2861
2862static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2863{
2864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2865 int pipe = intel_crtc->pipe;
2866 int plane = intel_crtc->plane;
2867
Zhenyu Wang2c072452009-06-05 15:38:42 +08002868 /* XXX: When our outputs are all unaware of DPMS modes other than off
2869 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2870 */
2871 switch (mode) {
2872 case DRM_MODE_DPMS_ON:
2873 case DRM_MODE_DPMS_STANDBY:
2874 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002875 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002876 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002877 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002878
Zhenyu Wang2c072452009-06-05 15:38:42 +08002879 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002880 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002881 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002882 break;
2883 }
2884}
2885
Daniel Vetter02e792f2009-09-15 22:57:34 +02002886static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2887{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002888 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002889 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002890
Chris Wilson23f09ce2010-08-12 13:53:37 +01002891 mutex_lock(&dev->struct_mutex);
2892 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2893 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002894 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002895
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002896 /* Let userspace switch the overlay on again. In most cases userspace
2897 * has to recompute where to put it anyway.
2898 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002899}
2900
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002901static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002902{
2903 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2906 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002907 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002908
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002909 if (intel_crtc->active)
2910 return;
2911
2912 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002913 intel_update_watermarks(dev);
2914
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002915 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002916 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002917 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002918
2919 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002920 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002921
2922 /* Give the overlay scaler a chance to enable if it's on this pipe */
2923 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002924 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002925}
2926
2927static void i9xx_crtc_disable(struct drm_crtc *crtc)
2928{
2929 struct drm_device *dev = crtc->dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
2931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2932 int pipe = intel_crtc->pipe;
2933 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002934
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002935 if (!intel_crtc->active)
2936 return;
2937
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002938 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002939 intel_crtc_wait_for_pending_flips(crtc);
2940 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002941 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002942 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002943
2944 if (dev_priv->cfb_plane == plane &&
2945 dev_priv->display.disable_fbc)
2946 dev_priv->display.disable_fbc(dev);
2947
Jesse Barnesb24e7172011-01-04 15:09:30 -08002948 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002949 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002950 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002951
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002952 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002953 intel_update_fbc(dev);
2954 intel_update_watermarks(dev);
2955 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002956}
2957
2958static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2959{
Jesse Barnes79e53942008-11-07 14:24:08 -08002960 /* XXX: When our outputs are all unaware of DPMS modes other than off
2961 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2962 */
2963 switch (mode) {
2964 case DRM_MODE_DPMS_ON:
2965 case DRM_MODE_DPMS_STANDBY:
2966 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002967 i9xx_crtc_enable(crtc);
2968 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002969 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002970 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002971 break;
2972 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002973}
2974
2975/**
2976 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002977 */
2978static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2979{
2980 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002981 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002982 struct drm_i915_master_private *master_priv;
2983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2984 int pipe = intel_crtc->pipe;
2985 bool enabled;
2986
Chris Wilson032d2a02010-09-06 16:17:22 +01002987 if (intel_crtc->dpms_mode == mode)
2988 return;
2989
Chris Wilsondebcadd2010-08-07 11:01:33 +01002990 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002991
Jesse Barnese70236a2009-09-21 10:42:27 -07002992 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002993
2994 if (!dev->primary->master)
2995 return;
2996
2997 master_priv = dev->primary->master->driver_priv;
2998 if (!master_priv->sarea_priv)
2999 return;
3000
3001 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3002
3003 switch (pipe) {
3004 case 0:
3005 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3006 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3007 break;
3008 case 1:
3009 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3010 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3011 break;
3012 default:
3013 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
3014 break;
3015 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003016}
3017
Chris Wilsoncdd59982010-09-08 16:30:16 +01003018static void intel_crtc_disable(struct drm_crtc *crtc)
3019{
3020 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3021 struct drm_device *dev = crtc->dev;
3022
3023 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3024
3025 if (crtc->fb) {
3026 mutex_lock(&dev->struct_mutex);
3027 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3028 mutex_unlock(&dev->struct_mutex);
3029 }
3030}
3031
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003032/* Prepare for a mode set.
3033 *
3034 * Note we could be a lot smarter here. We need to figure out which outputs
3035 * will be enabled, which disabled (in short, how the config will changes)
3036 * and perform the minimum necessary steps to accomplish that, e.g. updating
3037 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3038 * panel fitting is in the proper state, etc.
3039 */
3040static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003041{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003042 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003043}
3044
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003045static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003046{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003047 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003048}
3049
3050static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3051{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003052 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003053}
3054
3055static void ironlake_crtc_commit(struct drm_crtc *crtc)
3056{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003057 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003058}
3059
3060void intel_encoder_prepare (struct drm_encoder *encoder)
3061{
3062 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3063 /* lvds has its own version of prepare see intel_lvds_prepare */
3064 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3065}
3066
3067void intel_encoder_commit (struct drm_encoder *encoder)
3068{
3069 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3070 /* lvds has its own version of commit see intel_lvds_commit */
3071 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3072}
3073
Chris Wilsonea5b2132010-08-04 13:50:23 +01003074void intel_encoder_destroy(struct drm_encoder *encoder)
3075{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003076 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003077
Chris Wilsonea5b2132010-08-04 13:50:23 +01003078 drm_encoder_cleanup(encoder);
3079 kfree(intel_encoder);
3080}
3081
Jesse Barnes79e53942008-11-07 14:24:08 -08003082static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3083 struct drm_display_mode *mode,
3084 struct drm_display_mode *adjusted_mode)
3085{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003086 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003087
Eric Anholtbad720f2009-10-22 16:11:14 -07003088 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003089 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003090 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3091 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003092 }
Chris Wilson89749352010-09-12 18:25:19 +01003093
3094 /* XXX some encoders set the crtcinfo, others don't.
3095 * Obviously we need some form of conflict resolution here...
3096 */
3097 if (adjusted_mode->crtc_htotal == 0)
3098 drm_mode_set_crtcinfo(adjusted_mode, 0);
3099
Jesse Barnes79e53942008-11-07 14:24:08 -08003100 return true;
3101}
3102
Jesse Barnese70236a2009-09-21 10:42:27 -07003103static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003104{
Jesse Barnese70236a2009-09-21 10:42:27 -07003105 return 400000;
3106}
Jesse Barnes79e53942008-11-07 14:24:08 -08003107
Jesse Barnese70236a2009-09-21 10:42:27 -07003108static int i915_get_display_clock_speed(struct drm_device *dev)
3109{
3110 return 333000;
3111}
Jesse Barnes79e53942008-11-07 14:24:08 -08003112
Jesse Barnese70236a2009-09-21 10:42:27 -07003113static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3114{
3115 return 200000;
3116}
Jesse Barnes79e53942008-11-07 14:24:08 -08003117
Jesse Barnese70236a2009-09-21 10:42:27 -07003118static int i915gm_get_display_clock_speed(struct drm_device *dev)
3119{
3120 u16 gcfgc = 0;
3121
3122 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3123
3124 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003125 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003126 else {
3127 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3128 case GC_DISPLAY_CLOCK_333_MHZ:
3129 return 333000;
3130 default:
3131 case GC_DISPLAY_CLOCK_190_200_MHZ:
3132 return 190000;
3133 }
3134 }
3135}
Jesse Barnes79e53942008-11-07 14:24:08 -08003136
Jesse Barnese70236a2009-09-21 10:42:27 -07003137static int i865_get_display_clock_speed(struct drm_device *dev)
3138{
3139 return 266000;
3140}
3141
3142static int i855_get_display_clock_speed(struct drm_device *dev)
3143{
3144 u16 hpllcc = 0;
3145 /* Assume that the hardware is in the high speed state. This
3146 * should be the default.
3147 */
3148 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3149 case GC_CLOCK_133_200:
3150 case GC_CLOCK_100_200:
3151 return 200000;
3152 case GC_CLOCK_166_250:
3153 return 250000;
3154 case GC_CLOCK_100_133:
3155 return 133000;
3156 }
3157
3158 /* Shouldn't happen */
3159 return 0;
3160}
3161
3162static int i830_get_display_clock_speed(struct drm_device *dev)
3163{
3164 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003165}
3166
Zhenyu Wang2c072452009-06-05 15:38:42 +08003167struct fdi_m_n {
3168 u32 tu;
3169 u32 gmch_m;
3170 u32 gmch_n;
3171 u32 link_m;
3172 u32 link_n;
3173};
3174
3175static void
3176fdi_reduce_ratio(u32 *num, u32 *den)
3177{
3178 while (*num > 0xffffff || *den > 0xffffff) {
3179 *num >>= 1;
3180 *den >>= 1;
3181 }
3182}
3183
Zhenyu Wang2c072452009-06-05 15:38:42 +08003184static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003185ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3186 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003187{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003188 m_n->tu = 64; /* default size */
3189
Chris Wilson22ed1112010-12-04 01:01:29 +00003190 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3191 m_n->gmch_m = bits_per_pixel * pixel_clock;
3192 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003193 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3194
Chris Wilson22ed1112010-12-04 01:01:29 +00003195 m_n->link_m = pixel_clock;
3196 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003197 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3198}
3199
3200
Shaohua Li7662c8b2009-06-26 11:23:55 +08003201struct intel_watermark_params {
3202 unsigned long fifo_size;
3203 unsigned long max_wm;
3204 unsigned long default_wm;
3205 unsigned long guard_size;
3206 unsigned long cacheline_size;
3207};
3208
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003209/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003210static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003211 PINEVIEW_DISPLAY_FIFO,
3212 PINEVIEW_MAX_WM,
3213 PINEVIEW_DFT_WM,
3214 PINEVIEW_GUARD_WM,
3215 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003216};
Chris Wilsond2102462011-01-24 17:43:27 +00003217static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003218 PINEVIEW_DISPLAY_FIFO,
3219 PINEVIEW_MAX_WM,
3220 PINEVIEW_DFT_HPLLOFF_WM,
3221 PINEVIEW_GUARD_WM,
3222 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003223};
Chris Wilsond2102462011-01-24 17:43:27 +00003224static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003225 PINEVIEW_CURSOR_FIFO,
3226 PINEVIEW_CURSOR_MAX_WM,
3227 PINEVIEW_CURSOR_DFT_WM,
3228 PINEVIEW_CURSOR_GUARD_WM,
3229 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003230};
Chris Wilsond2102462011-01-24 17:43:27 +00003231static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003232 PINEVIEW_CURSOR_FIFO,
3233 PINEVIEW_CURSOR_MAX_WM,
3234 PINEVIEW_CURSOR_DFT_WM,
3235 PINEVIEW_CURSOR_GUARD_WM,
3236 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003237};
Chris Wilsond2102462011-01-24 17:43:27 +00003238static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003239 G4X_FIFO_SIZE,
3240 G4X_MAX_WM,
3241 G4X_MAX_WM,
3242 2,
3243 G4X_FIFO_LINE_SIZE,
3244};
Chris Wilsond2102462011-01-24 17:43:27 +00003245static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003246 I965_CURSOR_FIFO,
3247 I965_CURSOR_MAX_WM,
3248 I965_CURSOR_DFT_WM,
3249 2,
3250 G4X_FIFO_LINE_SIZE,
3251};
Chris Wilsond2102462011-01-24 17:43:27 +00003252static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003253 I965_CURSOR_FIFO,
3254 I965_CURSOR_MAX_WM,
3255 I965_CURSOR_DFT_WM,
3256 2,
3257 I915_FIFO_LINE_SIZE,
3258};
Chris Wilsond2102462011-01-24 17:43:27 +00003259static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003260 I945_FIFO_SIZE,
3261 I915_MAX_WM,
3262 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003263 2,
3264 I915_FIFO_LINE_SIZE
3265};
Chris Wilsond2102462011-01-24 17:43:27 +00003266static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003267 I915_FIFO_SIZE,
3268 I915_MAX_WM,
3269 1,
3270 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003271 I915_FIFO_LINE_SIZE
3272};
Chris Wilsond2102462011-01-24 17:43:27 +00003273static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003274 I855GM_FIFO_SIZE,
3275 I915_MAX_WM,
3276 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003277 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003278 I830_FIFO_LINE_SIZE
3279};
Chris Wilsond2102462011-01-24 17:43:27 +00003280static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003281 I830_FIFO_SIZE,
3282 I915_MAX_WM,
3283 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003284 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003285 I830_FIFO_LINE_SIZE
3286};
3287
Chris Wilsond2102462011-01-24 17:43:27 +00003288static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003289 ILK_DISPLAY_FIFO,
3290 ILK_DISPLAY_MAXWM,
3291 ILK_DISPLAY_DFTWM,
3292 2,
3293 ILK_FIFO_LINE_SIZE
3294};
Chris Wilsond2102462011-01-24 17:43:27 +00003295static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003296 ILK_CURSOR_FIFO,
3297 ILK_CURSOR_MAXWM,
3298 ILK_CURSOR_DFTWM,
3299 2,
3300 ILK_FIFO_LINE_SIZE
3301};
Chris Wilsond2102462011-01-24 17:43:27 +00003302static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003303 ILK_DISPLAY_SR_FIFO,
3304 ILK_DISPLAY_MAX_SRWM,
3305 ILK_DISPLAY_DFT_SRWM,
3306 2,
3307 ILK_FIFO_LINE_SIZE
3308};
Chris Wilsond2102462011-01-24 17:43:27 +00003309static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003310 ILK_CURSOR_SR_FIFO,
3311 ILK_CURSOR_MAX_SRWM,
3312 ILK_CURSOR_DFT_SRWM,
3313 2,
3314 ILK_FIFO_LINE_SIZE
3315};
3316
Chris Wilsond2102462011-01-24 17:43:27 +00003317static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003318 SNB_DISPLAY_FIFO,
3319 SNB_DISPLAY_MAXWM,
3320 SNB_DISPLAY_DFTWM,
3321 2,
3322 SNB_FIFO_LINE_SIZE
3323};
Chris Wilsond2102462011-01-24 17:43:27 +00003324static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003325 SNB_CURSOR_FIFO,
3326 SNB_CURSOR_MAXWM,
3327 SNB_CURSOR_DFTWM,
3328 2,
3329 SNB_FIFO_LINE_SIZE
3330};
Chris Wilsond2102462011-01-24 17:43:27 +00003331static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003332 SNB_DISPLAY_SR_FIFO,
3333 SNB_DISPLAY_MAX_SRWM,
3334 SNB_DISPLAY_DFT_SRWM,
3335 2,
3336 SNB_FIFO_LINE_SIZE
3337};
Chris Wilsond2102462011-01-24 17:43:27 +00003338static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003339 SNB_CURSOR_SR_FIFO,
3340 SNB_CURSOR_MAX_SRWM,
3341 SNB_CURSOR_DFT_SRWM,
3342 2,
3343 SNB_FIFO_LINE_SIZE
3344};
3345
3346
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003347/**
3348 * intel_calculate_wm - calculate watermark level
3349 * @clock_in_khz: pixel clock
3350 * @wm: chip FIFO params
3351 * @pixel_size: display pixel size
3352 * @latency_ns: memory latency for the platform
3353 *
3354 * Calculate the watermark level (the level at which the display plane will
3355 * start fetching from memory again). Each chip has a different display
3356 * FIFO size and allocation, so the caller needs to figure that out and pass
3357 * in the correct intel_watermark_params structure.
3358 *
3359 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3360 * on the pixel size. When it reaches the watermark level, it'll start
3361 * fetching FIFO line sized based chunks from memory until the FIFO fills
3362 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3363 * will occur, and a display engine hang could result.
3364 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003365static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003366 const struct intel_watermark_params *wm,
3367 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003368 int pixel_size,
3369 unsigned long latency_ns)
3370{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003371 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003372
Jesse Barnesd6604672009-09-11 12:25:56 -07003373 /*
3374 * Note: we need to make sure we don't overflow for various clock &
3375 * latency values.
3376 * clocks go from a few thousand to several hundred thousand.
3377 * latency is usually a few thousand
3378 */
3379 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3380 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003381 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003382
Zhao Yakui28c97732009-10-09 11:39:41 +08003383 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003384
Chris Wilsond2102462011-01-24 17:43:27 +00003385 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003386
Zhao Yakui28c97732009-10-09 11:39:41 +08003387 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003388
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003389 /* Don't promote wm_size to unsigned... */
3390 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003391 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003392 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003393 wm_size = wm->default_wm;
3394 return wm_size;
3395}
3396
3397struct cxsr_latency {
3398 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003399 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003400 unsigned long fsb_freq;
3401 unsigned long mem_freq;
3402 unsigned long display_sr;
3403 unsigned long display_hpll_disable;
3404 unsigned long cursor_sr;
3405 unsigned long cursor_hpll_disable;
3406};
3407
Chris Wilson403c89f2010-08-04 15:25:31 +01003408static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003409 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3410 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3411 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3412 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3413 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003414
Li Peng95534262010-05-18 18:58:44 +08003415 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3416 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3417 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3418 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3419 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003420
Li Peng95534262010-05-18 18:58:44 +08003421 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3422 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3423 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3424 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3425 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003426
Li Peng95534262010-05-18 18:58:44 +08003427 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3428 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3429 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3430 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3431 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003432
Li Peng95534262010-05-18 18:58:44 +08003433 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3434 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3435 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3436 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3437 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003438
Li Peng95534262010-05-18 18:58:44 +08003439 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3440 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3441 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3442 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3443 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003444};
3445
Chris Wilson403c89f2010-08-04 15:25:31 +01003446static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3447 int is_ddr3,
3448 int fsb,
3449 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003450{
Chris Wilson403c89f2010-08-04 15:25:31 +01003451 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003452 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003453
3454 if (fsb == 0 || mem == 0)
3455 return NULL;
3456
3457 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3458 latency = &cxsr_latency_table[i];
3459 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003460 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303461 fsb == latency->fsb_freq && mem == latency->mem_freq)
3462 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003463 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303464
Zhao Yakui28c97732009-10-09 11:39:41 +08003465 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303466
3467 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003468}
3469
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003470static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003471{
3472 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003473
3474 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003475 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003476}
3477
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003478/*
3479 * Latency for FIFO fetches is dependent on several factors:
3480 * - memory configuration (speed, channels)
3481 * - chipset
3482 * - current MCH state
3483 * It can be fairly high in some situations, so here we assume a fairly
3484 * pessimal value. It's a tradeoff between extra memory fetches (if we
3485 * set this value too high, the FIFO will fetch frequently to stay full)
3486 * and power consumption (set it too low to save power and we might see
3487 * FIFO underruns and display "flicker").
3488 *
3489 * A value of 5us seems to be a good balance; safe for very low end
3490 * platforms but not overly aggressive on lower latency configs.
3491 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003492static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003493
Jesse Barnese70236a2009-09-21 10:42:27 -07003494static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003495{
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497 uint32_t dsparb = I915_READ(DSPARB);
3498 int size;
3499
Chris Wilson8de9b312010-07-19 19:59:52 +01003500 size = dsparb & 0x7f;
3501 if (plane)
3502 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003503
Zhao Yakui28c97732009-10-09 11:39:41 +08003504 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003506
3507 return size;
3508}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003509
Jesse Barnese70236a2009-09-21 10:42:27 -07003510static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3511{
3512 struct drm_i915_private *dev_priv = dev->dev_private;
3513 uint32_t dsparb = I915_READ(DSPARB);
3514 int size;
3515
Chris Wilson8de9b312010-07-19 19:59:52 +01003516 size = dsparb & 0x1ff;
3517 if (plane)
3518 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003519 size >>= 1; /* Convert to cachelines */
3520
Zhao Yakui28c97732009-10-09 11:39:41 +08003521 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003523
3524 return size;
3525}
3526
3527static int i845_get_fifo_size(struct drm_device *dev, int plane)
3528{
3529 struct drm_i915_private *dev_priv = dev->dev_private;
3530 uint32_t dsparb = I915_READ(DSPARB);
3531 int size;
3532
3533 size = dsparb & 0x7f;
3534 size >>= 2; /* Convert to cachelines */
3535
Zhao Yakui28c97732009-10-09 11:39:41 +08003536 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 plane ? "B" : "A",
3538 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003539
3540 return size;
3541}
3542
3543static int i830_get_fifo_size(struct drm_device *dev, int plane)
3544{
3545 struct drm_i915_private *dev_priv = dev->dev_private;
3546 uint32_t dsparb = I915_READ(DSPARB);
3547 int size;
3548
3549 size = dsparb & 0x7f;
3550 size >>= 1; /* Convert to cachelines */
3551
Zhao Yakui28c97732009-10-09 11:39:41 +08003552 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003554
3555 return size;
3556}
3557
Chris Wilsond2102462011-01-24 17:43:27 +00003558static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3559{
3560 struct drm_crtc *crtc, *enabled = NULL;
3561
3562 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3563 if (crtc->enabled && crtc->fb) {
3564 if (enabled)
3565 return NULL;
3566 enabled = crtc;
3567 }
3568 }
3569
3570 return enabled;
3571}
3572
3573static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003574{
3575 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003576 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003577 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003578 u32 reg;
3579 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003580
Chris Wilson403c89f2010-08-04 15:25:31 +01003581 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003582 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003583 if (!latency) {
3584 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3585 pineview_disable_cxsr(dev);
3586 return;
3587 }
3588
Chris Wilsond2102462011-01-24 17:43:27 +00003589 crtc = single_enabled_crtc(dev);
3590 if (crtc) {
3591 int clock = crtc->mode.clock;
3592 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003593
3594 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003595 wm = intel_calculate_wm(clock, &pineview_display_wm,
3596 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003597 pixel_size, latency->display_sr);
3598 reg = I915_READ(DSPFW1);
3599 reg &= ~DSPFW_SR_MASK;
3600 reg |= wm << DSPFW_SR_SHIFT;
3601 I915_WRITE(DSPFW1, reg);
3602 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3603
3604 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003605 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3606 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003607 pixel_size, latency->cursor_sr);
3608 reg = I915_READ(DSPFW3);
3609 reg &= ~DSPFW_CURSOR_SR_MASK;
3610 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3611 I915_WRITE(DSPFW3, reg);
3612
3613 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003614 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3615 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003616 pixel_size, latency->display_hpll_disable);
3617 reg = I915_READ(DSPFW3);
3618 reg &= ~DSPFW_HPLL_SR_MASK;
3619 reg |= wm & DSPFW_HPLL_SR_MASK;
3620 I915_WRITE(DSPFW3, reg);
3621
3622 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003623 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3624 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003625 pixel_size, latency->cursor_hpll_disable);
3626 reg = I915_READ(DSPFW3);
3627 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3628 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3629 I915_WRITE(DSPFW3, reg);
3630 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3631
3632 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003633 I915_WRITE(DSPFW3,
3634 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003635 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3636 } else {
3637 pineview_disable_cxsr(dev);
3638 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3639 }
3640}
3641
Chris Wilson417ae142011-01-19 15:04:42 +00003642static bool g4x_compute_wm0(struct drm_device *dev,
3643 int plane,
3644 const struct intel_watermark_params *display,
3645 int display_latency_ns,
3646 const struct intel_watermark_params *cursor,
3647 int cursor_latency_ns,
3648 int *plane_wm,
3649 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003650{
Chris Wilson417ae142011-01-19 15:04:42 +00003651 struct drm_crtc *crtc;
3652 int htotal, hdisplay, clock, pixel_size;
3653 int line_time_us, line_count;
3654 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003655
Chris Wilson417ae142011-01-19 15:04:42 +00003656 crtc = intel_get_crtc_for_plane(dev, plane);
3657 if (crtc->fb == NULL || !crtc->enabled)
3658 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003659
Chris Wilson417ae142011-01-19 15:04:42 +00003660 htotal = crtc->mode.htotal;
3661 hdisplay = crtc->mode.hdisplay;
3662 clock = crtc->mode.clock;
3663 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003664
Chris Wilson417ae142011-01-19 15:04:42 +00003665 /* Use the small buffer method to calculate plane watermark */
3666 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3667 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3668 if (tlb_miss > 0)
3669 entries += tlb_miss;
3670 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3671 *plane_wm = entries + display->guard_size;
3672 if (*plane_wm > (int)display->max_wm)
3673 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003674
Chris Wilson417ae142011-01-19 15:04:42 +00003675 /* Use the large buffer method to calculate cursor watermark */
3676 line_time_us = ((htotal * 1000) / clock);
3677 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3678 entries = line_count * 64 * pixel_size;
3679 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3680 if (tlb_miss > 0)
3681 entries += tlb_miss;
3682 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3683 *cursor_wm = entries + cursor->guard_size;
3684 if (*cursor_wm > (int)cursor->max_wm)
3685 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003686
Chris Wilson417ae142011-01-19 15:04:42 +00003687 return true;
3688}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003689
Chris Wilson417ae142011-01-19 15:04:42 +00003690/*
3691 * Check the wm result.
3692 *
3693 * If any calculated watermark values is larger than the maximum value that
3694 * can be programmed into the associated watermark register, that watermark
3695 * must be disabled.
3696 */
3697static bool g4x_check_srwm(struct drm_device *dev,
3698 int display_wm, int cursor_wm,
3699 const struct intel_watermark_params *display,
3700 const struct intel_watermark_params *cursor)
3701{
3702 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3703 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003704
Chris Wilson417ae142011-01-19 15:04:42 +00003705 if (display_wm > display->max_wm) {
3706 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3707 display_wm, display->max_wm);
3708 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003709 }
3710
Chris Wilson417ae142011-01-19 15:04:42 +00003711 if (cursor_wm > cursor->max_wm) {
3712 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3713 cursor_wm, cursor->max_wm);
3714 return false;
3715 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003716
Chris Wilson417ae142011-01-19 15:04:42 +00003717 if (!(display_wm || cursor_wm)) {
3718 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3719 return false;
3720 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003721
Chris Wilson417ae142011-01-19 15:04:42 +00003722 return true;
3723}
3724
3725static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003726 int plane,
3727 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003728 const struct intel_watermark_params *display,
3729 const struct intel_watermark_params *cursor,
3730 int *display_wm, int *cursor_wm)
3731{
Chris Wilsond2102462011-01-24 17:43:27 +00003732 struct drm_crtc *crtc;
3733 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003734 unsigned long line_time_us;
3735 int line_count, line_size;
3736 int small, large;
3737 int entries;
3738
3739 if (!latency_ns) {
3740 *display_wm = *cursor_wm = 0;
3741 return false;
3742 }
3743
Chris Wilsond2102462011-01-24 17:43:27 +00003744 crtc = intel_get_crtc_for_plane(dev, plane);
3745 hdisplay = crtc->mode.hdisplay;
3746 htotal = crtc->mode.htotal;
3747 clock = crtc->mode.clock;
3748 pixel_size = crtc->fb->bits_per_pixel / 8;
3749
Chris Wilson417ae142011-01-19 15:04:42 +00003750 line_time_us = (htotal * 1000) / clock;
3751 line_count = (latency_ns / line_time_us + 1000) / 1000;
3752 line_size = hdisplay * pixel_size;
3753
3754 /* Use the minimum of the small and large buffer method for primary */
3755 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3756 large = line_count * line_size;
3757
3758 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3759 *display_wm = entries + display->guard_size;
3760
3761 /* calculate the self-refresh watermark for display cursor */
3762 entries = line_count * pixel_size * 64;
3763 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3764 *cursor_wm = entries + cursor->guard_size;
3765
3766 return g4x_check_srwm(dev,
3767 *display_wm, *cursor_wm,
3768 display, cursor);
3769}
3770
Chris Wilsond2102462011-01-24 17:43:27 +00003771static inline bool single_plane_enabled(unsigned int mask)
3772{
3773 return mask && (mask & -mask) == 0;
3774}
3775
3776static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003777{
3778 static const int sr_latency_ns = 12000;
3779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003781 int plane_sr, cursor_sr;
3782 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003783
3784 if (g4x_compute_wm0(dev, 0,
3785 &g4x_wm_info, latency_ns,
3786 &g4x_cursor_wm_info, latency_ns,
3787 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003788 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003789
3790 if (g4x_compute_wm0(dev, 1,
3791 &g4x_wm_info, latency_ns,
3792 &g4x_cursor_wm_info, latency_ns,
3793 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003794 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003795
3796 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003797 if (single_plane_enabled(enabled) &&
3798 g4x_compute_srwm(dev, ffs(enabled) - 1,
3799 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003800 &g4x_wm_info,
3801 &g4x_cursor_wm_info,
3802 &plane_sr, &cursor_sr))
3803 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3804 else
3805 I915_WRITE(FW_BLC_SELF,
3806 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3807
3808 DRM_DEBUG("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3809 planea_wm, cursora_wm,
3810 planeb_wm, cursorb_wm,
3811 plane_sr, cursor_sr);
3812
3813 I915_WRITE(DSPFW1,
3814 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003815 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003816 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3817 planea_wm);
3818 I915_WRITE(DSPFW2,
3819 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003820 (cursora_wm << DSPFW_CURSORA_SHIFT));
3821 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003822 I915_WRITE(DSPFW3,
3823 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003824 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003825}
3826
Chris Wilsond2102462011-01-24 17:43:27 +00003827static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003828{
3829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003830 struct drm_crtc *crtc;
3831 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003832 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003833
Jesse Barnes1dc75462009-10-19 10:08:17 +09003834 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003835 crtc = single_enabled_crtc(dev);
3836 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003837 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003838 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003839 int clock = crtc->mode.clock;
3840 int htotal = crtc->mode.htotal;
3841 int hdisplay = crtc->mode.hdisplay;
3842 int pixel_size = crtc->fb->bits_per_pixel / 8;
3843 unsigned long line_time_us;
3844 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003845
Chris Wilsond2102462011-01-24 17:43:27 +00003846 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003847
3848 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003849 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3850 pixel_size * hdisplay;
3851 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
3852 DRM_DEBUG("self-refresh entries: %d\n", entries);
3853 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003854 if (srwm < 0)
3855 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003856 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003857
Chris Wilsond2102462011-01-24 17:43:27 +00003858 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003860 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003861 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003862 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003863 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003864
3865 if (cursor_sr > i965_cursor_wm_info.max_wm)
3866 cursor_sr = i965_cursor_wm_info.max_wm;
3867
3868 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3869 "cursor %d\n", srwm, cursor_sr);
3870
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003871 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003872 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303873 } else {
3874 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003875 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003876 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3877 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003878 }
3879
3880 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3881 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003882
3883 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003884 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3885 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003886 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003887 /* update cursor SR watermark */
3888 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003889}
3890
Chris Wilsond2102462011-01-24 17:43:27 +00003891static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003892{
3893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003894 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003895 uint32_t fwater_lo;
3896 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003897 int cwm, srwm = 1;
3898 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003899 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003900 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003901
Chris Wilson72557b42011-01-31 10:29:55 +00003902 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003903 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003904 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003905 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003906 else
Chris Wilsond2102462011-01-24 17:43:27 +00003907 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003908
Chris Wilsond2102462011-01-24 17:43:27 +00003909 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3910 crtc = intel_get_crtc_for_plane(dev, 0);
3911 if (crtc->enabled && crtc->fb) {
3912 planea_wm = intel_calculate_wm(crtc->mode.clock,
3913 wm_info, fifo_size,
3914 crtc->fb->bits_per_pixel / 8,
3915 latency_ns);
3916 enabled = crtc;
3917 } else
3918 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003919
Chris Wilsond2102462011-01-24 17:43:27 +00003920 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3921 crtc = intel_get_crtc_for_plane(dev, 1);
3922 if (crtc->enabled && crtc->fb) {
3923 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3924 wm_info, fifo_size,
3925 crtc->fb->bits_per_pixel / 8,
3926 latency_ns);
3927 if (enabled == NULL)
3928 enabled = crtc;
3929 else
3930 enabled = NULL;
3931 } else
3932 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003933
Zhao Yakui28c97732009-10-09 11:39:41 +08003934 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003935
3936 /*
3937 * Overlay gets an aggressive default since video jitter is bad.
3938 */
3939 cwm = 2;
3940
Alexander Lam18b21902011-01-03 13:28:56 -05003941 /* Play safe and disable self-refresh before adjusting watermarks. */
3942 if (IS_I945G(dev) || IS_I945GM(dev))
3943 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3944 else if (IS_I915GM(dev))
3945 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3946
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003947 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003948 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003949 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003950 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00003951 int clock = enabled->mode.clock;
3952 int htotal = enabled->mode.htotal;
3953 int hdisplay = enabled->mode.hdisplay;
3954 int pixel_size = enabled->fb->bits_per_pixel / 8;
3955 unsigned long line_time_us;
3956 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003957
Chris Wilsond2102462011-01-24 17:43:27 +00003958 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003959
3960 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003961 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3962 pixel_size * hdisplay;
3963 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3964 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3965 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003966 if (srwm < 0)
3967 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003968
3969 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05003970 I915_WRITE(FW_BLC_SELF,
3971 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3972 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08003973 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003974 }
3975
Zhao Yakui28c97732009-10-09 11:39:41 +08003976 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003978
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003979 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3980 fwater_hi = (cwm & 0x1f);
3981
3982 /* Set request length to 8 cachelines per fetch */
3983 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3984 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003985
3986 I915_WRITE(FW_BLC, fwater_lo);
3987 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05003988
Chris Wilsond2102462011-01-24 17:43:27 +00003989 if (HAS_FW_BLC(dev)) {
3990 if (enabled) {
3991 if (IS_I945G(dev) || IS_I945GM(dev))
3992 I915_WRITE(FW_BLC_SELF,
3993 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
3994 else if (IS_I915GM(dev))
3995 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3996 DRM_DEBUG_KMS("memory self refresh enabled\n");
3997 } else
3998 DRM_DEBUG_KMS("memory self refresh disabled\n");
3999 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004000}
4001
Chris Wilsond2102462011-01-24 17:43:27 +00004002static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004003{
4004 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004005 struct drm_crtc *crtc;
4006 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004007 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004008
Chris Wilsond2102462011-01-24 17:43:27 +00004009 crtc = single_enabled_crtc(dev);
4010 if (crtc == NULL)
4011 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004012
Chris Wilsond2102462011-01-24 17:43:27 +00004013 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4014 dev_priv->display.get_fifo_size(dev, 0),
4015 crtc->fb->bits_per_pixel / 8,
4016 latency_ns);
4017 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004018 fwater_lo |= (3<<8) | planea_wm;
4019
Zhao Yakui28c97732009-10-09 11:39:41 +08004020 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004021
4022 I915_WRITE(FW_BLC, fwater_lo);
4023}
4024
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004025#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004026#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004027
Chris Wilson4ed765f2010-09-11 10:46:47 +01004028static bool ironlake_compute_wm0(struct drm_device *dev,
4029 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08004030 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004031 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08004032 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004033 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01004034 int *plane_wm,
4035 int *cursor_wm)
4036{
4037 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00004038 int htotal, hdisplay, clock, pixel_size;
4039 int line_time_us, line_count;
4040 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004041
4042 crtc = intel_get_crtc_for_pipe(dev, pipe);
4043 if (crtc->fb == NULL || !crtc->enabled)
4044 return false;
4045
4046 htotal = crtc->mode.htotal;
4047 hdisplay = crtc->mode.hdisplay;
4048 clock = crtc->mode.clock;
4049 pixel_size = crtc->fb->bits_per_pixel / 8;
4050
4051 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004052 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00004053 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4054 if (tlb_miss > 0)
4055 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004056 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4057 *plane_wm = entries + display->guard_size;
4058 if (*plane_wm > (int)display->max_wm)
4059 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004060
4061 /* Use the large buffer method to calculate cursor watermark */
4062 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004063 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004064 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00004065 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4066 if (tlb_miss > 0)
4067 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004068 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4069 *cursor_wm = entries + cursor->guard_size;
4070 if (*cursor_wm > (int)cursor->max_wm)
4071 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004072
4073 return true;
4074}
4075
Jesse Barnesb79d4992010-12-21 13:10:23 -08004076/*
4077 * Check the wm result.
4078 *
4079 * If any calculated watermark values is larger than the maximum value that
4080 * can be programmed into the associated watermark register, that watermark
4081 * must be disabled.
4082 */
4083static bool ironlake_check_srwm(struct drm_device *dev, int level,
4084 int fbc_wm, int display_wm, int cursor_wm,
4085 const struct intel_watermark_params *display,
4086 const struct intel_watermark_params *cursor)
4087{
4088 struct drm_i915_private *dev_priv = dev->dev_private;
4089
4090 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4091 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4092
4093 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4094 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4095 fbc_wm, SNB_FBC_MAX_SRWM, level);
4096
4097 /* fbc has it's own way to disable FBC WM */
4098 I915_WRITE(DISP_ARB_CTL,
4099 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4100 return false;
4101 }
4102
4103 if (display_wm > display->max_wm) {
4104 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4105 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4106 return false;
4107 }
4108
4109 if (cursor_wm > cursor->max_wm) {
4110 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4111 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4112 return false;
4113 }
4114
4115 if (!(fbc_wm || display_wm || cursor_wm)) {
4116 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4117 return false;
4118 }
4119
4120 return true;
4121}
4122
4123/*
4124 * Compute watermark values of WM[1-3],
4125 */
Chris Wilsond2102462011-01-24 17:43:27 +00004126static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4127 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004128 const struct intel_watermark_params *display,
4129 const struct intel_watermark_params *cursor,
4130 int *fbc_wm, int *display_wm, int *cursor_wm)
4131{
Chris Wilsond2102462011-01-24 17:43:27 +00004132 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004133 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004134 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004135 int line_count, line_size;
4136 int small, large;
4137 int entries;
4138
4139 if (!latency_ns) {
4140 *fbc_wm = *display_wm = *cursor_wm = 0;
4141 return false;
4142 }
4143
Chris Wilsond2102462011-01-24 17:43:27 +00004144 crtc = intel_get_crtc_for_plane(dev, plane);
4145 hdisplay = crtc->mode.hdisplay;
4146 htotal = crtc->mode.htotal;
4147 clock = crtc->mode.clock;
4148 pixel_size = crtc->fb->bits_per_pixel / 8;
4149
Jesse Barnesb79d4992010-12-21 13:10:23 -08004150 line_time_us = (htotal * 1000) / clock;
4151 line_count = (latency_ns / line_time_us + 1000) / 1000;
4152 line_size = hdisplay * pixel_size;
4153
4154 /* Use the minimum of the small and large buffer method for primary */
4155 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4156 large = line_count * line_size;
4157
4158 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4159 *display_wm = entries + display->guard_size;
4160
4161 /*
4162 * Spec says:
4163 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4164 */
4165 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4166
4167 /* calculate the self-refresh watermark for display cursor */
4168 entries = line_count * pixel_size * 64;
4169 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4170 *cursor_wm = entries + cursor->guard_size;
4171
4172 return ironlake_check_srwm(dev, level,
4173 *fbc_wm, *display_wm, *cursor_wm,
4174 display, cursor);
4175}
4176
Chris Wilsond2102462011-01-24 17:43:27 +00004177static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004178{
4179 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004180 int fbc_wm, plane_wm, cursor_wm;
4181 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004182
Chris Wilson4ed765f2010-09-11 10:46:47 +01004183 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08004184 if (ironlake_compute_wm0(dev, 0,
4185 &ironlake_display_wm_info,
4186 ILK_LP0_PLANE_LATENCY,
4187 &ironlake_cursor_wm_info,
4188 ILK_LP0_CURSOR_LATENCY,
4189 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004190 I915_WRITE(WM0_PIPEA_ILK,
4191 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4192 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4193 " plane %d, " "cursor: %d\n",
4194 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004195 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004196 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004197
Yuanhan Liu13982612010-12-15 15:42:31 +08004198 if (ironlake_compute_wm0(dev, 1,
4199 &ironlake_display_wm_info,
4200 ILK_LP0_PLANE_LATENCY,
4201 &ironlake_cursor_wm_info,
4202 ILK_LP0_CURSOR_LATENCY,
4203 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004204 I915_WRITE(WM0_PIPEB_ILK,
4205 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4206 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4207 " plane %d, cursor: %d\n",
4208 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004209 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004210 }
4211
4212 /*
4213 * Calculate and update the self-refresh watermark only when one
4214 * display plane is used.
4215 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004216 I915_WRITE(WM3_LP_ILK, 0);
4217 I915_WRITE(WM2_LP_ILK, 0);
4218 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004219
Chris Wilsond2102462011-01-24 17:43:27 +00004220 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004221 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004222 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004223
Jesse Barnesb79d4992010-12-21 13:10:23 -08004224 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004225 if (!ironlake_compute_srwm(dev, 1, enabled,
4226 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004227 &ironlake_display_srwm_info,
4228 &ironlake_cursor_srwm_info,
4229 &fbc_wm, &plane_wm, &cursor_wm))
4230 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004231
Jesse Barnesb79d4992010-12-21 13:10:23 -08004232 I915_WRITE(WM1_LP_ILK,
4233 WM1_LP_SR_EN |
4234 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4235 (fbc_wm << WM1_LP_FBC_SHIFT) |
4236 (plane_wm << WM1_LP_SR_SHIFT) |
4237 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004238
Jesse Barnesb79d4992010-12-21 13:10:23 -08004239 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004240 if (!ironlake_compute_srwm(dev, 2, enabled,
4241 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004242 &ironlake_display_srwm_info,
4243 &ironlake_cursor_srwm_info,
4244 &fbc_wm, &plane_wm, &cursor_wm))
4245 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004246
Jesse Barnesb79d4992010-12-21 13:10:23 -08004247 I915_WRITE(WM2_LP_ILK,
4248 WM2_LP_EN |
4249 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4250 (fbc_wm << WM1_LP_FBC_SHIFT) |
4251 (plane_wm << WM1_LP_SR_SHIFT) |
4252 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004253
4254 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004255 * WM3 is unsupported on ILK, probably because we don't have latency
4256 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004257 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004258}
4259
Chris Wilsond2102462011-01-24 17:43:27 +00004260static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004261{
4262 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004263 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004264 int fbc_wm, plane_wm, cursor_wm;
4265 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004266
4267 enabled = 0;
4268 if (ironlake_compute_wm0(dev, 0,
4269 &sandybridge_display_wm_info, latency,
4270 &sandybridge_cursor_wm_info, latency,
4271 &plane_wm, &cursor_wm)) {
4272 I915_WRITE(WM0_PIPEA_ILK,
4273 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4274 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4275 " plane %d, " "cursor: %d\n",
4276 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004277 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004278 }
4279
4280 if (ironlake_compute_wm0(dev, 1,
4281 &sandybridge_display_wm_info, latency,
4282 &sandybridge_cursor_wm_info, latency,
4283 &plane_wm, &cursor_wm)) {
4284 I915_WRITE(WM0_PIPEB_ILK,
4285 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4286 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4287 " plane %d, cursor: %d\n",
4288 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004289 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004290 }
4291
4292 /*
4293 * Calculate and update the self-refresh watermark only when one
4294 * display plane is used.
4295 *
4296 * SNB support 3 levels of watermark.
4297 *
4298 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4299 * and disabled in the descending order
4300 *
4301 */
4302 I915_WRITE(WM3_LP_ILK, 0);
4303 I915_WRITE(WM2_LP_ILK, 0);
4304 I915_WRITE(WM1_LP_ILK, 0);
4305
Chris Wilsond2102462011-01-24 17:43:27 +00004306 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004307 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004308 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004309
4310 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004311 if (!ironlake_compute_srwm(dev, 1, enabled,
4312 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004313 &sandybridge_display_srwm_info,
4314 &sandybridge_cursor_srwm_info,
4315 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004316 return;
4317
4318 I915_WRITE(WM1_LP_ILK,
4319 WM1_LP_SR_EN |
4320 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4321 (fbc_wm << WM1_LP_FBC_SHIFT) |
4322 (plane_wm << WM1_LP_SR_SHIFT) |
4323 cursor_wm);
4324
4325 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004326 if (!ironlake_compute_srwm(dev, 2, enabled,
4327 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004328 &sandybridge_display_srwm_info,
4329 &sandybridge_cursor_srwm_info,
4330 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004331 return;
4332
4333 I915_WRITE(WM2_LP_ILK,
4334 WM2_LP_EN |
4335 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4336 (fbc_wm << WM1_LP_FBC_SHIFT) |
4337 (plane_wm << WM1_LP_SR_SHIFT) |
4338 cursor_wm);
4339
4340 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004341 if (!ironlake_compute_srwm(dev, 3, enabled,
4342 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004343 &sandybridge_display_srwm_info,
4344 &sandybridge_cursor_srwm_info,
4345 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004346 return;
4347
4348 I915_WRITE(WM3_LP_ILK,
4349 WM3_LP_EN |
4350 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4351 (fbc_wm << WM1_LP_FBC_SHIFT) |
4352 (plane_wm << WM1_LP_SR_SHIFT) |
4353 cursor_wm);
4354}
4355
Shaohua Li7662c8b2009-06-26 11:23:55 +08004356/**
4357 * intel_update_watermarks - update FIFO watermark values based on current modes
4358 *
4359 * Calculate watermark values for the various WM regs based on current mode
4360 * and plane configuration.
4361 *
4362 * There are several cases to deal with here:
4363 * - normal (i.e. non-self-refresh)
4364 * - self-refresh (SR) mode
4365 * - lines are large relative to FIFO size (buffer can hold up to 2)
4366 * - lines are small relative to FIFO size (buffer can hold more than 2
4367 * lines), so need to account for TLB latency
4368 *
4369 * The normal calculation is:
4370 * watermark = dotclock * bytes per pixel * latency
4371 * where latency is platform & configuration dependent (we assume pessimal
4372 * values here).
4373 *
4374 * The SR calculation is:
4375 * watermark = (trunc(latency/line time)+1) * surface width *
4376 * bytes per pixel
4377 * where
4378 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004379 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004380 * and latency is assumed to be high, as above.
4381 *
4382 * The final value programmed to the register should always be rounded up,
4383 * and include an extra 2 entries to account for clock crossings.
4384 *
4385 * We don't use the sprite, so we can ignore that. And on Crestline we have
4386 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004387 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004388static void intel_update_watermarks(struct drm_device *dev)
4389{
Jesse Barnese70236a2009-09-21 10:42:27 -07004390 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004391
Chris Wilsond2102462011-01-24 17:43:27 +00004392 if (dev_priv->display.update_wm)
4393 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004394}
4395
Chris Wilsona7615032011-01-12 17:04:08 +00004396static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4397{
4398 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4399}
4400
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004401static int intel_crtc_mode_set(struct drm_crtc *crtc,
4402 struct drm_display_mode *mode,
4403 struct drm_display_mode *adjusted_mode,
4404 int x, int y,
4405 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004406{
4407 struct drm_device *dev = crtc->dev;
4408 struct drm_i915_private *dev_priv = dev->dev_private;
4409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4410 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004411 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004412 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004413 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004414 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004415 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004416 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004417 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004418 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004419 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004420 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004421 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004422 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004423 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004424 u32 reg, temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004425 u32 lvds_sync = 0;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004426 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004427
4428 drm_vblank_pre_modeset(dev, pipe);
4429
Chris Wilson5eddb702010-09-11 13:48:45 +01004430 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4431 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004432 continue;
4433
Chris Wilson5eddb702010-09-11 13:48:45 +01004434 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004435 case INTEL_OUTPUT_LVDS:
4436 is_lvds = true;
4437 break;
4438 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004439 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004440 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004441 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004442 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004443 break;
4444 case INTEL_OUTPUT_DVO:
4445 is_dvo = true;
4446 break;
4447 case INTEL_OUTPUT_TVOUT:
4448 is_tv = true;
4449 break;
4450 case INTEL_OUTPUT_ANALOG:
4451 is_crt = true;
4452 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004453 case INTEL_OUTPUT_DISPLAYPORT:
4454 is_dp = true;
4455 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004456 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004457 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004458 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004459 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004460
Eric Anholtc751ce42010-03-25 11:48:48 -07004461 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004462 }
4463
Chris Wilsona7615032011-01-12 17:04:08 +00004464 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004465 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004466 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004467 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004468 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004469 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004470 if (HAS_PCH_SPLIT(dev) &&
4471 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004472 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004473 } else {
4474 refclk = 48000;
4475 }
4476
Ma Lingd4906092009-03-18 20:13:27 +08004477 /*
4478 * Returns a set of divisors for the desired target clock with the given
4479 * refclk, or FALSE. The returned values represent the clock equation:
4480 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4481 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004482 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004483 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004484 if (!ok) {
4485 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004486 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004487 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004488 }
4489
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004490 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004491 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004492
Zhao Yakuiddc90032010-01-06 22:05:56 +08004493 if (is_lvds && dev_priv->lvds_downclock_avail) {
4494 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004495 dev_priv->lvds_downclock,
4496 refclk,
4497 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004498 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4499 /*
4500 * If the different P is found, it means that we can't
4501 * switch the display clock by using the FP0/FP1.
4502 * In such case we will disable the LVDS downclock
4503 * feature.
4504 */
4505 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004506 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004507 has_reduced_clock = 0;
4508 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004509 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004510 /* SDVO TV has fixed PLL values depend on its clock range,
4511 this mirrors vbios setting. */
4512 if (is_sdvo && is_tv) {
4513 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004514 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004515 clock.p1 = 2;
4516 clock.p2 = 10;
4517 clock.n = 3;
4518 clock.m1 = 16;
4519 clock.m2 = 8;
4520 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004521 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004522 clock.p1 = 1;
4523 clock.p2 = 10;
4524 clock.n = 6;
4525 clock.m1 = 12;
4526 clock.m2 = 8;
4527 }
4528 }
4529
Zhenyu Wang2c072452009-06-05 15:38:42 +08004530 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004531 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004532 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004533 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004534 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004535 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004536 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004537 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004538 intel_edp_link_config(has_edp_encoder,
4539 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004540 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004541 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004542 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004543 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004544 target_clock = mode->clock;
4545 else
4546 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004547
4548 /* FDI is a binary signal running at ~2.7GHz, encoding
4549 * each output octet as 10 bits. The actual frequency
4550 * is stored as a divider into a 100MHz clock, and the
4551 * mode pixel clock is stored in units of 1KHz.
4552 * Hence the bw of each lane in terms of the mode signal
4553 * is:
4554 */
4555 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004556 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004557
4558 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004559 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004560 temp &= ~PIPE_BPC_MASK;
4561 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004562 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004563 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004564 temp |= PIPE_8BPC;
4565 else
4566 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004567 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004568 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004569 case 8:
4570 temp |= PIPE_8BPC;
4571 break;
4572 case 10:
4573 temp |= PIPE_10BPC;
4574 break;
4575 case 6:
4576 temp |= PIPE_6BPC;
4577 break;
4578 case 12:
4579 temp |= PIPE_12BPC;
4580 break;
4581 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004582 } else
4583 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004584 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004585
4586 switch (temp & PIPE_BPC_MASK) {
4587 case PIPE_8BPC:
4588 bpp = 24;
4589 break;
4590 case PIPE_10BPC:
4591 bpp = 30;
4592 break;
4593 case PIPE_6BPC:
4594 bpp = 18;
4595 break;
4596 case PIPE_12BPC:
4597 bpp = 36;
4598 break;
4599 default:
4600 DRM_ERROR("unknown pipe bpc value\n");
4601 bpp = 24;
4602 }
4603
Adam Jackson77ffb592010-04-12 11:38:44 -04004604 if (!lane) {
4605 /*
4606 * Account for spread spectrum to avoid
4607 * oversubscribing the link. Max center spread
4608 * is 2.5%; use 5% for safety's sake.
4609 */
4610 u32 bps = target_clock * bpp * 21 / 20;
4611 lane = bps / (link_bw * 8) + 1;
4612 }
4613
4614 intel_crtc->fdi_lanes = lane;
4615
Chris Wilson49078f72010-12-04 07:45:57 +00004616 if (pixel_multiplier > 1)
4617 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004618 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004619 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004620
Zhenyu Wangc038e512009-10-19 15:43:48 +08004621 /* Ironlake: try to setup display ref clock before DPLL
4622 * enabling. This is only under driver's control after
4623 * PCH B stepping, previous chipset stepping should be
4624 * ignoring this setting.
4625 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004626 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson633f2ea2011-01-19 13:29:42 +00004627 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4628
Zhenyu Wangc038e512009-10-19 15:43:48 +08004629 temp = I915_READ(PCH_DREF_CONTROL);
Chris Wilson633f2ea2011-01-19 13:29:42 +00004630
4631 /* First clear the current state for output switching */
4632 temp &= ~DREF_SSC1_ENABLE;
4633 temp &= ~DREF_SSC4_ENABLE;
4634 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004635 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004636 temp &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson633f2ea2011-01-19 13:29:42 +00004637 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004638 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004639
Chris Wilson5eddb702010-09-11 13:48:45 +01004640 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004641 udelay(200);
4642
Chris Wilson633f2ea2011-01-19 13:29:42 +00004643 if ((is_lvds || has_edp_encoder) &&
4644 intel_panel_use_ssc(dev_priv)) {
4645 temp |= DREF_SSC_SOURCE_ENABLE;
4646 if (has_edp_encoder) {
4647 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4648 /* Enable CPU source on CPU attached eDP */
Jesse Barnes7f823282010-10-07 16:01:16 -07004649 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Chris Wilson633f2ea2011-01-19 13:29:42 +00004650 } else {
4651 /* Enable SSC on PCH eDP if needed */
Jesse Barnes7f823282010-10-07 16:01:16 -07004652 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4653 }
Chris Wilson633f2ea2011-01-19 13:29:42 +00004654 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004655 }
Chris Wilson633f2ea2011-01-19 13:29:42 +00004656 if (!dev_priv->display_clock_mode)
4657 temp |= DREF_SSC1_ENABLE;
4658 } else {
4659 if (dev_priv->display_clock_mode)
4660 temp |= DREF_NONSPREAD_CK505_ENABLE;
4661 else
4662 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4663 if (has_edp_encoder &&
4664 !intel_encoder_is_pch_edp(&has_edp_encoder->base))
4665 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004666 }
Chris Wilson633f2ea2011-01-19 13:29:42 +00004667
4668 I915_WRITE(PCH_DREF_CONTROL, temp);
4669 POSTING_READ(PCH_DREF_CONTROL);
4670 udelay(200);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004671 }
4672
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004673 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004674 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004675 if (has_reduced_clock)
4676 fp2 = (1 << reduced_clock.n) << 16 |
4677 reduced_clock.m1 << 8 | reduced_clock.m2;
4678 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004679 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004680 if (has_reduced_clock)
4681 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4682 reduced_clock.m2;
4683 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004684
Chris Wilsonc1858122010-12-03 21:35:48 +00004685 /* Enable autotuning of the PLL clock (if permissible) */
4686 if (HAS_PCH_SPLIT(dev)) {
4687 int factor = 21;
4688
4689 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004690 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004691 dev_priv->lvds_ssc_freq == 100) ||
4692 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4693 factor = 25;
4694 } else if (is_sdvo && is_tv)
4695 factor = 20;
4696
4697 if (clock.m1 < factor * clock.n)
4698 fp |= FP_CB_TUNE;
4699 }
4700
Chris Wilson5eddb702010-09-11 13:48:45 +01004701 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004702 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004703 dpll = DPLL_VGA_MODE_DIS;
4704
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004705 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004706 if (is_lvds)
4707 dpll |= DPLLB_MODE_LVDS;
4708 else
4709 dpll |= DPLLB_MODE_DAC_SERIAL;
4710 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004711 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4712 if (pixel_multiplier > 1) {
4713 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4714 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4715 else if (HAS_PCH_SPLIT(dev))
4716 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4717 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004719 }
Jesse Barnes83240122010-10-07 16:01:18 -07004720 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004721 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004722
4723 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004724 if (IS_PINEVIEW(dev))
4725 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004726 else {
Shaohua Li21778322009-02-23 15:19:16 +08004727 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004728 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004729 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004730 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004731 if (IS_G4X(dev) && has_reduced_clock)
4732 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004733 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004734 switch (clock.p2) {
4735 case 5:
4736 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4737 break;
4738 case 7:
4739 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4740 break;
4741 case 10:
4742 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4743 break;
4744 case 14:
4745 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4746 break;
4747 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004748 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004749 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4750 } else {
4751 if (is_lvds) {
4752 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4753 } else {
4754 if (clock.p1 == 2)
4755 dpll |= PLL_P1_DIVIDE_BY_TWO;
4756 else
4757 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4758 if (clock.p2 == 4)
4759 dpll |= PLL_P2_DIVIDE_BY_4;
4760 }
4761 }
4762
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004763 if (is_sdvo && is_tv)
4764 dpll |= PLL_REF_INPUT_TVCLKINBC;
4765 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004766 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004767 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004768 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004769 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004770 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004771 else
4772 dpll |= PLL_REF_INPUT_DREFCLK;
4773
4774 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004775 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004776
4777 /* Set up the display plane register */
4778 dspcntr = DISPPLANE_GAMMA_ENABLE;
4779
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004780 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004781 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004782 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004783 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004784 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004785 else
4786 dspcntr |= DISPPLANE_SEL_PIPE_B;
4787 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004788
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004789 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004790 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4791 * core speed.
4792 *
4793 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4794 * pipe == 0 check?
4795 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004796 if (mode->clock >
4797 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004798 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004799 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004800 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004801 }
4802
Jesse Barnesb24e7172011-01-04 15:09:30 -08004803 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004804 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004805
Zhao Yakui28c97732009-10-09 11:39:41 +08004806 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004807 drm_mode_debug_printmodeline(mode);
4808
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004809 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004810 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004811 fp_reg = PCH_FP0(pipe);
4812 dpll_reg = PCH_DPLL(pipe);
4813 } else {
4814 fp_reg = FP0(pipe);
4815 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004816 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004817
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004818 /* PCH eDP needs FDI, but CPU eDP does not */
4819 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004820 I915_WRITE(fp_reg, fp);
4821 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004822
4823 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004824 udelay(150);
4825 }
4826
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004827 /* enable transcoder DPLL */
4828 if (HAS_PCH_CPT(dev)) {
4829 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01004830 if (pipe == 0)
4831 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004832 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004833 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004834 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004835
4836 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004837 udelay(150);
4838 }
4839
Jesse Barnes79e53942008-11-07 14:24:08 -08004840 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4841 * This is an exception to the general rule that mode_set doesn't turn
4842 * things on.
4843 */
4844 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004845 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004846 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004847 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004848
Chris Wilson5eddb702010-09-11 13:48:45 +01004849 temp = I915_READ(reg);
4850 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004851 if (pipe == 1) {
4852 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004853 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004854 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004855 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004856 } else {
4857 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004858 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004859 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004860 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004861 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004862 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004863 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004864 /* Set the B0-B3 data pairs corresponding to whether we're going to
4865 * set the DPLLs for dual-channel mode or not.
4866 */
4867 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004868 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004869 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004870 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004871
4872 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4873 * appropriately here, but we need to look more thoroughly into how
4874 * panels behave in the two modes.
4875 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004876 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004877 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004878 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004879 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004880 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004881 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004882 }
Bryan Freedaa9b5002011-01-12 13:43:19 -08004883 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4884 lvds_sync |= LVDS_HSYNC_POLARITY;
4885 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4886 lvds_sync |= LVDS_VSYNC_POLARITY;
4887 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4888 != lvds_sync) {
4889 char flags[2] = "-+";
4890 DRM_INFO("Changing LVDS panel from "
4891 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4892 flags[!(temp & LVDS_HSYNC_POLARITY)],
4893 flags[!(temp & LVDS_VSYNC_POLARITY)],
4894 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4895 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4896 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4897 temp |= lvds_sync;
4898 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004899 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004901
4902 /* set the dithering flag and clear for anything other than a panel. */
4903 if (HAS_PCH_SPLIT(dev)) {
4904 pipeconf &= ~PIPECONF_DITHER_EN;
4905 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4906 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4907 pipeconf |= PIPECONF_DITHER_EN;
4908 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4909 }
4910 }
4911
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004912 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004913 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004914 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004915 /* For non-DP output, clear any trans DP clock recovery setting.*/
4916 if (pipe == 0) {
4917 I915_WRITE(TRANSA_DATA_M1, 0);
4918 I915_WRITE(TRANSA_DATA_N1, 0);
4919 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4920 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4921 } else {
4922 I915_WRITE(TRANSB_DATA_M1, 0);
4923 I915_WRITE(TRANSB_DATA_N1, 0);
4924 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4925 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4926 }
4927 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004928
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004929 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004930 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004931
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004932 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004933 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004934 udelay(150);
4935
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004936 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004937 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004938 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004939 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4940 if (temp > 1)
4941 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004942 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004943 temp = 0;
4944 }
4945 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004946 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00004947 /* The pixel multiplier can only be updated once the
4948 * DPLL is enabled and the clocks are stable.
4949 *
4950 * So write it again.
4951 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004952 I915_WRITE(dpll_reg, dpll);
4953 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004954 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004955
Chris Wilson5eddb702010-09-11 13:48:45 +01004956 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004957 if (is_lvds && has_reduced_clock && i915_powersave) {
4958 I915_WRITE(fp_reg + 4, fp2);
4959 intel_crtc->lowfreq_avail = true;
4960 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004961 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004962 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4963 }
4964 } else {
4965 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004966 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004967 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004968 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4969 }
4970 }
4971
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004972 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4973 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4974 /* the chip adds 2 halflines automatically */
4975 adjusted_mode->crtc_vdisplay -= 1;
4976 adjusted_mode->crtc_vtotal -= 1;
4977 adjusted_mode->crtc_vblank_start -= 1;
4978 adjusted_mode->crtc_vblank_end -= 1;
4979 adjusted_mode->crtc_vsync_end -= 1;
4980 adjusted_mode->crtc_vsync_start -= 1;
4981 } else
4982 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4983
Chris Wilson5eddb702010-09-11 13:48:45 +01004984 I915_WRITE(HTOTAL(pipe),
4985 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004986 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004987 I915_WRITE(HBLANK(pipe),
4988 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004989 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004990 I915_WRITE(HSYNC(pipe),
4991 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004992 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004993
4994 I915_WRITE(VTOTAL(pipe),
4995 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004996 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004997 I915_WRITE(VBLANK(pipe),
4998 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004999 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005000 I915_WRITE(VSYNC(pipe),
5001 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005002 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005003
5004 /* pipesrc and dspsize control the size that is scaled from,
5005 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005006 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005007 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005008 I915_WRITE(DSPSIZE(plane),
5009 ((mode->vdisplay - 1) << 16) |
5010 (mode->hdisplay - 1));
5011 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005012 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005013 I915_WRITE(PIPESRC(pipe),
5014 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005015
Eric Anholtbad720f2009-10-22 16:11:14 -07005016 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005017 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5018 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5019 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5020 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005021
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005022 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005023 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005024 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005025 }
5026
Chris Wilson5eddb702010-09-11 13:48:45 +01005027 I915_WRITE(PIPECONF(pipe), pipeconf);
5028 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08005029 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08005030 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08005031
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005032 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005033
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005034 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005035 /* enable address swizzle for tiling buffer */
5036 temp = I915_READ(DISP_ARB_CTL);
5037 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5038 }
5039
Chris Wilson5eddb702010-09-11 13:48:45 +01005040 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005041 POSTING_READ(DSPCNTR(plane));
5042 if (!HAS_PCH_SPLIT(dev))
5043 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005044
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005045 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005046
5047 intel_update_watermarks(dev);
5048
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005050
Chris Wilson1f803ee2009-06-06 09:45:59 +01005051 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005052}
5053
5054/** Loads the palette/gamma unit for the CRTC with the prepared values */
5055void intel_crtc_load_lut(struct drm_crtc *crtc)
5056{
5057 struct drm_device *dev = crtc->dev;
5058 struct drm_i915_private *dev_priv = dev->dev_private;
5059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5060 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
5061 int i;
5062
5063 /* The clocks have to be on to load the palette. */
5064 if (!crtc->enabled)
5065 return;
5066
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005067 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005068 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08005069 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
5070 LGC_PALETTE_B;
5071
Jesse Barnes79e53942008-11-07 14:24:08 -08005072 for (i = 0; i < 256; i++) {
5073 I915_WRITE(palreg + 4 * i,
5074 (intel_crtc->lut_r[i] << 16) |
5075 (intel_crtc->lut_g[i] << 8) |
5076 intel_crtc->lut_b[i]);
5077 }
5078}
5079
Chris Wilson560b85b2010-08-07 11:01:38 +01005080static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5081{
5082 struct drm_device *dev = crtc->dev;
5083 struct drm_i915_private *dev_priv = dev->dev_private;
5084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5085 bool visible = base != 0;
5086 u32 cntl;
5087
5088 if (intel_crtc->cursor_visible == visible)
5089 return;
5090
5091 cntl = I915_READ(CURACNTR);
5092 if (visible) {
5093 /* On these chipsets we can only modify the base whilst
5094 * the cursor is disabled.
5095 */
5096 I915_WRITE(CURABASE, base);
5097
5098 cntl &= ~(CURSOR_FORMAT_MASK);
5099 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5100 cntl |= CURSOR_ENABLE |
5101 CURSOR_GAMMA_ENABLE |
5102 CURSOR_FORMAT_ARGB;
5103 } else
5104 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5105 I915_WRITE(CURACNTR, cntl);
5106
5107 intel_crtc->cursor_visible = visible;
5108}
5109
5110static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5111{
5112 struct drm_device *dev = crtc->dev;
5113 struct drm_i915_private *dev_priv = dev->dev_private;
5114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5115 int pipe = intel_crtc->pipe;
5116 bool visible = base != 0;
5117
5118 if (intel_crtc->cursor_visible != visible) {
5119 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
5120 if (base) {
5121 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5122 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5123 cntl |= pipe << 28; /* Connect to correct pipe */
5124 } else {
5125 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5126 cntl |= CURSOR_MODE_DISABLE;
5127 }
5128 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
5129
5130 intel_crtc->cursor_visible = visible;
5131 }
5132 /* and commit changes on next vblank */
5133 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
5134}
5135
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005136/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005137static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5138 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005139{
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
5142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5143 int pipe = intel_crtc->pipe;
5144 int x = intel_crtc->cursor_x;
5145 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005146 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005147 bool visible;
5148
5149 pos = 0;
5150
Chris Wilson6b383a72010-09-13 13:54:26 +01005151 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005152 base = intel_crtc->cursor_addr;
5153 if (x > (int) crtc->fb->width)
5154 base = 0;
5155
5156 if (y > (int) crtc->fb->height)
5157 base = 0;
5158 } else
5159 base = 0;
5160
5161 if (x < 0) {
5162 if (x + intel_crtc->cursor_width < 0)
5163 base = 0;
5164
5165 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5166 x = -x;
5167 }
5168 pos |= x << CURSOR_X_SHIFT;
5169
5170 if (y < 0) {
5171 if (y + intel_crtc->cursor_height < 0)
5172 base = 0;
5173
5174 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5175 y = -y;
5176 }
5177 pos |= y << CURSOR_Y_SHIFT;
5178
5179 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005180 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005181 return;
5182
5183 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005184 if (IS_845G(dev) || IS_I865G(dev))
5185 i845_update_cursor(crtc, base);
5186 else
5187 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005188
5189 if (visible)
5190 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5191}
5192
Jesse Barnes79e53942008-11-07 14:24:08 -08005193static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005194 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005195 uint32_t handle,
5196 uint32_t width, uint32_t height)
5197{
5198 struct drm_device *dev = crtc->dev;
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005201 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005202 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005203 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005204
Zhao Yakui28c97732009-10-09 11:39:41 +08005205 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005206
5207 /* if we want to turn off the cursor ignore width and height */
5208 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005209 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005210 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005211 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005212 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005213 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005214 }
5215
5216 /* Currently we only support 64x64 cursors */
5217 if (width != 64 || height != 64) {
5218 DRM_ERROR("we currently only support 64x64 cursors\n");
5219 return -EINVAL;
5220 }
5221
Chris Wilson05394f32010-11-08 19:18:58 +00005222 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5223 if (!obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005224 return -ENOENT;
5225
Chris Wilson05394f32010-11-08 19:18:58 +00005226 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005227 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005228 ret = -ENOMEM;
5229 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005230 }
5231
Dave Airlie71acb5e2008-12-30 20:31:46 +10005232 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005233 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005234 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005235 if (obj->tiling_mode) {
5236 DRM_ERROR("cursor cannot be tiled\n");
5237 ret = -EINVAL;
5238 goto fail_locked;
5239 }
5240
Chris Wilson05394f32010-11-08 19:18:58 +00005241 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005242 if (ret) {
5243 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005244 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005245 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005246
Chris Wilson05394f32010-11-08 19:18:58 +00005247 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005248 if (ret) {
5249 DRM_ERROR("failed to move cursor bo into the GTT\n");
5250 goto fail_unpin;
5251 }
5252
Chris Wilsond9e86c02010-11-10 16:40:20 +00005253 ret = i915_gem_object_put_fence(obj);
5254 if (ret) {
5255 DRM_ERROR("failed to move cursor bo into the GTT\n");
5256 goto fail_unpin;
5257 }
5258
Chris Wilson05394f32010-11-08 19:18:58 +00005259 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005260 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005261 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005262 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005263 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5264 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005265 if (ret) {
5266 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005267 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005268 }
Chris Wilson05394f32010-11-08 19:18:58 +00005269 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005270 }
5271
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005272 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04005273 I915_WRITE(CURSIZE, (height << 12) | width);
5274
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005275 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005276 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005277 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005278 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005279 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5280 } else
5281 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005282 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005283 }
Jesse Barnes80824002009-09-10 15:28:06 -07005284
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005285 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005286
5287 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005288 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005289 intel_crtc->cursor_width = width;
5290 intel_crtc->cursor_height = height;
5291
Chris Wilson6b383a72010-09-13 13:54:26 +01005292 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005293
Jesse Barnes79e53942008-11-07 14:24:08 -08005294 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005295fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005296 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005297fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005298 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005299fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005300 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005301 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005302}
5303
5304static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5305{
Jesse Barnes79e53942008-11-07 14:24:08 -08005306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005307
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005308 intel_crtc->cursor_x = x;
5309 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005310
Chris Wilson6b383a72010-09-13 13:54:26 +01005311 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005312
5313 return 0;
5314}
5315
5316/** Sets the color ramps on behalf of RandR */
5317void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5318 u16 blue, int regno)
5319{
5320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5321
5322 intel_crtc->lut_r[regno] = red >> 8;
5323 intel_crtc->lut_g[regno] = green >> 8;
5324 intel_crtc->lut_b[regno] = blue >> 8;
5325}
5326
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005327void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5328 u16 *blue, int regno)
5329{
5330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5331
5332 *red = intel_crtc->lut_r[regno] << 8;
5333 *green = intel_crtc->lut_g[regno] << 8;
5334 *blue = intel_crtc->lut_b[regno] << 8;
5335}
5336
Jesse Barnes79e53942008-11-07 14:24:08 -08005337static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005338 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005339{
James Simmons72034252010-08-03 01:33:19 +01005340 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005342
James Simmons72034252010-08-03 01:33:19 +01005343 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005344 intel_crtc->lut_r[i] = red[i] >> 8;
5345 intel_crtc->lut_g[i] = green[i] >> 8;
5346 intel_crtc->lut_b[i] = blue[i] >> 8;
5347 }
5348
5349 intel_crtc_load_lut(crtc);
5350}
5351
5352/**
5353 * Get a pipe with a simple mode set on it for doing load-based monitor
5354 * detection.
5355 *
5356 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005357 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005359 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005360 * configured for it. In the future, it could choose to temporarily disable
5361 * some outputs to free up a pipe for its use.
5362 *
5363 * \return crtc, or NULL if no pipes are available.
5364 */
5365
5366/* VESA 640x480x72Hz mode to set on the pipe */
5367static struct drm_display_mode load_detect_mode = {
5368 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5369 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5370};
5371
Eric Anholt21d40d32010-03-25 11:11:14 -07005372struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005373 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005374 struct drm_display_mode *mode,
5375 int *dpms_mode)
5376{
5377 struct intel_crtc *intel_crtc;
5378 struct drm_crtc *possible_crtc;
5379 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005380 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005381 struct drm_crtc *crtc = NULL;
5382 struct drm_device *dev = encoder->dev;
5383 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5384 struct drm_crtc_helper_funcs *crtc_funcs;
5385 int i = -1;
5386
5387 /*
5388 * Algorithm gets a little messy:
5389 * - if the connector already has an assigned crtc, use it (but make
5390 * sure it's on first)
5391 * - try to find the first unused crtc that can drive this connector,
5392 * and use that if we find one
5393 * - if there are no unused crtcs available, try to use the first
5394 * one we found that supports the connector
5395 */
5396
5397 /* See if we already have a CRTC for this connector */
5398 if (encoder->crtc) {
5399 crtc = encoder->crtc;
5400 /* Make sure the crtc and connector are running */
5401 intel_crtc = to_intel_crtc(crtc);
5402 *dpms_mode = intel_crtc->dpms_mode;
5403 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5404 crtc_funcs = crtc->helper_private;
5405 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5406 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5407 }
5408 return crtc;
5409 }
5410
5411 /* Find an unused one (if possible) */
5412 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5413 i++;
5414 if (!(encoder->possible_crtcs & (1 << i)))
5415 continue;
5416 if (!possible_crtc->enabled) {
5417 crtc = possible_crtc;
5418 break;
5419 }
5420 if (!supported_crtc)
5421 supported_crtc = possible_crtc;
5422 }
5423
5424 /*
5425 * If we didn't find an unused CRTC, don't use any.
5426 */
5427 if (!crtc) {
5428 return NULL;
5429 }
5430
5431 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005432 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005433 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005434
5435 intel_crtc = to_intel_crtc(crtc);
5436 *dpms_mode = intel_crtc->dpms_mode;
5437
5438 if (!crtc->enabled) {
5439 if (!mode)
5440 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005441 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005442 } else {
5443 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5444 crtc_funcs = crtc->helper_private;
5445 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5446 }
5447
5448 /* Add this connector to the crtc */
5449 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5450 encoder_funcs->commit(encoder);
5451 }
5452 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005453 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005454
5455 return crtc;
5456}
5457
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005458void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5459 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005460{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005461 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005462 struct drm_device *dev = encoder->dev;
5463 struct drm_crtc *crtc = encoder->crtc;
5464 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5465 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5466
Eric Anholt21d40d32010-03-25 11:11:14 -07005467 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005468 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005469 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005470 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005471 crtc->enabled = drm_helper_crtc_in_use(crtc);
5472 drm_helper_disable_unused_functions(dev);
5473 }
5474
Eric Anholtc751ce42010-03-25 11:48:48 -07005475 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005476 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5477 if (encoder->crtc == crtc)
5478 encoder_funcs->dpms(encoder, dpms_mode);
5479 crtc_funcs->dpms(crtc, dpms_mode);
5480 }
5481}
5482
5483/* Returns the clock of the currently programmed mode of the given pipe. */
5484static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5488 int pipe = intel_crtc->pipe;
5489 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5490 u32 fp;
5491 intel_clock_t clock;
5492
5493 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5494 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5495 else
5496 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5497
5498 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005499 if (IS_PINEVIEW(dev)) {
5500 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5501 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005502 } else {
5503 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5504 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5505 }
5506
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005507 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005508 if (IS_PINEVIEW(dev))
5509 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5510 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005511 else
5512 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005513 DPLL_FPA01_P1_POST_DIV_SHIFT);
5514
5515 switch (dpll & DPLL_MODE_MASK) {
5516 case DPLLB_MODE_DAC_SERIAL:
5517 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5518 5 : 10;
5519 break;
5520 case DPLLB_MODE_LVDS:
5521 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5522 7 : 14;
5523 break;
5524 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005525 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005526 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5527 return 0;
5528 }
5529
5530 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005531 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005532 } else {
5533 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5534
5535 if (is_lvds) {
5536 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5537 DPLL_FPA01_P1_POST_DIV_SHIFT);
5538 clock.p2 = 14;
5539
5540 if ((dpll & PLL_REF_INPUT_MASK) ==
5541 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5542 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005543 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005544 } else
Shaohua Li21778322009-02-23 15:19:16 +08005545 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005546 } else {
5547 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5548 clock.p1 = 2;
5549 else {
5550 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5551 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5552 }
5553 if (dpll & PLL_P2_DIVIDE_BY_4)
5554 clock.p2 = 4;
5555 else
5556 clock.p2 = 2;
5557
Shaohua Li21778322009-02-23 15:19:16 +08005558 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005559 }
5560 }
5561
5562 /* XXX: It would be nice to validate the clocks, but we can't reuse
5563 * i830PllIsValid() because it relies on the xf86_config connector
5564 * configuration being accurate, which it isn't necessarily.
5565 */
5566
5567 return clock.dot;
5568}
5569
5570/** Returns the currently programmed mode of the given pipe. */
5571struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5572 struct drm_crtc *crtc)
5573{
5574 struct drm_i915_private *dev_priv = dev->dev_private;
5575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5576 int pipe = intel_crtc->pipe;
5577 struct drm_display_mode *mode;
5578 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5579 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5580 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5581 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5582
5583 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5584 if (!mode)
5585 return NULL;
5586
5587 mode->clock = intel_crtc_clock_get(dev, crtc);
5588 mode->hdisplay = (htot & 0xffff) + 1;
5589 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5590 mode->hsync_start = (hsync & 0xffff) + 1;
5591 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5592 mode->vdisplay = (vtot & 0xffff) + 1;
5593 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5594 mode->vsync_start = (vsync & 0xffff) + 1;
5595 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5596
5597 drm_mode_set_name(mode);
5598 drm_mode_set_crtcinfo(mode, 0);
5599
5600 return mode;
5601}
5602
Jesse Barnes652c3932009-08-17 13:31:43 -07005603#define GPU_IDLE_TIMEOUT 500 /* ms */
5604
5605/* When this timer fires, we've been idle for awhile */
5606static void intel_gpu_idle_timer(unsigned long arg)
5607{
5608 struct drm_device *dev = (struct drm_device *)arg;
5609 drm_i915_private_t *dev_priv = dev->dev_private;
5610
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005611 if (!list_empty(&dev_priv->mm.active_list)) {
5612 /* Still processing requests, so just re-arm the timer. */
5613 mod_timer(&dev_priv->idle_timer, jiffies +
5614 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5615 return;
5616 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005617
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005618 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005619 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005620}
5621
Jesse Barnes652c3932009-08-17 13:31:43 -07005622#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5623
5624static void intel_crtc_idle_timer(unsigned long arg)
5625{
5626 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5627 struct drm_crtc *crtc = &intel_crtc->base;
5628 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005629 struct intel_framebuffer *intel_fb;
5630
5631 intel_fb = to_intel_framebuffer(crtc->fb);
5632 if (intel_fb && intel_fb->obj->active) {
5633 /* The framebuffer is still being accessed by the GPU. */
5634 mod_timer(&intel_crtc->idle_timer, jiffies +
5635 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5636 return;
5637 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005638
Jesse Barnes652c3932009-08-17 13:31:43 -07005639 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005640 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005641}
5642
Daniel Vetter3dec0092010-08-20 21:40:52 +02005643static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005644{
5645 struct drm_device *dev = crtc->dev;
5646 drm_i915_private_t *dev_priv = dev->dev_private;
5647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5648 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005649 int dpll_reg = DPLL(pipe);
5650 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005651
Eric Anholtbad720f2009-10-22 16:11:14 -07005652 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005653 return;
5654
5655 if (!dev_priv->lvds_downclock_avail)
5656 return;
5657
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005658 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005659 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005660 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005661
5662 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005663 I915_WRITE(PP_CONTROL,
5664 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005665
5666 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5667 I915_WRITE(dpll_reg, dpll);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005668 POSTING_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005669 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005670
Jesse Barnes652c3932009-08-17 13:31:43 -07005671 dpll = I915_READ(dpll_reg);
5672 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005673 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005674
5675 /* ...and lock them again */
5676 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5677 }
5678
5679 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005680 mod_timer(&intel_crtc->idle_timer, jiffies +
5681 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005682}
5683
5684static void intel_decrease_pllclock(struct drm_crtc *crtc)
5685{
5686 struct drm_device *dev = crtc->dev;
5687 drm_i915_private_t *dev_priv = dev->dev_private;
5688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5689 int pipe = intel_crtc->pipe;
5690 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5691 int dpll = I915_READ(dpll_reg);
5692
Eric Anholtbad720f2009-10-22 16:11:14 -07005693 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005694 return;
5695
5696 if (!dev_priv->lvds_downclock_avail)
5697 return;
5698
5699 /*
5700 * Since this is called by a timer, we should never get here in
5701 * the manual case.
5702 */
5703 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005704 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005705
5706 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005707 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5708 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005709
5710 dpll |= DISPLAY_RATE_SELECT_FPA1;
5711 I915_WRITE(dpll_reg, dpll);
5712 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005713 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005714 dpll = I915_READ(dpll_reg);
5715 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005716 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005717
5718 /* ...and lock them again */
5719 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5720 }
5721
5722}
5723
5724/**
5725 * intel_idle_update - adjust clocks for idleness
5726 * @work: work struct
5727 *
5728 * Either the GPU or display (or both) went idle. Check the busy status
5729 * here and adjust the CRTC and GPU clocks as necessary.
5730 */
5731static void intel_idle_update(struct work_struct *work)
5732{
5733 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5734 idle_work);
5735 struct drm_device *dev = dev_priv->dev;
5736 struct drm_crtc *crtc;
5737 struct intel_crtc *intel_crtc;
5738
5739 if (!i915_powersave)
5740 return;
5741
5742 mutex_lock(&dev->struct_mutex);
5743
Jesse Barnes7648fa92010-05-20 14:28:11 -07005744 i915_update_gfx_val(dev_priv);
5745
Jesse Barnes652c3932009-08-17 13:31:43 -07005746 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5747 /* Skip inactive CRTCs */
5748 if (!crtc->fb)
5749 continue;
5750
5751 intel_crtc = to_intel_crtc(crtc);
5752 if (!intel_crtc->busy)
5753 intel_decrease_pllclock(crtc);
5754 }
5755
Li Peng45ac22c2010-06-12 23:38:35 +08005756
Jesse Barnes652c3932009-08-17 13:31:43 -07005757 mutex_unlock(&dev->struct_mutex);
5758}
5759
5760/**
5761 * intel_mark_busy - mark the GPU and possibly the display busy
5762 * @dev: drm device
5763 * @obj: object we're operating on
5764 *
5765 * Callers can use this function to indicate that the GPU is busy processing
5766 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5767 * buffer), we'll also mark the display as busy, so we know to increase its
5768 * clock frequency.
5769 */
Chris Wilson05394f32010-11-08 19:18:58 +00005770void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005771{
5772 drm_i915_private_t *dev_priv = dev->dev_private;
5773 struct drm_crtc *crtc = NULL;
5774 struct intel_framebuffer *intel_fb;
5775 struct intel_crtc *intel_crtc;
5776
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005777 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5778 return;
5779
Alexander Lam18b21902011-01-03 13:28:56 -05005780 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005781 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005782 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005783 mod_timer(&dev_priv->idle_timer, jiffies +
5784 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005785
5786 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5787 if (!crtc->fb)
5788 continue;
5789
5790 intel_crtc = to_intel_crtc(crtc);
5791 intel_fb = to_intel_framebuffer(crtc->fb);
5792 if (intel_fb->obj == obj) {
5793 if (!intel_crtc->busy) {
5794 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005795 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005796 intel_crtc->busy = true;
5797 } else {
5798 /* Busy -> busy, put off timer */
5799 mod_timer(&intel_crtc->idle_timer, jiffies +
5800 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5801 }
5802 }
5803 }
5804}
5805
Jesse Barnes79e53942008-11-07 14:24:08 -08005806static void intel_crtc_destroy(struct drm_crtc *crtc)
5807{
5808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005809 struct drm_device *dev = crtc->dev;
5810 struct intel_unpin_work *work;
5811 unsigned long flags;
5812
5813 spin_lock_irqsave(&dev->event_lock, flags);
5814 work = intel_crtc->unpin_work;
5815 intel_crtc->unpin_work = NULL;
5816 spin_unlock_irqrestore(&dev->event_lock, flags);
5817
5818 if (work) {
5819 cancel_work_sync(&work->work);
5820 kfree(work);
5821 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005822
5823 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005824
Jesse Barnes79e53942008-11-07 14:24:08 -08005825 kfree(intel_crtc);
5826}
5827
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005828static void intel_unpin_work_fn(struct work_struct *__work)
5829{
5830 struct intel_unpin_work *work =
5831 container_of(__work, struct intel_unpin_work, work);
5832
5833 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005834 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005835 drm_gem_object_unreference(&work->pending_flip_obj->base);
5836 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005837
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005838 mutex_unlock(&work->dev->struct_mutex);
5839 kfree(work);
5840}
5841
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005842static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005843 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005844{
5845 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5847 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005848 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005849 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005850 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005851 unsigned long flags;
5852
5853 /* Ignore early vblank irqs */
5854 if (intel_crtc == NULL)
5855 return;
5856
Mario Kleiner49b14a52010-12-09 07:00:07 +01005857 do_gettimeofday(&tnow);
5858
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005859 spin_lock_irqsave(&dev->event_lock, flags);
5860 work = intel_crtc->unpin_work;
5861 if (work == NULL || !work->pending) {
5862 spin_unlock_irqrestore(&dev->event_lock, flags);
5863 return;
5864 }
5865
5866 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005867
5868 if (work->event) {
5869 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005870 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005871
5872 /* Called before vblank count and timestamps have
5873 * been updated for the vblank interval of flip
5874 * completion? Need to increment vblank count and
5875 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005876 * to account for this. We assume this happened if we
5877 * get called over 0.9 frame durations after the last
5878 * timestamped vblank.
5879 *
5880 * This calculation can not be used with vrefresh rates
5881 * below 5Hz (10Hz to be on the safe side) without
5882 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005883 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005884 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5885 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005886 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005887 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5888 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005889 }
5890
Mario Kleiner49b14a52010-12-09 07:00:07 +01005891 e->event.tv_sec = tvbl.tv_sec;
5892 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005893
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005894 list_add_tail(&e->base.link,
5895 &e->base.file_priv->event_list);
5896 wake_up_interruptible(&e->base.file_priv->event_wait);
5897 }
5898
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005899 drm_vblank_put(dev, intel_crtc->pipe);
5900
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005901 spin_unlock_irqrestore(&dev->event_lock, flags);
5902
Chris Wilson05394f32010-11-08 19:18:58 +00005903 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005904
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005905 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005906 &obj->pending_flip.counter);
5907 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005908 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005910 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005911
5912 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005913}
5914
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005915void intel_finish_page_flip(struct drm_device *dev, int pipe)
5916{
5917 drm_i915_private_t *dev_priv = dev->dev_private;
5918 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5919
Mario Kleiner49b14a52010-12-09 07:00:07 +01005920 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005921}
5922
5923void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5924{
5925 drm_i915_private_t *dev_priv = dev->dev_private;
5926 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5927
Mario Kleiner49b14a52010-12-09 07:00:07 +01005928 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005929}
5930
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005931void intel_prepare_page_flip(struct drm_device *dev, int plane)
5932{
5933 drm_i915_private_t *dev_priv = dev->dev_private;
5934 struct intel_crtc *intel_crtc =
5935 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5936 unsigned long flags;
5937
5938 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005939 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005940 if ((++intel_crtc->unpin_work->pending) > 1)
5941 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005942 } else {
5943 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5944 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005945 spin_unlock_irqrestore(&dev->event_lock, flags);
5946}
5947
5948static int intel_crtc_page_flip(struct drm_crtc *crtc,
5949 struct drm_framebuffer *fb,
5950 struct drm_pending_vblank_event *event)
5951{
5952 struct drm_device *dev = crtc->dev;
5953 struct drm_i915_private *dev_priv = dev->dev_private;
5954 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00005955 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5957 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005958 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005959 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005960 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005961 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005962
5963 work = kzalloc(sizeof *work, GFP_KERNEL);
5964 if (work == NULL)
5965 return -ENOMEM;
5966
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005967 work->event = event;
5968 work->dev = crtc->dev;
5969 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005970 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005971 INIT_WORK(&work->work, intel_unpin_work_fn);
5972
5973 /* We borrow the event spin lock for protecting unpin_work */
5974 spin_lock_irqsave(&dev->event_lock, flags);
5975 if (intel_crtc->unpin_work) {
5976 spin_unlock_irqrestore(&dev->event_lock, flags);
5977 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005978
5979 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005980 return -EBUSY;
5981 }
5982 intel_crtc->unpin_work = work;
5983 spin_unlock_irqrestore(&dev->event_lock, flags);
5984
5985 intel_fb = to_intel_framebuffer(fb);
5986 obj = intel_fb->obj;
5987
Chris Wilson468f0b42010-05-27 13:18:13 +01005988 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005989 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01005990 if (ret)
5991 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005992
Jesse Barnes75dfca82010-02-10 15:09:44 -08005993 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00005994 drm_gem_object_reference(&work->old_fb_obj->base);
5995 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005996
5997 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005998
5999 ret = drm_vblank_get(dev, intel_crtc->pipe);
6000 if (ret)
6001 goto cleanup_objs;
6002
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006003 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6004 u32 flip_mask;
6005
6006 /* Can't queue multiple flips, so wait for the previous
6007 * one to finish before executing the next.
6008 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006009 ret = BEGIN_LP_RING(2);
6010 if (ret)
6011 goto cleanup_objs;
6012
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006013 if (intel_crtc->plane)
6014 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6015 else
6016 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6017 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6018 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006019 ADVANCE_LP_RING();
6020 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006021
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006022 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006023
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006024 work->enable_stall_check = true;
6025
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006026 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006027 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006028
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006029 ret = BEGIN_LP_RING(4);
6030 if (ret)
6031 goto cleanup_objs;
6032
6033 /* Block clients from rendering to the new back buffer until
6034 * the flip occurs and the object is no longer visible.
6035 */
Chris Wilson05394f32010-11-08 19:18:58 +00006036 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006037
6038 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006039 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006040 OUT_RING(MI_DISPLAY_FLIP |
6041 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6042 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006043 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006044 OUT_RING(MI_NOOP);
6045 break;
6046
6047 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006048 OUT_RING(MI_DISPLAY_FLIP_I915 |
6049 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6050 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006051 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006052 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006053 break;
6054
6055 case 4:
6056 case 5:
6057 /* i965+ uses the linear or tiled offsets from the
6058 * Display Registers (which do not change across a page-flip)
6059 * so we need only reprogram the base address.
6060 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006061 OUT_RING(MI_DISPLAY_FLIP |
6062 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6063 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006064 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006065
6066 /* XXX Enabling the panel-fitter across page-flip is so far
6067 * untested on non-native modes, so ignore it for now.
6068 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6069 */
6070 pf = 0;
6071 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6072 OUT_RING(pf | pipesrc);
6073 break;
6074
6075 case 6:
6076 OUT_RING(MI_DISPLAY_FLIP |
6077 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006078 OUT_RING(fb->pitch | obj->tiling_mode);
6079 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006080
6081 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6082 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6083 OUT_RING(pf | pipesrc);
6084 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006085 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006086 ADVANCE_LP_RING();
6087
6088 mutex_unlock(&dev->struct_mutex);
6089
Jesse Barnese5510fa2010-07-01 16:48:37 -07006090 trace_i915_flip_request(intel_crtc->plane, obj);
6091
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006092 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006093
6094cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006095 drm_gem_object_unreference(&work->old_fb_obj->base);
6096 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006097cleanup_work:
6098 mutex_unlock(&dev->struct_mutex);
6099
6100 spin_lock_irqsave(&dev->event_lock, flags);
6101 intel_crtc->unpin_work = NULL;
6102 spin_unlock_irqrestore(&dev->event_lock, flags);
6103
6104 kfree(work);
6105
6106 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006107}
6108
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006109static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006110 .dpms = intel_crtc_dpms,
6111 .mode_fixup = intel_crtc_mode_fixup,
6112 .mode_set = intel_crtc_mode_set,
6113 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07006114 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10006115 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01006116 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08006117};
6118
6119static const struct drm_crtc_funcs intel_crtc_funcs = {
6120 .cursor_set = intel_crtc_cursor_set,
6121 .cursor_move = intel_crtc_cursor_move,
6122 .gamma_set = intel_crtc_gamma_set,
6123 .set_config = drm_crtc_helper_set_config,
6124 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006125 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08006126};
6127
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006128static void intel_sanitize_modesetting(struct drm_device *dev,
6129 int pipe, int plane)
6130{
6131 struct drm_i915_private *dev_priv = dev->dev_private;
6132 u32 reg, val;
6133
6134 if (HAS_PCH_SPLIT(dev))
6135 return;
6136
6137 /* Who knows what state these registers were left in by the BIOS or
6138 * grub?
6139 *
6140 * If we leave the registers in a conflicting state (e.g. with the
6141 * display plane reading from the other pipe than the one we intend
6142 * to use) then when we attempt to teardown the active mode, we will
6143 * not disable the pipes and planes in the correct order -- leaving
6144 * a plane reading from a disabled pipe and possibly leading to
6145 * undefined behaviour.
6146 */
6147
6148 reg = DSPCNTR(plane);
6149 val = I915_READ(reg);
6150
6151 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6152 return;
6153 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6154 return;
6155
6156 /* This display plane is active and attached to the other CPU pipe. */
6157 pipe = !pipe;
6158
6159 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006160 intel_disable_plane(dev_priv, plane, pipe);
6161 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006162}
Jesse Barnes79e53942008-11-07 14:24:08 -08006163
Hannes Ederb358d0a2008-12-18 21:18:47 +01006164static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006165{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006166 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006167 struct intel_crtc *intel_crtc;
6168 int i;
6169
6170 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6171 if (intel_crtc == NULL)
6172 return;
6173
6174 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6175
6176 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006177 for (i = 0; i < 256; i++) {
6178 intel_crtc->lut_r[i] = i;
6179 intel_crtc->lut_g[i] = i;
6180 intel_crtc->lut_b[i] = i;
6181 }
6182
Jesse Barnes80824002009-09-10 15:28:06 -07006183 /* Swap pipes & planes for FBC on pre-965 */
6184 intel_crtc->pipe = pipe;
6185 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006186 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006187 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006188 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006189 }
6190
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006191 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6192 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6193 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6194 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6195
Jesse Barnes79e53942008-11-07 14:24:08 -08006196 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01006197 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01006198 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006199
6200 if (HAS_PCH_SPLIT(dev)) {
6201 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6202 intel_helper_funcs.commit = ironlake_crtc_commit;
6203 } else {
6204 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6205 intel_helper_funcs.commit = i9xx_crtc_commit;
6206 }
6207
Jesse Barnes79e53942008-11-07 14:24:08 -08006208 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6209
Jesse Barnes652c3932009-08-17 13:31:43 -07006210 intel_crtc->busy = false;
6211
6212 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6213 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006214
6215 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006216}
6217
Carl Worth08d7b3d2009-04-29 14:43:54 -07006218int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006219 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006220{
6221 drm_i915_private_t *dev_priv = dev->dev_private;
6222 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006223 struct drm_mode_object *drmmode_obj;
6224 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006225
6226 if (!dev_priv) {
6227 DRM_ERROR("called with no initialization\n");
6228 return -EINVAL;
6229 }
6230
Daniel Vetterc05422d2009-08-11 16:05:30 +02006231 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6232 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006233
Daniel Vetterc05422d2009-08-11 16:05:30 +02006234 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006235 DRM_ERROR("no such CRTC id\n");
6236 return -EINVAL;
6237 }
6238
Daniel Vetterc05422d2009-08-11 16:05:30 +02006239 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6240 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006241
Daniel Vetterc05422d2009-08-11 16:05:30 +02006242 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006243}
6244
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006245static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006246{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006247 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006248 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006249 int entry = 0;
6250
Chris Wilson4ef69c72010-09-09 15:14:28 +01006251 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6252 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006253 index_mask |= (1 << entry);
6254 entry++;
6255 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006256
Jesse Barnes79e53942008-11-07 14:24:08 -08006257 return index_mask;
6258}
6259
Chris Wilson4d302442010-12-14 19:21:29 +00006260static bool has_edp_a(struct drm_device *dev)
6261{
6262 struct drm_i915_private *dev_priv = dev->dev_private;
6263
6264 if (!IS_MOBILE(dev))
6265 return false;
6266
6267 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6268 return false;
6269
6270 if (IS_GEN5(dev) &&
6271 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6272 return false;
6273
6274 return true;
6275}
6276
Jesse Barnes79e53942008-11-07 14:24:08 -08006277static void intel_setup_outputs(struct drm_device *dev)
6278{
Eric Anholt725e30a2009-01-22 13:01:02 -08006279 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006280 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006281 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006282 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006283
Zhenyu Wang541998a2009-06-05 15:38:44 +08006284 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006285 has_lvds = intel_lvds_init(dev);
6286 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6287 /* disable the panel fitter on everything but LVDS */
6288 I915_WRITE(PFIT_CONTROL, 0);
6289 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006290
Eric Anholtbad720f2009-10-22 16:11:14 -07006291 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006292 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006293
Chris Wilson4d302442010-12-14 19:21:29 +00006294 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006295 intel_dp_init(dev, DP_A);
6296
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006297 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6298 intel_dp_init(dev, PCH_DP_D);
6299 }
6300
6301 intel_crt_init(dev);
6302
6303 if (HAS_PCH_SPLIT(dev)) {
6304 int found;
6305
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006306 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006307 /* PCH SDVOB multiplex with HDMIB */
6308 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006309 if (!found)
6310 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006311 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6312 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006313 }
6314
6315 if (I915_READ(HDMIC) & PORT_DETECTED)
6316 intel_hdmi_init(dev, HDMIC);
6317
6318 if (I915_READ(HDMID) & PORT_DETECTED)
6319 intel_hdmi_init(dev, HDMID);
6320
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006321 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6322 intel_dp_init(dev, PCH_DP_C);
6323
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006324 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006325 intel_dp_init(dev, PCH_DP_D);
6326
Zhenyu Wang103a1962009-11-27 11:44:36 +08006327 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006328 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006329
Eric Anholt725e30a2009-01-22 13:01:02 -08006330 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006331 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006332 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006333 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6334 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006335 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006336 }
Ma Ling27185ae2009-08-24 13:50:23 +08006337
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006338 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6339 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006340 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006341 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006342 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006343
6344 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006345
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006346 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6347 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006348 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006349 }
Ma Ling27185ae2009-08-24 13:50:23 +08006350
6351 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6352
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006353 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6354 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006355 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006356 }
6357 if (SUPPORTS_INTEGRATED_DP(dev)) {
6358 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006359 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006360 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006361 }
Ma Ling27185ae2009-08-24 13:50:23 +08006362
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006363 if (SUPPORTS_INTEGRATED_DP(dev) &&
6364 (I915_READ(DP_D) & DP_DETECTED)) {
6365 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006366 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006367 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006368 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006369 intel_dvo_init(dev);
6370
Zhenyu Wang103a1962009-11-27 11:44:36 +08006371 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006372 intel_tv_init(dev);
6373
Chris Wilson4ef69c72010-09-09 15:14:28 +01006374 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6375 encoder->base.possible_crtcs = encoder->crtc_mask;
6376 encoder->base.possible_clones =
6377 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006378 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006379
6380 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006381}
6382
6383static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6384{
6385 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006386
6387 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006388 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006389
6390 kfree(intel_fb);
6391}
6392
6393static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006394 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006395 unsigned int *handle)
6396{
6397 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006398 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006399
Chris Wilson05394f32010-11-08 19:18:58 +00006400 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006401}
6402
6403static const struct drm_framebuffer_funcs intel_fb_funcs = {
6404 .destroy = intel_user_framebuffer_destroy,
6405 .create_handle = intel_user_framebuffer_create_handle,
6406};
6407
Dave Airlie38651672010-03-30 05:34:13 +00006408int intel_framebuffer_init(struct drm_device *dev,
6409 struct intel_framebuffer *intel_fb,
6410 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006411 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006412{
Jesse Barnes79e53942008-11-07 14:24:08 -08006413 int ret;
6414
Chris Wilson05394f32010-11-08 19:18:58 +00006415 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006416 return -EINVAL;
6417
6418 if (mode_cmd->pitch & 63)
6419 return -EINVAL;
6420
6421 switch (mode_cmd->bpp) {
6422 case 8:
6423 case 16:
6424 case 24:
6425 case 32:
6426 break;
6427 default:
6428 return -EINVAL;
6429 }
6430
Jesse Barnes79e53942008-11-07 14:24:08 -08006431 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6432 if (ret) {
6433 DRM_ERROR("framebuffer init failed %d\n", ret);
6434 return ret;
6435 }
6436
6437 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006438 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006439 return 0;
6440}
6441
Jesse Barnes79e53942008-11-07 14:24:08 -08006442static struct drm_framebuffer *
6443intel_user_framebuffer_create(struct drm_device *dev,
6444 struct drm_file *filp,
6445 struct drm_mode_fb_cmd *mode_cmd)
6446{
Chris Wilson05394f32010-11-08 19:18:58 +00006447 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006448 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006449 int ret;
6450
Chris Wilson05394f32010-11-08 19:18:58 +00006451 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Jesse Barnes79e53942008-11-07 14:24:08 -08006452 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006453 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006454
Dave Airlie38651672010-03-30 05:34:13 +00006455 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6456 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006457 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006458
Chris Wilson05394f32010-11-08 19:18:58 +00006459 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006460 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006461 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006462 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006463 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006464 }
6465
Dave Airlie38651672010-03-30 05:34:13 +00006466 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006467}
6468
Jesse Barnes79e53942008-11-07 14:24:08 -08006469static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006470 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006471 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006472};
6473
Chris Wilson05394f32010-11-08 19:18:58 +00006474static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006475intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006476{
Chris Wilson05394f32010-11-08 19:18:58 +00006477 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006478 int ret;
6479
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006480 ctx = i915_gem_alloc_object(dev, 4096);
6481 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006482 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6483 return NULL;
6484 }
6485
6486 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006487 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006488 if (ret) {
6489 DRM_ERROR("failed to pin power context: %d\n", ret);
6490 goto err_unref;
6491 }
6492
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006493 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006494 if (ret) {
6495 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6496 goto err_unpin;
6497 }
6498 mutex_unlock(&dev->struct_mutex);
6499
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006500 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006501
6502err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006503 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006504err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006505 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006506 mutex_unlock(&dev->struct_mutex);
6507 return NULL;
6508}
6509
Jesse Barnes7648fa92010-05-20 14:28:11 -07006510bool ironlake_set_drps(struct drm_device *dev, u8 val)
6511{
6512 struct drm_i915_private *dev_priv = dev->dev_private;
6513 u16 rgvswctl;
6514
6515 rgvswctl = I915_READ16(MEMSWCTL);
6516 if (rgvswctl & MEMCTL_CMD_STS) {
6517 DRM_DEBUG("gpu busy, RCS change rejected\n");
6518 return false; /* still busy with another command */
6519 }
6520
6521 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6522 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6523 I915_WRITE16(MEMSWCTL, rgvswctl);
6524 POSTING_READ16(MEMSWCTL);
6525
6526 rgvswctl |= MEMCTL_CMD_STS;
6527 I915_WRITE16(MEMSWCTL, rgvswctl);
6528
6529 return true;
6530}
6531
Jesse Barnesf97108d2010-01-29 11:27:07 -08006532void ironlake_enable_drps(struct drm_device *dev)
6533{
6534 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006535 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006536 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006537
Jesse Barnesea056c12010-09-10 10:02:13 -07006538 /* Enable temp reporting */
6539 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6540 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6541
Jesse Barnesf97108d2010-01-29 11:27:07 -08006542 /* 100ms RC evaluation intervals */
6543 I915_WRITE(RCUPEI, 100000);
6544 I915_WRITE(RCDNEI, 100000);
6545
6546 /* Set max/min thresholds to 90ms and 80ms respectively */
6547 I915_WRITE(RCBMAXAVG, 90000);
6548 I915_WRITE(RCBMINAVG, 80000);
6549
6550 I915_WRITE(MEMIHYST, 1);
6551
6552 /* Set up min, max, and cur for interrupt handling */
6553 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6554 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6555 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6556 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006557
Jesse Barnesf97108d2010-01-29 11:27:07 -08006558 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6559 PXVFREQ_PX_SHIFT;
6560
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006561 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006562 dev_priv->fstart = fstart;
6563
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006564 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006565 dev_priv->min_delay = fmin;
6566 dev_priv->cur_delay = fstart;
6567
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006568 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6569 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006570
Jesse Barnesf97108d2010-01-29 11:27:07 -08006571 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6572
6573 /*
6574 * Interrupts will be enabled in ironlake_irq_postinstall
6575 */
6576
6577 I915_WRITE(VIDSTART, vstart);
6578 POSTING_READ(VIDSTART);
6579
6580 rgvmodectl |= MEMMODE_SWMODE_EN;
6581 I915_WRITE(MEMMODECTL, rgvmodectl);
6582
Chris Wilson481b6af2010-08-23 17:43:35 +01006583 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006584 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006585 msleep(1);
6586
Jesse Barnes7648fa92010-05-20 14:28:11 -07006587 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006588
Jesse Barnes7648fa92010-05-20 14:28:11 -07006589 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6590 I915_READ(0x112e0);
6591 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6592 dev_priv->last_count2 = I915_READ(0x112f4);
6593 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006594}
6595
6596void ironlake_disable_drps(struct drm_device *dev)
6597{
6598 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006599 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006600
6601 /* Ack interrupts, disable EFC interrupt */
6602 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6603 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6604 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6605 I915_WRITE(DEIIR, DE_PCU_EVENT);
6606 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6607
6608 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006609 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006610 msleep(1);
6611 rgvswctl |= MEMCTL_CMD_STS;
6612 I915_WRITE(MEMSWCTL, rgvswctl);
6613 msleep(1);
6614
6615}
6616
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006617void gen6_set_rps(struct drm_device *dev, u8 val)
6618{
6619 struct drm_i915_private *dev_priv = dev->dev_private;
6620 u32 swreq;
6621
6622 swreq = (val & 0x3ff) << 25;
6623 I915_WRITE(GEN6_RPNSWREQ, swreq);
6624}
6625
6626void gen6_disable_rps(struct drm_device *dev)
6627{
6628 struct drm_i915_private *dev_priv = dev->dev_private;
6629
6630 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6631 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6632 I915_WRITE(GEN6_PMIER, 0);
6633 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6634}
6635
Jesse Barnes7648fa92010-05-20 14:28:11 -07006636static unsigned long intel_pxfreq(u32 vidfreq)
6637{
6638 unsigned long freq;
6639 int div = (vidfreq & 0x3f0000) >> 16;
6640 int post = (vidfreq & 0x3000) >> 12;
6641 int pre = (vidfreq & 0x7);
6642
6643 if (!pre)
6644 return 0;
6645
6646 freq = ((div * 133333) / ((1<<post) * pre));
6647
6648 return freq;
6649}
6650
6651void intel_init_emon(struct drm_device *dev)
6652{
6653 struct drm_i915_private *dev_priv = dev->dev_private;
6654 u32 lcfuse;
6655 u8 pxw[16];
6656 int i;
6657
6658 /* Disable to program */
6659 I915_WRITE(ECR, 0);
6660 POSTING_READ(ECR);
6661
6662 /* Program energy weights for various events */
6663 I915_WRITE(SDEW, 0x15040d00);
6664 I915_WRITE(CSIEW0, 0x007f0000);
6665 I915_WRITE(CSIEW1, 0x1e220004);
6666 I915_WRITE(CSIEW2, 0x04000004);
6667
6668 for (i = 0; i < 5; i++)
6669 I915_WRITE(PEW + (i * 4), 0);
6670 for (i = 0; i < 3; i++)
6671 I915_WRITE(DEW + (i * 4), 0);
6672
6673 /* Program P-state weights to account for frequency power adjustment */
6674 for (i = 0; i < 16; i++) {
6675 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6676 unsigned long freq = intel_pxfreq(pxvidfreq);
6677 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6678 PXVFREQ_PX_SHIFT;
6679 unsigned long val;
6680
6681 val = vid * vid;
6682 val *= (freq / 1000);
6683 val *= 255;
6684 val /= (127*127*900);
6685 if (val > 0xff)
6686 DRM_ERROR("bad pxval: %ld\n", val);
6687 pxw[i] = val;
6688 }
6689 /* Render standby states get 0 weight */
6690 pxw[14] = 0;
6691 pxw[15] = 0;
6692
6693 for (i = 0; i < 4; i++) {
6694 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6695 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6696 I915_WRITE(PXW + (i * 4), val);
6697 }
6698
6699 /* Adjust magic regs to magic values (more experimental results) */
6700 I915_WRITE(OGW0, 0);
6701 I915_WRITE(OGW1, 0);
6702 I915_WRITE(EG0, 0x00007f00);
6703 I915_WRITE(EG1, 0x0000000e);
6704 I915_WRITE(EG2, 0x000e0000);
6705 I915_WRITE(EG3, 0x68000300);
6706 I915_WRITE(EG4, 0x42000000);
6707 I915_WRITE(EG5, 0x00140031);
6708 I915_WRITE(EG6, 0);
6709 I915_WRITE(EG7, 0);
6710
6711 for (i = 0; i < 8; i++)
6712 I915_WRITE(PXWL + (i * 4), 0);
6713
6714 /* Enable PMON + select events */
6715 I915_WRITE(ECR, 0x80000019);
6716
6717 lcfuse = I915_READ(LCFUSE02);
6718
6719 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6720}
6721
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006722void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006723{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006724 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6725 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6726 u32 pcu_mbox;
6727 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006728 int i;
6729
6730 /* Here begins a magic sequence of register writes to enable
6731 * auto-downclocking.
6732 *
6733 * Perhaps there might be some value in exposing these to
6734 * userspace...
6735 */
6736 I915_WRITE(GEN6_RC_STATE, 0);
6737 __gen6_force_wake_get(dev_priv);
6738
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006739 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006740 I915_WRITE(GEN6_RC_CONTROL, 0);
6741
6742 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6743 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6744 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6745 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6746 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6747
6748 for (i = 0; i < I915_NUM_RINGS; i++)
6749 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6750
6751 I915_WRITE(GEN6_RC_SLEEP, 0);
6752 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6753 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6754 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6755 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6756
6757 I915_WRITE(GEN6_RC_CONTROL,
6758 GEN6_RC_CTL_RC6p_ENABLE |
6759 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006760 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006761 GEN6_RC_CTL_HW_ENABLE);
6762
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006763 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006764 GEN6_FREQUENCY(10) |
6765 GEN6_OFFSET(0) |
6766 GEN6_AGGRESSIVE_TURBO);
6767 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6768 GEN6_FREQUENCY(12));
6769
6770 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6771 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6772 18 << 24 |
6773 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006774 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6775 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006776 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006777 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006778 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6779 I915_WRITE(GEN6_RP_CONTROL,
6780 GEN6_RP_MEDIA_TURBO |
6781 GEN6_RP_USE_NORMAL_FREQ |
6782 GEN6_RP_MEDIA_IS_GFX |
6783 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08006784 GEN6_RP_UP_BUSY_AVG |
6785 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00006786
6787 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6788 500))
6789 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6790
6791 I915_WRITE(GEN6_PCODE_DATA, 0);
6792 I915_WRITE(GEN6_PCODE_MAILBOX,
6793 GEN6_PCODE_READY |
6794 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6795 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6796 500))
6797 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6798
Jesse Barnesa6044e22010-12-20 11:34:20 -08006799 min_freq = (rp_state_cap & 0xff0000) >> 16;
6800 max_freq = rp_state_cap & 0xff;
6801 cur_freq = (gt_perf_status & 0xff00) >> 8;
6802
6803 /* Check for overclock support */
6804 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6805 500))
6806 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6807 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6808 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6809 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6810 500))
6811 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6812 if (pcu_mbox & (1<<31)) { /* OC supported */
6813 max_freq = pcu_mbox & 0xff;
6814 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6815 }
6816
6817 /* In units of 100MHz */
6818 dev_priv->max_delay = max_freq;
6819 dev_priv->min_delay = min_freq;
6820 dev_priv->cur_delay = cur_freq;
6821
Chris Wilson8fd26852010-12-08 18:40:43 +00006822 /* requires MSI enabled */
6823 I915_WRITE(GEN6_PMIER,
6824 GEN6_PM_MBOX_EVENT |
6825 GEN6_PM_THERMAL_EVENT |
6826 GEN6_PM_RP_DOWN_TIMEOUT |
6827 GEN6_PM_RP_UP_THRESHOLD |
6828 GEN6_PM_RP_DOWN_THRESHOLD |
6829 GEN6_PM_RP_UP_EI_EXPIRED |
6830 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006831 I915_WRITE(GEN6_PMIMR, 0);
6832 /* enable all PM interrupts */
6833 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006834
6835 __gen6_force_wake_put(dev_priv);
6836}
6837
Chris Wilson0cdab212010-12-05 17:27:06 +00006838void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006839{
6840 struct drm_i915_private *dev_priv = dev->dev_private;
6841
6842 /*
6843 * Disable clock gating reported to work incorrectly according to the
6844 * specs, but enable as much else as we can.
6845 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006846 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006847 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6848
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006849 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006850 /* Required for FBC */
Jesse Barnes1ffa3252011-01-17 13:35:57 -08006851 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6852 DPFCRUNIT_CLOCK_GATE_DISABLE |
6853 DPFDUNIT_CLOCK_GATE_DISABLE;
Eric Anholt8956c8b2010-03-18 13:21:14 -07006854 /* Required for CxSR */
6855 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6856
6857 I915_WRITE(PCH_3DCGDIS0,
6858 MARIUNIT_CLOCK_GATE_DISABLE |
6859 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08006860 I915_WRITE(PCH_3DCGDIS1,
6861 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07006862 }
6863
6864 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006865
6866 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07006867 * On Ibex Peak and Cougar Point, we need to disable clock
6868 * gating for the panel power sequencer or it will fail to
6869 * start up when no ports are active.
6870 */
6871 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6872
6873 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006874 * According to the spec the following bits should be set in
6875 * order to enable memory self-refresh
6876 * The bit 22/21 of 0x42004
6877 * The bit 5 of 0x42020
6878 * The bit 15 of 0x45000
6879 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006880 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006881 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6882 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6883 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6884 I915_WRITE(ILK_DSPCLK_GATE,
6885 (I915_READ(ILK_DSPCLK_GATE) |
6886 ILK_DPARB_CLK_GATE));
6887 I915_WRITE(DISP_ARB_CTL,
6888 (I915_READ(DISP_ARB_CTL) |
6889 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08006890 I915_WRITE(WM3_LP_ILK, 0);
6891 I915_WRITE(WM2_LP_ILK, 0);
6892 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006893 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08006894 /*
6895 * Based on the document from hardware guys the following bits
6896 * should be set unconditionally in order to enable FBC.
6897 * The bit 22 of 0x42000
6898 * The bit 22 of 0x42004
6899 * The bit 7,8,9 of 0x42020.
6900 */
6901 if (IS_IRONLAKE_M(dev)) {
6902 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6903 I915_READ(ILK_DISPLAY_CHICKEN1) |
6904 ILK_FBCQ_DIS);
6905 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6906 I915_READ(ILK_DISPLAY_CHICKEN2) |
6907 ILK_DPARB_GATE);
6908 I915_WRITE(ILK_DSPCLK_GATE,
6909 I915_READ(ILK_DSPCLK_GATE) |
6910 ILK_DPFC_DIS1 |
6911 ILK_DPFC_DIS2 |
6912 ILK_CLK_FBC);
6913 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07006914
Eric Anholt67e92af2010-11-06 14:53:33 -07006915 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6916 I915_READ(ILK_DISPLAY_CHICKEN2) |
6917 ILK_ELPIN_409_SELECT);
6918
Eric Anholtde6e2ea2010-11-06 14:53:32 -07006919 if (IS_GEN5(dev)) {
6920 I915_WRITE(_3D_CHICKEN2,
6921 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6922 _3D_CHICKEN2_WM_READ_PIPELINED);
6923 }
Chris Wilson8fd26852010-12-08 18:40:43 +00006924
Yuanhan Liu13982612010-12-15 15:42:31 +08006925 if (IS_GEN6(dev)) {
6926 I915_WRITE(WM3_LP_ILK, 0);
6927 I915_WRITE(WM2_LP_ILK, 0);
6928 I915_WRITE(WM1_LP_ILK, 0);
6929
6930 /*
6931 * According to the spec the following bits should be
6932 * set in order to enable memory self-refresh and fbc:
6933 * The bit21 and bit22 of 0x42000
6934 * The bit21 and bit22 of 0x42004
6935 * The bit5 and bit7 of 0x42020
6936 * The bit14 of 0x70180
6937 * The bit14 of 0x71180
6938 */
6939 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6940 I915_READ(ILK_DISPLAY_CHICKEN1) |
6941 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6942 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6943 I915_READ(ILK_DISPLAY_CHICKEN2) |
6944 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6945 I915_WRITE(ILK_DSPCLK_GATE,
6946 I915_READ(ILK_DSPCLK_GATE) |
6947 ILK_DPARB_CLK_GATE |
6948 ILK_DPFD_CLK_GATE);
6949
6950 I915_WRITE(DSPACNTR,
6951 I915_READ(DSPACNTR) |
6952 DISPPLANE_TRICKLE_FEED_DISABLE);
6953 I915_WRITE(DSPBCNTR,
6954 I915_READ(DSPBCNTR) |
6955 DISPPLANE_TRICKLE_FEED_DISABLE);
6956 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08006957 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006958 uint32_t dspclk_gate;
6959 I915_WRITE(RENCLK_GATE_D1, 0);
6960 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6961 GS_UNIT_CLOCK_GATE_DISABLE |
6962 CL_UNIT_CLOCK_GATE_DISABLE);
6963 I915_WRITE(RAMCLK_GATE_D, 0);
6964 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6965 OVRUNIT_CLOCK_GATE_DISABLE |
6966 OVCUNIT_CLOCK_GATE_DISABLE;
6967 if (IS_GM45(dev))
6968 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6969 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006970 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006971 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6972 I915_WRITE(RENCLK_GATE_D2, 0);
6973 I915_WRITE(DSPCLK_GATE_D, 0);
6974 I915_WRITE(RAMCLK_GATE_D, 0);
6975 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006976 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006977 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6978 I965_RCC_CLOCK_GATE_DISABLE |
6979 I965_RCPB_CLOCK_GATE_DISABLE |
6980 I965_ISC_CLOCK_GATE_DISABLE |
6981 I965_FBC_CLOCK_GATE_DISABLE);
6982 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006983 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006984 u32 dstate = I915_READ(D_STATE);
6985
6986 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6987 DSTATE_DOT_CLOCK_GATING;
6988 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006989 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006990 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
6991 } else if (IS_I830(dev)) {
6992 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6993 }
6994}
6995
Chris Wilson0cdab212010-12-05 17:27:06 +00006996void intel_disable_clock_gating(struct drm_device *dev)
6997{
6998 struct drm_i915_private *dev_priv = dev->dev_private;
6999
7000 if (dev_priv->renderctx) {
7001 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7002
7003 I915_WRITE(CCID, 0);
7004 POSTING_READ(CCID);
7005
7006 i915_gem_object_unpin(obj);
7007 drm_gem_object_unreference(&obj->base);
7008 dev_priv->renderctx = NULL;
7009 }
7010
7011 if (dev_priv->pwrctx) {
7012 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7013
7014 I915_WRITE(PWRCTXA, 0);
7015 POSTING_READ(PWRCTXA);
7016
7017 i915_gem_object_unpin(obj);
7018 drm_gem_object_unreference(&obj->base);
7019 dev_priv->pwrctx = NULL;
7020 }
7021}
7022
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007023static void ironlake_disable_rc6(struct drm_device *dev)
7024{
7025 struct drm_i915_private *dev_priv = dev->dev_private;
7026
7027 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7028 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7029 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7030 10);
7031 POSTING_READ(CCID);
7032 I915_WRITE(PWRCTXA, 0);
7033 POSTING_READ(PWRCTXA);
7034 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7035 POSTING_READ(RSTDBYCTL);
7036 i915_gem_object_unpin(dev_priv->renderctx);
7037 drm_gem_object_unreference(&dev_priv->renderctx->base);
7038 dev_priv->renderctx = NULL;
7039 i915_gem_object_unpin(dev_priv->pwrctx);
7040 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7041 dev_priv->pwrctx = NULL;
7042}
7043
7044void ironlake_enable_rc6(struct drm_device *dev)
7045{
7046 struct drm_i915_private *dev_priv = dev->dev_private;
7047 int ret;
7048
7049 /*
7050 * GPU can automatically power down the render unit if given a page
7051 * to save state.
7052 */
7053 ret = BEGIN_LP_RING(6);
7054 if (ret) {
7055 ironlake_disable_rc6(dev);
7056 return;
7057 }
7058 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7059 OUT_RING(MI_SET_CONTEXT);
7060 OUT_RING(dev_priv->renderctx->gtt_offset |
7061 MI_MM_SPACE_GTT |
7062 MI_SAVE_EXT_STATE_EN |
7063 MI_RESTORE_EXT_STATE_EN |
7064 MI_RESTORE_INHIBIT);
7065 OUT_RING(MI_SUSPEND_FLUSH);
7066 OUT_RING(MI_NOOP);
7067 OUT_RING(MI_FLUSH);
7068 ADVANCE_LP_RING();
7069
7070 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7071 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7072}
7073
Jesse Barnese70236a2009-09-21 10:42:27 -07007074/* Set up chip specific display functions */
7075static void intel_init_display(struct drm_device *dev)
7076{
7077 struct drm_i915_private *dev_priv = dev->dev_private;
7078
7079 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07007080 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007081 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07007082 else
7083 dev_priv->display.dpms = i9xx_crtc_dpms;
7084
Adam Jacksonee5382a2010-04-23 11:17:39 -04007085 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007086 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007087 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7088 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7089 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7090 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007091 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7092 dev_priv->display.enable_fbc = g4x_enable_fbc;
7093 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007094 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007095 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7096 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7097 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7098 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007099 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007100 }
7101
7102 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007103 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007104 dev_priv->display.get_display_clock_speed =
7105 i945_get_display_clock_speed;
7106 else if (IS_I915G(dev))
7107 dev_priv->display.get_display_clock_speed =
7108 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007109 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007110 dev_priv->display.get_display_clock_speed =
7111 i9xx_misc_get_display_clock_speed;
7112 else if (IS_I915GM(dev))
7113 dev_priv->display.get_display_clock_speed =
7114 i915gm_get_display_clock_speed;
7115 else if (IS_I865G(dev))
7116 dev_priv->display.get_display_clock_speed =
7117 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007118 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007119 dev_priv->display.get_display_clock_speed =
7120 i855_get_display_clock_speed;
7121 else /* 852, 830 */
7122 dev_priv->display.get_display_clock_speed =
7123 i830_get_display_clock_speed;
7124
7125 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007126 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007127 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007128 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7129 dev_priv->display.update_wm = ironlake_update_wm;
7130 else {
7131 DRM_DEBUG_KMS("Failed to get proper latency. "
7132 "Disable CxSR\n");
7133 dev_priv->display.update_wm = NULL;
7134 }
Yuanhan Liu13982612010-12-15 15:42:31 +08007135 } else if (IS_GEN6(dev)) {
7136 if (SNB_READ_WM0_LATENCY()) {
7137 dev_priv->display.update_wm = sandybridge_update_wm;
7138 } else {
7139 DRM_DEBUG_KMS("Failed to read display plane latency. "
7140 "Disable CxSR\n");
7141 dev_priv->display.update_wm = NULL;
7142 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007143 } else
7144 dev_priv->display.update_wm = NULL;
7145 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007146 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007147 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007148 dev_priv->fsb_freq,
7149 dev_priv->mem_freq)) {
7150 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007151 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007152 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007153 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007154 dev_priv->fsb_freq, dev_priv->mem_freq);
7155 /* Disable CxSR and never update its watermark again */
7156 pineview_disable_cxsr(dev);
7157 dev_priv->display.update_wm = NULL;
7158 } else
7159 dev_priv->display.update_wm = pineview_update_wm;
7160 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007161 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007162 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007163 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007164 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007165 dev_priv->display.update_wm = i9xx_update_wm;
7166 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007167 } else if (IS_I85X(dev)) {
7168 dev_priv->display.update_wm = i9xx_update_wm;
7169 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007170 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007171 dev_priv->display.update_wm = i830_update_wm;
7172 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007173 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7174 else
7175 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007176 }
7177}
7178
Jesse Barnesb690e962010-07-19 13:53:12 -07007179/*
7180 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7181 * resume, or other times. This quirk makes sure that's the case for
7182 * affected systems.
7183 */
7184static void quirk_pipea_force (struct drm_device *dev)
7185{
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187
7188 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7189 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7190}
7191
7192struct intel_quirk {
7193 int device;
7194 int subsystem_vendor;
7195 int subsystem_device;
7196 void (*hook)(struct drm_device *dev);
7197};
7198
7199struct intel_quirk intel_quirks[] = {
7200 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7201 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7202 /* HP Mini needs pipe A force quirk (LP: #322104) */
7203 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7204
7205 /* Thinkpad R31 needs pipe A force quirk */
7206 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7207 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7208 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7209
7210 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7211 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7212 /* ThinkPad X40 needs pipe A force quirk */
7213
7214 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7215 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7216
7217 /* 855 & before need to leave pipe A & dpll A up */
7218 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7219 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7220};
7221
7222static void intel_init_quirks(struct drm_device *dev)
7223{
7224 struct pci_dev *d = dev->pdev;
7225 int i;
7226
7227 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7228 struct intel_quirk *q = &intel_quirks[i];
7229
7230 if (d->device == q->device &&
7231 (d->subsystem_vendor == q->subsystem_vendor ||
7232 q->subsystem_vendor == PCI_ANY_ID) &&
7233 (d->subsystem_device == q->subsystem_device ||
7234 q->subsystem_device == PCI_ANY_ID))
7235 q->hook(dev);
7236 }
7237}
7238
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007239/* Disable the VGA plane that we never use */
7240static void i915_disable_vga(struct drm_device *dev)
7241{
7242 struct drm_i915_private *dev_priv = dev->dev_private;
7243 u8 sr1;
7244 u32 vga_reg;
7245
7246 if (HAS_PCH_SPLIT(dev))
7247 vga_reg = CPU_VGACNTRL;
7248 else
7249 vga_reg = VGACNTRL;
7250
7251 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7252 outb(1, VGA_SR_INDEX);
7253 sr1 = inb(VGA_SR_DATA);
7254 outb(sr1 | 1<<5, VGA_SR_DATA);
7255 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7256 udelay(300);
7257
7258 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7259 POSTING_READ(vga_reg);
7260}
7261
Jesse Barnes79e53942008-11-07 14:24:08 -08007262void intel_modeset_init(struct drm_device *dev)
7263{
Jesse Barnes652c3932009-08-17 13:31:43 -07007264 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007265 int i;
7266
7267 drm_mode_config_init(dev);
7268
7269 dev->mode_config.min_width = 0;
7270 dev->mode_config.min_height = 0;
7271
7272 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7273
Jesse Barnesb690e962010-07-19 13:53:12 -07007274 intel_init_quirks(dev);
7275
Jesse Barnese70236a2009-09-21 10:42:27 -07007276 intel_init_display(dev);
7277
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007278 if (IS_GEN2(dev)) {
7279 dev->mode_config.max_width = 2048;
7280 dev->mode_config.max_height = 2048;
7281 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007282 dev->mode_config.max_width = 4096;
7283 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007284 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007285 dev->mode_config.max_width = 8192;
7286 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007287 }
Chris Wilson35c30472010-12-22 14:07:12 +00007288 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007289
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007290 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10007291 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007292 else
Dave Airliea3524f12010-06-06 18:59:41 +10007293 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08007294 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007295 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007296
Dave Airliea3524f12010-06-06 18:59:41 +10007297 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007298 intel_crtc_init(dev, i);
7299 }
7300
7301 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007302
Chris Wilson0cdab212010-12-05 17:27:06 +00007303 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007304
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007305 /* Just disable it once at startup */
7306 i915_disable_vga(dev);
7307
Jesse Barnes7648fa92010-05-20 14:28:11 -07007308 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007309 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007310 intel_init_emon(dev);
7311 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007312
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007313 if (IS_GEN6(dev))
7314 gen6_enable_rps(dev_priv);
7315
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007316 if (IS_IRONLAKE_M(dev)) {
7317 dev_priv->renderctx = intel_alloc_context_page(dev);
7318 if (!dev_priv->renderctx)
7319 goto skip_rc6;
7320 dev_priv->pwrctx = intel_alloc_context_page(dev);
7321 if (!dev_priv->pwrctx) {
7322 i915_gem_object_unpin(dev_priv->renderctx);
7323 drm_gem_object_unreference(&dev_priv->renderctx->base);
7324 dev_priv->renderctx = NULL;
7325 goto skip_rc6;
7326 }
7327 ironlake_enable_rc6(dev);
7328 }
7329
7330skip_rc6:
Jesse Barnes652c3932009-08-17 13:31:43 -07007331 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7332 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7333 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007334
7335 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007336}
7337
7338void intel_modeset_cleanup(struct drm_device *dev)
7339{
Jesse Barnes652c3932009-08-17 13:31:43 -07007340 struct drm_i915_private *dev_priv = dev->dev_private;
7341 struct drm_crtc *crtc;
7342 struct intel_crtc *intel_crtc;
7343
Keith Packardf87ea762010-10-03 19:36:26 -07007344 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007345 mutex_lock(&dev->struct_mutex);
7346
Jesse Barnes723bfd72010-10-07 16:01:13 -07007347 intel_unregister_dsm_handler();
7348
7349
Jesse Barnes652c3932009-08-17 13:31:43 -07007350 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7351 /* Skip inactive CRTCs */
7352 if (!crtc->fb)
7353 continue;
7354
7355 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007356 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007357 }
7358
Jesse Barnese70236a2009-09-21 10:42:27 -07007359 if (dev_priv->display.disable_fbc)
7360 dev_priv->display.disable_fbc(dev);
7361
Jesse Barnesf97108d2010-01-29 11:27:07 -08007362 if (IS_IRONLAKE_M(dev))
7363 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007364 if (IS_GEN6(dev))
7365 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007366
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007367 if (IS_IRONLAKE_M(dev))
7368 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007369
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007370 mutex_unlock(&dev->struct_mutex);
7371
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007372 /* Disable the irq before mode object teardown, for the irq might
7373 * enqueue unpin/hotplug work. */
7374 drm_irq_uninstall(dev);
7375 cancel_work_sync(&dev_priv->hotplug_work);
7376
Daniel Vetter3dec0092010-08-20 21:40:52 +02007377 /* Shut off idle work before the crtcs get freed. */
7378 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7379 intel_crtc = to_intel_crtc(crtc);
7380 del_timer_sync(&intel_crtc->idle_timer);
7381 }
7382 del_timer_sync(&dev_priv->idle_timer);
7383 cancel_work_sync(&dev_priv->idle_work);
7384
Jesse Barnes79e53942008-11-07 14:24:08 -08007385 drm_mode_config_cleanup(dev);
7386}
7387
Dave Airlie28d52042009-09-21 14:33:58 +10007388/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007389 * Return which encoder is currently attached for connector.
7390 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007391struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007392{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007393 return &intel_attached_encoder(connector)->base;
7394}
Jesse Barnes79e53942008-11-07 14:24:08 -08007395
Chris Wilsondf0e9242010-09-09 16:20:55 +01007396void intel_connector_attach_encoder(struct intel_connector *connector,
7397 struct intel_encoder *encoder)
7398{
7399 connector->encoder = encoder;
7400 drm_mode_connector_attach_encoder(&connector->base,
7401 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007402}
Dave Airlie28d52042009-09-21 14:33:58 +10007403
7404/*
7405 * set vga decode state - true == enable VGA decode
7406 */
7407int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7408{
7409 struct drm_i915_private *dev_priv = dev->dev_private;
7410 u16 gmch_ctrl;
7411
7412 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7413 if (state)
7414 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7415 else
7416 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7417 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7418 return 0;
7419}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007420
7421#ifdef CONFIG_DEBUG_FS
7422#include <linux/seq_file.h>
7423
7424struct intel_display_error_state {
7425 struct intel_cursor_error_state {
7426 u32 control;
7427 u32 position;
7428 u32 base;
7429 u32 size;
7430 } cursor[2];
7431
7432 struct intel_pipe_error_state {
7433 u32 conf;
7434 u32 source;
7435
7436 u32 htotal;
7437 u32 hblank;
7438 u32 hsync;
7439 u32 vtotal;
7440 u32 vblank;
7441 u32 vsync;
7442 } pipe[2];
7443
7444 struct intel_plane_error_state {
7445 u32 control;
7446 u32 stride;
7447 u32 size;
7448 u32 pos;
7449 u32 addr;
7450 u32 surface;
7451 u32 tile_offset;
7452 } plane[2];
7453};
7454
7455struct intel_display_error_state *
7456intel_display_capture_error_state(struct drm_device *dev)
7457{
7458 drm_i915_private_t *dev_priv = dev->dev_private;
7459 struct intel_display_error_state *error;
7460 int i;
7461
7462 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7463 if (error == NULL)
7464 return NULL;
7465
7466 for (i = 0; i < 2; i++) {
7467 error->cursor[i].control = I915_READ(CURCNTR(i));
7468 error->cursor[i].position = I915_READ(CURPOS(i));
7469 error->cursor[i].base = I915_READ(CURBASE(i));
7470
7471 error->plane[i].control = I915_READ(DSPCNTR(i));
7472 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7473 error->plane[i].size = I915_READ(DSPSIZE(i));
7474 error->plane[i].pos= I915_READ(DSPPOS(i));
7475 error->plane[i].addr = I915_READ(DSPADDR(i));
7476 if (INTEL_INFO(dev)->gen >= 4) {
7477 error->plane[i].surface = I915_READ(DSPSURF(i));
7478 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7479 }
7480
7481 error->pipe[i].conf = I915_READ(PIPECONF(i));
7482 error->pipe[i].source = I915_READ(PIPESRC(i));
7483 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7484 error->pipe[i].hblank = I915_READ(HBLANK(i));
7485 error->pipe[i].hsync = I915_READ(HSYNC(i));
7486 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7487 error->pipe[i].vblank = I915_READ(VBLANK(i));
7488 error->pipe[i].vsync = I915_READ(VSYNC(i));
7489 }
7490
7491 return error;
7492}
7493
7494void
7495intel_display_print_error_state(struct seq_file *m,
7496 struct drm_device *dev,
7497 struct intel_display_error_state *error)
7498{
7499 int i;
7500
7501 for (i = 0; i < 2; i++) {
7502 seq_printf(m, "Pipe [%d]:\n", i);
7503 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7504 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7505 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7506 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7507 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7508 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7509 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7510 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7511
7512 seq_printf(m, "Plane [%d]:\n", i);
7513 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7514 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7515 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7516 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7517 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7518 if (INTEL_INFO(dev)->gen >= 4) {
7519 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7520 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7521 }
7522
7523 seq_printf(m, "Cursor [%d]:\n", i);
7524 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7525 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7526 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7527 }
7528}
7529#endif