blob: abc6ca65a47b0352b48444f64da8ca58ce5c3518 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
Christoph Hellwiga8695722017-05-21 13:26:45 +020057#define AMD_IOMMU_MAPPING_ERROR 0
58
Joerg Roedelb6c02712008-06-26 21:27:53 +020059#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
60
Joerg Roedel815b33f2011-04-06 17:26:49 +020061#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020062
Joerg Roedel307d5852016-07-05 11:54:04 +020063/* IO virtual address start page frame number */
64#define IOVA_START_PFN (1)
65#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
66#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
67
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Joerg Roedelb6c02712008-06-26 21:27:53 +020084static DEFINE_RWLOCK(amd_iommu_devtable_lock);
85
Joerg Roedel8fa5f802011-06-09 12:24:45 +020086/* List of all available dev_data structures */
87static LIST_HEAD(dev_data_list);
88static DEFINE_SPINLOCK(dev_data_list_lock);
89
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200106 * This struct contains device specific data for the IOMMU
107 */
108struct iommu_dev_data {
109 struct list_head list; /* For domain->dev_list */
110 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200111 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200113 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200115 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200116 struct {
117 bool enabled;
118 int qdep;
119 } ats; /* ATS state */
120 bool pri_tlp; /* PASID TLB required for
121 PPR completions */
122 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500123 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200124
125 struct ratelimit_state rs; /* Ratelimit IOPF messages */
Joerg Roedel50917e22014-08-05 16:38:38 +0200126};
127
128/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200129 * general struct to manage commands send to an IOMMU
130 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200131struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200132 u32 data[4];
133};
134
Joerg Roedel05152a02012-06-15 16:53:51 +0200135struct kmem_cache *amd_iommu_irq_cache;
136
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200137static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200138static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100139static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700140
Joerg Roedeld4241a22017-06-02 14:55:56 +0200141#define FLUSH_QUEUE_SIZE 256
142
143struct flush_queue_entry {
144 unsigned long iova_pfn;
145 unsigned long pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200146 u64 counter; /* Flush counter when this entry was added to the queue */
Joerg Roedeld4241a22017-06-02 14:55:56 +0200147};
148
149struct flush_queue {
150 struct flush_queue_entry *entries;
151 unsigned head, tail;
Joerg Roedele241f8e762017-06-02 15:44:57 +0200152 spinlock_t lock;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200153};
154
Joerg Roedel007b74b2015-12-21 12:53:54 +0100155/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100156 * Data container for a dma_ops specific protection domain
157 */
158struct dma_ops_domain {
159 /* generic protection domain information */
160 struct protection_domain domain;
161
Joerg Roedel307d5852016-07-05 11:54:04 +0200162 /* IOVA RB-Tree */
163 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200164
165 struct flush_queue __percpu *flush_queue;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200166
167 /*
168 * We need two counter here to be race-free wrt. IOTLB flushing and
169 * adding entries to the flush queue.
170 *
171 * The flush_start_cnt is incremented _before_ the IOTLB flush starts.
172 * New entries added to the flush ring-buffer get their 'counter' value
173 * from here. This way we can make sure that entries added to the queue
174 * (or other per-cpu queues of the same domain) while the TLB is about
175 * to be flushed are not considered to be flushed already.
176 */
177 atomic64_t flush_start_cnt;
178
179 /*
180 * The flush_finish_cnt is incremented when an IOTLB flush is complete.
181 * This value is always smaller than flush_start_cnt. The queue_add
182 * function frees all IOVAs that have a counter value smaller than
183 * flush_finish_cnt. This makes sure that we only free IOVAs that are
184 * flushed out of the IOTLB of the domain.
185 */
186 atomic64_t flush_finish_cnt;
Joerg Roedelfca6af62017-06-02 18:13:37 +0200187
188 /*
189 * Timer to make sure we don't keep IOVAs around unflushed
190 * for too long
191 */
192 struct timer_list flush_timer;
193 atomic_t flush_timer_on;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100194};
195
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200196static struct iova_domain reserved_iova_ranges;
197static struct lock_class_key reserved_rbtree_key;
198
Joerg Roedel15898bb2009-11-24 15:39:42 +0100199/****************************************************************************
200 *
201 * Helper functions
202 *
203 ****************************************************************************/
204
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400205static inline int match_hid_uid(struct device *dev,
206 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100207{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400208 const char *hid, *uid;
209
210 hid = acpi_device_hid(ACPI_COMPANION(dev));
211 uid = acpi_device_uid(ACPI_COMPANION(dev));
212
213 if (!hid || !(*hid))
214 return -ENODEV;
215
216 if (!uid || !(*uid))
217 return strcmp(hid, entry->hid);
218
219 if (!(*entry->uid))
220 return strcmp(hid, entry->hid);
221
222 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100223}
224
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400225static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200226{
227 struct pci_dev *pdev = to_pci_dev(dev);
228
229 return PCI_DEVID(pdev->bus->number, pdev->devfn);
230}
231
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400232static inline int get_acpihid_device_id(struct device *dev,
233 struct acpihid_map_entry **entry)
234{
235 struct acpihid_map_entry *p;
236
237 list_for_each_entry(p, &acpihid_map, list) {
238 if (!match_hid_uid(dev, p)) {
239 if (entry)
240 *entry = p;
241 return p->devid;
242 }
243 }
244 return -EINVAL;
245}
246
247static inline int get_device_id(struct device *dev)
248{
249 int devid;
250
251 if (dev_is_pci(dev))
252 devid = get_pci_device_id(dev);
253 else
254 devid = get_acpihid_device_id(dev, NULL);
255
256 return devid;
257}
258
Joerg Roedel15898bb2009-11-24 15:39:42 +0100259static struct protection_domain *to_pdomain(struct iommu_domain *dom)
260{
261 return container_of(dom, struct protection_domain, domain);
262}
263
Joerg Roedelb3311b02016-07-08 13:31:31 +0200264static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
265{
266 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
267 return container_of(domain, struct dma_ops_domain, domain);
268}
269
Joerg Roedelf62dda62011-06-09 12:55:35 +0200270static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200271{
272 struct iommu_dev_data *dev_data;
273 unsigned long flags;
274
275 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
276 if (!dev_data)
277 return NULL;
278
Joerg Roedelf62dda62011-06-09 12:55:35 +0200279 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200280
281 spin_lock_irqsave(&dev_data_list_lock, flags);
282 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
283 spin_unlock_irqrestore(&dev_data_list_lock, flags);
284
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200285 ratelimit_default_init(&dev_data->rs);
286
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200287 return dev_data;
288}
289
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200290static struct iommu_dev_data *search_dev_data(u16 devid)
291{
292 struct iommu_dev_data *dev_data;
293 unsigned long flags;
294
295 spin_lock_irqsave(&dev_data_list_lock, flags);
296 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
297 if (dev_data->devid == devid)
298 goto out_unlock;
299 }
300
301 dev_data = NULL;
302
303out_unlock:
304 spin_unlock_irqrestore(&dev_data_list_lock, flags);
305
306 return dev_data;
307}
308
Joerg Roedele3156042016-04-08 15:12:24 +0200309static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
310{
311 *(u16 *)data = alias;
312 return 0;
313}
314
315static u16 get_alias(struct device *dev)
316{
317 struct pci_dev *pdev = to_pci_dev(dev);
318 u16 devid, ivrs_alias, pci_alias;
319
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200320 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200321 devid = get_device_id(dev);
322 ivrs_alias = amd_iommu_alias_table[devid];
323 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
324
325 if (ivrs_alias == pci_alias)
326 return ivrs_alias;
327
328 /*
329 * DMA alias showdown
330 *
331 * The IVRS is fairly reliable in telling us about aliases, but it
332 * can't know about every screwy device. If we don't have an IVRS
333 * reported alias, use the PCI reported alias. In that case we may
334 * still need to initialize the rlookup and dev_table entries if the
335 * alias is to a non-existent device.
336 */
337 if (ivrs_alias == devid) {
338 if (!amd_iommu_rlookup_table[pci_alias]) {
339 amd_iommu_rlookup_table[pci_alias] =
340 amd_iommu_rlookup_table[devid];
341 memcpy(amd_iommu_dev_table[pci_alias].data,
342 amd_iommu_dev_table[devid].data,
343 sizeof(amd_iommu_dev_table[pci_alias].data));
344 }
345
346 return pci_alias;
347 }
348
349 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
350 "for device %s[%04x:%04x], kernel reported alias "
351 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
352 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
353 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
354 PCI_FUNC(pci_alias));
355
356 /*
357 * If we don't have a PCI DMA alias and the IVRS alias is on the same
358 * bus, then the IVRS table may know about a quirk that we don't.
359 */
360 if (pci_alias == devid &&
361 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700362 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200363 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
364 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
365 dev_name(dev));
366 }
367
368 return ivrs_alias;
369}
370
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200371static struct iommu_dev_data *find_dev_data(u16 devid)
372{
373 struct iommu_dev_data *dev_data;
374
375 dev_data = search_dev_data(devid);
376
377 if (dev_data == NULL)
378 dev_data = alloc_dev_data(devid);
379
380 return dev_data;
381}
382
Joerg Roedel657cbb62009-11-23 15:26:46 +0100383static struct iommu_dev_data *get_dev_data(struct device *dev)
384{
385 return dev->archdata.iommu;
386}
387
Wan Zongshunb097d112016-04-01 09:06:04 -0400388/*
389* Find or create an IOMMU group for a acpihid device.
390*/
391static struct iommu_group *acpihid_device_group(struct device *dev)
392{
393 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300394 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400395
396 devid = get_acpihid_device_id(dev, &entry);
397 if (devid < 0)
398 return ERR_PTR(devid);
399
400 list_for_each_entry(p, &acpihid_map, list) {
401 if ((devid == p->devid) && p->group)
402 entry->group = p->group;
403 }
404
405 if (!entry->group)
406 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000407 else
408 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400409
410 return entry->group;
411}
412
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100413static bool pci_iommuv2_capable(struct pci_dev *pdev)
414{
415 static const int caps[] = {
416 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100417 PCI_EXT_CAP_ID_PRI,
418 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100419 };
420 int i, pos;
421
422 for (i = 0; i < 3; ++i) {
423 pos = pci_find_ext_capability(pdev, caps[i]);
424 if (pos == 0)
425 return false;
426 }
427
428 return true;
429}
430
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100431static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
432{
433 struct iommu_dev_data *dev_data;
434
435 dev_data = get_dev_data(&pdev->dev);
436
437 return dev_data->errata & (1 << erratum) ? true : false;
438}
439
Joerg Roedel71c70982009-11-24 16:43:06 +0100440/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100441 * This function checks if the driver got a valid device from the caller to
442 * avoid dereferencing invalid pointers.
443 */
444static bool check_device(struct device *dev)
445{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400446 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100447
448 if (!dev || !dev->dma_mask)
449 return false;
450
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100451 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200452 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100454
455 /* Out of our scope? */
456 if (devid > amd_iommu_last_bdf)
457 return false;
458
459 if (amd_iommu_rlookup_table[devid] == NULL)
460 return false;
461
462 return true;
463}
464
Alex Williamson25b11ce2014-09-19 10:03:13 -0600465static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600466{
Alex Williamson2851db22012-10-08 22:49:41 -0600467 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600468
Alex Williamson65d53522014-07-03 09:51:30 -0600469 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200470 if (IS_ERR(group))
471 return;
472
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200473 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600474}
475
476static int iommu_init_device(struct device *dev)
477{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600478 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100479 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400480 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600481
482 if (dev->archdata.iommu)
483 return 0;
484
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400485 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200486 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400487 return devid;
488
Joerg Roedel39ab9552017-02-01 16:56:46 +0100489 iommu = amd_iommu_rlookup_table[devid];
490
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400491 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600492 if (!dev_data)
493 return -ENOMEM;
494
Joerg Roedele3156042016-04-08 15:12:24 +0200495 dev_data->alias = get_alias(dev);
496
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400497 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100498 struct amd_iommu *iommu;
499
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400500 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100501 dev_data->iommu_v2 = iommu->is_iommu_v2;
502 }
503
Joerg Roedel657cbb62009-11-23 15:26:46 +0100504 dev->archdata.iommu = dev_data;
505
Joerg Roedele3d10af2017-02-01 17:23:22 +0100506 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600507
Joerg Roedel657cbb62009-11-23 15:26:46 +0100508 return 0;
509}
510
Joerg Roedel26018872011-06-06 16:50:14 +0200511static void iommu_ignore_device(struct device *dev)
512{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400513 u16 alias;
514 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200515
516 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200517 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400518 return;
519
Joerg Roedele3156042016-04-08 15:12:24 +0200520 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200521
522 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
523 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
524
525 amd_iommu_rlookup_table[devid] = NULL;
526 amd_iommu_rlookup_table[alias] = NULL;
527}
528
Joerg Roedel657cbb62009-11-23 15:26:46 +0100529static void iommu_uninit_device(struct device *dev)
530{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400531 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100532 struct amd_iommu *iommu;
533 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600534
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400535 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200536 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400537 return;
538
Joerg Roedel39ab9552017-02-01 16:56:46 +0100539 iommu = amd_iommu_rlookup_table[devid];
540
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400541 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600542 if (!dev_data)
543 return;
544
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100545 if (dev_data->domain)
546 detach_device(dev);
547
Joerg Roedele3d10af2017-02-01 17:23:22 +0100548 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600549
Alex Williamson9dcd6132012-05-30 14:19:07 -0600550 iommu_group_remove_device(dev);
551
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200552 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800553 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200554
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200555 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600556 * We keep dev_data around for unplugged devices and reuse it when the
557 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200558 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100559}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100560
Joerg Roedel431b2a22008-07-11 17:14:22 +0200561/****************************************************************************
562 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200563 * Interrupt handling functions
564 *
565 ****************************************************************************/
566
Joerg Roedele3e59872009-09-03 14:02:10 +0200567static void dump_dte_entry(u16 devid)
568{
569 int i;
570
Joerg Roedelee6c2862011-11-09 12:06:03 +0100571 for (i = 0; i < 4; ++i)
572 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200573 amd_iommu_dev_table[devid].data[i]);
574}
575
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200576static void dump_command(unsigned long phys_addr)
577{
Tom Lendacky2543a782017-07-17 16:10:24 -0500578 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200579 int i;
580
581 for (i = 0; i < 4; ++i)
582 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
583}
584
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200585static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
586 u64 address, int flags)
587{
588 struct iommu_dev_data *dev_data = NULL;
589 struct pci_dev *pdev;
590
591 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
592 if (pdev)
593 dev_data = get_dev_data(&pdev->dev);
594
595 if (dev_data && __ratelimit(&dev_data->rs)) {
596 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
597 domain_id, address, flags);
598 } else if (printk_ratelimit()) {
599 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
600 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
601 domain_id, address, flags);
602 }
603
604 if (pdev)
605 pci_dev_put(pdev);
606}
607
Joerg Roedela345b232009-09-03 15:01:43 +0200608static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200609{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200610 int type, devid, domid, flags;
611 volatile u32 *event = __evt;
612 int count = 0;
613 u64 address;
614
615retry:
616 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
617 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
618 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
619 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
620 address = (u64)(((u64)event[3]) << 32) | event[2];
621
622 if (type == 0) {
623 /* Did we hit the erratum? */
624 if (++count == LOOP_TIMEOUT) {
625 pr_err("AMD-Vi: No event written to event log\n");
626 return;
627 }
628 udelay(1);
629 goto retry;
630 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200631
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200632 if (type == EVENT_TYPE_IO_FAULT) {
633 amd_iommu_report_page_fault(devid, domid, address, flags);
634 return;
635 } else {
636 printk(KERN_ERR "AMD-Vi: Event logged [");
637 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200638
639 switch (type) {
640 case EVENT_TYPE_ILL_DEV:
641 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
642 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700643 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200645 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200646 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200647 case EVENT_TYPE_DEV_TAB_ERR:
648 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
649 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700650 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200651 address, flags);
652 break;
653 case EVENT_TYPE_PAGE_TAB_ERR:
654 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
655 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700656 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200657 domid, address, flags);
658 break;
659 case EVENT_TYPE_ILL_CMD:
660 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200661 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200662 break;
663 case EVENT_TYPE_CMD_HARD_ERR:
664 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
665 "flags=0x%04x]\n", address, flags);
666 break;
667 case EVENT_TYPE_IOTLB_INV_TO:
668 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
669 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700670 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200671 address);
672 break;
673 case EVENT_TYPE_INV_DEV_REQ:
674 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
675 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700676 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200677 address, flags);
678 break;
679 default:
680 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
681 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200682
683 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200684}
685
686static void iommu_poll_events(struct amd_iommu *iommu)
687{
688 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200689
690 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
691 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
692
693 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200694 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200695 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200696 }
697
698 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200699}
700
Joerg Roedeleee53532012-06-01 15:20:23 +0200701static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100702{
703 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100704
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100705 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
706 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
707 return;
708 }
709
710 fault.address = raw[1];
711 fault.pasid = PPR_PASID(raw[0]);
712 fault.device_id = PPR_DEVID(raw[0]);
713 fault.tag = PPR_TAG(raw[0]);
714 fault.flags = PPR_FLAGS(raw[0]);
715
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100716 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
717}
718
719static void iommu_poll_ppr_log(struct amd_iommu *iommu)
720{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100721 u32 head, tail;
722
723 if (iommu->ppr_log == NULL)
724 return;
725
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100726 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
727 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
728
729 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200730 volatile u64 *raw;
731 u64 entry[2];
732 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100733
Joerg Roedeleee53532012-06-01 15:20:23 +0200734 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100735
Joerg Roedeleee53532012-06-01 15:20:23 +0200736 /*
737 * Hardware bug: Interrupt may arrive before the entry is
738 * written to memory. If this happens we need to wait for the
739 * entry to arrive.
740 */
741 for (i = 0; i < LOOP_TIMEOUT; ++i) {
742 if (PPR_REQ_TYPE(raw[0]) != 0)
743 break;
744 udelay(1);
745 }
746
747 /* Avoid memcpy function-call overhead */
748 entry[0] = raw[0];
749 entry[1] = raw[1];
750
751 /*
752 * To detect the hardware bug we need to clear the entry
753 * back to zero.
754 */
755 raw[0] = raw[1] = 0UL;
756
757 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100758 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
759 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200760
Joerg Roedeleee53532012-06-01 15:20:23 +0200761 /* Handle PPR entry */
762 iommu_handle_ppr_entry(iommu, entry);
763
Joerg Roedeleee53532012-06-01 15:20:23 +0200764 /* Refresh ring-buffer information */
765 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100766 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
767 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100768}
769
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500770#ifdef CONFIG_IRQ_REMAP
771static int (*iommu_ga_log_notifier)(u32);
772
773int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
774{
775 iommu_ga_log_notifier = notifier;
776
777 return 0;
778}
779EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
780
781static void iommu_poll_ga_log(struct amd_iommu *iommu)
782{
783 u32 head, tail, cnt = 0;
784
785 if (iommu->ga_log == NULL)
786 return;
787
788 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
789 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
790
791 while (head != tail) {
792 volatile u64 *raw;
793 u64 log_entry;
794
795 raw = (u64 *)(iommu->ga_log + head);
796 cnt++;
797
798 /* Avoid memcpy function-call overhead */
799 log_entry = *raw;
800
801 /* Update head pointer of hardware ring-buffer */
802 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
803 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
804
805 /* Handle GA entry */
806 switch (GA_REQ_TYPE(log_entry)) {
807 case GA_GUEST_NR:
808 if (!iommu_ga_log_notifier)
809 break;
810
811 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
812 __func__, GA_DEVID(log_entry),
813 GA_TAG(log_entry));
814
815 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
816 pr_err("AMD-Vi: GA log notifier failed.\n");
817 break;
818 default:
819 break;
820 }
821 }
822}
823#endif /* CONFIG_IRQ_REMAP */
824
825#define AMD_IOMMU_INT_MASK \
826 (MMIO_STATUS_EVT_INT_MASK | \
827 MMIO_STATUS_PPR_INT_MASK | \
828 MMIO_STATUS_GALOG_INT_MASK)
829
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200830irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200831{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500832 struct amd_iommu *iommu = (struct amd_iommu *) data;
833 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200834
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500835 while (status & AMD_IOMMU_INT_MASK) {
836 /* Enable EVT and PPR and GA interrupts again */
837 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500838 iommu->mmio_base + MMIO_STATUS_OFFSET);
839
840 if (status & MMIO_STATUS_EVT_INT_MASK) {
841 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
842 iommu_poll_events(iommu);
843 }
844
845 if (status & MMIO_STATUS_PPR_INT_MASK) {
846 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
847 iommu_poll_ppr_log(iommu);
848 }
849
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500850#ifdef CONFIG_IRQ_REMAP
851 if (status & MMIO_STATUS_GALOG_INT_MASK) {
852 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
853 iommu_poll_ga_log(iommu);
854 }
855#endif
856
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500857 /*
858 * Hardware bug: ERBT1312
859 * When re-enabling interrupt (by writing 1
860 * to clear the bit), the hardware might also try to set
861 * the interrupt bit in the event status register.
862 * In this scenario, the bit will be set, and disable
863 * subsequent interrupts.
864 *
865 * Workaround: The IOMMU driver should read back the
866 * status register and check if the interrupt bits are cleared.
867 * If not, driver will need to go through the interrupt handler
868 * again and re-clear the bits
869 */
870 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100871 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200872 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200873}
874
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200875irqreturn_t amd_iommu_int_handler(int irq, void *data)
876{
877 return IRQ_WAKE_THREAD;
878}
879
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200880/****************************************************************************
881 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200882 * IOMMU command queuing functions
883 *
884 ****************************************************************************/
885
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200886static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200887{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200888 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200889
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200890 while (*sem == 0 && i < LOOP_TIMEOUT) {
891 udelay(1);
892 i += 1;
893 }
894
895 if (i == LOOP_TIMEOUT) {
896 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
897 return -EIO;
898 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200899
900 return 0;
901}
902
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200903static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500904 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200905{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200906 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200907
Tom Lendackyd334a562017-06-05 14:52:12 -0500908 target = iommu->cmd_buf + iommu->cmd_buf_tail;
909
910 iommu->cmd_buf_tail += sizeof(*cmd);
911 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200912
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200913 /* Copy command to buffer */
914 memcpy(target, cmd, sizeof(*cmd));
915
916 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500917 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200918}
919
Joerg Roedel815b33f2011-04-06 17:26:49 +0200920static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200921{
Tom Lendacky2543a782017-07-17 16:10:24 -0500922 u64 paddr = iommu_virt_to_phys((void *)address);
923
Joerg Roedel815b33f2011-04-06 17:26:49 +0200924 WARN_ON(address & 0x7ULL);
925
Joerg Roedelded46732011-04-06 10:53:48 +0200926 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500927 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
928 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200929 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200930 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
931}
932
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200933static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
934{
935 memset(cmd, 0, sizeof(*cmd));
936 cmd->data[0] = devid;
937 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
938}
939
Joerg Roedel11b64022011-04-06 11:49:28 +0200940static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
941 size_t size, u16 domid, int pde)
942{
943 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100944 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200945
946 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100947 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200948
949 if (pages > 1) {
950 /*
951 * If we have to flush more than one page, flush all
952 * TLB entries for this domain
953 */
954 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100955 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200956 }
957
958 address &= PAGE_MASK;
959
960 memset(cmd, 0, sizeof(*cmd));
961 cmd->data[1] |= domid;
962 cmd->data[2] = lower_32_bits(address);
963 cmd->data[3] = upper_32_bits(address);
964 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
965 if (s) /* size bit - we flush more than one 4kb page */
966 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200967 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200968 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
969}
970
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200971static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
972 u64 address, size_t size)
973{
974 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100975 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200976
977 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100978 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200979
980 if (pages > 1) {
981 /*
982 * If we have to flush more than one page, flush all
983 * TLB entries for this domain
984 */
985 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100986 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200987 }
988
989 address &= PAGE_MASK;
990
991 memset(cmd, 0, sizeof(*cmd));
992 cmd->data[0] = devid;
993 cmd->data[0] |= (qdep & 0xff) << 24;
994 cmd->data[1] = devid;
995 cmd->data[2] = lower_32_bits(address);
996 cmd->data[3] = upper_32_bits(address);
997 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
998 if (s)
999 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1000}
1001
Joerg Roedel22e266c2011-11-21 15:59:08 +01001002static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
1003 u64 address, bool size)
1004{
1005 memset(cmd, 0, sizeof(*cmd));
1006
1007 address &= ~(0xfffULL);
1008
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001009 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001010 cmd->data[1] = domid;
1011 cmd->data[2] = lower_32_bits(address);
1012 cmd->data[3] = upper_32_bits(address);
1013 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
1014 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1015 if (size)
1016 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1017 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
1018}
1019
1020static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
1021 int qdep, u64 address, bool size)
1022{
1023 memset(cmd, 0, sizeof(*cmd));
1024
1025 address &= ~(0xfffULL);
1026
1027 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001028 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001029 cmd->data[0] |= (qdep & 0xff) << 24;
1030 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001031 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001032 cmd->data[2] = lower_32_bits(address);
1033 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1034 cmd->data[3] = upper_32_bits(address);
1035 if (size)
1036 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1037 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1038}
1039
Joerg Roedelc99afa22011-11-21 18:19:25 +01001040static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1041 int status, int tag, bool gn)
1042{
1043 memset(cmd, 0, sizeof(*cmd));
1044
1045 cmd->data[0] = devid;
1046 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001047 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001048 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1049 }
1050 cmd->data[3] = tag & 0x1ff;
1051 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1052
1053 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1054}
1055
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001056static void build_inv_all(struct iommu_cmd *cmd)
1057{
1058 memset(cmd, 0, sizeof(*cmd));
1059 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001060}
1061
Joerg Roedel7ef27982012-06-21 16:46:04 +02001062static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1063{
1064 memset(cmd, 0, sizeof(*cmd));
1065 cmd->data[0] = devid;
1066 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1067}
1068
Joerg Roedel431b2a22008-07-11 17:14:22 +02001069/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001070 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001071 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001072 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001073static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1074 struct iommu_cmd *cmd,
1075 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001076{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001077 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001078 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001079
Tom Lendackyd334a562017-06-05 14:52:12 -05001080 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001081again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001082 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001083
Huang Rui432abf62016-12-12 07:28:26 -05001084 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001085 /* Skip udelay() the first time around */
1086 if (count++) {
1087 if (count == LOOP_TIMEOUT) {
1088 pr_err("AMD-Vi: Command buffer timeout\n");
1089 return -EIO;
1090 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001091
Tom Lendacky23e967e2017-06-05 14:52:26 -05001092 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001093 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001094
Tom Lendacky23e967e2017-06-05 14:52:26 -05001095 /* Update head and recheck remaining space */
1096 iommu->cmd_buf_head = readl(iommu->mmio_base +
1097 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001098
1099 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001100 }
1101
Tom Lendackyd334a562017-06-05 14:52:12 -05001102 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001103
Tom Lendacky23e967e2017-06-05 14:52:26 -05001104 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001105 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001106
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001107 return 0;
1108}
1109
1110static int iommu_queue_command_sync(struct amd_iommu *iommu,
1111 struct iommu_cmd *cmd,
1112 bool sync)
1113{
1114 unsigned long flags;
1115 int ret;
1116
1117 spin_lock_irqsave(&iommu->lock, flags);
1118 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001119 spin_unlock_irqrestore(&iommu->lock, flags);
1120
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001121 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001122}
1123
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001124static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1125{
1126 return iommu_queue_command_sync(iommu, cmd, true);
1127}
1128
Joerg Roedel8d201962008-12-02 20:34:41 +01001129/*
1130 * This function queues a completion wait command into the command
1131 * buffer of an IOMMU
1132 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001133static int iommu_completion_wait(struct amd_iommu *iommu)
1134{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001135 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001136 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001137 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001138
1139 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001140 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001141
Joerg Roedel8d201962008-12-02 20:34:41 +01001142
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001143 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1144
1145 spin_lock_irqsave(&iommu->lock, flags);
1146
1147 iommu->cmd_sem = 0;
1148
1149 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001150 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001151 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001152
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001153 ret = wait_on_sem(&iommu->cmd_sem);
1154
1155out_unlock:
1156 spin_unlock_irqrestore(&iommu->lock, flags);
1157
1158 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001159}
1160
Joerg Roedeld8c13082011-04-06 18:51:26 +02001161static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001162{
1163 struct iommu_cmd cmd;
1164
Joerg Roedeld8c13082011-04-06 18:51:26 +02001165 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001166
Joerg Roedeld8c13082011-04-06 18:51:26 +02001167 return iommu_queue_command(iommu, &cmd);
1168}
1169
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001170static void iommu_flush_dte_all(struct amd_iommu *iommu)
1171{
1172 u32 devid;
1173
1174 for (devid = 0; devid <= 0xffff; ++devid)
1175 iommu_flush_dte(iommu, devid);
1176
1177 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001178}
1179
1180/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001181 * This function uses heavy locking and may disable irqs for some time. But
1182 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001183 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001184static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001185{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001186 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001187
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001188 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1189 struct iommu_cmd cmd;
1190 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1191 dom_id, 1);
1192 iommu_queue_command(iommu, &cmd);
1193 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001194
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001195 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001196}
1197
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001198static void iommu_flush_all(struct amd_iommu *iommu)
1199{
1200 struct iommu_cmd cmd;
1201
1202 build_inv_all(&cmd);
1203
1204 iommu_queue_command(iommu, &cmd);
1205 iommu_completion_wait(iommu);
1206}
1207
Joerg Roedel7ef27982012-06-21 16:46:04 +02001208static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1209{
1210 struct iommu_cmd cmd;
1211
1212 build_inv_irt(&cmd, devid);
1213
1214 iommu_queue_command(iommu, &cmd);
1215}
1216
1217static void iommu_flush_irt_all(struct amd_iommu *iommu)
1218{
1219 u32 devid;
1220
1221 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1222 iommu_flush_irt(iommu, devid);
1223
1224 iommu_completion_wait(iommu);
1225}
1226
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001227void iommu_flush_all_caches(struct amd_iommu *iommu)
1228{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001229 if (iommu_feature(iommu, FEATURE_IA)) {
1230 iommu_flush_all(iommu);
1231 } else {
1232 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001233 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001234 iommu_flush_tlb_all(iommu);
1235 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001236}
1237
Joerg Roedel431b2a22008-07-11 17:14:22 +02001238/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001239 * Command send function for flushing on-device TLB
1240 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001241static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1242 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001243{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001244 struct amd_iommu *iommu;
1245 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001246 int qdep;
1247
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001248 qdep = dev_data->ats.qdep;
1249 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001250
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001251 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001252
1253 return iommu_queue_command(iommu, &cmd);
1254}
1255
1256/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001257 * Command send function for invalidating a device table entry
1258 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001259static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001260{
1261 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001262 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001263 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001264
Joerg Roedel6c542042011-06-09 17:07:31 +02001265 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001266 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001267
Joerg Roedelf62dda62011-06-09 12:55:35 +02001268 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001269 if (!ret && alias != dev_data->devid)
1270 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001271 if (ret)
1272 return ret;
1273
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001274 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001275 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001276
1277 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001278}
1279
Joerg Roedel431b2a22008-07-11 17:14:22 +02001280/*
1281 * TLB invalidation function which is called from the mapping functions.
1282 * It invalidates a single PTE if the range to flush is within a single
1283 * page. Otherwise it flushes the whole TLB of the IOMMU.
1284 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001285static void __domain_flush_pages(struct protection_domain *domain,
1286 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001287{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001288 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001289 struct iommu_cmd cmd;
1290 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001291
Joerg Roedel11b64022011-04-06 11:49:28 +02001292 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001293
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001294 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001295 if (!domain->dev_iommu[i])
1296 continue;
1297
1298 /*
1299 * Devices of this domain are behind this IOMMU
1300 * We need a TLB flush
1301 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001302 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001303 }
1304
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001305 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001306
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001307 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001308 continue;
1309
Joerg Roedel6c542042011-06-09 17:07:31 +02001310 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001311 }
1312
Joerg Roedel11b64022011-04-06 11:49:28 +02001313 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001314}
1315
Joerg Roedel17b124b2011-04-06 18:01:35 +02001316static void domain_flush_pages(struct protection_domain *domain,
1317 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001318{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001319 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001320}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001321
Joerg Roedel1c655772008-09-04 18:40:05 +02001322/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001323static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001324{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001325 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001326}
1327
Chris Wright42a49f92009-06-15 15:42:00 +02001328/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001329static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001330{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001331 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1332}
1333
1334static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001335{
1336 int i;
1337
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001338 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001339 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001340 continue;
1341
1342 /*
1343 * Devices of this domain are behind this IOMMU
1344 * We need to wait for completion of all commands.
1345 */
1346 iommu_completion_wait(amd_iommus[i]);
1347 }
1348}
1349
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001350
Joerg Roedel43f49602008-12-02 21:01:12 +01001351/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001352 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001353 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001354static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001355{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001356 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001357
1358 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001359 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001360}
1361
Joerg Roedel431b2a22008-07-11 17:14:22 +02001362/****************************************************************************
1363 *
1364 * The functions below are used the create the page table mappings for
1365 * unity mapped regions.
1366 *
1367 ****************************************************************************/
1368
1369/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001370 * This function is used to add another level to an IO page table. Adding
1371 * another level increases the size of the address space by 9 bits to a size up
1372 * to 64 bits.
1373 */
1374static bool increase_address_space(struct protection_domain *domain,
1375 gfp_t gfp)
1376{
1377 u64 *pte;
1378
1379 if (domain->mode == PAGE_MODE_6_LEVEL)
1380 /* address space already 64 bit large */
1381 return false;
1382
1383 pte = (void *)get_zeroed_page(gfp);
1384 if (!pte)
1385 return false;
1386
1387 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001388 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001389 domain->pt_root = pte;
1390 domain->mode += 1;
1391 domain->updated = true;
1392
1393 return true;
1394}
1395
1396static u64 *alloc_pte(struct protection_domain *domain,
1397 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001398 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001399 u64 **pte_page,
1400 gfp_t gfp)
1401{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001402 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001403 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001404
1405 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001406
1407 while (address > PM_LEVEL_SIZE(domain->mode))
1408 increase_address_space(domain, gfp);
1409
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001410 level = domain->mode - 1;
1411 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1412 address = PAGE_SIZE_ALIGN(address, page_size);
1413 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001414
1415 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001416 u64 __pte, __npte;
1417
1418 __pte = *pte;
1419
1420 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001421 page = (u64 *)get_zeroed_page(gfp);
1422 if (!page)
1423 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001424
Tom Lendacky2543a782017-07-17 16:10:24 -05001425 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001426
Baoquan He134414f2016-09-15 16:50:50 +08001427 /* pte could have been changed somewhere. */
1428 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001429 free_page((unsigned long)page);
1430 continue;
1431 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001432 }
1433
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001434 /* No level skipping support yet */
1435 if (PM_PTE_LEVEL(*pte) != level)
1436 return NULL;
1437
Joerg Roedel308973d2009-11-24 17:43:32 +01001438 level -= 1;
1439
1440 pte = IOMMU_PTE_PAGE(*pte);
1441
1442 if (pte_page && level == end_lvl)
1443 *pte_page = pte;
1444
1445 pte = &pte[PM_LEVEL_INDEX(level, address)];
1446 }
1447
1448 return pte;
1449}
1450
1451/*
1452 * This function checks if there is a PTE for a given dma address. If
1453 * there is one, it returns the pointer to it.
1454 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001455static u64 *fetch_pte(struct protection_domain *domain,
1456 unsigned long address,
1457 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001458{
1459 int level;
1460 u64 *pte;
1461
Joerg Roedel24cd7722010-01-19 17:27:39 +01001462 if (address > PM_LEVEL_SIZE(domain->mode))
1463 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001464
Joerg Roedel3039ca12015-04-01 14:58:48 +02001465 level = domain->mode - 1;
1466 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1467 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001468
1469 while (level > 0) {
1470
1471 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001472 if (!IOMMU_PTE_PRESENT(*pte))
1473 return NULL;
1474
Joerg Roedel24cd7722010-01-19 17:27:39 +01001475 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001476 if (PM_PTE_LEVEL(*pte) == 7 ||
1477 PM_PTE_LEVEL(*pte) == 0)
1478 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001479
1480 /* No level skipping support yet */
1481 if (PM_PTE_LEVEL(*pte) != level)
1482 return NULL;
1483
Joerg Roedel308973d2009-11-24 17:43:32 +01001484 level -= 1;
1485
Joerg Roedel24cd7722010-01-19 17:27:39 +01001486 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001487 pte = IOMMU_PTE_PAGE(*pte);
1488 pte = &pte[PM_LEVEL_INDEX(level, address)];
1489 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1490 }
1491
1492 if (PM_PTE_LEVEL(*pte) == 0x07) {
1493 unsigned long pte_mask;
1494
1495 /*
1496 * If we have a series of large PTEs, make
1497 * sure to return a pointer to the first one.
1498 */
1499 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1500 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1501 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001502 }
1503
1504 return pte;
1505}
1506
1507/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001508 * Generic mapping functions. It maps a physical address into a DMA
1509 * address space. It allocates the page table pages if necessary.
1510 * In the future it can be extended to a generic mapping function
1511 * supporting all features of AMD IOMMU page tables like level skipping
1512 * and full 64 bit address spaces.
1513 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001514static int iommu_map_page(struct protection_domain *dom,
1515 unsigned long bus_addr,
1516 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001517 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001518 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001519 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001520{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001521 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001522 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001523
Joerg Roedeld4b03662015-04-01 14:58:52 +02001524 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1525 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1526
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001527 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001528 return -EINVAL;
1529
Joerg Roedeld4b03662015-04-01 14:58:52 +02001530 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001531 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001532
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001533 if (!pte)
1534 return -ENOMEM;
1535
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001536 for (i = 0; i < count; ++i)
1537 if (IOMMU_PTE_PRESENT(pte[i]))
1538 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001539
Joerg Roedeld4b03662015-04-01 14:58:52 +02001540 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001541 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001542 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1543 } else
Tom Lendacky2543a782017-07-17 16:10:24 -05001544 __pte = __sme_set(phys_addr) | IOMMU_PTE_P | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001545
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001546 if (prot & IOMMU_PROT_IR)
1547 __pte |= IOMMU_PTE_IR;
1548 if (prot & IOMMU_PROT_IW)
1549 __pte |= IOMMU_PTE_IW;
1550
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001551 for (i = 0; i < count; ++i)
1552 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001553
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001554 update_domain(dom);
1555
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001556 return 0;
1557}
1558
Joerg Roedel24cd7722010-01-19 17:27:39 +01001559static unsigned long iommu_unmap_page(struct protection_domain *dom,
1560 unsigned long bus_addr,
1561 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001562{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001563 unsigned long long unmapped;
1564 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001565 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001566
Joerg Roedel24cd7722010-01-19 17:27:39 +01001567 BUG_ON(!is_power_of_2(page_size));
1568
1569 unmapped = 0;
1570
1571 while (unmapped < page_size) {
1572
Joerg Roedel71b390e2015-04-01 14:58:49 +02001573 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001574
Joerg Roedel71b390e2015-04-01 14:58:49 +02001575 if (pte) {
1576 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001577
Joerg Roedel71b390e2015-04-01 14:58:49 +02001578 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001579 for (i = 0; i < count; i++)
1580 pte[i] = 0ULL;
1581 }
1582
1583 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1584 unmapped += unmap_size;
1585 }
1586
Alex Williamson60d0ca32013-06-21 14:33:19 -06001587 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001588
1589 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001590}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001591
Joerg Roedel431b2a22008-07-11 17:14:22 +02001592/****************************************************************************
1593 *
1594 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001595 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001596 *
1597 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001598
Joerg Roedel9cabe892009-05-18 16:38:55 +02001599
Joerg Roedel256e4622016-07-05 14:23:01 +02001600static unsigned long dma_ops_alloc_iova(struct device *dev,
1601 struct dma_ops_domain *dma_dom,
1602 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001603{
Joerg Roedel256e4622016-07-05 14:23:01 +02001604 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001605
Joerg Roedel256e4622016-07-05 14:23:01 +02001606 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001607
Joerg Roedel256e4622016-07-05 14:23:01 +02001608 if (dma_mask > DMA_BIT_MASK(32))
1609 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1610 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001611
Joerg Roedel256e4622016-07-05 14:23:01 +02001612 if (!pfn)
1613 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001614
Joerg Roedel256e4622016-07-05 14:23:01 +02001615 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001616}
1617
Joerg Roedel256e4622016-07-05 14:23:01 +02001618static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1619 unsigned long address,
1620 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001621{
Joerg Roedel256e4622016-07-05 14:23:01 +02001622 pages = __roundup_pow_of_two(pages);
1623 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001624
Joerg Roedel256e4622016-07-05 14:23:01 +02001625 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001626}
1627
Joerg Roedel431b2a22008-07-11 17:14:22 +02001628/****************************************************************************
1629 *
1630 * The next functions belong to the domain allocation. A domain is
1631 * allocated for every IOMMU as the default domain. If device isolation
1632 * is enabled, every device get its own domain. The most important thing
1633 * about domains is the page table mapping the DMA address space they
1634 * contain.
1635 *
1636 ****************************************************************************/
1637
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001638/*
1639 * This function adds a protection domain to the global protection domain list
1640 */
1641static void add_domain_to_list(struct protection_domain *domain)
1642{
1643 unsigned long flags;
1644
1645 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1646 list_add(&domain->list, &amd_iommu_pd_list);
1647 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1648}
1649
1650/*
1651 * This function removes a protection domain to the global
1652 * protection domain list
1653 */
1654static void del_domain_from_list(struct protection_domain *domain)
1655{
1656 unsigned long flags;
1657
1658 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1659 list_del(&domain->list);
1660 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1661}
1662
Joerg Roedelec487d12008-06-26 21:27:58 +02001663static u16 domain_id_alloc(void)
1664{
1665 unsigned long flags;
1666 int id;
1667
1668 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1669 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1670 BUG_ON(id == 0);
1671 if (id > 0 && id < MAX_DOMAIN_ID)
1672 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1673 else
1674 id = 0;
1675 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1676
1677 return id;
1678}
1679
Joerg Roedela2acfb72008-12-02 18:28:53 +01001680static void domain_id_free(int id)
1681{
1682 unsigned long flags;
1683
1684 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1685 if (id > 0 && id < MAX_DOMAIN_ID)
1686 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1687 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1688}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001689
Joerg Roedel5c34c402013-06-20 20:22:58 +02001690#define DEFINE_FREE_PT_FN(LVL, FN) \
1691static void free_pt_##LVL (unsigned long __pt) \
1692{ \
1693 unsigned long p; \
1694 u64 *pt; \
1695 int i; \
1696 \
1697 pt = (u64 *)__pt; \
1698 \
1699 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001700 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001701 if (!IOMMU_PTE_PRESENT(pt[i])) \
1702 continue; \
1703 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001704 /* Large PTE? */ \
1705 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1706 PM_PTE_LEVEL(pt[i]) == 7) \
1707 continue; \
1708 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001709 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1710 FN(p); \
1711 } \
1712 free_page((unsigned long)pt); \
1713}
1714
1715DEFINE_FREE_PT_FN(l2, free_page)
1716DEFINE_FREE_PT_FN(l3, free_pt_l2)
1717DEFINE_FREE_PT_FN(l4, free_pt_l3)
1718DEFINE_FREE_PT_FN(l5, free_pt_l4)
1719DEFINE_FREE_PT_FN(l6, free_pt_l5)
1720
Joerg Roedel86db2e52008-12-02 18:20:21 +01001721static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001722{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001723 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001724
Joerg Roedel5c34c402013-06-20 20:22:58 +02001725 switch (domain->mode) {
1726 case PAGE_MODE_NONE:
1727 break;
1728 case PAGE_MODE_1_LEVEL:
1729 free_page(root);
1730 break;
1731 case PAGE_MODE_2_LEVEL:
1732 free_pt_l2(root);
1733 break;
1734 case PAGE_MODE_3_LEVEL:
1735 free_pt_l3(root);
1736 break;
1737 case PAGE_MODE_4_LEVEL:
1738 free_pt_l4(root);
1739 break;
1740 case PAGE_MODE_5_LEVEL:
1741 free_pt_l5(root);
1742 break;
1743 case PAGE_MODE_6_LEVEL:
1744 free_pt_l6(root);
1745 break;
1746 default:
1747 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001748 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001749}
1750
Joerg Roedelb16137b2011-11-21 16:50:23 +01001751static void free_gcr3_tbl_level1(u64 *tbl)
1752{
1753 u64 *ptr;
1754 int i;
1755
1756 for (i = 0; i < 512; ++i) {
1757 if (!(tbl[i] & GCR3_VALID))
1758 continue;
1759
Tom Lendacky2543a782017-07-17 16:10:24 -05001760 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001761
1762 free_page((unsigned long)ptr);
1763 }
1764}
1765
1766static void free_gcr3_tbl_level2(u64 *tbl)
1767{
1768 u64 *ptr;
1769 int i;
1770
1771 for (i = 0; i < 512; ++i) {
1772 if (!(tbl[i] & GCR3_VALID))
1773 continue;
1774
Tom Lendacky2543a782017-07-17 16:10:24 -05001775 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001776
1777 free_gcr3_tbl_level1(ptr);
1778 }
1779}
1780
Joerg Roedel52815b72011-11-17 17:24:28 +01001781static void free_gcr3_table(struct protection_domain *domain)
1782{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001783 if (domain->glx == 2)
1784 free_gcr3_tbl_level2(domain->gcr3_tbl);
1785 else if (domain->glx == 1)
1786 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001787 else
1788 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001789
Joerg Roedel52815b72011-11-17 17:24:28 +01001790 free_page((unsigned long)domain->gcr3_tbl);
1791}
1792
Joerg Roedeld4241a22017-06-02 14:55:56 +02001793static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1794{
1795 int cpu;
1796
1797 for_each_possible_cpu(cpu) {
1798 struct flush_queue *queue;
1799
1800 queue = per_cpu_ptr(dom->flush_queue, cpu);
1801 kfree(queue->entries);
1802 }
1803
1804 free_percpu(dom->flush_queue);
1805
1806 dom->flush_queue = NULL;
1807}
1808
1809static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1810{
1811 int cpu;
1812
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001813 atomic64_set(&dom->flush_start_cnt, 0);
1814 atomic64_set(&dom->flush_finish_cnt, 0);
1815
Joerg Roedeld4241a22017-06-02 14:55:56 +02001816 dom->flush_queue = alloc_percpu(struct flush_queue);
1817 if (!dom->flush_queue)
1818 return -ENOMEM;
1819
1820 /* First make sure everything is cleared */
1821 for_each_possible_cpu(cpu) {
1822 struct flush_queue *queue;
1823
1824 queue = per_cpu_ptr(dom->flush_queue, cpu);
1825 queue->head = 0;
1826 queue->tail = 0;
1827 queue->entries = NULL;
1828 }
1829
1830 /* Now start doing the allocation */
1831 for_each_possible_cpu(cpu) {
1832 struct flush_queue *queue;
1833
1834 queue = per_cpu_ptr(dom->flush_queue, cpu);
1835 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1836 GFP_KERNEL);
1837 if (!queue->entries) {
1838 dma_ops_domain_free_flush_queue(dom);
1839 return -ENOMEM;
1840 }
Joerg Roedele241f8e762017-06-02 15:44:57 +02001841
1842 spin_lock_init(&queue->lock);
Joerg Roedeld4241a22017-06-02 14:55:56 +02001843 }
1844
1845 return 0;
1846}
1847
Joerg Roedelfca6af62017-06-02 18:13:37 +02001848static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1849{
1850 atomic64_inc(&dom->flush_start_cnt);
1851 domain_flush_tlb(&dom->domain);
1852 domain_flush_complete(&dom->domain);
1853 atomic64_inc(&dom->flush_finish_cnt);
1854}
1855
Joerg Roedelfd621902017-06-02 15:37:26 +02001856static inline bool queue_ring_full(struct flush_queue *queue)
1857{
Joerg Roedele241f8e762017-06-02 15:44:57 +02001858 assert_spin_locked(&queue->lock);
1859
Joerg Roedelfd621902017-06-02 15:37:26 +02001860 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1861}
1862
1863#define queue_ring_for_each(i, q) \
1864 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1865
Joerg Roedelfd621902017-06-02 15:37:26 +02001866static inline unsigned queue_ring_add(struct flush_queue *queue)
1867{
1868 unsigned idx = queue->tail;
1869
Joerg Roedele241f8e762017-06-02 15:44:57 +02001870 assert_spin_locked(&queue->lock);
Joerg Roedelfd621902017-06-02 15:37:26 +02001871 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1872
1873 return idx;
1874}
1875
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001876static inline void queue_ring_remove_head(struct flush_queue *queue)
1877{
1878 assert_spin_locked(&queue->lock);
1879 queue->head = (queue->head + 1) % FLUSH_QUEUE_SIZE;
1880}
1881
Joerg Roedelfca6af62017-06-02 18:13:37 +02001882static void queue_ring_free_flushed(struct dma_ops_domain *dom,
1883 struct flush_queue *queue)
Joerg Roedelfd621902017-06-02 15:37:26 +02001884{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001885 u64 counter = atomic64_read(&dom->flush_finish_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001886 int idx;
1887
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001888 queue_ring_for_each(idx, queue) {
1889 /*
1890 * This assumes that counter values in the ring-buffer are
1891 * monotonously rising.
1892 */
1893 if (queue->entries[idx].counter >= counter)
1894 break;
1895
1896 free_iova_fast(&dom->iovad,
1897 queue->entries[idx].iova_pfn,
1898 queue->entries[idx].pages);
1899
1900 queue_ring_remove_head(queue);
1901 }
Joerg Roedelfca6af62017-06-02 18:13:37 +02001902}
1903
1904static void queue_add(struct dma_ops_domain *dom,
1905 unsigned long address, unsigned long pages)
1906{
1907 struct flush_queue *queue;
1908 unsigned long flags;
1909 int idx;
1910
1911 pages = __roundup_pow_of_two(pages);
1912 address >>= PAGE_SHIFT;
1913
1914 queue = get_cpu_ptr(dom->flush_queue);
1915 spin_lock_irqsave(&queue->lock, flags);
1916
Joerg Roedelac3b7082017-06-07 14:38:15 +02001917 /*
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001918 * First remove the enries from the ring-buffer that are already
1919 * flushed to make the below queue_ring_full() check less likely
1920 */
1921 queue_ring_free_flushed(dom, queue);
1922
1923 /*
Joerg Roedelac3b7082017-06-07 14:38:15 +02001924 * When ring-queue is full, flush the entries from the IOTLB so
1925 * that we can free all entries with queue_ring_free_flushed()
1926 * below.
1927 */
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001928 if (queue_ring_full(queue)) {
Joerg Roedelfca6af62017-06-02 18:13:37 +02001929 dma_ops_domain_flush_tlb(dom);
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001930 queue_ring_free_flushed(dom, queue);
1931 }
Joerg Roedelfd621902017-06-02 15:37:26 +02001932
1933 idx = queue_ring_add(queue);
1934
1935 queue->entries[idx].iova_pfn = address;
1936 queue->entries[idx].pages = pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001937 queue->entries[idx].counter = atomic64_read(&dom->flush_start_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001938
Joerg Roedele241f8e762017-06-02 15:44:57 +02001939 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001940
1941 if (atomic_cmpxchg(&dom->flush_timer_on, 0, 1) == 0)
1942 mod_timer(&dom->flush_timer, jiffies + msecs_to_jiffies(10));
1943
Joerg Roedelfd621902017-06-02 15:37:26 +02001944 put_cpu_ptr(dom->flush_queue);
1945}
1946
Joerg Roedelfca6af62017-06-02 18:13:37 +02001947static void queue_flush_timeout(unsigned long data)
1948{
1949 struct dma_ops_domain *dom = (struct dma_ops_domain *)data;
1950 int cpu;
1951
1952 atomic_set(&dom->flush_timer_on, 0);
1953
1954 dma_ops_domain_flush_tlb(dom);
1955
1956 for_each_possible_cpu(cpu) {
1957 struct flush_queue *queue;
1958 unsigned long flags;
1959
1960 queue = per_cpu_ptr(dom->flush_queue, cpu);
1961 spin_lock_irqsave(&queue->lock, flags);
1962 queue_ring_free_flushed(dom, queue);
1963 spin_unlock_irqrestore(&queue->lock, flags);
1964 }
1965}
1966
Joerg Roedel431b2a22008-07-11 17:14:22 +02001967/*
1968 * Free a domain, only used if something went wrong in the
1969 * allocation path and we need to free an already allocated page table
1970 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001971static void dma_ops_domain_free(struct dma_ops_domain *dom)
1972{
1973 if (!dom)
1974 return;
1975
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001976 del_domain_from_list(&dom->domain);
1977
Joerg Roedelfca6af62017-06-02 18:13:37 +02001978 if (timer_pending(&dom->flush_timer))
1979 del_timer(&dom->flush_timer);
1980
Joerg Roedeld4241a22017-06-02 14:55:56 +02001981 dma_ops_domain_free_flush_queue(dom);
1982
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001983 put_iova_domain(&dom->iovad);
1984
Joerg Roedel86db2e52008-12-02 18:20:21 +01001985 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001986
Baoquan Hec3db9012016-09-15 16:50:52 +08001987 if (dom->domain.id)
1988 domain_id_free(dom->domain.id);
1989
Joerg Roedelec487d12008-06-26 21:27:58 +02001990 kfree(dom);
1991}
1992
Joerg Roedel431b2a22008-07-11 17:14:22 +02001993/*
1994 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001995 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001996 * structures required for the dma_ops interface
1997 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001998static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001999{
2000 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002001
2002 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
2003 if (!dma_dom)
2004 return NULL;
2005
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002006 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02002007 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002008
Joerg Roedelffec2192016-07-26 15:31:23 +02002009 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02002010 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01002011 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02002012 if (!dma_dom->domain.pt_root)
2013 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002014
Joerg Roedel307d5852016-07-05 11:54:04 +02002015 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
2016 IOVA_START_PFN, DMA_32BIT_PFN);
2017
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002018 /* Initialize reserved ranges */
2019 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
2020
Joerg Roedeld4241a22017-06-02 14:55:56 +02002021 if (dma_ops_domain_alloc_flush_queue(dma_dom))
2022 goto free_dma_dom;
2023
Joerg Roedelfca6af62017-06-02 18:13:37 +02002024 setup_timer(&dma_dom->flush_timer, queue_flush_timeout,
2025 (unsigned long)dma_dom);
2026
2027 atomic_set(&dma_dom->flush_timer_on, 0);
2028
Joerg Roedel2d4c5152016-07-05 16:21:32 +02002029 add_domain_to_list(&dma_dom->domain);
2030
Joerg Roedelec487d12008-06-26 21:27:58 +02002031 return dma_dom;
2032
2033free_dma_dom:
2034 dma_ops_domain_free(dma_dom);
2035
2036 return NULL;
2037}
2038
Joerg Roedel431b2a22008-07-11 17:14:22 +02002039/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002040 * little helper function to check whether a given protection domain is a
2041 * dma_ops domain
2042 */
2043static bool dma_ops_domain(struct protection_domain *domain)
2044{
2045 return domain->flags & PD_DMA_OPS_MASK;
2046}
2047
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002048static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002049{
Joerg Roedel132bd682011-11-17 14:18:46 +01002050 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002051 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002052
Joerg Roedel132bd682011-11-17 14:18:46 +01002053 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05002054 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01002055
Joerg Roedel38ddf412008-09-11 10:38:32 +02002056 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2057 << DEV_ENTRY_MODE_SHIFT;
2058 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002059
Joerg Roedelee6c2862011-11-09 12:06:03 +01002060 flags = amd_iommu_dev_table[devid].data[1];
2061
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002062 if (ats)
2063 flags |= DTE_FLAG_IOTLB;
2064
Joerg Roedel52815b72011-11-17 17:24:28 +01002065 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05002066 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01002067 u64 glx = domain->glx;
2068 u64 tmp;
2069
2070 pte_root |= DTE_FLAG_GV;
2071 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2072
2073 /* First mask out possible old values for GCR3 table */
2074 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2075 flags &= ~tmp;
2076
2077 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2078 flags &= ~tmp;
2079
2080 /* Encode GCR3 table into DTE */
2081 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2082 pte_root |= tmp;
2083
2084 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2085 flags |= tmp;
2086
2087 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2088 flags |= tmp;
2089 }
2090
Joerg Roedel54bd6352017-06-15 10:36:22 +02002091
2092 flags &= ~(DTE_FLAG_SA | 0xffffULL);
Joerg Roedelee6c2862011-11-09 12:06:03 +01002093 flags |= domain->id;
2094
2095 amd_iommu_dev_table[devid].data[1] = flags;
2096 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002097}
2098
Joerg Roedel15898bb2009-11-24 15:39:42 +01002099static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002100{
Joerg Roedel355bf552008-12-08 12:02:41 +01002101 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002102 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2103 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002104
Joerg Roedelc5cca142009-10-09 18:31:20 +02002105 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002106}
2107
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002108static void do_attach(struct iommu_dev_data *dev_data,
2109 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002110{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002111 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002112 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002113 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002114
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002115 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002116 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002117 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002118
2119 /* Update data structures */
2120 dev_data->domain = domain;
2121 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002122
2123 /* Do reference counting */
2124 domain->dev_iommu[iommu->index] += 1;
2125 domain->dev_cnt += 1;
2126
Joerg Roedele25bfb52015-10-20 17:33:38 +02002127 /* Update device table */
2128 set_dte_entry(dev_data->devid, domain, ats);
2129 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002130 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002131
Joerg Roedel6c542042011-06-09 17:07:31 +02002132 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002133}
2134
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002135static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002136{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002137 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002138 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002139
Joerg Roedel5adad992015-10-09 16:23:33 +02002140 /*
2141 * First check if the device is still attached. It might already
2142 * be detached from its domain because the generic
2143 * iommu_detach_group code detached it and we try again here in
2144 * our alias handling.
2145 */
2146 if (!dev_data->domain)
2147 return;
2148
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002149 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002150 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002151
Joerg Roedelc4596112009-11-20 14:57:32 +01002152 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002153 dev_data->domain->dev_iommu[iommu->index] -= 1;
2154 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002155
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002156 /* Update data structures */
2157 dev_data->domain = NULL;
2158 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002159 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002160 if (alias != dev_data->devid)
2161 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002162
2163 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002164 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002165}
2166
2167/*
2168 * If a device is not yet associated with a domain, this function does
2169 * assigns it visible for the hardware
2170 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002171static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002172 struct protection_domain *domain)
2173{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002174 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002175
Joerg Roedel272e4f92015-10-20 17:33:37 +02002176 /*
2177 * Must be called with IRQs disabled. Warn here to detect early
2178 * when its not.
2179 */
2180 WARN_ON(!irqs_disabled());
2181
Joerg Roedel15898bb2009-11-24 15:39:42 +01002182 /* lock domain */
2183 spin_lock(&domain->lock);
2184
Joerg Roedel397111a2014-08-05 17:31:51 +02002185 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002186 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002187 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002188
Joerg Roedel397111a2014-08-05 17:31:51 +02002189 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002190 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002191
Julia Lawall84fe6c12010-05-27 12:31:51 +02002192 ret = 0;
2193
2194out_unlock:
2195
Joerg Roedel355bf552008-12-08 12:02:41 +01002196 /* ready */
2197 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002198
Julia Lawall84fe6c12010-05-27 12:31:51 +02002199 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002200}
2201
Joerg Roedel52815b72011-11-17 17:24:28 +01002202
2203static void pdev_iommuv2_disable(struct pci_dev *pdev)
2204{
2205 pci_disable_ats(pdev);
2206 pci_disable_pri(pdev);
2207 pci_disable_pasid(pdev);
2208}
2209
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002210/* FIXME: Change generic reset-function to do the same */
2211static int pri_reset_while_enabled(struct pci_dev *pdev)
2212{
2213 u16 control;
2214 int pos;
2215
Joerg Roedel46277b72011-12-07 14:34:02 +01002216 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002217 if (!pos)
2218 return -EINVAL;
2219
Joerg Roedel46277b72011-12-07 14:34:02 +01002220 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2221 control |= PCI_PRI_CTRL_RESET;
2222 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002223
2224 return 0;
2225}
2226
Joerg Roedel52815b72011-11-17 17:24:28 +01002227static int pdev_iommuv2_enable(struct pci_dev *pdev)
2228{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002229 bool reset_enable;
2230 int reqs, ret;
2231
2232 /* FIXME: Hardcode number of outstanding requests for now */
2233 reqs = 32;
2234 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2235 reqs = 1;
2236 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002237
2238 /* Only allow access to user-accessible pages */
2239 ret = pci_enable_pasid(pdev, 0);
2240 if (ret)
2241 goto out_err;
2242
2243 /* First reset the PRI state of the device */
2244 ret = pci_reset_pri(pdev);
2245 if (ret)
2246 goto out_err;
2247
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002248 /* Enable PRI */
2249 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002250 if (ret)
2251 goto out_err;
2252
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002253 if (reset_enable) {
2254 ret = pri_reset_while_enabled(pdev);
2255 if (ret)
2256 goto out_err;
2257 }
2258
Joerg Roedel52815b72011-11-17 17:24:28 +01002259 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2260 if (ret)
2261 goto out_err;
2262
2263 return 0;
2264
2265out_err:
2266 pci_disable_pri(pdev);
2267 pci_disable_pasid(pdev);
2268
2269 return ret;
2270}
2271
Joerg Roedelc99afa22011-11-21 18:19:25 +01002272/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002273#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002274
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002275static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002276{
Joerg Roedela3b93122012-04-12 12:49:26 +02002277 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002278 int pos;
2279
Joerg Roedel46277b72011-12-07 14:34:02 +01002280 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002281 if (!pos)
2282 return false;
2283
Joerg Roedela3b93122012-04-12 12:49:26 +02002284 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002285
Joerg Roedela3b93122012-04-12 12:49:26 +02002286 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002287}
2288
Joerg Roedel15898bb2009-11-24 15:39:42 +01002289/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002290 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002291 * assigns it visible for the hardware
2292 */
2293static int attach_device(struct device *dev,
2294 struct protection_domain *domain)
2295{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002296 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002297 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002298 unsigned long flags;
2299 int ret;
2300
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002301 dev_data = get_dev_data(dev);
2302
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002303 if (!dev_is_pci(dev))
2304 goto skip_ats_check;
2305
2306 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002307 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002308 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002309 return -EINVAL;
2310
Joerg Roedel02ca2022015-07-28 16:58:49 +02002311 if (dev_data->iommu_v2) {
2312 if (pdev_iommuv2_enable(pdev) != 0)
2313 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002314
Joerg Roedel02ca2022015-07-28 16:58:49 +02002315 dev_data->ats.enabled = true;
2316 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2317 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2318 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002319 } else if (amd_iommu_iotlb_sup &&
2320 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002321 dev_data->ats.enabled = true;
2322 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2323 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002324
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002325skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002326 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002327 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002328 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2329
2330 /*
2331 * We might boot into a crash-kernel here. The crashed kernel
2332 * left the caches in the IOMMU dirty. So we have to flush
2333 * here to evict all dirty stuff.
2334 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002335 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002336
2337 return ret;
2338}
2339
2340/*
2341 * Removes a device from a protection domain (unlocked)
2342 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002343static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002344{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002345 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002346
Joerg Roedel272e4f92015-10-20 17:33:37 +02002347 /*
2348 * Must be called with IRQs disabled. Warn here to detect early
2349 * when its not.
2350 */
2351 WARN_ON(!irqs_disabled());
2352
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002353 if (WARN_ON(!dev_data->domain))
2354 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002355
Joerg Roedel2ca76272010-01-22 16:45:31 +01002356 domain = dev_data->domain;
2357
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002358 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002359
Joerg Roedel150952f2015-10-20 17:33:35 +02002360 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002361
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002362 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002363}
2364
2365/*
2366 * Removes a device from a protection domain (with devtable_lock held)
2367 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002368static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002369{
Joerg Roedel52815b72011-11-17 17:24:28 +01002370 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002371 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002372 unsigned long flags;
2373
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002374 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002375 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002376
Joerg Roedel355bf552008-12-08 12:02:41 +01002377 /* lock device table */
2378 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002379 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002380 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002381
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002382 if (!dev_is_pci(dev))
2383 return;
2384
Joerg Roedel02ca2022015-07-28 16:58:49 +02002385 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002386 pdev_iommuv2_disable(to_pci_dev(dev));
2387 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002388 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002389
2390 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002391}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002392
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002393static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002394{
Joerg Roedel71f77582011-06-09 19:03:15 +02002395 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002396 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002397 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002398 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002399
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002400 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002401 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002402
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002403 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002404 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002405 return devid;
2406
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002407 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002408
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002409 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002410 if (ret) {
2411 if (ret != -ENOTSUPP)
2412 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2413 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002414
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002415 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002416 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002417 goto out;
2418 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002419 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002420
Joerg Roedel07ee8692015-05-28 18:41:42 +02002421 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002422
2423 BUG_ON(!dev_data);
2424
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002425 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002426 iommu_request_dm_for_dev(dev);
2427
2428 /* Domains are initialized for this device - have a look what we ended up with */
2429 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002430 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002431 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002432 else
Bart Van Assche56579332017-01-20 13:04:02 -08002433 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002434
2435out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002436 iommu_completion_wait(iommu);
2437
Joerg Roedele275a2a2008-12-10 18:27:25 +01002438 return 0;
2439}
2440
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002441static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002442{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002443 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002444 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002445
2446 if (!check_device(dev))
2447 return;
2448
2449 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002450 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002451 return;
2452
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002453 iommu = amd_iommu_rlookup_table[devid];
2454
2455 iommu_uninit_device(dev);
2456 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002457}
2458
Wan Zongshunb097d112016-04-01 09:06:04 -04002459static struct iommu_group *amd_iommu_device_group(struct device *dev)
2460{
2461 if (dev_is_pci(dev))
2462 return pci_device_group(dev);
2463
2464 return acpihid_device_group(dev);
2465}
2466
Joerg Roedel431b2a22008-07-11 17:14:22 +02002467/*****************************************************************************
2468 *
2469 * The next functions belong to the dma_ops mapping/unmapping code.
2470 *
2471 *****************************************************************************/
2472
2473/*
2474 * In the dma_ops path we only have the struct device. This function
2475 * finds the corresponding IOMMU, the protection domain and the
2476 * requestor id for a given device.
2477 * If the device is not yet associated with a domain this is also done
2478 * in this function.
2479 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002480static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002481{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002482 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002483
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002484 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002485 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002486
Joerg Roedeld26592a2016-07-07 15:31:13 +02002487 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002488 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002489 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002490
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002491 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002492}
2493
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002494static void update_device_table(struct protection_domain *domain)
2495{
Joerg Roedel492667d2009-11-27 13:25:47 +01002496 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002497
Joerg Roedel3254de62016-07-26 15:18:54 +02002498 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002499 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002500
2501 if (dev_data->devid == dev_data->alias)
2502 continue;
2503
2504 /* There is an alias, update device table entry for it */
2505 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2506 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002507}
2508
2509static void update_domain(struct protection_domain *domain)
2510{
2511 if (!domain->updated)
2512 return;
2513
2514 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002515
2516 domain_flush_devices(domain);
2517 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002518
2519 domain->updated = false;
2520}
2521
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002522static int dir2prot(enum dma_data_direction direction)
2523{
2524 if (direction == DMA_TO_DEVICE)
2525 return IOMMU_PROT_IR;
2526 else if (direction == DMA_FROM_DEVICE)
2527 return IOMMU_PROT_IW;
2528 else if (direction == DMA_BIDIRECTIONAL)
2529 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2530 else
2531 return 0;
2532}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002533/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002534 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002535 * contiguous memory region into DMA address space. It is used by all
2536 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002537 * Must be called with the domain lock held.
2538 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002539static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002540 struct dma_ops_domain *dma_dom,
2541 phys_addr_t paddr,
2542 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002543 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002544 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002545{
2546 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002547 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002548 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002549 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002550 int i;
2551
Joerg Roedele3c449f2008-10-15 22:02:11 -07002552 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002553 paddr &= PAGE_MASK;
2554
Joerg Roedel256e4622016-07-05 14:23:01 +02002555 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002556 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002557 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002558
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002559 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002560
Joerg Roedelcb76c322008-06-26 21:28:00 +02002561 start = address;
2562 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002563 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2564 PAGE_SIZE, prot, GFP_ATOMIC);
2565 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002566 goto out_unmap;
2567
Joerg Roedelcb76c322008-06-26 21:28:00 +02002568 paddr += PAGE_SIZE;
2569 start += PAGE_SIZE;
2570 }
2571 address += offset;
2572
Joerg Roedelab7032b2015-12-21 18:47:11 +01002573 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002574 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002575 domain_flush_complete(&dma_dom->domain);
2576 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002577
Joerg Roedelcb76c322008-06-26 21:28:00 +02002578out:
2579 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002580
2581out_unmap:
2582
2583 for (--i; i >= 0; --i) {
2584 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002585 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002586 }
2587
Joerg Roedel256e4622016-07-05 14:23:01 +02002588 domain_flush_tlb(&dma_dom->domain);
2589 domain_flush_complete(&dma_dom->domain);
2590
2591 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002592
Christoph Hellwiga8695722017-05-21 13:26:45 +02002593 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002594}
2595
Joerg Roedel431b2a22008-07-11 17:14:22 +02002596/*
2597 * Does the reverse of the __map_single function. Must be called with
2598 * the domain lock held too
2599 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002600static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002601 dma_addr_t dma_addr,
2602 size_t size,
2603 int dir)
2604{
Joerg Roedel04e04632010-09-23 16:12:48 +02002605 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002606 dma_addr_t i, start;
2607 unsigned int pages;
2608
Joerg Roedel04e04632010-09-23 16:12:48 +02002609 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002610 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002611 dma_addr &= PAGE_MASK;
2612 start = dma_addr;
2613
2614 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002615 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002616 start += PAGE_SIZE;
2617 }
2618
Joerg Roedelb1516a12016-07-06 13:07:22 +02002619 if (amd_iommu_unmap_flush) {
2620 dma_ops_free_iova(dma_dom, dma_addr, pages);
2621 domain_flush_tlb(&dma_dom->domain);
2622 domain_flush_complete(&dma_dom->domain);
2623 } else {
2624 queue_add(dma_dom, dma_addr, pages);
2625 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002626}
2627
Joerg Roedel431b2a22008-07-11 17:14:22 +02002628/*
2629 * The exported map_single function for dma_ops.
2630 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002631static dma_addr_t map_page(struct device *dev, struct page *page,
2632 unsigned long offset, size_t size,
2633 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002634 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002635{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002636 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002637 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002638 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002639 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002640
Joerg Roedel94f6d192009-11-24 16:40:02 +01002641 domain = get_domain(dev);
2642 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002643 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002644 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002645 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002646
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002647 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002648 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002649
Joerg Roedelb3311b02016-07-08 13:31:31 +02002650 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002651}
2652
Joerg Roedel431b2a22008-07-11 17:14:22 +02002653/*
2654 * The exported unmap_single function for dma_ops.
2655 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002656static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002657 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002658{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002659 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002660 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002661
Joerg Roedel94f6d192009-11-24 16:40:02 +01002662 domain = get_domain(dev);
2663 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002664 return;
2665
Joerg Roedelb3311b02016-07-08 13:31:31 +02002666 dma_dom = to_dma_ops_domain(domain);
2667
2668 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002669}
2670
Joerg Roedel80187fd2016-07-06 17:20:54 +02002671static int sg_num_pages(struct device *dev,
2672 struct scatterlist *sglist,
2673 int nelems)
2674{
2675 unsigned long mask, boundary_size;
2676 struct scatterlist *s;
2677 int i, npages = 0;
2678
2679 mask = dma_get_seg_boundary(dev);
2680 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2681 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2682
2683 for_each_sg(sglist, s, nelems, i) {
2684 int p, n;
2685
2686 s->dma_address = npages << PAGE_SHIFT;
2687 p = npages % boundary_size;
2688 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2689 if (p + n > boundary_size)
2690 npages += boundary_size - p;
2691 npages += n;
2692 }
2693
2694 return npages;
2695}
2696
Joerg Roedel431b2a22008-07-11 17:14:22 +02002697/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002698 * The exported map_sg function for dma_ops (handles scatter-gather
2699 * lists).
2700 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002701static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002702 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002703 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002704{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002705 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002706 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002707 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002708 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002709 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002710 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002711
Joerg Roedel94f6d192009-11-24 16:40:02 +01002712 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002713 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002714 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002715
Joerg Roedelb3311b02016-07-08 13:31:31 +02002716 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002717 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002718
Joerg Roedel80187fd2016-07-06 17:20:54 +02002719 npages = sg_num_pages(dev, sglist, nelems);
2720
2721 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002722 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002723 goto out_err;
2724
2725 prot = dir2prot(direction);
2726
2727 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002728 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002729 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002730
Joerg Roedel80187fd2016-07-06 17:20:54 +02002731 for (j = 0; j < pages; ++j) {
2732 unsigned long bus_addr, phys_addr;
2733 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002734
Joerg Roedel80187fd2016-07-06 17:20:54 +02002735 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2736 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2737 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2738 if (ret)
2739 goto out_unmap;
2740
2741 mapped_pages += 1;
2742 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002743 }
2744
Joerg Roedel80187fd2016-07-06 17:20:54 +02002745 /* Everything is mapped - write the right values into s->dma_address */
2746 for_each_sg(sglist, s, nelems, i) {
2747 s->dma_address += address + s->offset;
2748 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002749 }
2750
Joerg Roedel80187fd2016-07-06 17:20:54 +02002751 return nelems;
2752
2753out_unmap:
2754 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2755 dev_name(dev), npages);
2756
2757 for_each_sg(sglist, s, nelems, i) {
2758 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2759
2760 for (j = 0; j < pages; ++j) {
2761 unsigned long bus_addr;
2762
2763 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2764 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2765
2766 if (--mapped_pages)
2767 goto out_free_iova;
2768 }
2769 }
2770
2771out_free_iova:
2772 free_iova_fast(&dma_dom->iovad, address, npages);
2773
2774out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002775 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002776}
2777
Joerg Roedel431b2a22008-07-11 17:14:22 +02002778/*
2779 * The exported map_sg function for dma_ops (handles scatter-gather
2780 * lists).
2781 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002782static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002783 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002784 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002785{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002786 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002787 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002788 unsigned long startaddr;
2789 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002790
Joerg Roedel94f6d192009-11-24 16:40:02 +01002791 domain = get_domain(dev);
2792 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002793 return;
2794
Joerg Roedel80187fd2016-07-06 17:20:54 +02002795 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002796 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002797 npages = sg_num_pages(dev, sglist, nelems);
2798
Joerg Roedelb3311b02016-07-08 13:31:31 +02002799 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002800}
2801
Joerg Roedel431b2a22008-07-11 17:14:22 +02002802/*
2803 * The exported alloc_coherent function for dma_ops.
2804 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002805static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002806 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002807 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002808{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002809 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002810 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002811 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002812 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002813
Joerg Roedel94f6d192009-11-24 16:40:02 +01002814 domain = get_domain(dev);
2815 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002816 page = alloc_pages(flag, get_order(size));
2817 *dma_addr = page_to_phys(page);
2818 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002819 } else if (IS_ERR(domain))
2820 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002821
Joerg Roedelb3311b02016-07-08 13:31:31 +02002822 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002823 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002824 dma_mask = dev->coherent_dma_mask;
2825 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002826 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002827
Joerg Roedel3b839a52015-04-01 14:58:47 +02002828 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2829 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002830 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002831 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002832
Joerg Roedel3b839a52015-04-01 14:58:47 +02002833 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002834 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002835 if (!page)
2836 return NULL;
2837 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002838
Joerg Roedel832a90c2008-09-18 15:54:23 +02002839 if (!dma_mask)
2840 dma_mask = *dev->dma_mask;
2841
Joerg Roedelb3311b02016-07-08 13:31:31 +02002842 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002843 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002844
Christoph Hellwiga8695722017-05-21 13:26:45 +02002845 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002846 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002847
Joerg Roedel3b839a52015-04-01 14:58:47 +02002848 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002849
2850out_free:
2851
Joerg Roedel3b839a52015-04-01 14:58:47 +02002852 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2853 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002854
2855 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002856}
2857
Joerg Roedel431b2a22008-07-11 17:14:22 +02002858/*
2859 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002860 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002861static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002862 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002863 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002864{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002865 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002866 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002867 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002868
Joerg Roedel3b839a52015-04-01 14:58:47 +02002869 page = virt_to_page(virt_addr);
2870 size = PAGE_ALIGN(size);
2871
Joerg Roedel94f6d192009-11-24 16:40:02 +01002872 domain = get_domain(dev);
2873 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002874 goto free_mem;
2875
Joerg Roedelb3311b02016-07-08 13:31:31 +02002876 dma_dom = to_dma_ops_domain(domain);
2877
2878 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002879
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002880free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002881 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2882 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002883}
2884
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002885/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002886 * This function is called by the DMA layer to find out if we can handle a
2887 * particular device. It is part of the dma_ops.
2888 */
2889static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2890{
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002891 if (!x86_dma_supported(dev, mask))
2892 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002893 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002894}
2895
Christoph Hellwiga8695722017-05-21 13:26:45 +02002896static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2897{
2898 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2899}
2900
Bart Van Assche52997092017-01-20 13:04:01 -08002901static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002902 .alloc = alloc_coherent,
2903 .free = free_coherent,
2904 .map_page = map_page,
2905 .unmap_page = unmap_page,
2906 .map_sg = map_sg,
2907 .unmap_sg = unmap_sg,
2908 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002909 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002910};
2911
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002912static int init_reserved_iova_ranges(void)
2913{
2914 struct pci_dev *pdev = NULL;
2915 struct iova *val;
2916
2917 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2918 IOVA_START_PFN, DMA_32BIT_PFN);
2919
2920 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2921 &reserved_rbtree_key);
2922
2923 /* MSI memory range */
2924 val = reserve_iova(&reserved_iova_ranges,
2925 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2926 if (!val) {
2927 pr_err("Reserving MSI range failed\n");
2928 return -ENOMEM;
2929 }
2930
2931 /* HT memory range */
2932 val = reserve_iova(&reserved_iova_ranges,
2933 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2934 if (!val) {
2935 pr_err("Reserving HT range failed\n");
2936 return -ENOMEM;
2937 }
2938
2939 /*
2940 * Memory used for PCI resources
2941 * FIXME: Check whether we can reserve the PCI-hole completly
2942 */
2943 for_each_pci_dev(pdev) {
2944 int i;
2945
2946 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2947 struct resource *r = &pdev->resource[i];
2948
2949 if (!(r->flags & IORESOURCE_MEM))
2950 continue;
2951
2952 val = reserve_iova(&reserved_iova_ranges,
2953 IOVA_PFN(r->start),
2954 IOVA_PFN(r->end));
2955 if (!val) {
2956 pr_err("Reserve pci-resource range failed\n");
2957 return -ENOMEM;
2958 }
2959 }
2960 }
2961
2962 return 0;
2963}
2964
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002965int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002966{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002967 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002968
2969 ret = iova_cache_get();
2970 if (ret)
2971 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002972
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002973 ret = init_reserved_iova_ranges();
2974 if (ret)
2975 return ret;
2976
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002977 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2978 if (err)
2979 return err;
2980#ifdef CONFIG_ARM_AMBA
2981 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2982 if (err)
2983 return err;
2984#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002985 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2986 if (err)
2987 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002988
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002989 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002990}
2991
Joerg Roedel6631ee92008-06-26 21:28:05 +02002992int __init amd_iommu_init_dma_ops(void)
2993{
Joerg Roedel32302322015-07-28 16:58:50 +02002994 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002995 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002996
Joerg Roedel52717822015-07-28 16:58:51 +02002997 /*
2998 * In case we don't initialize SWIOTLB (actually the common case
2999 * when AMD IOMMU is enabled), make sure there are global
3000 * dma_ops set as a fall-back for devices not handled by this
3001 * driver (for example non-PCI devices).
3002 */
3003 if (!swiotlb)
3004 dma_ops = &nommu_dma_ops;
3005
Joerg Roedel62410ee2012-06-12 16:42:43 +02003006 if (amd_iommu_unmap_flush)
3007 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
3008 else
3009 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3010
Joerg Roedel6631ee92008-06-26 21:28:05 +02003011 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02003012
Joerg Roedel6631ee92008-06-26 21:28:05 +02003013}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003014
3015/*****************************************************************************
3016 *
3017 * The following functions belong to the exported interface of AMD IOMMU
3018 *
3019 * This interface allows access to lower level functions of the IOMMU
3020 * like protection domain handling and assignement of devices to domains
3021 * which is not possible with the dma_ops interface.
3022 *
3023 *****************************************************************************/
3024
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003025static void cleanup_domain(struct protection_domain *domain)
3026{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003027 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003028 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003029
3030 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3031
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003032 while (!list_empty(&domain->dev_list)) {
3033 entry = list_first_entry(&domain->dev_list,
3034 struct iommu_dev_data, list);
3035 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01003036 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003037
3038 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3039}
3040
Joerg Roedel26508152009-08-26 16:52:40 +02003041static void protection_domain_free(struct protection_domain *domain)
3042{
3043 if (!domain)
3044 return;
3045
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003046 del_domain_from_list(domain);
3047
Joerg Roedel26508152009-08-26 16:52:40 +02003048 if (domain->id)
3049 domain_id_free(domain->id);
3050
3051 kfree(domain);
3052}
3053
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003054static int protection_domain_init(struct protection_domain *domain)
3055{
3056 spin_lock_init(&domain->lock);
3057 mutex_init(&domain->api_lock);
3058 domain->id = domain_id_alloc();
3059 if (!domain->id)
3060 return -ENOMEM;
3061 INIT_LIST_HEAD(&domain->dev_list);
3062
3063 return 0;
3064}
3065
Joerg Roedel26508152009-08-26 16:52:40 +02003066static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003067{
3068 struct protection_domain *domain;
3069
3070 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3071 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003072 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003073
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003074 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02003075 goto out_err;
3076
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003077 add_domain_to_list(domain);
3078
Joerg Roedel26508152009-08-26 16:52:40 +02003079 return domain;
3080
3081out_err:
3082 kfree(domain);
3083
3084 return NULL;
3085}
3086
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003087static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
3088{
3089 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003090 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003091
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003092 switch (type) {
3093 case IOMMU_DOMAIN_UNMANAGED:
3094 pdomain = protection_domain_alloc();
3095 if (!pdomain)
3096 return NULL;
3097
3098 pdomain->mode = PAGE_MODE_3_LEVEL;
3099 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3100 if (!pdomain->pt_root) {
3101 protection_domain_free(pdomain);
3102 return NULL;
3103 }
3104
3105 pdomain->domain.geometry.aperture_start = 0;
3106 pdomain->domain.geometry.aperture_end = ~0ULL;
3107 pdomain->domain.geometry.force_aperture = true;
3108
3109 break;
3110 case IOMMU_DOMAIN_DMA:
3111 dma_domain = dma_ops_domain_alloc();
3112 if (!dma_domain) {
3113 pr_err("AMD-Vi: Failed to allocate\n");
3114 return NULL;
3115 }
3116 pdomain = &dma_domain->domain;
3117 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02003118 case IOMMU_DOMAIN_IDENTITY:
3119 pdomain = protection_domain_alloc();
3120 if (!pdomain)
3121 return NULL;
3122
3123 pdomain->mode = PAGE_MODE_NONE;
3124 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003125 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003126 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003127 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003128
3129 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003130}
3131
3132static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003133{
3134 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003135 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003136
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003137 domain = to_pdomain(dom);
3138
Joerg Roedel98383fc2008-12-02 18:34:12 +01003139 if (domain->dev_cnt > 0)
3140 cleanup_domain(domain);
3141
3142 BUG_ON(domain->dev_cnt != 0);
3143
Joerg Roedelcda70052016-07-07 15:57:04 +02003144 if (!dom)
3145 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003146
Joerg Roedelcda70052016-07-07 15:57:04 +02003147 switch (dom->type) {
3148 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003149 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003150 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003151 dma_ops_domain_free(dma_dom);
3152 break;
3153 default:
3154 if (domain->mode != PAGE_MODE_NONE)
3155 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003156
Joerg Roedelcda70052016-07-07 15:57:04 +02003157 if (domain->flags & PD_IOMMUV2_MASK)
3158 free_gcr3_table(domain);
3159
3160 protection_domain_free(domain);
3161 break;
3162 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003163}
3164
Joerg Roedel684f2882008-12-08 12:07:44 +01003165static void amd_iommu_detach_device(struct iommu_domain *dom,
3166 struct device *dev)
3167{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003168 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003169 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003170 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003171
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003172 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003173 return;
3174
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003175 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003176 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003177 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003178
Joerg Roedel657cbb62009-11-23 15:26:46 +01003179 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003180 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003181
3182 iommu = amd_iommu_rlookup_table[devid];
3183 if (!iommu)
3184 return;
3185
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003186#ifdef CONFIG_IRQ_REMAP
3187 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3188 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3189 dev_data->use_vapic = 0;
3190#endif
3191
Joerg Roedel684f2882008-12-08 12:07:44 +01003192 iommu_completion_wait(iommu);
3193}
3194
Joerg Roedel01106062008-12-02 19:34:11 +01003195static int amd_iommu_attach_device(struct iommu_domain *dom,
3196 struct device *dev)
3197{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003198 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003199 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003200 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003201 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003202
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003203 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003204 return -EINVAL;
3205
Joerg Roedel657cbb62009-11-23 15:26:46 +01003206 dev_data = dev->archdata.iommu;
3207
Joerg Roedelf62dda62011-06-09 12:55:35 +02003208 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003209 if (!iommu)
3210 return -EINVAL;
3211
Joerg Roedel657cbb62009-11-23 15:26:46 +01003212 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003213 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003214
Joerg Roedel15898bb2009-11-24 15:39:42 +01003215 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003216
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003217#ifdef CONFIG_IRQ_REMAP
3218 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3219 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3220 dev_data->use_vapic = 1;
3221 else
3222 dev_data->use_vapic = 0;
3223 }
3224#endif
3225
Joerg Roedel01106062008-12-02 19:34:11 +01003226 iommu_completion_wait(iommu);
3227
Joerg Roedel15898bb2009-11-24 15:39:42 +01003228 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003229}
3230
Joerg Roedel468e2362010-01-21 16:37:36 +01003231static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003232 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003233{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003234 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003235 int prot = 0;
3236 int ret;
3237
Joerg Roedel132bd682011-11-17 14:18:46 +01003238 if (domain->mode == PAGE_MODE_NONE)
3239 return -EINVAL;
3240
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003241 if (iommu_prot & IOMMU_READ)
3242 prot |= IOMMU_PROT_IR;
3243 if (iommu_prot & IOMMU_WRITE)
3244 prot |= IOMMU_PROT_IW;
3245
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003246 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003247 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003248 mutex_unlock(&domain->api_lock);
3249
Joerg Roedel795e74f72010-05-11 17:40:57 +02003250 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003251}
3252
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003253static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3254 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003255{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003256 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003257 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003258
Joerg Roedel132bd682011-11-17 14:18:46 +01003259 if (domain->mode == PAGE_MODE_NONE)
3260 return -EINVAL;
3261
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003262 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003263 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003264 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003265
Joerg Roedel17b124b2011-04-06 18:01:35 +02003266 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003267
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003268 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003269}
3270
Joerg Roedel645c4c82008-12-02 20:05:50 +01003271static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303272 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003273{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003274 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003275 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003276 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003277
Joerg Roedel132bd682011-11-17 14:18:46 +01003278 if (domain->mode == PAGE_MODE_NONE)
3279 return iova;
3280
Joerg Roedel3039ca12015-04-01 14:58:48 +02003281 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003282
Joerg Roedela6d41a42009-09-02 17:08:55 +02003283 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003284 return 0;
3285
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003286 offset_mask = pte_pgsize - 1;
3287 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003288
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003289 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003290}
3291
Joerg Roedelab636482014-09-05 10:48:21 +02003292static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003293{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003294 switch (cap) {
3295 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003296 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003297 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003298 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003299 case IOMMU_CAP_NOEXEC:
3300 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003301 }
3302
Joerg Roedelab636482014-09-05 10:48:21 +02003303 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003304}
3305
Eric Augere5b52342017-01-19 20:57:47 +00003306static void amd_iommu_get_resv_regions(struct device *dev,
3307 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003308{
Eric Auger4397f322017-01-19 20:57:54 +00003309 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003310 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003311 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003312
3313 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003314 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003315 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003316
3317 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003318 size_t length;
3319 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003320
3321 if (devid < entry->devid_start || devid > entry->devid_end)
3322 continue;
3323
Eric Auger4397f322017-01-19 20:57:54 +00003324 length = entry->address_end - entry->address_start;
3325 if (entry->prot & IOMMU_PROT_IR)
3326 prot |= IOMMU_READ;
3327 if (entry->prot & IOMMU_PROT_IW)
3328 prot |= IOMMU_WRITE;
3329
3330 region = iommu_alloc_resv_region(entry->address_start,
3331 length, prot,
3332 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003333 if (!region) {
3334 pr_err("Out of memory allocating dm-regions for %s\n",
3335 dev_name(dev));
3336 return;
3337 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003338 list_add_tail(&region->list, head);
3339 }
Eric Auger4397f322017-01-19 20:57:54 +00003340
3341 region = iommu_alloc_resv_region(MSI_RANGE_START,
3342 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003343 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003344 if (!region)
3345 return;
3346 list_add_tail(&region->list, head);
3347
3348 region = iommu_alloc_resv_region(HT_RANGE_START,
3349 HT_RANGE_END - HT_RANGE_START + 1,
3350 0, IOMMU_RESV_RESERVED);
3351 if (!region)
3352 return;
3353 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003354}
3355
Eric Augere5b52342017-01-19 20:57:47 +00003356static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003357 struct list_head *head)
3358{
Eric Augere5b52342017-01-19 20:57:47 +00003359 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003360
3361 list_for_each_entry_safe(entry, next, head, list)
3362 kfree(entry);
3363}
3364
Eric Augere5b52342017-01-19 20:57:47 +00003365static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003366 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003367 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003368{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003369 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003370 unsigned long start, end;
3371
3372 start = IOVA_PFN(region->start);
3373 end = IOVA_PFN(region->start + region->length);
3374
3375 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3376}
3377
Joerg Roedelb0119e82017-02-01 13:23:08 +01003378const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003379 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003380 .domain_alloc = amd_iommu_domain_alloc,
3381 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003382 .attach_dev = amd_iommu_attach_device,
3383 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003384 .map = amd_iommu_map,
3385 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003386 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003387 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003388 .add_device = amd_iommu_add_device,
3389 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003390 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003391 .get_resv_regions = amd_iommu_get_resv_regions,
3392 .put_resv_regions = amd_iommu_put_resv_regions,
3393 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003394 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003395};
3396
Joerg Roedel0feae532009-08-26 15:26:30 +02003397/*****************************************************************************
3398 *
3399 * The next functions do a basic initialization of IOMMU for pass through
3400 * mode
3401 *
3402 * In passthrough mode the IOMMU is initialized and enabled but not used for
3403 * DMA-API translation.
3404 *
3405 *****************************************************************************/
3406
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003407/* IOMMUv2 specific functions */
3408int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3409{
3410 return atomic_notifier_chain_register(&ppr_notifier, nb);
3411}
3412EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3413
3414int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3415{
3416 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3417}
3418EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003419
3420void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3421{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003422 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003423 unsigned long flags;
3424
3425 spin_lock_irqsave(&domain->lock, flags);
3426
3427 /* Update data structure */
3428 domain->mode = PAGE_MODE_NONE;
3429 domain->updated = true;
3430
3431 /* Make changes visible to IOMMUs */
3432 update_domain(domain);
3433
3434 /* Page-table is not visible to IOMMU anymore, so free it */
3435 free_pagetable(domain);
3436
3437 spin_unlock_irqrestore(&domain->lock, flags);
3438}
3439EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003440
3441int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3442{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003443 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003444 unsigned long flags;
3445 int levels, ret;
3446
3447 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3448 return -EINVAL;
3449
3450 /* Number of GCR3 table levels required */
3451 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3452 levels += 1;
3453
3454 if (levels > amd_iommu_max_glx_val)
3455 return -EINVAL;
3456
3457 spin_lock_irqsave(&domain->lock, flags);
3458
3459 /*
3460 * Save us all sanity checks whether devices already in the
3461 * domain support IOMMUv2. Just force that the domain has no
3462 * devices attached when it is switched into IOMMUv2 mode.
3463 */
3464 ret = -EBUSY;
3465 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3466 goto out;
3467
3468 ret = -ENOMEM;
3469 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3470 if (domain->gcr3_tbl == NULL)
3471 goto out;
3472
3473 domain->glx = levels;
3474 domain->flags |= PD_IOMMUV2_MASK;
3475 domain->updated = true;
3476
3477 update_domain(domain);
3478
3479 ret = 0;
3480
3481out:
3482 spin_unlock_irqrestore(&domain->lock, flags);
3483
3484 return ret;
3485}
3486EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003487
3488static int __flush_pasid(struct protection_domain *domain, int pasid,
3489 u64 address, bool size)
3490{
3491 struct iommu_dev_data *dev_data;
3492 struct iommu_cmd cmd;
3493 int i, ret;
3494
3495 if (!(domain->flags & PD_IOMMUV2_MASK))
3496 return -EINVAL;
3497
3498 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3499
3500 /*
3501 * IOMMU TLB needs to be flushed before Device TLB to
3502 * prevent device TLB refill from IOMMU TLB
3503 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003504 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003505 if (domain->dev_iommu[i] == 0)
3506 continue;
3507
3508 ret = iommu_queue_command(amd_iommus[i], &cmd);
3509 if (ret != 0)
3510 goto out;
3511 }
3512
3513 /* Wait until IOMMU TLB flushes are complete */
3514 domain_flush_complete(domain);
3515
3516 /* Now flush device TLBs */
3517 list_for_each_entry(dev_data, &domain->dev_list, list) {
3518 struct amd_iommu *iommu;
3519 int qdep;
3520
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003521 /*
3522 There might be non-IOMMUv2 capable devices in an IOMMUv2
3523 * domain.
3524 */
3525 if (!dev_data->ats.enabled)
3526 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003527
3528 qdep = dev_data->ats.qdep;
3529 iommu = amd_iommu_rlookup_table[dev_data->devid];
3530
3531 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3532 qdep, address, size);
3533
3534 ret = iommu_queue_command(iommu, &cmd);
3535 if (ret != 0)
3536 goto out;
3537 }
3538
3539 /* Wait until all device TLBs are flushed */
3540 domain_flush_complete(domain);
3541
3542 ret = 0;
3543
3544out:
3545
3546 return ret;
3547}
3548
3549static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3550 u64 address)
3551{
3552 return __flush_pasid(domain, pasid, address, false);
3553}
3554
3555int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3556 u64 address)
3557{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003558 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003559 unsigned long flags;
3560 int ret;
3561
3562 spin_lock_irqsave(&domain->lock, flags);
3563 ret = __amd_iommu_flush_page(domain, pasid, address);
3564 spin_unlock_irqrestore(&domain->lock, flags);
3565
3566 return ret;
3567}
3568EXPORT_SYMBOL(amd_iommu_flush_page);
3569
3570static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3571{
3572 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3573 true);
3574}
3575
3576int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3577{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003578 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003579 unsigned long flags;
3580 int ret;
3581
3582 spin_lock_irqsave(&domain->lock, flags);
3583 ret = __amd_iommu_flush_tlb(domain, pasid);
3584 spin_unlock_irqrestore(&domain->lock, flags);
3585
3586 return ret;
3587}
3588EXPORT_SYMBOL(amd_iommu_flush_tlb);
3589
Joerg Roedelb16137b2011-11-21 16:50:23 +01003590static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3591{
3592 int index;
3593 u64 *pte;
3594
3595 while (true) {
3596
3597 index = (pasid >> (9 * level)) & 0x1ff;
3598 pte = &root[index];
3599
3600 if (level == 0)
3601 break;
3602
3603 if (!(*pte & GCR3_VALID)) {
3604 if (!alloc)
3605 return NULL;
3606
3607 root = (void *)get_zeroed_page(GFP_ATOMIC);
3608 if (root == NULL)
3609 return NULL;
3610
Tom Lendacky2543a782017-07-17 16:10:24 -05003611 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003612 }
3613
Tom Lendacky2543a782017-07-17 16:10:24 -05003614 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003615
3616 level -= 1;
3617 }
3618
3619 return pte;
3620}
3621
3622static int __set_gcr3(struct protection_domain *domain, int pasid,
3623 unsigned long cr3)
3624{
3625 u64 *pte;
3626
3627 if (domain->mode != PAGE_MODE_NONE)
3628 return -EINVAL;
3629
3630 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3631 if (pte == NULL)
3632 return -ENOMEM;
3633
3634 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3635
3636 return __amd_iommu_flush_tlb(domain, pasid);
3637}
3638
3639static int __clear_gcr3(struct protection_domain *domain, int pasid)
3640{
3641 u64 *pte;
3642
3643 if (domain->mode != PAGE_MODE_NONE)
3644 return -EINVAL;
3645
3646 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3647 if (pte == NULL)
3648 return 0;
3649
3650 *pte = 0;
3651
3652 return __amd_iommu_flush_tlb(domain, pasid);
3653}
3654
3655int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3656 unsigned long cr3)
3657{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003658 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003659 unsigned long flags;
3660 int ret;
3661
3662 spin_lock_irqsave(&domain->lock, flags);
3663 ret = __set_gcr3(domain, pasid, cr3);
3664 spin_unlock_irqrestore(&domain->lock, flags);
3665
3666 return ret;
3667}
3668EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3669
3670int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3671{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003672 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003673 unsigned long flags;
3674 int ret;
3675
3676 spin_lock_irqsave(&domain->lock, flags);
3677 ret = __clear_gcr3(domain, pasid);
3678 spin_unlock_irqrestore(&domain->lock, flags);
3679
3680 return ret;
3681}
3682EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003683
3684int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3685 int status, int tag)
3686{
3687 struct iommu_dev_data *dev_data;
3688 struct amd_iommu *iommu;
3689 struct iommu_cmd cmd;
3690
3691 dev_data = get_dev_data(&pdev->dev);
3692 iommu = amd_iommu_rlookup_table[dev_data->devid];
3693
3694 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3695 tag, dev_data->pri_tlp);
3696
3697 return iommu_queue_command(iommu, &cmd);
3698}
3699EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003700
3701struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3702{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003703 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003704
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003705 pdomain = get_domain(&pdev->dev);
3706 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003707 return NULL;
3708
3709 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003710 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003711 return NULL;
3712
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003713 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003714}
3715EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003716
3717void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3718{
3719 struct iommu_dev_data *dev_data;
3720
3721 if (!amd_iommu_v2_supported())
3722 return;
3723
3724 dev_data = get_dev_data(&pdev->dev);
3725 dev_data->errata |= (1 << erratum);
3726}
3727EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003728
3729int amd_iommu_device_info(struct pci_dev *pdev,
3730 struct amd_iommu_device_info *info)
3731{
3732 int max_pasids;
3733 int pos;
3734
3735 if (pdev == NULL || info == NULL)
3736 return -EINVAL;
3737
3738 if (!amd_iommu_v2_supported())
3739 return -EINVAL;
3740
3741 memset(info, 0, sizeof(*info));
3742
3743 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3744 if (pos)
3745 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3746
3747 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3748 if (pos)
3749 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3750
3751 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3752 if (pos) {
3753 int features;
3754
3755 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3756 max_pasids = min(max_pasids, (1 << 20));
3757
3758 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3759 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3760
3761 features = pci_pasid_features(pdev);
3762 if (features & PCI_PASID_CAP_EXEC)
3763 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3764 if (features & PCI_PASID_CAP_PRIV)
3765 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3766 }
3767
3768 return 0;
3769}
3770EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003771
3772#ifdef CONFIG_IRQ_REMAP
3773
3774/*****************************************************************************
3775 *
3776 * Interrupt Remapping Implementation
3777 *
3778 *****************************************************************************/
3779
Jiang Liu7c71d302015-04-13 14:11:33 +08003780static struct irq_chip amd_ir_chip;
3781
Joerg Roedel2b324502012-06-21 16:29:10 +02003782#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3783#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3784#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3785#define DTE_IRQ_REMAP_ENABLE 1ULL
3786
3787static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3788{
3789 u64 dte;
3790
3791 dte = amd_iommu_dev_table[devid].data[2];
3792 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003793 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003794 dte |= DTE_IRQ_REMAP_INTCTL;
3795 dte |= DTE_IRQ_TABLE_LEN;
3796 dte |= DTE_IRQ_REMAP_ENABLE;
3797
3798 amd_iommu_dev_table[devid].data[2] = dte;
3799}
3800
Joerg Roedel2b324502012-06-21 16:29:10 +02003801static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3802{
3803 struct irq_remap_table *table = NULL;
3804 struct amd_iommu *iommu;
3805 unsigned long flags;
3806 u16 alias;
3807
3808 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3809
3810 iommu = amd_iommu_rlookup_table[devid];
3811 if (!iommu)
3812 goto out_unlock;
3813
3814 table = irq_lookup_table[devid];
3815 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003816 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003817
3818 alias = amd_iommu_alias_table[devid];
3819 table = irq_lookup_table[alias];
3820 if (table) {
3821 irq_lookup_table[devid] = table;
3822 set_dte_irq_entry(devid, table);
3823 iommu_flush_dte(iommu, devid);
3824 goto out;
3825 }
3826
3827 /* Nothing there yet, allocate new irq remapping table */
3828 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3829 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003830 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003831
Joerg Roedel197887f2013-04-09 21:14:08 +02003832 /* Initialize table spin-lock */
3833 spin_lock_init(&table->lock);
3834
Joerg Roedel2b324502012-06-21 16:29:10 +02003835 if (ioapic)
3836 /* Keep the first 32 indexes free for IOAPIC interrupts */
3837 table->min_index = 32;
3838
3839 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3840 if (!table->table) {
3841 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003842 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003843 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003844 }
3845
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003846 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3847 memset(table->table, 0,
3848 MAX_IRQS_PER_TABLE * sizeof(u32));
3849 else
3850 memset(table->table, 0,
3851 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003852
3853 if (ioapic) {
3854 int i;
3855
3856 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003857 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003858 }
3859
3860 irq_lookup_table[devid] = table;
3861 set_dte_irq_entry(devid, table);
3862 iommu_flush_dte(iommu, devid);
3863 if (devid != alias) {
3864 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003865 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003866 iommu_flush_dte(iommu, alias);
3867 }
3868
3869out:
3870 iommu_completion_wait(iommu);
3871
3872out_unlock:
3873 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3874
3875 return table;
3876}
3877
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003878static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003879{
3880 struct irq_remap_table *table;
3881 unsigned long flags;
3882 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003883 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3884
3885 if (!iommu)
3886 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003887
3888 table = get_irq_table(devid, false);
3889 if (!table)
3890 return -ENODEV;
3891
3892 spin_lock_irqsave(&table->lock, flags);
3893
3894 /* Scan table for free entries */
3895 for (c = 0, index = table->min_index;
3896 index < MAX_IRQS_PER_TABLE;
3897 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003898 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003899 c += 1;
3900 else
3901 c = 0;
3902
3903 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003904 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003905 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003906
3907 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003908 goto out;
3909 }
3910 }
3911
3912 index = -ENOSPC;
3913
3914out:
3915 spin_unlock_irqrestore(&table->lock, flags);
3916
3917 return index;
3918}
3919
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003920static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3921 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003922{
3923 struct irq_remap_table *table;
3924 struct amd_iommu *iommu;
3925 unsigned long flags;
3926 struct irte_ga *entry;
3927
3928 iommu = amd_iommu_rlookup_table[devid];
3929 if (iommu == NULL)
3930 return -EINVAL;
3931
3932 table = get_irq_table(devid, false);
3933 if (!table)
3934 return -ENOMEM;
3935
3936 spin_lock_irqsave(&table->lock, flags);
3937
3938 entry = (struct irte_ga *)table->table;
3939 entry = &entry[index];
3940 entry->lo.fields_remap.valid = 0;
3941 entry->hi.val = irte->hi.val;
3942 entry->lo.val = irte->lo.val;
3943 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003944 if (data)
3945 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003946
3947 spin_unlock_irqrestore(&table->lock, flags);
3948
3949 iommu_flush_irt(iommu, devid);
3950 iommu_completion_wait(iommu);
3951
3952 return 0;
3953}
3954
3955static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003956{
3957 struct irq_remap_table *table;
3958 struct amd_iommu *iommu;
3959 unsigned long flags;
3960
3961 iommu = amd_iommu_rlookup_table[devid];
3962 if (iommu == NULL)
3963 return -EINVAL;
3964
3965 table = get_irq_table(devid, false);
3966 if (!table)
3967 return -ENOMEM;
3968
3969 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003970 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003971 spin_unlock_irqrestore(&table->lock, flags);
3972
3973 iommu_flush_irt(iommu, devid);
3974 iommu_completion_wait(iommu);
3975
3976 return 0;
3977}
3978
3979static void free_irte(u16 devid, int index)
3980{
3981 struct irq_remap_table *table;
3982 struct amd_iommu *iommu;
3983 unsigned long flags;
3984
3985 iommu = amd_iommu_rlookup_table[devid];
3986 if (iommu == NULL)
3987 return;
3988
3989 table = get_irq_table(devid, false);
3990 if (!table)
3991 return;
3992
3993 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003994 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003995 spin_unlock_irqrestore(&table->lock, flags);
3996
3997 iommu_flush_irt(iommu, devid);
3998 iommu_completion_wait(iommu);
3999}
4000
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004001static void irte_prepare(void *entry,
4002 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004003 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004004{
4005 union irte *irte = (union irte *) entry;
4006
4007 irte->val = 0;
4008 irte->fields.vector = vector;
4009 irte->fields.int_type = delivery_mode;
4010 irte->fields.destination = dest_apicid;
4011 irte->fields.dm = dest_mode;
4012 irte->fields.valid = 1;
4013}
4014
4015static void irte_ga_prepare(void *entry,
4016 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004017 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004018{
4019 struct irte_ga *irte = (struct irte_ga *) entry;
4020
4021 irte->lo.val = 0;
4022 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004023 irte->lo.fields_remap.int_type = delivery_mode;
4024 irte->lo.fields_remap.dm = dest_mode;
4025 irte->hi.fields.vector = vector;
4026 irte->lo.fields_remap.destination = dest_apicid;
4027 irte->lo.fields_remap.valid = 1;
4028}
4029
4030static void irte_activate(void *entry, u16 devid, u16 index)
4031{
4032 union irte *irte = (union irte *) entry;
4033
4034 irte->fields.valid = 1;
4035 modify_irte(devid, index, irte);
4036}
4037
4038static void irte_ga_activate(void *entry, u16 devid, u16 index)
4039{
4040 struct irte_ga *irte = (struct irte_ga *) entry;
4041
4042 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004043 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004044}
4045
4046static void irte_deactivate(void *entry, u16 devid, u16 index)
4047{
4048 union irte *irte = (union irte *) entry;
4049
4050 irte->fields.valid = 0;
4051 modify_irte(devid, index, irte);
4052}
4053
4054static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
4055{
4056 struct irte_ga *irte = (struct irte_ga *) entry;
4057
4058 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004059 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004060}
4061
4062static void irte_set_affinity(void *entry, u16 devid, u16 index,
4063 u8 vector, u32 dest_apicid)
4064{
4065 union irte *irte = (union irte *) entry;
4066
4067 irte->fields.vector = vector;
4068 irte->fields.destination = dest_apicid;
4069 modify_irte(devid, index, irte);
4070}
4071
4072static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
4073 u8 vector, u32 dest_apicid)
4074{
4075 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004076 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004077
Suravee Suthikulpanit84a21db2017-06-26 04:28:04 -05004078 if (!dev_data || !dev_data->use_vapic ||
4079 !irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004080 irte->hi.fields.vector = vector;
4081 irte->lo.fields_remap.destination = dest_apicid;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004082 modify_irte_ga(devid, index, irte, NULL);
4083 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004084}
4085
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004086#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004087static void irte_set_allocated(struct irq_remap_table *table, int index)
4088{
4089 table->table[index] = IRTE_ALLOCATED;
4090}
4091
4092static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
4093{
4094 struct irte_ga *ptr = (struct irte_ga *)table->table;
4095 struct irte_ga *irte = &ptr[index];
4096
4097 memset(&irte->lo.val, 0, sizeof(u64));
4098 memset(&irte->hi.val, 0, sizeof(u64));
4099 irte->hi.fields.vector = 0xff;
4100}
4101
4102static bool irte_is_allocated(struct irq_remap_table *table, int index)
4103{
4104 union irte *ptr = (union irte *)table->table;
4105 union irte *irte = &ptr[index];
4106
4107 return irte->val != 0;
4108}
4109
4110static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4111{
4112 struct irte_ga *ptr = (struct irte_ga *)table->table;
4113 struct irte_ga *irte = &ptr[index];
4114
4115 return irte->hi.fields.vector != 0;
4116}
4117
4118static void irte_clear_allocated(struct irq_remap_table *table, int index)
4119{
4120 table->table[index] = 0;
4121}
4122
4123static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4124{
4125 struct irte_ga *ptr = (struct irte_ga *)table->table;
4126 struct irte_ga *irte = &ptr[index];
4127
4128 memset(&irte->lo.val, 0, sizeof(u64));
4129 memset(&irte->hi.val, 0, sizeof(u64));
4130}
4131
Jiang Liu7c71d302015-04-13 14:11:33 +08004132static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004133{
Jiang Liu7c71d302015-04-13 14:11:33 +08004134 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004135
Jiang Liu7c71d302015-04-13 14:11:33 +08004136 switch (info->type) {
4137 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4138 devid = get_ioapic_devid(info->ioapic_id);
4139 break;
4140 case X86_IRQ_ALLOC_TYPE_HPET:
4141 devid = get_hpet_devid(info->hpet_id);
4142 break;
4143 case X86_IRQ_ALLOC_TYPE_MSI:
4144 case X86_IRQ_ALLOC_TYPE_MSIX:
4145 devid = get_device_id(&info->msi_dev->dev);
4146 break;
4147 default:
4148 BUG_ON(1);
4149 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004150 }
4151
Jiang Liu7c71d302015-04-13 14:11:33 +08004152 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004153}
4154
Jiang Liu7c71d302015-04-13 14:11:33 +08004155static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004156{
Jiang Liu7c71d302015-04-13 14:11:33 +08004157 struct amd_iommu *iommu;
4158 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004159
Jiang Liu7c71d302015-04-13 14:11:33 +08004160 if (!info)
4161 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004162
Jiang Liu7c71d302015-04-13 14:11:33 +08004163 devid = get_devid(info);
4164 if (devid >= 0) {
4165 iommu = amd_iommu_rlookup_table[devid];
4166 if (iommu)
4167 return iommu->ir_domain;
4168 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004169
Jiang Liu7c71d302015-04-13 14:11:33 +08004170 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004171}
4172
Jiang Liu7c71d302015-04-13 14:11:33 +08004173static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004174{
Jiang Liu7c71d302015-04-13 14:11:33 +08004175 struct amd_iommu *iommu;
4176 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004177
Jiang Liu7c71d302015-04-13 14:11:33 +08004178 if (!info)
4179 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004180
Jiang Liu7c71d302015-04-13 14:11:33 +08004181 switch (info->type) {
4182 case X86_IRQ_ALLOC_TYPE_MSI:
4183 case X86_IRQ_ALLOC_TYPE_MSIX:
4184 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004185 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004186 return NULL;
4187
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004188 iommu = amd_iommu_rlookup_table[devid];
4189 if (iommu)
4190 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004191 break;
4192 default:
4193 break;
4194 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004195
Jiang Liu7c71d302015-04-13 14:11:33 +08004196 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004197}
4198
Joerg Roedel6b474b82012-06-26 16:46:04 +02004199struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004200 .prepare = amd_iommu_prepare,
4201 .enable = amd_iommu_enable,
4202 .disable = amd_iommu_disable,
4203 .reenable = amd_iommu_reenable,
4204 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004205 .get_ir_irq_domain = get_ir_irq_domain,
4206 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004207};
Jiang Liu7c71d302015-04-13 14:11:33 +08004208
4209static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4210 struct irq_cfg *irq_cfg,
4211 struct irq_alloc_info *info,
4212 int devid, int index, int sub_handle)
4213{
4214 struct irq_2_irte *irte_info = &data->irq_2_irte;
4215 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004216 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004217 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4218
4219 if (!iommu)
4220 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004221
Jiang Liu7c71d302015-04-13 14:11:33 +08004222 data->irq_2_irte.devid = devid;
4223 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004224 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4225 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004226 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004227
4228 switch (info->type) {
4229 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4230 /* Setup IOAPIC entry */
4231 entry = info->ioapic_entry;
4232 info->ioapic_entry = NULL;
4233 memset(entry, 0, sizeof(*entry));
4234 entry->vector = index;
4235 entry->mask = 0;
4236 entry->trigger = info->ioapic_trigger;
4237 entry->polarity = info->ioapic_polarity;
4238 /* Mask level triggered irqs. */
4239 if (info->ioapic_trigger)
4240 entry->mask = 1;
4241 break;
4242
4243 case X86_IRQ_ALLOC_TYPE_HPET:
4244 case X86_IRQ_ALLOC_TYPE_MSI:
4245 case X86_IRQ_ALLOC_TYPE_MSIX:
4246 msg->address_hi = MSI_ADDR_BASE_HI;
4247 msg->address_lo = MSI_ADDR_BASE_LO;
4248 msg->data = irte_info->index;
4249 break;
4250
4251 default:
4252 BUG_ON(1);
4253 break;
4254 }
4255}
4256
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004257struct amd_irte_ops irte_32_ops = {
4258 .prepare = irte_prepare,
4259 .activate = irte_activate,
4260 .deactivate = irte_deactivate,
4261 .set_affinity = irte_set_affinity,
4262 .set_allocated = irte_set_allocated,
4263 .is_allocated = irte_is_allocated,
4264 .clear_allocated = irte_clear_allocated,
4265};
4266
4267struct amd_irte_ops irte_128_ops = {
4268 .prepare = irte_ga_prepare,
4269 .activate = irte_ga_activate,
4270 .deactivate = irte_ga_deactivate,
4271 .set_affinity = irte_ga_set_affinity,
4272 .set_allocated = irte_ga_set_allocated,
4273 .is_allocated = irte_ga_is_allocated,
4274 .clear_allocated = irte_ga_clear_allocated,
4275};
4276
Jiang Liu7c71d302015-04-13 14:11:33 +08004277static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4278 unsigned int nr_irqs, void *arg)
4279{
4280 struct irq_alloc_info *info = arg;
4281 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004282 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004283 struct irq_cfg *cfg;
4284 int i, ret, devid;
4285 int index = -1;
4286
4287 if (!info)
4288 return -EINVAL;
4289 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4290 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4291 return -EINVAL;
4292
4293 /*
4294 * With IRQ remapping enabled, don't need contiguous CPU vectors
4295 * to support multiple MSI interrupts.
4296 */
4297 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4298 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4299
4300 devid = get_devid(info);
4301 if (devid < 0)
4302 return -EINVAL;
4303
4304 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4305 if (ret < 0)
4306 return ret;
4307
Jiang Liu7c71d302015-04-13 14:11:33 +08004308 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4309 if (get_irq_table(devid, true))
4310 index = info->ioapic_pin;
4311 else
4312 ret = -ENOMEM;
4313 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004314 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004315 }
4316 if (index < 0) {
4317 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004318 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004319 goto out_free_parent;
4320 }
4321
4322 for (i = 0; i < nr_irqs; i++) {
4323 irq_data = irq_domain_get_irq_data(domain, virq + i);
4324 cfg = irqd_cfg(irq_data);
4325 if (!irq_data || !cfg) {
4326 ret = -EINVAL;
4327 goto out_free_data;
4328 }
4329
Joerg Roedela130e692015-08-13 11:07:25 +02004330 ret = -ENOMEM;
4331 data = kzalloc(sizeof(*data), GFP_KERNEL);
4332 if (!data)
4333 goto out_free_data;
4334
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004335 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4336 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4337 else
4338 data->entry = kzalloc(sizeof(struct irte_ga),
4339 GFP_KERNEL);
4340 if (!data->entry) {
4341 kfree(data);
4342 goto out_free_data;
4343 }
4344
Jiang Liu7c71d302015-04-13 14:11:33 +08004345 irq_data->hwirq = (devid << 16) + i;
4346 irq_data->chip_data = data;
4347 irq_data->chip = &amd_ir_chip;
4348 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4349 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4350 }
Joerg Roedela130e692015-08-13 11:07:25 +02004351
Jiang Liu7c71d302015-04-13 14:11:33 +08004352 return 0;
4353
4354out_free_data:
4355 for (i--; i >= 0; i--) {
4356 irq_data = irq_domain_get_irq_data(domain, virq + i);
4357 if (irq_data)
4358 kfree(irq_data->chip_data);
4359 }
4360 for (i = 0; i < nr_irqs; i++)
4361 free_irte(devid, index + i);
4362out_free_parent:
4363 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4364 return ret;
4365}
4366
4367static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4368 unsigned int nr_irqs)
4369{
4370 struct irq_2_irte *irte_info;
4371 struct irq_data *irq_data;
4372 struct amd_ir_data *data;
4373 int i;
4374
4375 for (i = 0; i < nr_irqs; i++) {
4376 irq_data = irq_domain_get_irq_data(domain, virq + i);
4377 if (irq_data && irq_data->chip_data) {
4378 data = irq_data->chip_data;
4379 irte_info = &data->irq_2_irte;
4380 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004381 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004382 kfree(data);
4383 }
4384 }
4385 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4386}
4387
4388static void irq_remapping_activate(struct irq_domain *domain,
4389 struct irq_data *irq_data)
4390{
4391 struct amd_ir_data *data = irq_data->chip_data;
4392 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004393 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004394
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004395 if (iommu)
4396 iommu->irte_ops->activate(data->entry, irte_info->devid,
4397 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004398}
4399
4400static void irq_remapping_deactivate(struct irq_domain *domain,
4401 struct irq_data *irq_data)
4402{
4403 struct amd_ir_data *data = irq_data->chip_data;
4404 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004405 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004406
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004407 if (iommu)
4408 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4409 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004410}
4411
Tobias Klausere2f9d452017-05-24 16:31:16 +02004412static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004413 .alloc = irq_remapping_alloc,
4414 .free = irq_remapping_free,
4415 .activate = irq_remapping_activate,
4416 .deactivate = irq_remapping_deactivate,
4417};
4418
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004419static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4420{
4421 struct amd_iommu *iommu;
4422 struct amd_iommu_pi_data *pi_data = vcpu_info;
4423 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4424 struct amd_ir_data *ir_data = data->chip_data;
4425 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4426 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004427 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4428
4429 /* Note:
4430 * This device has never been set up for guest mode.
4431 * we should not modify the IRTE
4432 */
4433 if (!dev_data || !dev_data->use_vapic)
4434 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004435
4436 pi_data->ir_data = ir_data;
4437
4438 /* Note:
4439 * SVM tries to set up for VAPIC mode, but we are in
4440 * legacy mode. So, we force legacy mode instead.
4441 */
4442 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4443 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4444 __func__);
4445 pi_data->is_guest_mode = false;
4446 }
4447
4448 iommu = amd_iommu_rlookup_table[irte_info->devid];
4449 if (iommu == NULL)
4450 return -EINVAL;
4451
4452 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4453 if (pi_data->is_guest_mode) {
4454 /* Setting */
4455 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4456 irte->hi.fields.vector = vcpu_pi_info->vector;
4457 irte->lo.fields_vapic.guest_mode = 1;
4458 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4459
4460 ir_data->cached_ga_tag = pi_data->ga_tag;
4461 } else {
4462 /* Un-Setting */
4463 struct irq_cfg *cfg = irqd_cfg(data);
4464
4465 irte->hi.val = 0;
4466 irte->lo.val = 0;
4467 irte->hi.fields.vector = cfg->vector;
4468 irte->lo.fields_remap.guest_mode = 0;
4469 irte->lo.fields_remap.destination = cfg->dest_apicid;
4470 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4471 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4472
4473 /*
4474 * This communicates the ga_tag back to the caller
4475 * so that it can do all the necessary clean up.
4476 */
4477 ir_data->cached_ga_tag = 0;
4478 }
4479
4480 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4481}
4482
Jiang Liu7c71d302015-04-13 14:11:33 +08004483static int amd_ir_set_affinity(struct irq_data *data,
4484 const struct cpumask *mask, bool force)
4485{
4486 struct amd_ir_data *ir_data = data->chip_data;
4487 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4488 struct irq_cfg *cfg = irqd_cfg(data);
4489 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004490 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004491 int ret;
4492
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004493 if (!iommu)
4494 return -ENODEV;
4495
Jiang Liu7c71d302015-04-13 14:11:33 +08004496 ret = parent->chip->irq_set_affinity(parent, mask, force);
4497 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4498 return ret;
4499
4500 /*
4501 * Atomically updates the IRTE with the new destination, vector
4502 * and flushes the interrupt entry cache.
4503 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004504 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4505 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004506
4507 /*
4508 * After this point, all the interrupts will start arriving
4509 * at the new destination. So, time to cleanup the previous
4510 * vector allocation.
4511 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004512 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004513
4514 return IRQ_SET_MASK_OK_DONE;
4515}
4516
4517static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4518{
4519 struct amd_ir_data *ir_data = irq_data->chip_data;
4520
4521 *msg = ir_data->msi_entry;
4522}
4523
4524static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004525 .name = "AMD-IR",
4526 .irq_ack = ir_ack_apic_edge,
4527 .irq_set_affinity = amd_ir_set_affinity,
4528 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4529 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004530};
4531
4532int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4533{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004534 struct fwnode_handle *fn;
4535
4536 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4537 if (!fn)
4538 return -ENOMEM;
4539 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4540 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004541 if (!iommu->ir_domain)
4542 return -ENOMEM;
4543
4544 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004545 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4546 "AMD-IR-MSI",
4547 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004548 return 0;
4549}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004550
4551int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4552{
4553 unsigned long flags;
4554 struct amd_iommu *iommu;
4555 struct irq_remap_table *irt;
4556 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4557 int devid = ir_data->irq_2_irte.devid;
4558 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4559 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4560
4561 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4562 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4563 return 0;
4564
4565 iommu = amd_iommu_rlookup_table[devid];
4566 if (!iommu)
4567 return -ENODEV;
4568
4569 irt = get_irq_table(devid, false);
4570 if (!irt)
4571 return -ENODEV;
4572
4573 spin_lock_irqsave(&irt->lock, flags);
4574
4575 if (ref->lo.fields_vapic.guest_mode) {
4576 if (cpu >= 0)
4577 ref->lo.fields_vapic.destination = cpu;
4578 ref->lo.fields_vapic.is_run = is_run;
4579 barrier();
4580 }
4581
4582 spin_unlock_irqrestore(&irt->lock, flags);
4583
4584 iommu_flush_irt(iommu, devid);
4585 iommu_completion_wait(iommu);
4586 return 0;
4587}
4588EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004589#endif