blob: c618c26a3b334189ad2e6bf9c9799e86e09e2268 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedel0feae532009-08-26 15:26:30 +020092/*
93 * Domain for untranslated devices - only allocated
94 * if iommu=pt passed on kernel cmd line.
95 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010096const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010097
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010098static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010099int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100
Bart Van Assche52997092017-01-20 13:04:01 -0800101static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200102
Joerg Roedel431b2a22008-07-11 17:14:22 +0200103/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200104 * This struct contains device specific data for the IOMMU
105 */
106struct iommu_dev_data {
107 struct list_head list; /* For domain->dev_list */
108 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200109 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200110 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200111 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200113 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 struct {
115 bool enabled;
116 int qdep;
117 } ats; /* ATS state */
118 bool pri_tlp; /* PASID TLB required for
119 PPR completions */
120 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500121 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200122
123 struct ratelimit_state rs; /* Ratelimit IOPF messages */
Joerg Roedel50917e22014-08-05 16:38:38 +0200124};
125
126/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200127 * general struct to manage commands send to an IOMMU
128 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200129struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200130 u32 data[4];
131};
132
Joerg Roedel05152a02012-06-15 16:53:51 +0200133struct kmem_cache *amd_iommu_irq_cache;
134
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200135static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200136static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100137static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700138
Joerg Roedeld4241a22017-06-02 14:55:56 +0200139#define FLUSH_QUEUE_SIZE 256
140
141struct flush_queue_entry {
142 unsigned long iova_pfn;
143 unsigned long pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200144 u64 counter; /* Flush counter when this entry was added to the queue */
Joerg Roedeld4241a22017-06-02 14:55:56 +0200145};
146
147struct flush_queue {
148 struct flush_queue_entry *entries;
149 unsigned head, tail;
Joerg Roedele241f8e762017-06-02 15:44:57 +0200150 spinlock_t lock;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200151};
152
Joerg Roedel007b74b2015-12-21 12:53:54 +0100153/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100154 * Data container for a dma_ops specific protection domain
155 */
156struct dma_ops_domain {
157 /* generic protection domain information */
158 struct protection_domain domain;
159
Joerg Roedel307d5852016-07-05 11:54:04 +0200160 /* IOVA RB-Tree */
161 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200162
163 struct flush_queue __percpu *flush_queue;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200164
165 /*
166 * We need two counter here to be race-free wrt. IOTLB flushing and
167 * adding entries to the flush queue.
168 *
169 * The flush_start_cnt is incremented _before_ the IOTLB flush starts.
170 * New entries added to the flush ring-buffer get their 'counter' value
171 * from here. This way we can make sure that entries added to the queue
172 * (or other per-cpu queues of the same domain) while the TLB is about
173 * to be flushed are not considered to be flushed already.
174 */
175 atomic64_t flush_start_cnt;
176
177 /*
178 * The flush_finish_cnt is incremented when an IOTLB flush is complete.
179 * This value is always smaller than flush_start_cnt. The queue_add
180 * function frees all IOVAs that have a counter value smaller than
181 * flush_finish_cnt. This makes sure that we only free IOVAs that are
182 * flushed out of the IOTLB of the domain.
183 */
184 atomic64_t flush_finish_cnt;
Joerg Roedelfca6af62017-06-02 18:13:37 +0200185
186 /*
187 * Timer to make sure we don't keep IOVAs around unflushed
188 * for too long
189 */
190 struct timer_list flush_timer;
191 atomic_t flush_timer_on;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100192};
193
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200194static struct iova_domain reserved_iova_ranges;
195static struct lock_class_key reserved_rbtree_key;
196
Joerg Roedel15898bb2009-11-24 15:39:42 +0100197/****************************************************************************
198 *
199 * Helper functions
200 *
201 ****************************************************************************/
202
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400203static inline int match_hid_uid(struct device *dev,
204 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100205{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400206 const char *hid, *uid;
207
208 hid = acpi_device_hid(ACPI_COMPANION(dev));
209 uid = acpi_device_uid(ACPI_COMPANION(dev));
210
211 if (!hid || !(*hid))
212 return -ENODEV;
213
214 if (!uid || !(*uid))
215 return strcmp(hid, entry->hid);
216
217 if (!(*entry->uid))
218 return strcmp(hid, entry->hid);
219
220 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100221}
222
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400223static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200224{
225 struct pci_dev *pdev = to_pci_dev(dev);
226
227 return PCI_DEVID(pdev->bus->number, pdev->devfn);
228}
229
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400230static inline int get_acpihid_device_id(struct device *dev,
231 struct acpihid_map_entry **entry)
232{
233 struct acpihid_map_entry *p;
234
235 list_for_each_entry(p, &acpihid_map, list) {
236 if (!match_hid_uid(dev, p)) {
237 if (entry)
238 *entry = p;
239 return p->devid;
240 }
241 }
242 return -EINVAL;
243}
244
245static inline int get_device_id(struct device *dev)
246{
247 int devid;
248
249 if (dev_is_pci(dev))
250 devid = get_pci_device_id(dev);
251 else
252 devid = get_acpihid_device_id(dev, NULL);
253
254 return devid;
255}
256
Joerg Roedel15898bb2009-11-24 15:39:42 +0100257static struct protection_domain *to_pdomain(struct iommu_domain *dom)
258{
259 return container_of(dom, struct protection_domain, domain);
260}
261
Joerg Roedelb3311b02016-07-08 13:31:31 +0200262static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
263{
264 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
265 return container_of(domain, struct dma_ops_domain, domain);
266}
267
Joerg Roedelf62dda62011-06-09 12:55:35 +0200268static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200269{
270 struct iommu_dev_data *dev_data;
271 unsigned long flags;
272
273 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
274 if (!dev_data)
275 return NULL;
276
Joerg Roedelf62dda62011-06-09 12:55:35 +0200277 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200278
279 spin_lock_irqsave(&dev_data_list_lock, flags);
280 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
281 spin_unlock_irqrestore(&dev_data_list_lock, flags);
282
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200283 ratelimit_default_init(&dev_data->rs);
284
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200285 return dev_data;
286}
287
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200288static struct iommu_dev_data *search_dev_data(u16 devid)
289{
290 struct iommu_dev_data *dev_data;
291 unsigned long flags;
292
293 spin_lock_irqsave(&dev_data_list_lock, flags);
294 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
295 if (dev_data->devid == devid)
296 goto out_unlock;
297 }
298
299 dev_data = NULL;
300
301out_unlock:
302 spin_unlock_irqrestore(&dev_data_list_lock, flags);
303
304 return dev_data;
305}
306
Joerg Roedele3156042016-04-08 15:12:24 +0200307static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
308{
309 *(u16 *)data = alias;
310 return 0;
311}
312
313static u16 get_alias(struct device *dev)
314{
315 struct pci_dev *pdev = to_pci_dev(dev);
316 u16 devid, ivrs_alias, pci_alias;
317
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200318 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200319 devid = get_device_id(dev);
320 ivrs_alias = amd_iommu_alias_table[devid];
321 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
322
323 if (ivrs_alias == pci_alias)
324 return ivrs_alias;
325
326 /*
327 * DMA alias showdown
328 *
329 * The IVRS is fairly reliable in telling us about aliases, but it
330 * can't know about every screwy device. If we don't have an IVRS
331 * reported alias, use the PCI reported alias. In that case we may
332 * still need to initialize the rlookup and dev_table entries if the
333 * alias is to a non-existent device.
334 */
335 if (ivrs_alias == devid) {
336 if (!amd_iommu_rlookup_table[pci_alias]) {
337 amd_iommu_rlookup_table[pci_alias] =
338 amd_iommu_rlookup_table[devid];
339 memcpy(amd_iommu_dev_table[pci_alias].data,
340 amd_iommu_dev_table[devid].data,
341 sizeof(amd_iommu_dev_table[pci_alias].data));
342 }
343
344 return pci_alias;
345 }
346
347 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
348 "for device %s[%04x:%04x], kernel reported alias "
349 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
350 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
351 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
352 PCI_FUNC(pci_alias));
353
354 /*
355 * If we don't have a PCI DMA alias and the IVRS alias is on the same
356 * bus, then the IVRS table may know about a quirk that we don't.
357 */
358 if (pci_alias == devid &&
359 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700360 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200361 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
362 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
363 dev_name(dev));
364 }
365
366 return ivrs_alias;
367}
368
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200369static struct iommu_dev_data *find_dev_data(u16 devid)
370{
371 struct iommu_dev_data *dev_data;
372
373 dev_data = search_dev_data(devid);
374
375 if (dev_data == NULL)
376 dev_data = alloc_dev_data(devid);
377
378 return dev_data;
379}
380
Joerg Roedel657cbb62009-11-23 15:26:46 +0100381static struct iommu_dev_data *get_dev_data(struct device *dev)
382{
383 return dev->archdata.iommu;
384}
385
Wan Zongshunb097d112016-04-01 09:06:04 -0400386/*
387* Find or create an IOMMU group for a acpihid device.
388*/
389static struct iommu_group *acpihid_device_group(struct device *dev)
390{
391 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300392 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400393
394 devid = get_acpihid_device_id(dev, &entry);
395 if (devid < 0)
396 return ERR_PTR(devid);
397
398 list_for_each_entry(p, &acpihid_map, list) {
399 if ((devid == p->devid) && p->group)
400 entry->group = p->group;
401 }
402
403 if (!entry->group)
404 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000405 else
406 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400407
408 return entry->group;
409}
410
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100411static bool pci_iommuv2_capable(struct pci_dev *pdev)
412{
413 static const int caps[] = {
414 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100415 PCI_EXT_CAP_ID_PRI,
416 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100417 };
418 int i, pos;
419
420 for (i = 0; i < 3; ++i) {
421 pos = pci_find_ext_capability(pdev, caps[i]);
422 if (pos == 0)
423 return false;
424 }
425
426 return true;
427}
428
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100429static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
430{
431 struct iommu_dev_data *dev_data;
432
433 dev_data = get_dev_data(&pdev->dev);
434
435 return dev_data->errata & (1 << erratum) ? true : false;
436}
437
Joerg Roedel71c70982009-11-24 16:43:06 +0100438/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100439 * This function checks if the driver got a valid device from the caller to
440 * avoid dereferencing invalid pointers.
441 */
442static bool check_device(struct device *dev)
443{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400444 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100445
446 if (!dev || !dev->dma_mask)
447 return false;
448
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100449 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200450 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400451 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100452
453 /* Out of our scope? */
454 if (devid > amd_iommu_last_bdf)
455 return false;
456
457 if (amd_iommu_rlookup_table[devid] == NULL)
458 return false;
459
460 return true;
461}
462
Alex Williamson25b11ce2014-09-19 10:03:13 -0600463static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600464{
Alex Williamson2851db22012-10-08 22:49:41 -0600465 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600466
Alex Williamson65d53522014-07-03 09:51:30 -0600467 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200468 if (IS_ERR(group))
469 return;
470
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200471 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600472}
473
474static int iommu_init_device(struct device *dev)
475{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600476 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100477 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400478 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600479
480 if (dev->archdata.iommu)
481 return 0;
482
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400483 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200484 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400485 return devid;
486
Joerg Roedel39ab9552017-02-01 16:56:46 +0100487 iommu = amd_iommu_rlookup_table[devid];
488
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400489 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600490 if (!dev_data)
491 return -ENOMEM;
492
Joerg Roedele3156042016-04-08 15:12:24 +0200493 dev_data->alias = get_alias(dev);
494
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400495 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100496 struct amd_iommu *iommu;
497
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400498 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100499 dev_data->iommu_v2 = iommu->is_iommu_v2;
500 }
501
Joerg Roedel657cbb62009-11-23 15:26:46 +0100502 dev->archdata.iommu = dev_data;
503
Joerg Roedele3d10af2017-02-01 17:23:22 +0100504 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600505
Joerg Roedel657cbb62009-11-23 15:26:46 +0100506 return 0;
507}
508
Joerg Roedel26018872011-06-06 16:50:14 +0200509static void iommu_ignore_device(struct device *dev)
510{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400511 u16 alias;
512 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200513
514 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200515 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400516 return;
517
Joerg Roedele3156042016-04-08 15:12:24 +0200518 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200519
520 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
521 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
522
523 amd_iommu_rlookup_table[devid] = NULL;
524 amd_iommu_rlookup_table[alias] = NULL;
525}
526
Joerg Roedel657cbb62009-11-23 15:26:46 +0100527static void iommu_uninit_device(struct device *dev)
528{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400529 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100530 struct amd_iommu *iommu;
531 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600532
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400533 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200534 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400535 return;
536
Joerg Roedel39ab9552017-02-01 16:56:46 +0100537 iommu = amd_iommu_rlookup_table[devid];
538
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400539 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600540 if (!dev_data)
541 return;
542
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100543 if (dev_data->domain)
544 detach_device(dev);
545
Joerg Roedele3d10af2017-02-01 17:23:22 +0100546 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600547
Alex Williamson9dcd6132012-05-30 14:19:07 -0600548 iommu_group_remove_device(dev);
549
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200550 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800551 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200552
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200553 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600554 * We keep dev_data around for unplugged devices and reuse it when the
555 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200556 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100557}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100558
Joerg Roedel431b2a22008-07-11 17:14:22 +0200559/****************************************************************************
560 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200561 * Interrupt handling functions
562 *
563 ****************************************************************************/
564
Joerg Roedele3e59872009-09-03 14:02:10 +0200565static void dump_dte_entry(u16 devid)
566{
567 int i;
568
Joerg Roedelee6c2862011-11-09 12:06:03 +0100569 for (i = 0; i < 4; ++i)
570 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200571 amd_iommu_dev_table[devid].data[i]);
572}
573
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200574static void dump_command(unsigned long phys_addr)
575{
576 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
577 int i;
578
579 for (i = 0; i < 4; ++i)
580 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
581}
582
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200583static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
584 u64 address, int flags)
585{
586 struct iommu_dev_data *dev_data = NULL;
587 struct pci_dev *pdev;
588
589 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
590 if (pdev)
591 dev_data = get_dev_data(&pdev->dev);
592
593 if (dev_data && __ratelimit(&dev_data->rs)) {
594 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
595 domain_id, address, flags);
596 } else if (printk_ratelimit()) {
597 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
598 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
599 domain_id, address, flags);
600 }
601
602 if (pdev)
603 pci_dev_put(pdev);
604}
605
Joerg Roedela345b232009-09-03 15:01:43 +0200606static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200607{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200608 int type, devid, domid, flags;
609 volatile u32 *event = __evt;
610 int count = 0;
611 u64 address;
612
613retry:
614 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
615 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
616 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
617 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
618 address = (u64)(((u64)event[3]) << 32) | event[2];
619
620 if (type == 0) {
621 /* Did we hit the erratum? */
622 if (++count == LOOP_TIMEOUT) {
623 pr_err("AMD-Vi: No event written to event log\n");
624 return;
625 }
626 udelay(1);
627 goto retry;
628 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200630 if (type == EVENT_TYPE_IO_FAULT) {
631 amd_iommu_report_page_fault(devid, domid, address, flags);
632 return;
633 } else {
634 printk(KERN_ERR "AMD-Vi: Event logged [");
635 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200636
637 switch (type) {
638 case EVENT_TYPE_ILL_DEV:
639 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
640 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700641 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200642 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200643 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200645 case EVENT_TYPE_DEV_TAB_ERR:
646 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
647 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700648 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200649 address, flags);
650 break;
651 case EVENT_TYPE_PAGE_TAB_ERR:
652 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
653 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700654 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200655 domid, address, flags);
656 break;
657 case EVENT_TYPE_ILL_CMD:
658 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200659 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200660 break;
661 case EVENT_TYPE_CMD_HARD_ERR:
662 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
663 "flags=0x%04x]\n", address, flags);
664 break;
665 case EVENT_TYPE_IOTLB_INV_TO:
666 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
667 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700668 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200669 address);
670 break;
671 case EVENT_TYPE_INV_DEV_REQ:
672 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
673 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700674 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200675 address, flags);
676 break;
677 default:
678 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
679 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200680
681 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200682}
683
684static void iommu_poll_events(struct amd_iommu *iommu)
685{
686 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200687
688 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
689 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
690
691 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200692 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200693 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200694 }
695
696 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200697}
698
Joerg Roedeleee53532012-06-01 15:20:23 +0200699static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100700{
701 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100702
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100703 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
704 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
705 return;
706 }
707
708 fault.address = raw[1];
709 fault.pasid = PPR_PASID(raw[0]);
710 fault.device_id = PPR_DEVID(raw[0]);
711 fault.tag = PPR_TAG(raw[0]);
712 fault.flags = PPR_FLAGS(raw[0]);
713
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100714 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
715}
716
717static void iommu_poll_ppr_log(struct amd_iommu *iommu)
718{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100719 u32 head, tail;
720
721 if (iommu->ppr_log == NULL)
722 return;
723
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100724 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
725 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
726
727 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200728 volatile u64 *raw;
729 u64 entry[2];
730 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100731
Joerg Roedeleee53532012-06-01 15:20:23 +0200732 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100733
Joerg Roedeleee53532012-06-01 15:20:23 +0200734 /*
735 * Hardware bug: Interrupt may arrive before the entry is
736 * written to memory. If this happens we need to wait for the
737 * entry to arrive.
738 */
739 for (i = 0; i < LOOP_TIMEOUT; ++i) {
740 if (PPR_REQ_TYPE(raw[0]) != 0)
741 break;
742 udelay(1);
743 }
744
745 /* Avoid memcpy function-call overhead */
746 entry[0] = raw[0];
747 entry[1] = raw[1];
748
749 /*
750 * To detect the hardware bug we need to clear the entry
751 * back to zero.
752 */
753 raw[0] = raw[1] = 0UL;
754
755 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100756 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
757 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200758
Joerg Roedeleee53532012-06-01 15:20:23 +0200759 /* Handle PPR entry */
760 iommu_handle_ppr_entry(iommu, entry);
761
Joerg Roedeleee53532012-06-01 15:20:23 +0200762 /* Refresh ring-buffer information */
763 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100764 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
765 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100766}
767
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500768#ifdef CONFIG_IRQ_REMAP
769static int (*iommu_ga_log_notifier)(u32);
770
771int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
772{
773 iommu_ga_log_notifier = notifier;
774
775 return 0;
776}
777EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
778
779static void iommu_poll_ga_log(struct amd_iommu *iommu)
780{
781 u32 head, tail, cnt = 0;
782
783 if (iommu->ga_log == NULL)
784 return;
785
786 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
787 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
788
789 while (head != tail) {
790 volatile u64 *raw;
791 u64 log_entry;
792
793 raw = (u64 *)(iommu->ga_log + head);
794 cnt++;
795
796 /* Avoid memcpy function-call overhead */
797 log_entry = *raw;
798
799 /* Update head pointer of hardware ring-buffer */
800 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
801 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
802
803 /* Handle GA entry */
804 switch (GA_REQ_TYPE(log_entry)) {
805 case GA_GUEST_NR:
806 if (!iommu_ga_log_notifier)
807 break;
808
809 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
810 __func__, GA_DEVID(log_entry),
811 GA_TAG(log_entry));
812
813 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
814 pr_err("AMD-Vi: GA log notifier failed.\n");
815 break;
816 default:
817 break;
818 }
819 }
820}
821#endif /* CONFIG_IRQ_REMAP */
822
823#define AMD_IOMMU_INT_MASK \
824 (MMIO_STATUS_EVT_INT_MASK | \
825 MMIO_STATUS_PPR_INT_MASK | \
826 MMIO_STATUS_GALOG_INT_MASK)
827
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200828irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200829{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500830 struct amd_iommu *iommu = (struct amd_iommu *) data;
831 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200832
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500833 while (status & AMD_IOMMU_INT_MASK) {
834 /* Enable EVT and PPR and GA interrupts again */
835 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500836 iommu->mmio_base + MMIO_STATUS_OFFSET);
837
838 if (status & MMIO_STATUS_EVT_INT_MASK) {
839 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
840 iommu_poll_events(iommu);
841 }
842
843 if (status & MMIO_STATUS_PPR_INT_MASK) {
844 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
845 iommu_poll_ppr_log(iommu);
846 }
847
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500848#ifdef CONFIG_IRQ_REMAP
849 if (status & MMIO_STATUS_GALOG_INT_MASK) {
850 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
851 iommu_poll_ga_log(iommu);
852 }
853#endif
854
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500855 /*
856 * Hardware bug: ERBT1312
857 * When re-enabling interrupt (by writing 1
858 * to clear the bit), the hardware might also try to set
859 * the interrupt bit in the event status register.
860 * In this scenario, the bit will be set, and disable
861 * subsequent interrupts.
862 *
863 * Workaround: The IOMMU driver should read back the
864 * status register and check if the interrupt bits are cleared.
865 * If not, driver will need to go through the interrupt handler
866 * again and re-clear the bits
867 */
868 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100869 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200870 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200871}
872
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200873irqreturn_t amd_iommu_int_handler(int irq, void *data)
874{
875 return IRQ_WAKE_THREAD;
876}
877
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200878/****************************************************************************
879 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200880 * IOMMU command queuing functions
881 *
882 ****************************************************************************/
883
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200884static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200885{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200886 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200887
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200888 while (*sem == 0 && i < LOOP_TIMEOUT) {
889 udelay(1);
890 i += 1;
891 }
892
893 if (i == LOOP_TIMEOUT) {
894 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
895 return -EIO;
896 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200897
898 return 0;
899}
900
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200901static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500902 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200903{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200904 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200905
Tom Lendackyd334a562017-06-05 14:52:12 -0500906 target = iommu->cmd_buf + iommu->cmd_buf_tail;
907
908 iommu->cmd_buf_tail += sizeof(*cmd);
909 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200910
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200911 /* Copy command to buffer */
912 memcpy(target, cmd, sizeof(*cmd));
913
914 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500915 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200916}
917
Joerg Roedel815b33f2011-04-06 17:26:49 +0200918static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200919{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200920 WARN_ON(address & 0x7ULL);
921
Joerg Roedelded46732011-04-06 10:53:48 +0200922 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200923 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
924 cmd->data[1] = upper_32_bits(__pa(address));
925 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200926 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
927}
928
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200929static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
930{
931 memset(cmd, 0, sizeof(*cmd));
932 cmd->data[0] = devid;
933 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
934}
935
Joerg Roedel11b64022011-04-06 11:49:28 +0200936static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
937 size_t size, u16 domid, int pde)
938{
939 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100940 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200941
942 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100943 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200944
945 if (pages > 1) {
946 /*
947 * If we have to flush more than one page, flush all
948 * TLB entries for this domain
949 */
950 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100951 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200952 }
953
954 address &= PAGE_MASK;
955
956 memset(cmd, 0, sizeof(*cmd));
957 cmd->data[1] |= domid;
958 cmd->data[2] = lower_32_bits(address);
959 cmd->data[3] = upper_32_bits(address);
960 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
961 if (s) /* size bit - we flush more than one 4kb page */
962 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200963 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200964 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
965}
966
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200967static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
968 u64 address, size_t size)
969{
970 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100971 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200972
973 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100974 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200975
976 if (pages > 1) {
977 /*
978 * If we have to flush more than one page, flush all
979 * TLB entries for this domain
980 */
981 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100982 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200983 }
984
985 address &= PAGE_MASK;
986
987 memset(cmd, 0, sizeof(*cmd));
988 cmd->data[0] = devid;
989 cmd->data[0] |= (qdep & 0xff) << 24;
990 cmd->data[1] = devid;
991 cmd->data[2] = lower_32_bits(address);
992 cmd->data[3] = upper_32_bits(address);
993 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
994 if (s)
995 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
996}
997
Joerg Roedel22e266c2011-11-21 15:59:08 +0100998static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
999 u64 address, bool size)
1000{
1001 memset(cmd, 0, sizeof(*cmd));
1002
1003 address &= ~(0xfffULL);
1004
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001005 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001006 cmd->data[1] = domid;
1007 cmd->data[2] = lower_32_bits(address);
1008 cmd->data[3] = upper_32_bits(address);
1009 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
1010 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1011 if (size)
1012 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1013 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
1014}
1015
1016static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
1017 int qdep, u64 address, bool size)
1018{
1019 memset(cmd, 0, sizeof(*cmd));
1020
1021 address &= ~(0xfffULL);
1022
1023 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001024 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001025 cmd->data[0] |= (qdep & 0xff) << 24;
1026 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001027 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001028 cmd->data[2] = lower_32_bits(address);
1029 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1030 cmd->data[3] = upper_32_bits(address);
1031 if (size)
1032 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1033 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1034}
1035
Joerg Roedelc99afa22011-11-21 18:19:25 +01001036static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1037 int status, int tag, bool gn)
1038{
1039 memset(cmd, 0, sizeof(*cmd));
1040
1041 cmd->data[0] = devid;
1042 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001043 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001044 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1045 }
1046 cmd->data[3] = tag & 0x1ff;
1047 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1048
1049 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1050}
1051
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001052static void build_inv_all(struct iommu_cmd *cmd)
1053{
1054 memset(cmd, 0, sizeof(*cmd));
1055 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001056}
1057
Joerg Roedel7ef27982012-06-21 16:46:04 +02001058static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1059{
1060 memset(cmd, 0, sizeof(*cmd));
1061 cmd->data[0] = devid;
1062 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1063}
1064
Joerg Roedel431b2a22008-07-11 17:14:22 +02001065/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001066 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001067 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001068 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001069static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1070 struct iommu_cmd *cmd,
1071 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001072{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001073 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001074 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001075
Tom Lendackyd334a562017-06-05 14:52:12 -05001076 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001077again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001078 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001079
Huang Rui432abf62016-12-12 07:28:26 -05001080 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001081 /* Skip udelay() the first time around */
1082 if (count++) {
1083 if (count == LOOP_TIMEOUT) {
1084 pr_err("AMD-Vi: Command buffer timeout\n");
1085 return -EIO;
1086 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001087
Tom Lendacky23e967e2017-06-05 14:52:26 -05001088 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001089 }
1090
Tom Lendacky23e967e2017-06-05 14:52:26 -05001091 /* Update head and recheck remaining space */
1092 iommu->cmd_buf_head = readl(iommu->mmio_base +
1093 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001094
1095 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001096 }
1097
Tom Lendackyd334a562017-06-05 14:52:12 -05001098 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001099
Tom Lendacky23e967e2017-06-05 14:52:26 -05001100 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001101 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001102
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001103 return 0;
1104}
1105
1106static int iommu_queue_command_sync(struct amd_iommu *iommu,
1107 struct iommu_cmd *cmd,
1108 bool sync)
1109{
1110 unsigned long flags;
1111 int ret;
1112
1113 spin_lock_irqsave(&iommu->lock, flags);
1114 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001115 spin_unlock_irqrestore(&iommu->lock, flags);
1116
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001117 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001118}
1119
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001120static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1121{
1122 return iommu_queue_command_sync(iommu, cmd, true);
1123}
1124
Joerg Roedel8d201962008-12-02 20:34:41 +01001125/*
1126 * This function queues a completion wait command into the command
1127 * buffer of an IOMMU
1128 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001129static int iommu_completion_wait(struct amd_iommu *iommu)
1130{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001131 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001132 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001133 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001134
1135 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001136 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001137
Joerg Roedel8d201962008-12-02 20:34:41 +01001138
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001139 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1140
1141 spin_lock_irqsave(&iommu->lock, flags);
1142
1143 iommu->cmd_sem = 0;
1144
1145 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001146 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001147 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001148
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001149 ret = wait_on_sem(&iommu->cmd_sem);
1150
1151out_unlock:
1152 spin_unlock_irqrestore(&iommu->lock, flags);
1153
1154 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001155}
1156
Joerg Roedeld8c13082011-04-06 18:51:26 +02001157static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001158{
1159 struct iommu_cmd cmd;
1160
Joerg Roedeld8c13082011-04-06 18:51:26 +02001161 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001162
Joerg Roedeld8c13082011-04-06 18:51:26 +02001163 return iommu_queue_command(iommu, &cmd);
1164}
1165
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001166static void iommu_flush_dte_all(struct amd_iommu *iommu)
1167{
1168 u32 devid;
1169
1170 for (devid = 0; devid <= 0xffff; ++devid)
1171 iommu_flush_dte(iommu, devid);
1172
1173 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001174}
1175
1176/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001177 * This function uses heavy locking and may disable irqs for some time. But
1178 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001179 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001180static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001181{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001182 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001183
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001184 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1185 struct iommu_cmd cmd;
1186 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1187 dom_id, 1);
1188 iommu_queue_command(iommu, &cmd);
1189 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001190
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001191 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001192}
1193
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001194static void iommu_flush_all(struct amd_iommu *iommu)
1195{
1196 struct iommu_cmd cmd;
1197
1198 build_inv_all(&cmd);
1199
1200 iommu_queue_command(iommu, &cmd);
1201 iommu_completion_wait(iommu);
1202}
1203
Joerg Roedel7ef27982012-06-21 16:46:04 +02001204static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1205{
1206 struct iommu_cmd cmd;
1207
1208 build_inv_irt(&cmd, devid);
1209
1210 iommu_queue_command(iommu, &cmd);
1211}
1212
1213static void iommu_flush_irt_all(struct amd_iommu *iommu)
1214{
1215 u32 devid;
1216
1217 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1218 iommu_flush_irt(iommu, devid);
1219
1220 iommu_completion_wait(iommu);
1221}
1222
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001223void iommu_flush_all_caches(struct amd_iommu *iommu)
1224{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001225 if (iommu_feature(iommu, FEATURE_IA)) {
1226 iommu_flush_all(iommu);
1227 } else {
1228 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001229 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001230 iommu_flush_tlb_all(iommu);
1231 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001232}
1233
Joerg Roedel431b2a22008-07-11 17:14:22 +02001234/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001235 * Command send function for flushing on-device TLB
1236 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001237static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1238 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001239{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001240 struct amd_iommu *iommu;
1241 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001242 int qdep;
1243
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001244 qdep = dev_data->ats.qdep;
1245 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001246
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001247 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248
1249 return iommu_queue_command(iommu, &cmd);
1250}
1251
1252/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001253 * Command send function for invalidating a device table entry
1254 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001255static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001256{
1257 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001258 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001259 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001260
Joerg Roedel6c542042011-06-09 17:07:31 +02001261 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001262 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001263
Joerg Roedelf62dda62011-06-09 12:55:35 +02001264 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001265 if (!ret && alias != dev_data->devid)
1266 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001267 if (ret)
1268 return ret;
1269
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001270 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001271 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001272
1273 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001274}
1275
Joerg Roedel431b2a22008-07-11 17:14:22 +02001276/*
1277 * TLB invalidation function which is called from the mapping functions.
1278 * It invalidates a single PTE if the range to flush is within a single
1279 * page. Otherwise it flushes the whole TLB of the IOMMU.
1280 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001281static void __domain_flush_pages(struct protection_domain *domain,
1282 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001283{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001284 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001285 struct iommu_cmd cmd;
1286 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001287
Joerg Roedel11b64022011-04-06 11:49:28 +02001288 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001289
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001290 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001291 if (!domain->dev_iommu[i])
1292 continue;
1293
1294 /*
1295 * Devices of this domain are behind this IOMMU
1296 * We need a TLB flush
1297 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001298 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001299 }
1300
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001301 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001302
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001303 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001304 continue;
1305
Joerg Roedel6c542042011-06-09 17:07:31 +02001306 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001307 }
1308
Joerg Roedel11b64022011-04-06 11:49:28 +02001309 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001310}
1311
Joerg Roedel17b124b2011-04-06 18:01:35 +02001312static void domain_flush_pages(struct protection_domain *domain,
1313 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001314{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001315 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001316}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001317
Joerg Roedel1c655772008-09-04 18:40:05 +02001318/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001319static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001320{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001321 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001322}
1323
Chris Wright42a49f92009-06-15 15:42:00 +02001324/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001325static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001326{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001327 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1328}
1329
1330static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001331{
1332 int i;
1333
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001334 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001335 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001336 continue;
1337
1338 /*
1339 * Devices of this domain are behind this IOMMU
1340 * We need to wait for completion of all commands.
1341 */
1342 iommu_completion_wait(amd_iommus[i]);
1343 }
1344}
1345
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001346
Joerg Roedel43f49602008-12-02 21:01:12 +01001347/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001348 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001349 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001350static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001351{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001352 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001353
1354 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001355 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001356}
1357
Joerg Roedel431b2a22008-07-11 17:14:22 +02001358/****************************************************************************
1359 *
1360 * The functions below are used the create the page table mappings for
1361 * unity mapped regions.
1362 *
1363 ****************************************************************************/
1364
1365/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001366 * This function is used to add another level to an IO page table. Adding
1367 * another level increases the size of the address space by 9 bits to a size up
1368 * to 64 bits.
1369 */
1370static bool increase_address_space(struct protection_domain *domain,
1371 gfp_t gfp)
1372{
1373 u64 *pte;
1374
1375 if (domain->mode == PAGE_MODE_6_LEVEL)
1376 /* address space already 64 bit large */
1377 return false;
1378
1379 pte = (void *)get_zeroed_page(gfp);
1380 if (!pte)
1381 return false;
1382
1383 *pte = PM_LEVEL_PDE(domain->mode,
1384 virt_to_phys(domain->pt_root));
1385 domain->pt_root = pte;
1386 domain->mode += 1;
1387 domain->updated = true;
1388
1389 return true;
1390}
1391
1392static u64 *alloc_pte(struct protection_domain *domain,
1393 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001394 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001395 u64 **pte_page,
1396 gfp_t gfp)
1397{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001398 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001399 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001400
1401 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001402
1403 while (address > PM_LEVEL_SIZE(domain->mode))
1404 increase_address_space(domain, gfp);
1405
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001406 level = domain->mode - 1;
1407 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1408 address = PAGE_SIZE_ALIGN(address, page_size);
1409 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001410
1411 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001412 u64 __pte, __npte;
1413
1414 __pte = *pte;
1415
1416 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001417 page = (u64 *)get_zeroed_page(gfp);
1418 if (!page)
1419 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001420
1421 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1422
Baoquan He134414f2016-09-15 16:50:50 +08001423 /* pte could have been changed somewhere. */
1424 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001425 free_page((unsigned long)page);
1426 continue;
1427 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001428 }
1429
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001430 /* No level skipping support yet */
1431 if (PM_PTE_LEVEL(*pte) != level)
1432 return NULL;
1433
Joerg Roedel308973d2009-11-24 17:43:32 +01001434 level -= 1;
1435
1436 pte = IOMMU_PTE_PAGE(*pte);
1437
1438 if (pte_page && level == end_lvl)
1439 *pte_page = pte;
1440
1441 pte = &pte[PM_LEVEL_INDEX(level, address)];
1442 }
1443
1444 return pte;
1445}
1446
1447/*
1448 * This function checks if there is a PTE for a given dma address. If
1449 * there is one, it returns the pointer to it.
1450 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001451static u64 *fetch_pte(struct protection_domain *domain,
1452 unsigned long address,
1453 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001454{
1455 int level;
1456 u64 *pte;
1457
Joerg Roedel24cd7722010-01-19 17:27:39 +01001458 if (address > PM_LEVEL_SIZE(domain->mode))
1459 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001460
Joerg Roedel3039ca12015-04-01 14:58:48 +02001461 level = domain->mode - 1;
1462 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1463 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001464
1465 while (level > 0) {
1466
1467 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001468 if (!IOMMU_PTE_PRESENT(*pte))
1469 return NULL;
1470
Joerg Roedel24cd7722010-01-19 17:27:39 +01001471 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001472 if (PM_PTE_LEVEL(*pte) == 7 ||
1473 PM_PTE_LEVEL(*pte) == 0)
1474 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001475
1476 /* No level skipping support yet */
1477 if (PM_PTE_LEVEL(*pte) != level)
1478 return NULL;
1479
Joerg Roedel308973d2009-11-24 17:43:32 +01001480 level -= 1;
1481
Joerg Roedel24cd7722010-01-19 17:27:39 +01001482 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001483 pte = IOMMU_PTE_PAGE(*pte);
1484 pte = &pte[PM_LEVEL_INDEX(level, address)];
1485 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1486 }
1487
1488 if (PM_PTE_LEVEL(*pte) == 0x07) {
1489 unsigned long pte_mask;
1490
1491 /*
1492 * If we have a series of large PTEs, make
1493 * sure to return a pointer to the first one.
1494 */
1495 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1496 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1497 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001498 }
1499
1500 return pte;
1501}
1502
1503/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001504 * Generic mapping functions. It maps a physical address into a DMA
1505 * address space. It allocates the page table pages if necessary.
1506 * In the future it can be extended to a generic mapping function
1507 * supporting all features of AMD IOMMU page tables like level skipping
1508 * and full 64 bit address spaces.
1509 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001510static int iommu_map_page(struct protection_domain *dom,
1511 unsigned long bus_addr,
1512 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001513 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001514 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001515 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001516{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001517 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001518 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001519
Joerg Roedeld4b03662015-04-01 14:58:52 +02001520 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1521 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1522
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001523 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001524 return -EINVAL;
1525
Joerg Roedeld4b03662015-04-01 14:58:52 +02001526 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001527 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001528
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001529 if (!pte)
1530 return -ENOMEM;
1531
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001532 for (i = 0; i < count; ++i)
1533 if (IOMMU_PTE_PRESENT(pte[i]))
1534 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001535
Joerg Roedeld4b03662015-04-01 14:58:52 +02001536 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001537 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1538 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1539 } else
1540 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1541
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001542 if (prot & IOMMU_PROT_IR)
1543 __pte |= IOMMU_PTE_IR;
1544 if (prot & IOMMU_PROT_IW)
1545 __pte |= IOMMU_PTE_IW;
1546
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001547 for (i = 0; i < count; ++i)
1548 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001549
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001550 update_domain(dom);
1551
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001552 return 0;
1553}
1554
Joerg Roedel24cd7722010-01-19 17:27:39 +01001555static unsigned long iommu_unmap_page(struct protection_domain *dom,
1556 unsigned long bus_addr,
1557 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001558{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001559 unsigned long long unmapped;
1560 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001561 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001562
Joerg Roedel24cd7722010-01-19 17:27:39 +01001563 BUG_ON(!is_power_of_2(page_size));
1564
1565 unmapped = 0;
1566
1567 while (unmapped < page_size) {
1568
Joerg Roedel71b390e2015-04-01 14:58:49 +02001569 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001570
Joerg Roedel71b390e2015-04-01 14:58:49 +02001571 if (pte) {
1572 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001573
Joerg Roedel71b390e2015-04-01 14:58:49 +02001574 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001575 for (i = 0; i < count; i++)
1576 pte[i] = 0ULL;
1577 }
1578
1579 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1580 unmapped += unmap_size;
1581 }
1582
Alex Williamson60d0ca32013-06-21 14:33:19 -06001583 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001584
1585 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001586}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001587
Joerg Roedel431b2a22008-07-11 17:14:22 +02001588/****************************************************************************
1589 *
1590 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001591 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001592 *
1593 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001594
Joerg Roedel9cabe892009-05-18 16:38:55 +02001595
Joerg Roedel256e4622016-07-05 14:23:01 +02001596static unsigned long dma_ops_alloc_iova(struct device *dev,
1597 struct dma_ops_domain *dma_dom,
1598 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001599{
Joerg Roedel256e4622016-07-05 14:23:01 +02001600 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001601
Joerg Roedel256e4622016-07-05 14:23:01 +02001602 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001603
Joerg Roedel256e4622016-07-05 14:23:01 +02001604 if (dma_mask > DMA_BIT_MASK(32))
1605 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1606 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001607
Joerg Roedel256e4622016-07-05 14:23:01 +02001608 if (!pfn)
1609 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001610
Joerg Roedel256e4622016-07-05 14:23:01 +02001611 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001612}
1613
Joerg Roedel256e4622016-07-05 14:23:01 +02001614static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1615 unsigned long address,
1616 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001617{
Joerg Roedel256e4622016-07-05 14:23:01 +02001618 pages = __roundup_pow_of_two(pages);
1619 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001620
Joerg Roedel256e4622016-07-05 14:23:01 +02001621 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001622}
1623
Joerg Roedel431b2a22008-07-11 17:14:22 +02001624/****************************************************************************
1625 *
1626 * The next functions belong to the domain allocation. A domain is
1627 * allocated for every IOMMU as the default domain. If device isolation
1628 * is enabled, every device get its own domain. The most important thing
1629 * about domains is the page table mapping the DMA address space they
1630 * contain.
1631 *
1632 ****************************************************************************/
1633
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001634/*
1635 * This function adds a protection domain to the global protection domain list
1636 */
1637static void add_domain_to_list(struct protection_domain *domain)
1638{
1639 unsigned long flags;
1640
1641 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1642 list_add(&domain->list, &amd_iommu_pd_list);
1643 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1644}
1645
1646/*
1647 * This function removes a protection domain to the global
1648 * protection domain list
1649 */
1650static void del_domain_from_list(struct protection_domain *domain)
1651{
1652 unsigned long flags;
1653
1654 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1655 list_del(&domain->list);
1656 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1657}
1658
Joerg Roedelec487d12008-06-26 21:27:58 +02001659static u16 domain_id_alloc(void)
1660{
1661 unsigned long flags;
1662 int id;
1663
1664 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1665 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1666 BUG_ON(id == 0);
1667 if (id > 0 && id < MAX_DOMAIN_ID)
1668 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1669 else
1670 id = 0;
1671 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1672
1673 return id;
1674}
1675
Joerg Roedela2acfb72008-12-02 18:28:53 +01001676static void domain_id_free(int id)
1677{
1678 unsigned long flags;
1679
1680 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1681 if (id > 0 && id < MAX_DOMAIN_ID)
1682 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1683 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1684}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001685
Joerg Roedel5c34c402013-06-20 20:22:58 +02001686#define DEFINE_FREE_PT_FN(LVL, FN) \
1687static void free_pt_##LVL (unsigned long __pt) \
1688{ \
1689 unsigned long p; \
1690 u64 *pt; \
1691 int i; \
1692 \
1693 pt = (u64 *)__pt; \
1694 \
1695 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001696 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001697 if (!IOMMU_PTE_PRESENT(pt[i])) \
1698 continue; \
1699 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001700 /* Large PTE? */ \
1701 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1702 PM_PTE_LEVEL(pt[i]) == 7) \
1703 continue; \
1704 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001705 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1706 FN(p); \
1707 } \
1708 free_page((unsigned long)pt); \
1709}
1710
1711DEFINE_FREE_PT_FN(l2, free_page)
1712DEFINE_FREE_PT_FN(l3, free_pt_l2)
1713DEFINE_FREE_PT_FN(l4, free_pt_l3)
1714DEFINE_FREE_PT_FN(l5, free_pt_l4)
1715DEFINE_FREE_PT_FN(l6, free_pt_l5)
1716
Joerg Roedel86db2e52008-12-02 18:20:21 +01001717static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001718{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001719 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001720
Joerg Roedel5c34c402013-06-20 20:22:58 +02001721 switch (domain->mode) {
1722 case PAGE_MODE_NONE:
1723 break;
1724 case PAGE_MODE_1_LEVEL:
1725 free_page(root);
1726 break;
1727 case PAGE_MODE_2_LEVEL:
1728 free_pt_l2(root);
1729 break;
1730 case PAGE_MODE_3_LEVEL:
1731 free_pt_l3(root);
1732 break;
1733 case PAGE_MODE_4_LEVEL:
1734 free_pt_l4(root);
1735 break;
1736 case PAGE_MODE_5_LEVEL:
1737 free_pt_l5(root);
1738 break;
1739 case PAGE_MODE_6_LEVEL:
1740 free_pt_l6(root);
1741 break;
1742 default:
1743 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001744 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001745}
1746
Joerg Roedelb16137b2011-11-21 16:50:23 +01001747static void free_gcr3_tbl_level1(u64 *tbl)
1748{
1749 u64 *ptr;
1750 int i;
1751
1752 for (i = 0; i < 512; ++i) {
1753 if (!(tbl[i] & GCR3_VALID))
1754 continue;
1755
1756 ptr = __va(tbl[i] & PAGE_MASK);
1757
1758 free_page((unsigned long)ptr);
1759 }
1760}
1761
1762static void free_gcr3_tbl_level2(u64 *tbl)
1763{
1764 u64 *ptr;
1765 int i;
1766
1767 for (i = 0; i < 512; ++i) {
1768 if (!(tbl[i] & GCR3_VALID))
1769 continue;
1770
1771 ptr = __va(tbl[i] & PAGE_MASK);
1772
1773 free_gcr3_tbl_level1(ptr);
1774 }
1775}
1776
Joerg Roedel52815b72011-11-17 17:24:28 +01001777static void free_gcr3_table(struct protection_domain *domain)
1778{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001779 if (domain->glx == 2)
1780 free_gcr3_tbl_level2(domain->gcr3_tbl);
1781 else if (domain->glx == 1)
1782 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001783 else
1784 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001785
Joerg Roedel52815b72011-11-17 17:24:28 +01001786 free_page((unsigned long)domain->gcr3_tbl);
1787}
1788
Joerg Roedeld4241a22017-06-02 14:55:56 +02001789static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1790{
1791 int cpu;
1792
1793 for_each_possible_cpu(cpu) {
1794 struct flush_queue *queue;
1795
1796 queue = per_cpu_ptr(dom->flush_queue, cpu);
1797 kfree(queue->entries);
1798 }
1799
1800 free_percpu(dom->flush_queue);
1801
1802 dom->flush_queue = NULL;
1803}
1804
1805static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1806{
1807 int cpu;
1808
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001809 atomic64_set(&dom->flush_start_cnt, 0);
1810 atomic64_set(&dom->flush_finish_cnt, 0);
1811
Joerg Roedeld4241a22017-06-02 14:55:56 +02001812 dom->flush_queue = alloc_percpu(struct flush_queue);
1813 if (!dom->flush_queue)
1814 return -ENOMEM;
1815
1816 /* First make sure everything is cleared */
1817 for_each_possible_cpu(cpu) {
1818 struct flush_queue *queue;
1819
1820 queue = per_cpu_ptr(dom->flush_queue, cpu);
1821 queue->head = 0;
1822 queue->tail = 0;
1823 queue->entries = NULL;
1824 }
1825
1826 /* Now start doing the allocation */
1827 for_each_possible_cpu(cpu) {
1828 struct flush_queue *queue;
1829
1830 queue = per_cpu_ptr(dom->flush_queue, cpu);
1831 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1832 GFP_KERNEL);
1833 if (!queue->entries) {
1834 dma_ops_domain_free_flush_queue(dom);
1835 return -ENOMEM;
1836 }
Joerg Roedele241f8e762017-06-02 15:44:57 +02001837
1838 spin_lock_init(&queue->lock);
Joerg Roedeld4241a22017-06-02 14:55:56 +02001839 }
1840
1841 return 0;
1842}
1843
Joerg Roedelfca6af62017-06-02 18:13:37 +02001844static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1845{
1846 atomic64_inc(&dom->flush_start_cnt);
1847 domain_flush_tlb(&dom->domain);
1848 domain_flush_complete(&dom->domain);
1849 atomic64_inc(&dom->flush_finish_cnt);
1850}
1851
Joerg Roedelfd621902017-06-02 15:37:26 +02001852static inline bool queue_ring_full(struct flush_queue *queue)
1853{
Joerg Roedele241f8e762017-06-02 15:44:57 +02001854 assert_spin_locked(&queue->lock);
1855
Joerg Roedelfd621902017-06-02 15:37:26 +02001856 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1857}
1858
1859#define queue_ring_for_each(i, q) \
1860 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1861
Joerg Roedelfd621902017-06-02 15:37:26 +02001862static inline unsigned queue_ring_add(struct flush_queue *queue)
1863{
1864 unsigned idx = queue->tail;
1865
Joerg Roedele241f8e762017-06-02 15:44:57 +02001866 assert_spin_locked(&queue->lock);
Joerg Roedelfd621902017-06-02 15:37:26 +02001867 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1868
1869 return idx;
1870}
1871
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001872static inline void queue_ring_remove_head(struct flush_queue *queue)
1873{
1874 assert_spin_locked(&queue->lock);
1875 queue->head = (queue->head + 1) % FLUSH_QUEUE_SIZE;
1876}
1877
Joerg Roedelfca6af62017-06-02 18:13:37 +02001878static void queue_ring_free_flushed(struct dma_ops_domain *dom,
1879 struct flush_queue *queue)
Joerg Roedelfd621902017-06-02 15:37:26 +02001880{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001881 u64 counter = atomic64_read(&dom->flush_finish_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001882 int idx;
1883
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001884 queue_ring_for_each(idx, queue) {
1885 /*
1886 * This assumes that counter values in the ring-buffer are
1887 * monotonously rising.
1888 */
1889 if (queue->entries[idx].counter >= counter)
1890 break;
1891
1892 free_iova_fast(&dom->iovad,
1893 queue->entries[idx].iova_pfn,
1894 queue->entries[idx].pages);
1895
1896 queue_ring_remove_head(queue);
1897 }
Joerg Roedelfca6af62017-06-02 18:13:37 +02001898}
1899
1900static void queue_add(struct dma_ops_domain *dom,
1901 unsigned long address, unsigned long pages)
1902{
1903 struct flush_queue *queue;
1904 unsigned long flags;
1905 int idx;
1906
1907 pages = __roundup_pow_of_two(pages);
1908 address >>= PAGE_SHIFT;
1909
1910 queue = get_cpu_ptr(dom->flush_queue);
1911 spin_lock_irqsave(&queue->lock, flags);
1912
Joerg Roedelac3b7082017-06-07 14:38:15 +02001913 /*
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001914 * First remove the enries from the ring-buffer that are already
1915 * flushed to make the below queue_ring_full() check less likely
1916 */
1917 queue_ring_free_flushed(dom, queue);
1918
1919 /*
Joerg Roedelac3b7082017-06-07 14:38:15 +02001920 * When ring-queue is full, flush the entries from the IOTLB so
1921 * that we can free all entries with queue_ring_free_flushed()
1922 * below.
1923 */
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001924 if (queue_ring_full(queue)) {
Joerg Roedelfca6af62017-06-02 18:13:37 +02001925 dma_ops_domain_flush_tlb(dom);
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001926 queue_ring_free_flushed(dom, queue);
1927 }
Joerg Roedelfd621902017-06-02 15:37:26 +02001928
1929 idx = queue_ring_add(queue);
1930
1931 queue->entries[idx].iova_pfn = address;
1932 queue->entries[idx].pages = pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001933 queue->entries[idx].counter = atomic64_read(&dom->flush_start_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001934
Joerg Roedele241f8e762017-06-02 15:44:57 +02001935 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001936
1937 if (atomic_cmpxchg(&dom->flush_timer_on, 0, 1) == 0)
1938 mod_timer(&dom->flush_timer, jiffies + msecs_to_jiffies(10));
1939
Joerg Roedelfd621902017-06-02 15:37:26 +02001940 put_cpu_ptr(dom->flush_queue);
1941}
1942
Joerg Roedelfca6af62017-06-02 18:13:37 +02001943static void queue_flush_timeout(unsigned long data)
1944{
1945 struct dma_ops_domain *dom = (struct dma_ops_domain *)data;
1946 int cpu;
1947
1948 atomic_set(&dom->flush_timer_on, 0);
1949
1950 dma_ops_domain_flush_tlb(dom);
1951
1952 for_each_possible_cpu(cpu) {
1953 struct flush_queue *queue;
1954 unsigned long flags;
1955
1956 queue = per_cpu_ptr(dom->flush_queue, cpu);
1957 spin_lock_irqsave(&queue->lock, flags);
1958 queue_ring_free_flushed(dom, queue);
1959 spin_unlock_irqrestore(&queue->lock, flags);
1960 }
1961}
1962
Joerg Roedel431b2a22008-07-11 17:14:22 +02001963/*
1964 * Free a domain, only used if something went wrong in the
1965 * allocation path and we need to free an already allocated page table
1966 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001967static void dma_ops_domain_free(struct dma_ops_domain *dom)
1968{
1969 if (!dom)
1970 return;
1971
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001972 del_domain_from_list(&dom->domain);
1973
Joerg Roedelfca6af62017-06-02 18:13:37 +02001974 if (timer_pending(&dom->flush_timer))
1975 del_timer(&dom->flush_timer);
1976
Joerg Roedeld4241a22017-06-02 14:55:56 +02001977 dma_ops_domain_free_flush_queue(dom);
1978
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001979 put_iova_domain(&dom->iovad);
1980
Joerg Roedel86db2e52008-12-02 18:20:21 +01001981 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001982
Baoquan Hec3db9012016-09-15 16:50:52 +08001983 if (dom->domain.id)
1984 domain_id_free(dom->domain.id);
1985
Joerg Roedelec487d12008-06-26 21:27:58 +02001986 kfree(dom);
1987}
1988
Joerg Roedel431b2a22008-07-11 17:14:22 +02001989/*
1990 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001991 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001992 * structures required for the dma_ops interface
1993 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001994static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001995{
1996 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001997
1998 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1999 if (!dma_dom)
2000 return NULL;
2001
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002002 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02002003 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002004
Joerg Roedelffec2192016-07-26 15:31:23 +02002005 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02002006 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01002007 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02002008 if (!dma_dom->domain.pt_root)
2009 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002010
Joerg Roedel307d5852016-07-05 11:54:04 +02002011 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
2012 IOVA_START_PFN, DMA_32BIT_PFN);
2013
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002014 /* Initialize reserved ranges */
2015 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
2016
Joerg Roedeld4241a22017-06-02 14:55:56 +02002017 if (dma_ops_domain_alloc_flush_queue(dma_dom))
2018 goto free_dma_dom;
2019
Joerg Roedelfca6af62017-06-02 18:13:37 +02002020 setup_timer(&dma_dom->flush_timer, queue_flush_timeout,
2021 (unsigned long)dma_dom);
2022
2023 atomic_set(&dma_dom->flush_timer_on, 0);
2024
Joerg Roedel2d4c5152016-07-05 16:21:32 +02002025 add_domain_to_list(&dma_dom->domain);
2026
Joerg Roedelec487d12008-06-26 21:27:58 +02002027 return dma_dom;
2028
2029free_dma_dom:
2030 dma_ops_domain_free(dma_dom);
2031
2032 return NULL;
2033}
2034
Joerg Roedel431b2a22008-07-11 17:14:22 +02002035/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002036 * little helper function to check whether a given protection domain is a
2037 * dma_ops domain
2038 */
2039static bool dma_ops_domain(struct protection_domain *domain)
2040{
2041 return domain->flags & PD_DMA_OPS_MASK;
2042}
2043
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002044static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002045{
Joerg Roedel132bd682011-11-17 14:18:46 +01002046 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002047 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002048
Joerg Roedel132bd682011-11-17 14:18:46 +01002049 if (domain->mode != PAGE_MODE_NONE)
2050 pte_root = virt_to_phys(domain->pt_root);
2051
Joerg Roedel38ddf412008-09-11 10:38:32 +02002052 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2053 << DEV_ENTRY_MODE_SHIFT;
2054 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002055
Joerg Roedelee6c2862011-11-09 12:06:03 +01002056 flags = amd_iommu_dev_table[devid].data[1];
2057
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002058 if (ats)
2059 flags |= DTE_FLAG_IOTLB;
2060
Joerg Roedel52815b72011-11-17 17:24:28 +01002061 if (domain->flags & PD_IOMMUV2_MASK) {
2062 u64 gcr3 = __pa(domain->gcr3_tbl);
2063 u64 glx = domain->glx;
2064 u64 tmp;
2065
2066 pte_root |= DTE_FLAG_GV;
2067 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2068
2069 /* First mask out possible old values for GCR3 table */
2070 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2071 flags &= ~tmp;
2072
2073 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2074 flags &= ~tmp;
2075
2076 /* Encode GCR3 table into DTE */
2077 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2078 pte_root |= tmp;
2079
2080 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2081 flags |= tmp;
2082
2083 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2084 flags |= tmp;
2085 }
2086
Joerg Roedel54bd6352017-06-15 10:36:22 +02002087
2088 flags &= ~(DTE_FLAG_SA | 0xffffULL);
Joerg Roedelee6c2862011-11-09 12:06:03 +01002089 flags |= domain->id;
2090
2091 amd_iommu_dev_table[devid].data[1] = flags;
2092 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002093}
2094
Joerg Roedel15898bb2009-11-24 15:39:42 +01002095static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002096{
Joerg Roedel355bf552008-12-08 12:02:41 +01002097 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002098 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2099 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002100
Joerg Roedelc5cca142009-10-09 18:31:20 +02002101 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002102}
2103
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002104static void do_attach(struct iommu_dev_data *dev_data,
2105 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002106{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002107 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002108 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002109 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002110
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002111 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002112 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002113 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002114
2115 /* Update data structures */
2116 dev_data->domain = domain;
2117 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002118
2119 /* Do reference counting */
2120 domain->dev_iommu[iommu->index] += 1;
2121 domain->dev_cnt += 1;
2122
Joerg Roedele25bfb52015-10-20 17:33:38 +02002123 /* Update device table */
2124 set_dte_entry(dev_data->devid, domain, ats);
2125 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002126 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002127
Joerg Roedel6c542042011-06-09 17:07:31 +02002128 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002129}
2130
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002131static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002132{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002133 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002134 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002135
Joerg Roedel5adad992015-10-09 16:23:33 +02002136 /*
2137 * First check if the device is still attached. It might already
2138 * be detached from its domain because the generic
2139 * iommu_detach_group code detached it and we try again here in
2140 * our alias handling.
2141 */
2142 if (!dev_data->domain)
2143 return;
2144
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002145 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002146 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002147
Joerg Roedelc4596112009-11-20 14:57:32 +01002148 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002149 dev_data->domain->dev_iommu[iommu->index] -= 1;
2150 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002151
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002152 /* Update data structures */
2153 dev_data->domain = NULL;
2154 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002155 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002156 if (alias != dev_data->devid)
2157 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002158
2159 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002160 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002161}
2162
2163/*
2164 * If a device is not yet associated with a domain, this function does
2165 * assigns it visible for the hardware
2166 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002167static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002168 struct protection_domain *domain)
2169{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002170 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002171
Joerg Roedel272e4f92015-10-20 17:33:37 +02002172 /*
2173 * Must be called with IRQs disabled. Warn here to detect early
2174 * when its not.
2175 */
2176 WARN_ON(!irqs_disabled());
2177
Joerg Roedel15898bb2009-11-24 15:39:42 +01002178 /* lock domain */
2179 spin_lock(&domain->lock);
2180
Joerg Roedel397111a2014-08-05 17:31:51 +02002181 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002182 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002183 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002184
Joerg Roedel397111a2014-08-05 17:31:51 +02002185 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002186 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002187
Julia Lawall84fe6c12010-05-27 12:31:51 +02002188 ret = 0;
2189
2190out_unlock:
2191
Joerg Roedel355bf552008-12-08 12:02:41 +01002192 /* ready */
2193 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002194
Julia Lawall84fe6c12010-05-27 12:31:51 +02002195 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002196}
2197
Joerg Roedel52815b72011-11-17 17:24:28 +01002198
2199static void pdev_iommuv2_disable(struct pci_dev *pdev)
2200{
2201 pci_disable_ats(pdev);
2202 pci_disable_pri(pdev);
2203 pci_disable_pasid(pdev);
2204}
2205
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002206/* FIXME: Change generic reset-function to do the same */
2207static int pri_reset_while_enabled(struct pci_dev *pdev)
2208{
2209 u16 control;
2210 int pos;
2211
Joerg Roedel46277b72011-12-07 14:34:02 +01002212 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002213 if (!pos)
2214 return -EINVAL;
2215
Joerg Roedel46277b72011-12-07 14:34:02 +01002216 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2217 control |= PCI_PRI_CTRL_RESET;
2218 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002219
2220 return 0;
2221}
2222
Joerg Roedel52815b72011-11-17 17:24:28 +01002223static int pdev_iommuv2_enable(struct pci_dev *pdev)
2224{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002225 bool reset_enable;
2226 int reqs, ret;
2227
2228 /* FIXME: Hardcode number of outstanding requests for now */
2229 reqs = 32;
2230 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2231 reqs = 1;
2232 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002233
2234 /* Only allow access to user-accessible pages */
2235 ret = pci_enable_pasid(pdev, 0);
2236 if (ret)
2237 goto out_err;
2238
2239 /* First reset the PRI state of the device */
2240 ret = pci_reset_pri(pdev);
2241 if (ret)
2242 goto out_err;
2243
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002244 /* Enable PRI */
2245 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002246 if (ret)
2247 goto out_err;
2248
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002249 if (reset_enable) {
2250 ret = pri_reset_while_enabled(pdev);
2251 if (ret)
2252 goto out_err;
2253 }
2254
Joerg Roedel52815b72011-11-17 17:24:28 +01002255 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2256 if (ret)
2257 goto out_err;
2258
2259 return 0;
2260
2261out_err:
2262 pci_disable_pri(pdev);
2263 pci_disable_pasid(pdev);
2264
2265 return ret;
2266}
2267
Joerg Roedelc99afa22011-11-21 18:19:25 +01002268/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002269#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002270
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002271static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002272{
Joerg Roedela3b93122012-04-12 12:49:26 +02002273 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002274 int pos;
2275
Joerg Roedel46277b72011-12-07 14:34:02 +01002276 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002277 if (!pos)
2278 return false;
2279
Joerg Roedela3b93122012-04-12 12:49:26 +02002280 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002281
Joerg Roedela3b93122012-04-12 12:49:26 +02002282 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002283}
2284
Joerg Roedel15898bb2009-11-24 15:39:42 +01002285/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002286 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002287 * assigns it visible for the hardware
2288 */
2289static int attach_device(struct device *dev,
2290 struct protection_domain *domain)
2291{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002292 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002293 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002294 unsigned long flags;
2295 int ret;
2296
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002297 dev_data = get_dev_data(dev);
2298
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002299 if (!dev_is_pci(dev))
2300 goto skip_ats_check;
2301
2302 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002303 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002304 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002305 return -EINVAL;
2306
Joerg Roedel02ca2022015-07-28 16:58:49 +02002307 if (dev_data->iommu_v2) {
2308 if (pdev_iommuv2_enable(pdev) != 0)
2309 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002310
Joerg Roedel02ca2022015-07-28 16:58:49 +02002311 dev_data->ats.enabled = true;
2312 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2313 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2314 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002315 } else if (amd_iommu_iotlb_sup &&
2316 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002317 dev_data->ats.enabled = true;
2318 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2319 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002320
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002321skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002322 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002323 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002324 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2325
2326 /*
2327 * We might boot into a crash-kernel here. The crashed kernel
2328 * left the caches in the IOMMU dirty. So we have to flush
2329 * here to evict all dirty stuff.
2330 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002331 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002332
2333 return ret;
2334}
2335
2336/*
2337 * Removes a device from a protection domain (unlocked)
2338 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002339static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002340{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002341 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002342
Joerg Roedel272e4f92015-10-20 17:33:37 +02002343 /*
2344 * Must be called with IRQs disabled. Warn here to detect early
2345 * when its not.
2346 */
2347 WARN_ON(!irqs_disabled());
2348
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002349 if (WARN_ON(!dev_data->domain))
2350 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002351
Joerg Roedel2ca76272010-01-22 16:45:31 +01002352 domain = dev_data->domain;
2353
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002354 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002355
Joerg Roedel150952f2015-10-20 17:33:35 +02002356 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002357
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002358 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002359}
2360
2361/*
2362 * Removes a device from a protection domain (with devtable_lock held)
2363 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002364static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002365{
Joerg Roedel52815b72011-11-17 17:24:28 +01002366 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002367 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002368 unsigned long flags;
2369
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002370 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002371 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002372
Joerg Roedel355bf552008-12-08 12:02:41 +01002373 /* lock device table */
2374 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002375 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002376 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002377
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002378 if (!dev_is_pci(dev))
2379 return;
2380
Joerg Roedel02ca2022015-07-28 16:58:49 +02002381 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002382 pdev_iommuv2_disable(to_pci_dev(dev));
2383 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002384 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002385
2386 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002387}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002388
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002389static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002390{
Joerg Roedel71f77582011-06-09 19:03:15 +02002391 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002392 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002393 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002394 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002395
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002396 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002397 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002398
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002399 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002400 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002401 return devid;
2402
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002403 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002404
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002405 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002406 if (ret) {
2407 if (ret != -ENOTSUPP)
2408 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2409 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002410
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002411 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002412 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002413 goto out;
2414 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002415 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002416
Joerg Roedel07ee8692015-05-28 18:41:42 +02002417 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002418
2419 BUG_ON(!dev_data);
2420
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002421 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002422 iommu_request_dm_for_dev(dev);
2423
2424 /* Domains are initialized for this device - have a look what we ended up with */
2425 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002426 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002427 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002428 else
Bart Van Assche56579332017-01-20 13:04:02 -08002429 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002430
2431out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002432 iommu_completion_wait(iommu);
2433
Joerg Roedele275a2a2008-12-10 18:27:25 +01002434 return 0;
2435}
2436
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002437static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002438{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002439 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002440 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002441
2442 if (!check_device(dev))
2443 return;
2444
2445 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002446 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002447 return;
2448
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002449 iommu = amd_iommu_rlookup_table[devid];
2450
2451 iommu_uninit_device(dev);
2452 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002453}
2454
Wan Zongshunb097d112016-04-01 09:06:04 -04002455static struct iommu_group *amd_iommu_device_group(struct device *dev)
2456{
2457 if (dev_is_pci(dev))
2458 return pci_device_group(dev);
2459
2460 return acpihid_device_group(dev);
2461}
2462
Joerg Roedel431b2a22008-07-11 17:14:22 +02002463/*****************************************************************************
2464 *
2465 * The next functions belong to the dma_ops mapping/unmapping code.
2466 *
2467 *****************************************************************************/
2468
2469/*
2470 * In the dma_ops path we only have the struct device. This function
2471 * finds the corresponding IOMMU, the protection domain and the
2472 * requestor id for a given device.
2473 * If the device is not yet associated with a domain this is also done
2474 * in this function.
2475 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002476static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002477{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002478 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002479
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002480 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002481 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002482
Joerg Roedeld26592a2016-07-07 15:31:13 +02002483 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002484 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002485 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002486
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002487 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002488}
2489
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002490static void update_device_table(struct protection_domain *domain)
2491{
Joerg Roedel492667d2009-11-27 13:25:47 +01002492 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002493
Joerg Roedel3254de62016-07-26 15:18:54 +02002494 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002495 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002496
2497 if (dev_data->devid == dev_data->alias)
2498 continue;
2499
2500 /* There is an alias, update device table entry for it */
2501 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2502 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002503}
2504
2505static void update_domain(struct protection_domain *domain)
2506{
2507 if (!domain->updated)
2508 return;
2509
2510 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002511
2512 domain_flush_devices(domain);
2513 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002514
2515 domain->updated = false;
2516}
2517
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002518static int dir2prot(enum dma_data_direction direction)
2519{
2520 if (direction == DMA_TO_DEVICE)
2521 return IOMMU_PROT_IR;
2522 else if (direction == DMA_FROM_DEVICE)
2523 return IOMMU_PROT_IW;
2524 else if (direction == DMA_BIDIRECTIONAL)
2525 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2526 else
2527 return 0;
2528}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002529/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002530 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002531 * contiguous memory region into DMA address space. It is used by all
2532 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002533 * Must be called with the domain lock held.
2534 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002535static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002536 struct dma_ops_domain *dma_dom,
2537 phys_addr_t paddr,
2538 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002539 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002540 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002541{
2542 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002543 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002544 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002545 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002546 int i;
2547
Joerg Roedele3c449f2008-10-15 22:02:11 -07002548 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002549 paddr &= PAGE_MASK;
2550
Joerg Roedel256e4622016-07-05 14:23:01 +02002551 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002552 if (address == DMA_ERROR_CODE)
2553 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002554
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002555 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002556
Joerg Roedelcb76c322008-06-26 21:28:00 +02002557 start = address;
2558 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002559 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2560 PAGE_SIZE, prot, GFP_ATOMIC);
2561 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002562 goto out_unmap;
2563
Joerg Roedelcb76c322008-06-26 21:28:00 +02002564 paddr += PAGE_SIZE;
2565 start += PAGE_SIZE;
2566 }
2567 address += offset;
2568
Joerg Roedelab7032b2015-12-21 18:47:11 +01002569 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002570 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002571 domain_flush_complete(&dma_dom->domain);
2572 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002573
Joerg Roedelcb76c322008-06-26 21:28:00 +02002574out:
2575 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002576
2577out_unmap:
2578
2579 for (--i; i >= 0; --i) {
2580 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002581 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002582 }
2583
Joerg Roedel256e4622016-07-05 14:23:01 +02002584 domain_flush_tlb(&dma_dom->domain);
2585 domain_flush_complete(&dma_dom->domain);
2586
2587 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002588
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002589 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002590}
2591
Joerg Roedel431b2a22008-07-11 17:14:22 +02002592/*
2593 * Does the reverse of the __map_single function. Must be called with
2594 * the domain lock held too
2595 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002596static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002597 dma_addr_t dma_addr,
2598 size_t size,
2599 int dir)
2600{
Joerg Roedel04e04632010-09-23 16:12:48 +02002601 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002602 dma_addr_t i, start;
2603 unsigned int pages;
2604
Joerg Roedel04e04632010-09-23 16:12:48 +02002605 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002606 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002607 dma_addr &= PAGE_MASK;
2608 start = dma_addr;
2609
2610 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002611 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002612 start += PAGE_SIZE;
2613 }
2614
Joerg Roedelb1516a12016-07-06 13:07:22 +02002615 if (amd_iommu_unmap_flush) {
2616 dma_ops_free_iova(dma_dom, dma_addr, pages);
2617 domain_flush_tlb(&dma_dom->domain);
2618 domain_flush_complete(&dma_dom->domain);
2619 } else {
Joerg Roedelfd621902017-06-02 15:37:26 +02002620 queue_add(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002621 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002622}
2623
Joerg Roedel431b2a22008-07-11 17:14:22 +02002624/*
2625 * The exported map_single function for dma_ops.
2626 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002627static dma_addr_t map_page(struct device *dev, struct page *page,
2628 unsigned long offset, size_t size,
2629 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002630 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002631{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002632 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002633 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002634 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002635 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002636
Joerg Roedel94f6d192009-11-24 16:40:02 +01002637 domain = get_domain(dev);
2638 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002639 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002640 else if (IS_ERR(domain))
2641 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002642
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002643 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002644 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002645
Joerg Roedelb3311b02016-07-08 13:31:31 +02002646 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002647}
2648
Joerg Roedel431b2a22008-07-11 17:14:22 +02002649/*
2650 * The exported unmap_single function for dma_ops.
2651 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002652static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002653 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002654{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002655 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002656 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002657
Joerg Roedel94f6d192009-11-24 16:40:02 +01002658 domain = get_domain(dev);
2659 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002660 return;
2661
Joerg Roedelb3311b02016-07-08 13:31:31 +02002662 dma_dom = to_dma_ops_domain(domain);
2663
2664 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002665}
2666
Joerg Roedel80187fd2016-07-06 17:20:54 +02002667static int sg_num_pages(struct device *dev,
2668 struct scatterlist *sglist,
2669 int nelems)
2670{
2671 unsigned long mask, boundary_size;
2672 struct scatterlist *s;
2673 int i, npages = 0;
2674
2675 mask = dma_get_seg_boundary(dev);
2676 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2677 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2678
2679 for_each_sg(sglist, s, nelems, i) {
2680 int p, n;
2681
2682 s->dma_address = npages << PAGE_SHIFT;
2683 p = npages % boundary_size;
2684 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2685 if (p + n > boundary_size)
2686 npages += boundary_size - p;
2687 npages += n;
2688 }
2689
2690 return npages;
2691}
2692
Joerg Roedel431b2a22008-07-11 17:14:22 +02002693/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002694 * The exported map_sg function for dma_ops (handles scatter-gather
2695 * lists).
2696 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002697static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002698 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002699 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002700{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002701 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002702 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002703 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002704 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002705 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002706 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002707
Joerg Roedel94f6d192009-11-24 16:40:02 +01002708 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002709 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002710 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002711
Joerg Roedelb3311b02016-07-08 13:31:31 +02002712 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002713 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002714
Joerg Roedel80187fd2016-07-06 17:20:54 +02002715 npages = sg_num_pages(dev, sglist, nelems);
2716
2717 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2718 if (address == DMA_ERROR_CODE)
2719 goto out_err;
2720
2721 prot = dir2prot(direction);
2722
2723 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002724 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002725 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002726
Joerg Roedel80187fd2016-07-06 17:20:54 +02002727 for (j = 0; j < pages; ++j) {
2728 unsigned long bus_addr, phys_addr;
2729 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002730
Joerg Roedel80187fd2016-07-06 17:20:54 +02002731 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2732 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2733 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2734 if (ret)
2735 goto out_unmap;
2736
2737 mapped_pages += 1;
2738 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002739 }
2740
Joerg Roedel80187fd2016-07-06 17:20:54 +02002741 /* Everything is mapped - write the right values into s->dma_address */
2742 for_each_sg(sglist, s, nelems, i) {
2743 s->dma_address += address + s->offset;
2744 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002745 }
2746
Joerg Roedel80187fd2016-07-06 17:20:54 +02002747 return nelems;
2748
2749out_unmap:
2750 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2751 dev_name(dev), npages);
2752
2753 for_each_sg(sglist, s, nelems, i) {
2754 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2755
2756 for (j = 0; j < pages; ++j) {
2757 unsigned long bus_addr;
2758
2759 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2760 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2761
2762 if (--mapped_pages)
2763 goto out_free_iova;
2764 }
2765 }
2766
2767out_free_iova:
2768 free_iova_fast(&dma_dom->iovad, address, npages);
2769
2770out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002771 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002772}
2773
Joerg Roedel431b2a22008-07-11 17:14:22 +02002774/*
2775 * The exported map_sg function for dma_ops (handles scatter-gather
2776 * lists).
2777 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002778static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002779 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002780 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002781{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002782 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002783 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002784 unsigned long startaddr;
2785 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002786
Joerg Roedel94f6d192009-11-24 16:40:02 +01002787 domain = get_domain(dev);
2788 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002789 return;
2790
Joerg Roedel80187fd2016-07-06 17:20:54 +02002791 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002792 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002793 npages = sg_num_pages(dev, sglist, nelems);
2794
Joerg Roedelb3311b02016-07-08 13:31:31 +02002795 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002796}
2797
Joerg Roedel431b2a22008-07-11 17:14:22 +02002798/*
2799 * The exported alloc_coherent function for dma_ops.
2800 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002801static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002802 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002803 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002804{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002805 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002806 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002807 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002808 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002809
Joerg Roedel94f6d192009-11-24 16:40:02 +01002810 domain = get_domain(dev);
2811 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002812 page = alloc_pages(flag, get_order(size));
2813 *dma_addr = page_to_phys(page);
2814 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002815 } else if (IS_ERR(domain))
2816 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002817
Joerg Roedelb3311b02016-07-08 13:31:31 +02002818 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002819 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002820 dma_mask = dev->coherent_dma_mask;
2821 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002822 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002823
Joerg Roedel3b839a52015-04-01 14:58:47 +02002824 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2825 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002826 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002827 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002828
Joerg Roedel3b839a52015-04-01 14:58:47 +02002829 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002830 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002831 if (!page)
2832 return NULL;
2833 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002834
Joerg Roedel832a90c2008-09-18 15:54:23 +02002835 if (!dma_mask)
2836 dma_mask = *dev->dma_mask;
2837
Joerg Roedelb3311b02016-07-08 13:31:31 +02002838 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002839 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002840
Joerg Roedel92d420e2015-12-21 19:31:33 +01002841 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002842 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002843
Joerg Roedel3b839a52015-04-01 14:58:47 +02002844 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002845
2846out_free:
2847
Joerg Roedel3b839a52015-04-01 14:58:47 +02002848 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2849 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002850
2851 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002852}
2853
Joerg Roedel431b2a22008-07-11 17:14:22 +02002854/*
2855 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002856 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002857static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002858 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002859 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002860{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002861 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002862 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002863 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002864
Joerg Roedel3b839a52015-04-01 14:58:47 +02002865 page = virt_to_page(virt_addr);
2866 size = PAGE_ALIGN(size);
2867
Joerg Roedel94f6d192009-11-24 16:40:02 +01002868 domain = get_domain(dev);
2869 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002870 goto free_mem;
2871
Joerg Roedelb3311b02016-07-08 13:31:31 +02002872 dma_dom = to_dma_ops_domain(domain);
2873
2874 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002875
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002876free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002877 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2878 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002879}
2880
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002881/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002882 * This function is called by the DMA layer to find out if we can handle a
2883 * particular device. It is part of the dma_ops.
2884 */
2885static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2886{
Joerg Roedel420aef82009-11-23 16:14:57 +01002887 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002888}
2889
Bart Van Assche52997092017-01-20 13:04:01 -08002890static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002891 .alloc = alloc_coherent,
2892 .free = free_coherent,
2893 .map_page = map_page,
2894 .unmap_page = unmap_page,
2895 .map_sg = map_sg,
2896 .unmap_sg = unmap_sg,
2897 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002898};
2899
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002900static int init_reserved_iova_ranges(void)
2901{
2902 struct pci_dev *pdev = NULL;
2903 struct iova *val;
2904
2905 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2906 IOVA_START_PFN, DMA_32BIT_PFN);
2907
2908 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2909 &reserved_rbtree_key);
2910
2911 /* MSI memory range */
2912 val = reserve_iova(&reserved_iova_ranges,
2913 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2914 if (!val) {
2915 pr_err("Reserving MSI range failed\n");
2916 return -ENOMEM;
2917 }
2918
2919 /* HT memory range */
2920 val = reserve_iova(&reserved_iova_ranges,
2921 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2922 if (!val) {
2923 pr_err("Reserving HT range failed\n");
2924 return -ENOMEM;
2925 }
2926
2927 /*
2928 * Memory used for PCI resources
2929 * FIXME: Check whether we can reserve the PCI-hole completly
2930 */
2931 for_each_pci_dev(pdev) {
2932 int i;
2933
2934 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2935 struct resource *r = &pdev->resource[i];
2936
2937 if (!(r->flags & IORESOURCE_MEM))
2938 continue;
2939
2940 val = reserve_iova(&reserved_iova_ranges,
2941 IOVA_PFN(r->start),
2942 IOVA_PFN(r->end));
2943 if (!val) {
2944 pr_err("Reserve pci-resource range failed\n");
2945 return -ENOMEM;
2946 }
2947 }
2948 }
2949
2950 return 0;
2951}
2952
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002953int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002954{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002955 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002956
2957 ret = iova_cache_get();
2958 if (ret)
2959 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002960
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002961 ret = init_reserved_iova_ranges();
2962 if (ret)
2963 return ret;
2964
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002965 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2966 if (err)
2967 return err;
2968#ifdef CONFIG_ARM_AMBA
2969 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2970 if (err)
2971 return err;
2972#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002973 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2974 if (err)
2975 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002976
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002977 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002978}
2979
Joerg Roedel6631ee92008-06-26 21:28:05 +02002980int __init amd_iommu_init_dma_ops(void)
2981{
Joerg Roedel32302322015-07-28 16:58:50 +02002982 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002983 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002984
Joerg Roedel52717822015-07-28 16:58:51 +02002985 /*
2986 * In case we don't initialize SWIOTLB (actually the common case
2987 * when AMD IOMMU is enabled), make sure there are global
2988 * dma_ops set as a fall-back for devices not handled by this
2989 * driver (for example non-PCI devices).
2990 */
2991 if (!swiotlb)
2992 dma_ops = &nommu_dma_ops;
2993
Joerg Roedel62410ee2012-06-12 16:42:43 +02002994 if (amd_iommu_unmap_flush)
2995 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2996 else
2997 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2998
Joerg Roedel6631ee92008-06-26 21:28:05 +02002999 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02003000
Joerg Roedel6631ee92008-06-26 21:28:05 +02003001}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003002
3003/*****************************************************************************
3004 *
3005 * The following functions belong to the exported interface of AMD IOMMU
3006 *
3007 * This interface allows access to lower level functions of the IOMMU
3008 * like protection domain handling and assignement of devices to domains
3009 * which is not possible with the dma_ops interface.
3010 *
3011 *****************************************************************************/
3012
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003013static void cleanup_domain(struct protection_domain *domain)
3014{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003015 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003016 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003017
3018 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3019
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003020 while (!list_empty(&domain->dev_list)) {
3021 entry = list_first_entry(&domain->dev_list,
3022 struct iommu_dev_data, list);
3023 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01003024 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003025
3026 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3027}
3028
Joerg Roedel26508152009-08-26 16:52:40 +02003029static void protection_domain_free(struct protection_domain *domain)
3030{
3031 if (!domain)
3032 return;
3033
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003034 del_domain_from_list(domain);
3035
Joerg Roedel26508152009-08-26 16:52:40 +02003036 if (domain->id)
3037 domain_id_free(domain->id);
3038
3039 kfree(domain);
3040}
3041
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003042static int protection_domain_init(struct protection_domain *domain)
3043{
3044 spin_lock_init(&domain->lock);
3045 mutex_init(&domain->api_lock);
3046 domain->id = domain_id_alloc();
3047 if (!domain->id)
3048 return -ENOMEM;
3049 INIT_LIST_HEAD(&domain->dev_list);
3050
3051 return 0;
3052}
3053
Joerg Roedel26508152009-08-26 16:52:40 +02003054static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003055{
3056 struct protection_domain *domain;
3057
3058 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3059 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003060 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003061
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003062 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02003063 goto out_err;
3064
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003065 add_domain_to_list(domain);
3066
Joerg Roedel26508152009-08-26 16:52:40 +02003067 return domain;
3068
3069out_err:
3070 kfree(domain);
3071
3072 return NULL;
3073}
3074
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003075static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
3076{
3077 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003078 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003079
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003080 switch (type) {
3081 case IOMMU_DOMAIN_UNMANAGED:
3082 pdomain = protection_domain_alloc();
3083 if (!pdomain)
3084 return NULL;
3085
3086 pdomain->mode = PAGE_MODE_3_LEVEL;
3087 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3088 if (!pdomain->pt_root) {
3089 protection_domain_free(pdomain);
3090 return NULL;
3091 }
3092
3093 pdomain->domain.geometry.aperture_start = 0;
3094 pdomain->domain.geometry.aperture_end = ~0ULL;
3095 pdomain->domain.geometry.force_aperture = true;
3096
3097 break;
3098 case IOMMU_DOMAIN_DMA:
3099 dma_domain = dma_ops_domain_alloc();
3100 if (!dma_domain) {
3101 pr_err("AMD-Vi: Failed to allocate\n");
3102 return NULL;
3103 }
3104 pdomain = &dma_domain->domain;
3105 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02003106 case IOMMU_DOMAIN_IDENTITY:
3107 pdomain = protection_domain_alloc();
3108 if (!pdomain)
3109 return NULL;
3110
3111 pdomain->mode = PAGE_MODE_NONE;
3112 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003113 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003114 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003115 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003116
3117 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003118}
3119
3120static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003121{
3122 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003123 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003124
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003125 domain = to_pdomain(dom);
3126
Joerg Roedel98383fc2008-12-02 18:34:12 +01003127 if (domain->dev_cnt > 0)
3128 cleanup_domain(domain);
3129
3130 BUG_ON(domain->dev_cnt != 0);
3131
Joerg Roedelcda70052016-07-07 15:57:04 +02003132 if (!dom)
3133 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003134
Joerg Roedelcda70052016-07-07 15:57:04 +02003135 switch (dom->type) {
3136 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003137 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003138 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003139 dma_ops_domain_free(dma_dom);
3140 break;
3141 default:
3142 if (domain->mode != PAGE_MODE_NONE)
3143 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003144
Joerg Roedelcda70052016-07-07 15:57:04 +02003145 if (domain->flags & PD_IOMMUV2_MASK)
3146 free_gcr3_table(domain);
3147
3148 protection_domain_free(domain);
3149 break;
3150 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003151}
3152
Joerg Roedel684f2882008-12-08 12:07:44 +01003153static void amd_iommu_detach_device(struct iommu_domain *dom,
3154 struct device *dev)
3155{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003156 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003157 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003158 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003159
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003160 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003161 return;
3162
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003163 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003164 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003165 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003166
Joerg Roedel657cbb62009-11-23 15:26:46 +01003167 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003168 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003169
3170 iommu = amd_iommu_rlookup_table[devid];
3171 if (!iommu)
3172 return;
3173
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003174#ifdef CONFIG_IRQ_REMAP
3175 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3176 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3177 dev_data->use_vapic = 0;
3178#endif
3179
Joerg Roedel684f2882008-12-08 12:07:44 +01003180 iommu_completion_wait(iommu);
3181}
3182
Joerg Roedel01106062008-12-02 19:34:11 +01003183static int amd_iommu_attach_device(struct iommu_domain *dom,
3184 struct device *dev)
3185{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003186 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003187 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003188 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003189 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003190
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003191 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003192 return -EINVAL;
3193
Joerg Roedel657cbb62009-11-23 15:26:46 +01003194 dev_data = dev->archdata.iommu;
3195
Joerg Roedelf62dda62011-06-09 12:55:35 +02003196 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003197 if (!iommu)
3198 return -EINVAL;
3199
Joerg Roedel657cbb62009-11-23 15:26:46 +01003200 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003201 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003202
Joerg Roedel15898bb2009-11-24 15:39:42 +01003203 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003204
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003205#ifdef CONFIG_IRQ_REMAP
3206 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3207 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3208 dev_data->use_vapic = 1;
3209 else
3210 dev_data->use_vapic = 0;
3211 }
3212#endif
3213
Joerg Roedel01106062008-12-02 19:34:11 +01003214 iommu_completion_wait(iommu);
3215
Joerg Roedel15898bb2009-11-24 15:39:42 +01003216 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003217}
3218
Joerg Roedel468e2362010-01-21 16:37:36 +01003219static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003220 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003221{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003222 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003223 int prot = 0;
3224 int ret;
3225
Joerg Roedel132bd682011-11-17 14:18:46 +01003226 if (domain->mode == PAGE_MODE_NONE)
3227 return -EINVAL;
3228
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003229 if (iommu_prot & IOMMU_READ)
3230 prot |= IOMMU_PROT_IR;
3231 if (iommu_prot & IOMMU_WRITE)
3232 prot |= IOMMU_PROT_IW;
3233
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003234 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003235 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003236 mutex_unlock(&domain->api_lock);
3237
Joerg Roedel795e74f72010-05-11 17:40:57 +02003238 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003239}
3240
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003241static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3242 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003243{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003244 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003245 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003246
Joerg Roedel132bd682011-11-17 14:18:46 +01003247 if (domain->mode == PAGE_MODE_NONE)
3248 return -EINVAL;
3249
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003250 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003251 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003252 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003253
Joerg Roedel17b124b2011-04-06 18:01:35 +02003254 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003255
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003256 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003257}
3258
Joerg Roedel645c4c82008-12-02 20:05:50 +01003259static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303260 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003261{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003262 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003263 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003264 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003265
Joerg Roedel132bd682011-11-17 14:18:46 +01003266 if (domain->mode == PAGE_MODE_NONE)
3267 return iova;
3268
Joerg Roedel3039ca12015-04-01 14:58:48 +02003269 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003270
Joerg Roedela6d41a42009-09-02 17:08:55 +02003271 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003272 return 0;
3273
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003274 offset_mask = pte_pgsize - 1;
3275 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003276
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003277 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003278}
3279
Joerg Roedelab636482014-09-05 10:48:21 +02003280static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003281{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003282 switch (cap) {
3283 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003284 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003285 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003286 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003287 case IOMMU_CAP_NOEXEC:
3288 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003289 }
3290
Joerg Roedelab636482014-09-05 10:48:21 +02003291 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003292}
3293
Eric Augere5b52342017-01-19 20:57:47 +00003294static void amd_iommu_get_resv_regions(struct device *dev,
3295 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003296{
Eric Auger4397f322017-01-19 20:57:54 +00003297 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003298 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003299 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003300
3301 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003302 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003303 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003304
3305 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003306 size_t length;
3307 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003308
3309 if (devid < entry->devid_start || devid > entry->devid_end)
3310 continue;
3311
Eric Auger4397f322017-01-19 20:57:54 +00003312 length = entry->address_end - entry->address_start;
3313 if (entry->prot & IOMMU_PROT_IR)
3314 prot |= IOMMU_READ;
3315 if (entry->prot & IOMMU_PROT_IW)
3316 prot |= IOMMU_WRITE;
3317
3318 region = iommu_alloc_resv_region(entry->address_start,
3319 length, prot,
3320 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003321 if (!region) {
3322 pr_err("Out of memory allocating dm-regions for %s\n",
3323 dev_name(dev));
3324 return;
3325 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003326 list_add_tail(&region->list, head);
3327 }
Eric Auger4397f322017-01-19 20:57:54 +00003328
3329 region = iommu_alloc_resv_region(MSI_RANGE_START,
3330 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003331 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003332 if (!region)
3333 return;
3334 list_add_tail(&region->list, head);
3335
3336 region = iommu_alloc_resv_region(HT_RANGE_START,
3337 HT_RANGE_END - HT_RANGE_START + 1,
3338 0, IOMMU_RESV_RESERVED);
3339 if (!region)
3340 return;
3341 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003342}
3343
Eric Augere5b52342017-01-19 20:57:47 +00003344static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003345 struct list_head *head)
3346{
Eric Augere5b52342017-01-19 20:57:47 +00003347 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003348
3349 list_for_each_entry_safe(entry, next, head, list)
3350 kfree(entry);
3351}
3352
Eric Augere5b52342017-01-19 20:57:47 +00003353static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003354 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003355 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003356{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003357 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003358 unsigned long start, end;
3359
3360 start = IOVA_PFN(region->start);
3361 end = IOVA_PFN(region->start + region->length);
3362
3363 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3364}
3365
Joerg Roedelb0119e82017-02-01 13:23:08 +01003366const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003367 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003368 .domain_alloc = amd_iommu_domain_alloc,
3369 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003370 .attach_dev = amd_iommu_attach_device,
3371 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003372 .map = amd_iommu_map,
3373 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003374 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003375 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003376 .add_device = amd_iommu_add_device,
3377 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003378 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003379 .get_resv_regions = amd_iommu_get_resv_regions,
3380 .put_resv_regions = amd_iommu_put_resv_regions,
3381 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003382 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003383};
3384
Joerg Roedel0feae532009-08-26 15:26:30 +02003385/*****************************************************************************
3386 *
3387 * The next functions do a basic initialization of IOMMU for pass through
3388 * mode
3389 *
3390 * In passthrough mode the IOMMU is initialized and enabled but not used for
3391 * DMA-API translation.
3392 *
3393 *****************************************************************************/
3394
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003395/* IOMMUv2 specific functions */
3396int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3397{
3398 return atomic_notifier_chain_register(&ppr_notifier, nb);
3399}
3400EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3401
3402int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3403{
3404 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3405}
3406EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003407
3408void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3409{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003410 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003411 unsigned long flags;
3412
3413 spin_lock_irqsave(&domain->lock, flags);
3414
3415 /* Update data structure */
3416 domain->mode = PAGE_MODE_NONE;
3417 domain->updated = true;
3418
3419 /* Make changes visible to IOMMUs */
3420 update_domain(domain);
3421
3422 /* Page-table is not visible to IOMMU anymore, so free it */
3423 free_pagetable(domain);
3424
3425 spin_unlock_irqrestore(&domain->lock, flags);
3426}
3427EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003428
3429int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3430{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003431 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003432 unsigned long flags;
3433 int levels, ret;
3434
3435 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3436 return -EINVAL;
3437
3438 /* Number of GCR3 table levels required */
3439 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3440 levels += 1;
3441
3442 if (levels > amd_iommu_max_glx_val)
3443 return -EINVAL;
3444
3445 spin_lock_irqsave(&domain->lock, flags);
3446
3447 /*
3448 * Save us all sanity checks whether devices already in the
3449 * domain support IOMMUv2. Just force that the domain has no
3450 * devices attached when it is switched into IOMMUv2 mode.
3451 */
3452 ret = -EBUSY;
3453 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3454 goto out;
3455
3456 ret = -ENOMEM;
3457 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3458 if (domain->gcr3_tbl == NULL)
3459 goto out;
3460
3461 domain->glx = levels;
3462 domain->flags |= PD_IOMMUV2_MASK;
3463 domain->updated = true;
3464
3465 update_domain(domain);
3466
3467 ret = 0;
3468
3469out:
3470 spin_unlock_irqrestore(&domain->lock, flags);
3471
3472 return ret;
3473}
3474EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003475
3476static int __flush_pasid(struct protection_domain *domain, int pasid,
3477 u64 address, bool size)
3478{
3479 struct iommu_dev_data *dev_data;
3480 struct iommu_cmd cmd;
3481 int i, ret;
3482
3483 if (!(domain->flags & PD_IOMMUV2_MASK))
3484 return -EINVAL;
3485
3486 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3487
3488 /*
3489 * IOMMU TLB needs to be flushed before Device TLB to
3490 * prevent device TLB refill from IOMMU TLB
3491 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003492 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003493 if (domain->dev_iommu[i] == 0)
3494 continue;
3495
3496 ret = iommu_queue_command(amd_iommus[i], &cmd);
3497 if (ret != 0)
3498 goto out;
3499 }
3500
3501 /* Wait until IOMMU TLB flushes are complete */
3502 domain_flush_complete(domain);
3503
3504 /* Now flush device TLBs */
3505 list_for_each_entry(dev_data, &domain->dev_list, list) {
3506 struct amd_iommu *iommu;
3507 int qdep;
3508
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003509 /*
3510 There might be non-IOMMUv2 capable devices in an IOMMUv2
3511 * domain.
3512 */
3513 if (!dev_data->ats.enabled)
3514 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003515
3516 qdep = dev_data->ats.qdep;
3517 iommu = amd_iommu_rlookup_table[dev_data->devid];
3518
3519 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3520 qdep, address, size);
3521
3522 ret = iommu_queue_command(iommu, &cmd);
3523 if (ret != 0)
3524 goto out;
3525 }
3526
3527 /* Wait until all device TLBs are flushed */
3528 domain_flush_complete(domain);
3529
3530 ret = 0;
3531
3532out:
3533
3534 return ret;
3535}
3536
3537static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3538 u64 address)
3539{
3540 return __flush_pasid(domain, pasid, address, false);
3541}
3542
3543int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3544 u64 address)
3545{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003546 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003547 unsigned long flags;
3548 int ret;
3549
3550 spin_lock_irqsave(&domain->lock, flags);
3551 ret = __amd_iommu_flush_page(domain, pasid, address);
3552 spin_unlock_irqrestore(&domain->lock, flags);
3553
3554 return ret;
3555}
3556EXPORT_SYMBOL(amd_iommu_flush_page);
3557
3558static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3559{
3560 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3561 true);
3562}
3563
3564int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3565{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003566 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003567 unsigned long flags;
3568 int ret;
3569
3570 spin_lock_irqsave(&domain->lock, flags);
3571 ret = __amd_iommu_flush_tlb(domain, pasid);
3572 spin_unlock_irqrestore(&domain->lock, flags);
3573
3574 return ret;
3575}
3576EXPORT_SYMBOL(amd_iommu_flush_tlb);
3577
Joerg Roedelb16137b2011-11-21 16:50:23 +01003578static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3579{
3580 int index;
3581 u64 *pte;
3582
3583 while (true) {
3584
3585 index = (pasid >> (9 * level)) & 0x1ff;
3586 pte = &root[index];
3587
3588 if (level == 0)
3589 break;
3590
3591 if (!(*pte & GCR3_VALID)) {
3592 if (!alloc)
3593 return NULL;
3594
3595 root = (void *)get_zeroed_page(GFP_ATOMIC);
3596 if (root == NULL)
3597 return NULL;
3598
3599 *pte = __pa(root) | GCR3_VALID;
3600 }
3601
3602 root = __va(*pte & PAGE_MASK);
3603
3604 level -= 1;
3605 }
3606
3607 return pte;
3608}
3609
3610static int __set_gcr3(struct protection_domain *domain, int pasid,
3611 unsigned long cr3)
3612{
3613 u64 *pte;
3614
3615 if (domain->mode != PAGE_MODE_NONE)
3616 return -EINVAL;
3617
3618 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3619 if (pte == NULL)
3620 return -ENOMEM;
3621
3622 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3623
3624 return __amd_iommu_flush_tlb(domain, pasid);
3625}
3626
3627static int __clear_gcr3(struct protection_domain *domain, int pasid)
3628{
3629 u64 *pte;
3630
3631 if (domain->mode != PAGE_MODE_NONE)
3632 return -EINVAL;
3633
3634 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3635 if (pte == NULL)
3636 return 0;
3637
3638 *pte = 0;
3639
3640 return __amd_iommu_flush_tlb(domain, pasid);
3641}
3642
3643int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3644 unsigned long cr3)
3645{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003646 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003647 unsigned long flags;
3648 int ret;
3649
3650 spin_lock_irqsave(&domain->lock, flags);
3651 ret = __set_gcr3(domain, pasid, cr3);
3652 spin_unlock_irqrestore(&domain->lock, flags);
3653
3654 return ret;
3655}
3656EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3657
3658int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3659{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003660 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003661 unsigned long flags;
3662 int ret;
3663
3664 spin_lock_irqsave(&domain->lock, flags);
3665 ret = __clear_gcr3(domain, pasid);
3666 spin_unlock_irqrestore(&domain->lock, flags);
3667
3668 return ret;
3669}
3670EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003671
3672int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3673 int status, int tag)
3674{
3675 struct iommu_dev_data *dev_data;
3676 struct amd_iommu *iommu;
3677 struct iommu_cmd cmd;
3678
3679 dev_data = get_dev_data(&pdev->dev);
3680 iommu = amd_iommu_rlookup_table[dev_data->devid];
3681
3682 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3683 tag, dev_data->pri_tlp);
3684
3685 return iommu_queue_command(iommu, &cmd);
3686}
3687EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003688
3689struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3690{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003691 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003692
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003693 pdomain = get_domain(&pdev->dev);
3694 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003695 return NULL;
3696
3697 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003698 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003699 return NULL;
3700
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003701 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003702}
3703EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003704
3705void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3706{
3707 struct iommu_dev_data *dev_data;
3708
3709 if (!amd_iommu_v2_supported())
3710 return;
3711
3712 dev_data = get_dev_data(&pdev->dev);
3713 dev_data->errata |= (1 << erratum);
3714}
3715EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003716
3717int amd_iommu_device_info(struct pci_dev *pdev,
3718 struct amd_iommu_device_info *info)
3719{
3720 int max_pasids;
3721 int pos;
3722
3723 if (pdev == NULL || info == NULL)
3724 return -EINVAL;
3725
3726 if (!amd_iommu_v2_supported())
3727 return -EINVAL;
3728
3729 memset(info, 0, sizeof(*info));
3730
3731 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3732 if (pos)
3733 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3734
3735 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3736 if (pos)
3737 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3738
3739 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3740 if (pos) {
3741 int features;
3742
3743 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3744 max_pasids = min(max_pasids, (1 << 20));
3745
3746 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3747 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3748
3749 features = pci_pasid_features(pdev);
3750 if (features & PCI_PASID_CAP_EXEC)
3751 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3752 if (features & PCI_PASID_CAP_PRIV)
3753 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3754 }
3755
3756 return 0;
3757}
3758EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003759
3760#ifdef CONFIG_IRQ_REMAP
3761
3762/*****************************************************************************
3763 *
3764 * Interrupt Remapping Implementation
3765 *
3766 *****************************************************************************/
3767
Jiang Liu7c71d302015-04-13 14:11:33 +08003768static struct irq_chip amd_ir_chip;
3769
Joerg Roedel2b324502012-06-21 16:29:10 +02003770#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3771#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3772#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3773#define DTE_IRQ_REMAP_ENABLE 1ULL
3774
3775static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3776{
3777 u64 dte;
3778
3779 dte = amd_iommu_dev_table[devid].data[2];
3780 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3781 dte |= virt_to_phys(table->table);
3782 dte |= DTE_IRQ_REMAP_INTCTL;
3783 dte |= DTE_IRQ_TABLE_LEN;
3784 dte |= DTE_IRQ_REMAP_ENABLE;
3785
3786 amd_iommu_dev_table[devid].data[2] = dte;
3787}
3788
Joerg Roedel2b324502012-06-21 16:29:10 +02003789static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3790{
3791 struct irq_remap_table *table = NULL;
3792 struct amd_iommu *iommu;
3793 unsigned long flags;
3794 u16 alias;
3795
3796 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3797
3798 iommu = amd_iommu_rlookup_table[devid];
3799 if (!iommu)
3800 goto out_unlock;
3801
3802 table = irq_lookup_table[devid];
3803 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003804 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003805
3806 alias = amd_iommu_alias_table[devid];
3807 table = irq_lookup_table[alias];
3808 if (table) {
3809 irq_lookup_table[devid] = table;
3810 set_dte_irq_entry(devid, table);
3811 iommu_flush_dte(iommu, devid);
3812 goto out;
3813 }
3814
3815 /* Nothing there yet, allocate new irq remapping table */
3816 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3817 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003818 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003819
Joerg Roedel197887f2013-04-09 21:14:08 +02003820 /* Initialize table spin-lock */
3821 spin_lock_init(&table->lock);
3822
Joerg Roedel2b324502012-06-21 16:29:10 +02003823 if (ioapic)
3824 /* Keep the first 32 indexes free for IOAPIC interrupts */
3825 table->min_index = 32;
3826
3827 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3828 if (!table->table) {
3829 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003830 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003831 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003832 }
3833
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003834 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3835 memset(table->table, 0,
3836 MAX_IRQS_PER_TABLE * sizeof(u32));
3837 else
3838 memset(table->table, 0,
3839 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003840
3841 if (ioapic) {
3842 int i;
3843
3844 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003845 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003846 }
3847
3848 irq_lookup_table[devid] = table;
3849 set_dte_irq_entry(devid, table);
3850 iommu_flush_dte(iommu, devid);
3851 if (devid != alias) {
3852 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003853 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003854 iommu_flush_dte(iommu, alias);
3855 }
3856
3857out:
3858 iommu_completion_wait(iommu);
3859
3860out_unlock:
3861 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3862
3863 return table;
3864}
3865
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003866static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003867{
3868 struct irq_remap_table *table;
3869 unsigned long flags;
3870 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003871 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3872
3873 if (!iommu)
3874 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003875
3876 table = get_irq_table(devid, false);
3877 if (!table)
3878 return -ENODEV;
3879
3880 spin_lock_irqsave(&table->lock, flags);
3881
3882 /* Scan table for free entries */
3883 for (c = 0, index = table->min_index;
3884 index < MAX_IRQS_PER_TABLE;
3885 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003886 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003887 c += 1;
3888 else
3889 c = 0;
3890
3891 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003892 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003893 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003894
3895 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003896 goto out;
3897 }
3898 }
3899
3900 index = -ENOSPC;
3901
3902out:
3903 spin_unlock_irqrestore(&table->lock, flags);
3904
3905 return index;
3906}
3907
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003908static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3909 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003910{
3911 struct irq_remap_table *table;
3912 struct amd_iommu *iommu;
3913 unsigned long flags;
3914 struct irte_ga *entry;
3915
3916 iommu = amd_iommu_rlookup_table[devid];
3917 if (iommu == NULL)
3918 return -EINVAL;
3919
3920 table = get_irq_table(devid, false);
3921 if (!table)
3922 return -ENOMEM;
3923
3924 spin_lock_irqsave(&table->lock, flags);
3925
3926 entry = (struct irte_ga *)table->table;
3927 entry = &entry[index];
3928 entry->lo.fields_remap.valid = 0;
3929 entry->hi.val = irte->hi.val;
3930 entry->lo.val = irte->lo.val;
3931 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003932 if (data)
3933 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003934
3935 spin_unlock_irqrestore(&table->lock, flags);
3936
3937 iommu_flush_irt(iommu, devid);
3938 iommu_completion_wait(iommu);
3939
3940 return 0;
3941}
3942
3943static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003944{
3945 struct irq_remap_table *table;
3946 struct amd_iommu *iommu;
3947 unsigned long flags;
3948
3949 iommu = amd_iommu_rlookup_table[devid];
3950 if (iommu == NULL)
3951 return -EINVAL;
3952
3953 table = get_irq_table(devid, false);
3954 if (!table)
3955 return -ENOMEM;
3956
3957 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003958 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003959 spin_unlock_irqrestore(&table->lock, flags);
3960
3961 iommu_flush_irt(iommu, devid);
3962 iommu_completion_wait(iommu);
3963
3964 return 0;
3965}
3966
3967static void free_irte(u16 devid, int index)
3968{
3969 struct irq_remap_table *table;
3970 struct amd_iommu *iommu;
3971 unsigned long flags;
3972
3973 iommu = amd_iommu_rlookup_table[devid];
3974 if (iommu == NULL)
3975 return;
3976
3977 table = get_irq_table(devid, false);
3978 if (!table)
3979 return;
3980
3981 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003982 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003983 spin_unlock_irqrestore(&table->lock, flags);
3984
3985 iommu_flush_irt(iommu, devid);
3986 iommu_completion_wait(iommu);
3987}
3988
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003989static void irte_prepare(void *entry,
3990 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003991 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003992{
3993 union irte *irte = (union irte *) entry;
3994
3995 irte->val = 0;
3996 irte->fields.vector = vector;
3997 irte->fields.int_type = delivery_mode;
3998 irte->fields.destination = dest_apicid;
3999 irte->fields.dm = dest_mode;
4000 irte->fields.valid = 1;
4001}
4002
4003static void irte_ga_prepare(void *entry,
4004 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004005 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004006{
4007 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004008 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004009
4010 irte->lo.val = 0;
4011 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004012 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004013 irte->lo.fields_remap.int_type = delivery_mode;
4014 irte->lo.fields_remap.dm = dest_mode;
4015 irte->hi.fields.vector = vector;
4016 irte->lo.fields_remap.destination = dest_apicid;
4017 irte->lo.fields_remap.valid = 1;
4018}
4019
4020static void irte_activate(void *entry, u16 devid, u16 index)
4021{
4022 union irte *irte = (union irte *) entry;
4023
4024 irte->fields.valid = 1;
4025 modify_irte(devid, index, irte);
4026}
4027
4028static void irte_ga_activate(void *entry, u16 devid, u16 index)
4029{
4030 struct irte_ga *irte = (struct irte_ga *) entry;
4031
4032 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004033 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004034}
4035
4036static void irte_deactivate(void *entry, u16 devid, u16 index)
4037{
4038 union irte *irte = (union irte *) entry;
4039
4040 irte->fields.valid = 0;
4041 modify_irte(devid, index, irte);
4042}
4043
4044static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
4045{
4046 struct irte_ga *irte = (struct irte_ga *) entry;
4047
4048 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004049 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004050}
4051
4052static void irte_set_affinity(void *entry, u16 devid, u16 index,
4053 u8 vector, u32 dest_apicid)
4054{
4055 union irte *irte = (union irte *) entry;
4056
4057 irte->fields.vector = vector;
4058 irte->fields.destination = dest_apicid;
4059 modify_irte(devid, index, irte);
4060}
4061
4062static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
4063 u8 vector, u32 dest_apicid)
4064{
4065 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004066 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004067
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004068 if (!dev_data || !dev_data->use_vapic) {
4069 irte->hi.fields.vector = vector;
4070 irte->lo.fields_remap.destination = dest_apicid;
4071 irte->lo.fields_remap.guest_mode = 0;
4072 modify_irte_ga(devid, index, irte, NULL);
4073 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004074}
4075
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004076#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004077static void irte_set_allocated(struct irq_remap_table *table, int index)
4078{
4079 table->table[index] = IRTE_ALLOCATED;
4080}
4081
4082static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
4083{
4084 struct irte_ga *ptr = (struct irte_ga *)table->table;
4085 struct irte_ga *irte = &ptr[index];
4086
4087 memset(&irte->lo.val, 0, sizeof(u64));
4088 memset(&irte->hi.val, 0, sizeof(u64));
4089 irte->hi.fields.vector = 0xff;
4090}
4091
4092static bool irte_is_allocated(struct irq_remap_table *table, int index)
4093{
4094 union irte *ptr = (union irte *)table->table;
4095 union irte *irte = &ptr[index];
4096
4097 return irte->val != 0;
4098}
4099
4100static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4101{
4102 struct irte_ga *ptr = (struct irte_ga *)table->table;
4103 struct irte_ga *irte = &ptr[index];
4104
4105 return irte->hi.fields.vector != 0;
4106}
4107
4108static void irte_clear_allocated(struct irq_remap_table *table, int index)
4109{
4110 table->table[index] = 0;
4111}
4112
4113static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4114{
4115 struct irte_ga *ptr = (struct irte_ga *)table->table;
4116 struct irte_ga *irte = &ptr[index];
4117
4118 memset(&irte->lo.val, 0, sizeof(u64));
4119 memset(&irte->hi.val, 0, sizeof(u64));
4120}
4121
Jiang Liu7c71d302015-04-13 14:11:33 +08004122static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004123{
Jiang Liu7c71d302015-04-13 14:11:33 +08004124 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004125
Jiang Liu7c71d302015-04-13 14:11:33 +08004126 switch (info->type) {
4127 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4128 devid = get_ioapic_devid(info->ioapic_id);
4129 break;
4130 case X86_IRQ_ALLOC_TYPE_HPET:
4131 devid = get_hpet_devid(info->hpet_id);
4132 break;
4133 case X86_IRQ_ALLOC_TYPE_MSI:
4134 case X86_IRQ_ALLOC_TYPE_MSIX:
4135 devid = get_device_id(&info->msi_dev->dev);
4136 break;
4137 default:
4138 BUG_ON(1);
4139 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004140 }
4141
Jiang Liu7c71d302015-04-13 14:11:33 +08004142 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004143}
4144
Jiang Liu7c71d302015-04-13 14:11:33 +08004145static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004146{
Jiang Liu7c71d302015-04-13 14:11:33 +08004147 struct amd_iommu *iommu;
4148 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004149
Jiang Liu7c71d302015-04-13 14:11:33 +08004150 if (!info)
4151 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004152
Jiang Liu7c71d302015-04-13 14:11:33 +08004153 devid = get_devid(info);
4154 if (devid >= 0) {
4155 iommu = amd_iommu_rlookup_table[devid];
4156 if (iommu)
4157 return iommu->ir_domain;
4158 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004159
Jiang Liu7c71d302015-04-13 14:11:33 +08004160 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004161}
4162
Jiang Liu7c71d302015-04-13 14:11:33 +08004163static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004164{
Jiang Liu7c71d302015-04-13 14:11:33 +08004165 struct amd_iommu *iommu;
4166 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004167
Jiang Liu7c71d302015-04-13 14:11:33 +08004168 if (!info)
4169 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004170
Jiang Liu7c71d302015-04-13 14:11:33 +08004171 switch (info->type) {
4172 case X86_IRQ_ALLOC_TYPE_MSI:
4173 case X86_IRQ_ALLOC_TYPE_MSIX:
4174 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004175 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004176 return NULL;
4177
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004178 iommu = amd_iommu_rlookup_table[devid];
4179 if (iommu)
4180 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004181 break;
4182 default:
4183 break;
4184 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004185
Jiang Liu7c71d302015-04-13 14:11:33 +08004186 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004187}
4188
Joerg Roedel6b474b82012-06-26 16:46:04 +02004189struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004190 .prepare = amd_iommu_prepare,
4191 .enable = amd_iommu_enable,
4192 .disable = amd_iommu_disable,
4193 .reenable = amd_iommu_reenable,
4194 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004195 .get_ir_irq_domain = get_ir_irq_domain,
4196 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004197};
Jiang Liu7c71d302015-04-13 14:11:33 +08004198
4199static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4200 struct irq_cfg *irq_cfg,
4201 struct irq_alloc_info *info,
4202 int devid, int index, int sub_handle)
4203{
4204 struct irq_2_irte *irte_info = &data->irq_2_irte;
4205 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004206 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004207 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4208
4209 if (!iommu)
4210 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004211
Jiang Liu7c71d302015-04-13 14:11:33 +08004212 data->irq_2_irte.devid = devid;
4213 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004214 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4215 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004216 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004217
4218 switch (info->type) {
4219 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4220 /* Setup IOAPIC entry */
4221 entry = info->ioapic_entry;
4222 info->ioapic_entry = NULL;
4223 memset(entry, 0, sizeof(*entry));
4224 entry->vector = index;
4225 entry->mask = 0;
4226 entry->trigger = info->ioapic_trigger;
4227 entry->polarity = info->ioapic_polarity;
4228 /* Mask level triggered irqs. */
4229 if (info->ioapic_trigger)
4230 entry->mask = 1;
4231 break;
4232
4233 case X86_IRQ_ALLOC_TYPE_HPET:
4234 case X86_IRQ_ALLOC_TYPE_MSI:
4235 case X86_IRQ_ALLOC_TYPE_MSIX:
4236 msg->address_hi = MSI_ADDR_BASE_HI;
4237 msg->address_lo = MSI_ADDR_BASE_LO;
4238 msg->data = irte_info->index;
4239 break;
4240
4241 default:
4242 BUG_ON(1);
4243 break;
4244 }
4245}
4246
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004247struct amd_irte_ops irte_32_ops = {
4248 .prepare = irte_prepare,
4249 .activate = irte_activate,
4250 .deactivate = irte_deactivate,
4251 .set_affinity = irte_set_affinity,
4252 .set_allocated = irte_set_allocated,
4253 .is_allocated = irte_is_allocated,
4254 .clear_allocated = irte_clear_allocated,
4255};
4256
4257struct amd_irte_ops irte_128_ops = {
4258 .prepare = irte_ga_prepare,
4259 .activate = irte_ga_activate,
4260 .deactivate = irte_ga_deactivate,
4261 .set_affinity = irte_ga_set_affinity,
4262 .set_allocated = irte_ga_set_allocated,
4263 .is_allocated = irte_ga_is_allocated,
4264 .clear_allocated = irte_ga_clear_allocated,
4265};
4266
Jiang Liu7c71d302015-04-13 14:11:33 +08004267static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4268 unsigned int nr_irqs, void *arg)
4269{
4270 struct irq_alloc_info *info = arg;
4271 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004272 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004273 struct irq_cfg *cfg;
4274 int i, ret, devid;
4275 int index = -1;
4276
4277 if (!info)
4278 return -EINVAL;
4279 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4280 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4281 return -EINVAL;
4282
4283 /*
4284 * With IRQ remapping enabled, don't need contiguous CPU vectors
4285 * to support multiple MSI interrupts.
4286 */
4287 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4288 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4289
4290 devid = get_devid(info);
4291 if (devid < 0)
4292 return -EINVAL;
4293
4294 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4295 if (ret < 0)
4296 return ret;
4297
Jiang Liu7c71d302015-04-13 14:11:33 +08004298 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4299 if (get_irq_table(devid, true))
4300 index = info->ioapic_pin;
4301 else
4302 ret = -ENOMEM;
4303 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004304 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004305 }
4306 if (index < 0) {
4307 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004308 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004309 goto out_free_parent;
4310 }
4311
4312 for (i = 0; i < nr_irqs; i++) {
4313 irq_data = irq_domain_get_irq_data(domain, virq + i);
4314 cfg = irqd_cfg(irq_data);
4315 if (!irq_data || !cfg) {
4316 ret = -EINVAL;
4317 goto out_free_data;
4318 }
4319
Joerg Roedela130e692015-08-13 11:07:25 +02004320 ret = -ENOMEM;
4321 data = kzalloc(sizeof(*data), GFP_KERNEL);
4322 if (!data)
4323 goto out_free_data;
4324
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004325 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4326 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4327 else
4328 data->entry = kzalloc(sizeof(struct irte_ga),
4329 GFP_KERNEL);
4330 if (!data->entry) {
4331 kfree(data);
4332 goto out_free_data;
4333 }
4334
Jiang Liu7c71d302015-04-13 14:11:33 +08004335 irq_data->hwirq = (devid << 16) + i;
4336 irq_data->chip_data = data;
4337 irq_data->chip = &amd_ir_chip;
4338 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4339 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4340 }
Joerg Roedela130e692015-08-13 11:07:25 +02004341
Jiang Liu7c71d302015-04-13 14:11:33 +08004342 return 0;
4343
4344out_free_data:
4345 for (i--; i >= 0; i--) {
4346 irq_data = irq_domain_get_irq_data(domain, virq + i);
4347 if (irq_data)
4348 kfree(irq_data->chip_data);
4349 }
4350 for (i = 0; i < nr_irqs; i++)
4351 free_irte(devid, index + i);
4352out_free_parent:
4353 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4354 return ret;
4355}
4356
4357static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4358 unsigned int nr_irqs)
4359{
4360 struct irq_2_irte *irte_info;
4361 struct irq_data *irq_data;
4362 struct amd_ir_data *data;
4363 int i;
4364
4365 for (i = 0; i < nr_irqs; i++) {
4366 irq_data = irq_domain_get_irq_data(domain, virq + i);
4367 if (irq_data && irq_data->chip_data) {
4368 data = irq_data->chip_data;
4369 irte_info = &data->irq_2_irte;
4370 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004371 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004372 kfree(data);
4373 }
4374 }
4375 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4376}
4377
4378static void irq_remapping_activate(struct irq_domain *domain,
4379 struct irq_data *irq_data)
4380{
4381 struct amd_ir_data *data = irq_data->chip_data;
4382 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004383 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004384
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004385 if (iommu)
4386 iommu->irte_ops->activate(data->entry, irte_info->devid,
4387 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004388}
4389
4390static void irq_remapping_deactivate(struct irq_domain *domain,
4391 struct irq_data *irq_data)
4392{
4393 struct amd_ir_data *data = irq_data->chip_data;
4394 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004395 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004396
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004397 if (iommu)
4398 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4399 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004400}
4401
Tobias Klausere2f9d452017-05-24 16:31:16 +02004402static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004403 .alloc = irq_remapping_alloc,
4404 .free = irq_remapping_free,
4405 .activate = irq_remapping_activate,
4406 .deactivate = irq_remapping_deactivate,
4407};
4408
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004409static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4410{
4411 struct amd_iommu *iommu;
4412 struct amd_iommu_pi_data *pi_data = vcpu_info;
4413 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4414 struct amd_ir_data *ir_data = data->chip_data;
4415 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4416 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004417 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4418
4419 /* Note:
4420 * This device has never been set up for guest mode.
4421 * we should not modify the IRTE
4422 */
4423 if (!dev_data || !dev_data->use_vapic)
4424 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004425
4426 pi_data->ir_data = ir_data;
4427
4428 /* Note:
4429 * SVM tries to set up for VAPIC mode, but we are in
4430 * legacy mode. So, we force legacy mode instead.
4431 */
4432 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4433 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4434 __func__);
4435 pi_data->is_guest_mode = false;
4436 }
4437
4438 iommu = amd_iommu_rlookup_table[irte_info->devid];
4439 if (iommu == NULL)
4440 return -EINVAL;
4441
4442 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4443 if (pi_data->is_guest_mode) {
4444 /* Setting */
4445 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4446 irte->hi.fields.vector = vcpu_pi_info->vector;
4447 irte->lo.fields_vapic.guest_mode = 1;
4448 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4449
4450 ir_data->cached_ga_tag = pi_data->ga_tag;
4451 } else {
4452 /* Un-Setting */
4453 struct irq_cfg *cfg = irqd_cfg(data);
4454
4455 irte->hi.val = 0;
4456 irte->lo.val = 0;
4457 irte->hi.fields.vector = cfg->vector;
4458 irte->lo.fields_remap.guest_mode = 0;
4459 irte->lo.fields_remap.destination = cfg->dest_apicid;
4460 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4461 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4462
4463 /*
4464 * This communicates the ga_tag back to the caller
4465 * so that it can do all the necessary clean up.
4466 */
4467 ir_data->cached_ga_tag = 0;
4468 }
4469
4470 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4471}
4472
Jiang Liu7c71d302015-04-13 14:11:33 +08004473static int amd_ir_set_affinity(struct irq_data *data,
4474 const struct cpumask *mask, bool force)
4475{
4476 struct amd_ir_data *ir_data = data->chip_data;
4477 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4478 struct irq_cfg *cfg = irqd_cfg(data);
4479 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004480 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004481 int ret;
4482
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004483 if (!iommu)
4484 return -ENODEV;
4485
Jiang Liu7c71d302015-04-13 14:11:33 +08004486 ret = parent->chip->irq_set_affinity(parent, mask, force);
4487 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4488 return ret;
4489
4490 /*
4491 * Atomically updates the IRTE with the new destination, vector
4492 * and flushes the interrupt entry cache.
4493 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004494 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4495 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004496
4497 /*
4498 * After this point, all the interrupts will start arriving
4499 * at the new destination. So, time to cleanup the previous
4500 * vector allocation.
4501 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004502 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004503
4504 return IRQ_SET_MASK_OK_DONE;
4505}
4506
4507static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4508{
4509 struct amd_ir_data *ir_data = irq_data->chip_data;
4510
4511 *msg = ir_data->msi_entry;
4512}
4513
4514static struct irq_chip amd_ir_chip = {
4515 .irq_ack = ir_ack_apic_edge,
4516 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004517 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004518 .irq_compose_msi_msg = ir_compose_msi_msg,
4519};
4520
4521int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4522{
4523 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4524 if (!iommu->ir_domain)
4525 return -ENOMEM;
4526
4527 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4528 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4529
4530 return 0;
4531}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004532
4533int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4534{
4535 unsigned long flags;
4536 struct amd_iommu *iommu;
4537 struct irq_remap_table *irt;
4538 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4539 int devid = ir_data->irq_2_irte.devid;
4540 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4541 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4542
4543 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4544 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4545 return 0;
4546
4547 iommu = amd_iommu_rlookup_table[devid];
4548 if (!iommu)
4549 return -ENODEV;
4550
4551 irt = get_irq_table(devid, false);
4552 if (!irt)
4553 return -ENODEV;
4554
4555 spin_lock_irqsave(&irt->lock, flags);
4556
4557 if (ref->lo.fields_vapic.guest_mode) {
4558 if (cpu >= 0)
4559 ref->lo.fields_vapic.destination = cpu;
4560 ref->lo.fields_vapic.is_run = is_run;
4561 barrier();
4562 }
4563
4564 spin_unlock_irqrestore(&irt->lock, flags);
4565
4566 iommu_flush_irt(iommu, devid);
4567 iommu_completion_wait(iommu);
4568 return 0;
4569}
4570EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004571#endif