blob: be0e81aff3bcf5a0fd887612817c7e13cda45f17 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020022#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080023#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010025#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090027#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010029#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020030#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020031#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010032#include <linux/notifier.h>
33#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020034#include <linux/irq.h>
35#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020036#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080037#include <linux/irqdomain.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020038#include <asm/irq_remapping.h>
39#include <asm/io_apic.h>
40#include <asm/apic.h>
41#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020042#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020043#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010045#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020046#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020047
48#include "amd_iommu_proto.h"
49#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020050#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020051
52#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
53
Joerg Roedel815b33f2011-04-06 17:26:49 +020054#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020055
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020056/*
57 * This bitmap is used to advertise the page sizes our hardware support
58 * to the IOMMU core, which will then use this information to split
59 * physically contiguous memory regions it is mapping into page sizes
60 * that we support.
61 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010062 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020063 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010064#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020065
Joerg Roedelb6c02712008-06-26 21:27:53 +020066static DEFINE_RWLOCK(amd_iommu_devtable_lock);
67
Joerg Roedel8fa5f802011-06-09 12:24:45 +020068/* List of all available dev_data structures */
69static LIST_HEAD(dev_data_list);
70static DEFINE_SPINLOCK(dev_data_list_lock);
71
Joerg Roedel6efed632012-06-14 15:52:58 +020072LIST_HEAD(ioapic_map);
73LIST_HEAD(hpet_map);
74
Joerg Roedel0feae532009-08-26 15:26:30 +020075/*
76 * Domain for untranslated devices - only allocated
77 * if iommu=pt passed on kernel cmd line.
78 */
Thierry Redingb22f6432014-06-27 09:03:12 +020079static const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010080
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010081static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010082int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010083
Joerg Roedelac1534a2012-06-21 14:52:40 +020084static struct dma_map_ops amd_iommu_dma_ops;
85
Joerg Roedel431b2a22008-07-11 17:14:22 +020086/*
Joerg Roedel50917e22014-08-05 16:38:38 +020087 * This struct contains device specific data for the IOMMU
88 */
89struct iommu_dev_data {
90 struct list_head list; /* For domain->dev_list */
91 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +020092 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +020093 u16 devid; /* PCI Device ID */
94 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +020095 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +020096 struct {
97 bool enabled;
98 int qdep;
99 } ats; /* ATS state */
100 bool pri_tlp; /* PASID TLB required for
101 PPR completions */
102 u32 errata; /* Bitmap for errata to apply */
103};
104
105/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -0700116
Joerg Roedel007b74b2015-12-21 12:53:54 +0100117/*
118 * For dynamic growth the aperture size is split into ranges of 128MB of
119 * DMA address space each. This struct represents one such range.
120 */
121struct aperture_range {
122
Joerg Roedel08c5fb92015-12-21 13:04:49 +0100123 spinlock_t bitmap_lock;
124
Joerg Roedel007b74b2015-12-21 12:53:54 +0100125 /* address allocation bitmap */
126 unsigned long *bitmap;
127
128 /*
129 * Array of PTE pages for the aperture. In this array we save all the
130 * leaf pages of the domain page table used for the aperture. This way
131 * we don't need to walk the page table to find a specific PTE. We can
132 * just calculate its address in constant time.
133 */
134 u64 *pte_pages[64];
135
136 unsigned long offset;
137};
138
139/*
140 * Data container for a dma_ops specific protection domain
141 */
142struct dma_ops_domain {
143 /* generic protection domain information */
144 struct protection_domain domain;
145
146 /* size of the aperture for the mappings */
147 unsigned long aperture_size;
148
149 /* address we start to search for free addresses */
150 unsigned long next_address;
151
152 /* address space relevant data */
153 struct aperture_range *aperture[APERTURE_MAX_RANGES];
154
155 /* This will be set to true when TLB needs to be flushed */
156 bool need_flush;
157};
158
Joerg Roedel15898bb2009-11-24 15:39:42 +0100159/****************************************************************************
160 *
161 * Helper functions
162 *
163 ****************************************************************************/
164
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100165static struct protection_domain *to_pdomain(struct iommu_domain *dom)
166{
167 return container_of(dom, struct protection_domain, domain);
168}
169
Joerg Roedelf62dda62011-06-09 12:55:35 +0200170static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200171{
172 struct iommu_dev_data *dev_data;
173 unsigned long flags;
174
175 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
176 if (!dev_data)
177 return NULL;
178
Joerg Roedelf62dda62011-06-09 12:55:35 +0200179 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200180
181 spin_lock_irqsave(&dev_data_list_lock, flags);
182 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
183 spin_unlock_irqrestore(&dev_data_list_lock, flags);
184
185 return dev_data;
186}
187
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200188static struct iommu_dev_data *search_dev_data(u16 devid)
189{
190 struct iommu_dev_data *dev_data;
191 unsigned long flags;
192
193 spin_lock_irqsave(&dev_data_list_lock, flags);
194 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
195 if (dev_data->devid == devid)
196 goto out_unlock;
197 }
198
199 dev_data = NULL;
200
201out_unlock:
202 spin_unlock_irqrestore(&dev_data_list_lock, flags);
203
204 return dev_data;
205}
206
207static struct iommu_dev_data *find_dev_data(u16 devid)
208{
209 struct iommu_dev_data *dev_data;
210
211 dev_data = search_dev_data(devid);
212
213 if (dev_data == NULL)
214 dev_data = alloc_dev_data(devid);
215
216 return dev_data;
217}
218
Joerg Roedel15898bb2009-11-24 15:39:42 +0100219static inline u16 get_device_id(struct device *dev)
220{
221 struct pci_dev *pdev = to_pci_dev(dev);
222
Shuah Khan6f2729b2013-02-27 17:07:30 -0700223 return PCI_DEVID(pdev->bus->number, pdev->devfn);
Joerg Roedel15898bb2009-11-24 15:39:42 +0100224}
225
Joerg Roedel657cbb62009-11-23 15:26:46 +0100226static struct iommu_dev_data *get_dev_data(struct device *dev)
227{
228 return dev->archdata.iommu;
229}
230
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100231static bool pci_iommuv2_capable(struct pci_dev *pdev)
232{
233 static const int caps[] = {
234 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100235 PCI_EXT_CAP_ID_PRI,
236 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100237 };
238 int i, pos;
239
240 for (i = 0; i < 3; ++i) {
241 pos = pci_find_ext_capability(pdev, caps[i]);
242 if (pos == 0)
243 return false;
244 }
245
246 return true;
247}
248
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100249static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
250{
251 struct iommu_dev_data *dev_data;
252
253 dev_data = get_dev_data(&pdev->dev);
254
255 return dev_data->errata & (1 << erratum) ? true : false;
256}
257
Joerg Roedel71c70982009-11-24 16:43:06 +0100258/*
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200259 * This function actually applies the mapping to the page table of the
260 * dma_ops domain.
Joerg Roedel71c70982009-11-24 16:43:06 +0100261 */
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200262static void alloc_unity_mapping(struct dma_ops_domain *dma_dom,
263 struct unity_map_entry *e)
Joerg Roedel71c70982009-11-24 16:43:06 +0100264{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200265 u64 addr;
Joerg Roedel71c70982009-11-24 16:43:06 +0100266
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200267 for (addr = e->address_start; addr < e->address_end;
268 addr += PAGE_SIZE) {
269 if (addr < dma_dom->aperture_size)
270 __set_bit(addr >> PAGE_SHIFT,
271 dma_dom->aperture[0]->bitmap);
Joerg Roedel71c70982009-11-24 16:43:06 +0100272 }
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200273}
Joerg Roedel71c70982009-11-24 16:43:06 +0100274
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200275/*
276 * Inits the unity mappings required for a specific device
277 */
278static void init_unity_mappings_for_device(struct device *dev,
279 struct dma_ops_domain *dma_dom)
280{
281 struct unity_map_entry *e;
282 u16 devid;
Joerg Roedel71c70982009-11-24 16:43:06 +0100283
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200284 devid = get_device_id(dev);
285
286 list_for_each_entry(e, &amd_iommu_unity_map, list) {
287 if (!(devid >= e->devid_start && devid <= e->devid_end))
288 continue;
289 alloc_unity_mapping(dma_dom, e);
290 }
Joerg Roedel71c70982009-11-24 16:43:06 +0100291}
292
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100293/*
294 * This function checks if the driver got a valid device from the caller to
295 * avoid dereferencing invalid pointers.
296 */
297static bool check_device(struct device *dev)
298{
299 u16 devid;
300
301 if (!dev || !dev->dma_mask)
302 return false;
303
Yijing Wangb82a2272013-12-05 19:42:41 +0800304 /* No PCI device */
305 if (!dev_is_pci(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100306 return false;
307
308 devid = get_device_id(dev);
309
310 /* Out of our scope? */
311 if (devid > amd_iommu_last_bdf)
312 return false;
313
314 if (amd_iommu_rlookup_table[devid] == NULL)
315 return false;
316
317 return true;
318}
319
Alex Williamson25b11ce2014-09-19 10:03:13 -0600320static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600321{
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200322 struct dma_ops_domain *dma_domain;
323 struct iommu_domain *domain;
Alex Williamson2851db22012-10-08 22:49:41 -0600324 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600325
Alex Williamson65d53522014-07-03 09:51:30 -0600326 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200327 if (IS_ERR(group))
328 return;
329
330 domain = iommu_group_default_domain(group);
331 if (!domain)
332 goto out;
333
334 dma_domain = to_pdomain(domain)->priv;
335
336 init_unity_mappings_for_device(dev, dma_domain);
337out:
338 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600339}
340
341static int iommu_init_device(struct device *dev)
342{
343 struct pci_dev *pdev = to_pci_dev(dev);
344 struct iommu_dev_data *dev_data;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600345
346 if (dev->archdata.iommu)
347 return 0;
348
349 dev_data = find_dev_data(get_device_id(dev));
350 if (!dev_data)
351 return -ENOMEM;
352
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100353 if (pci_iommuv2_capable(pdev)) {
354 struct amd_iommu *iommu;
355
356 iommu = amd_iommu_rlookup_table[dev_data->devid];
357 dev_data->iommu_v2 = iommu->is_iommu_v2;
358 }
359
Joerg Roedel657cbb62009-11-23 15:26:46 +0100360 dev->archdata.iommu = dev_data;
361
Alex Williamson066f2e92014-06-12 16:12:37 -0600362 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
363 dev);
364
Joerg Roedel657cbb62009-11-23 15:26:46 +0100365 return 0;
366}
367
Joerg Roedel26018872011-06-06 16:50:14 +0200368static void iommu_ignore_device(struct device *dev)
369{
370 u16 devid, alias;
371
372 devid = get_device_id(dev);
373 alias = amd_iommu_alias_table[devid];
374
375 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
376 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
377
378 amd_iommu_rlookup_table[devid] = NULL;
379 amd_iommu_rlookup_table[alias] = NULL;
380}
381
Joerg Roedel657cbb62009-11-23 15:26:46 +0100382static void iommu_uninit_device(struct device *dev)
383{
Alex Williamsonc1931092014-07-03 09:51:24 -0600384 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
385
386 if (!dev_data)
387 return;
388
Alex Williamson066f2e92014-06-12 16:12:37 -0600389 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
390 dev);
391
Alex Williamson9dcd6132012-05-30 14:19:07 -0600392 iommu_group_remove_device(dev);
393
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200394 /* Remove dma-ops */
395 dev->archdata.dma_ops = NULL;
396
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200397 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600398 * We keep dev_data around for unplugged devices and reuse it when the
399 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200400 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100401}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100402
Joerg Roedel7f265082008-12-12 13:50:21 +0100403#ifdef CONFIG_AMD_IOMMU_STATS
404
405/*
406 * Initialization code for statistics collection
407 */
408
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100409DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100410DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100411DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100412DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100413DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100414DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100415DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100416DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100417DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100418DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100419DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100420DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100421DECLARE_STATS_COUNTER(complete_ppr);
422DECLARE_STATS_COUNTER(invalidate_iotlb);
423DECLARE_STATS_COUNTER(invalidate_iotlb_all);
424DECLARE_STATS_COUNTER(pri_requests);
425
Joerg Roedel7f265082008-12-12 13:50:21 +0100426static struct dentry *stats_dir;
Joerg Roedel7f265082008-12-12 13:50:21 +0100427static struct dentry *de_fflush;
428
429static void amd_iommu_stats_add(struct __iommu_counter *cnt)
430{
431 if (stats_dir == NULL)
432 return;
433
434 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
435 &cnt->value);
436}
437
438static void amd_iommu_stats_init(void)
439{
440 stats_dir = debugfs_create_dir("amd-iommu", NULL);
441 if (stats_dir == NULL)
442 return;
443
Joerg Roedel7f265082008-12-12 13:50:21 +0100444 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
Dan Carpenter3775d482012-06-27 12:09:18 +0300445 &amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100446
447 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100448 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100449 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100450 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100451 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100452 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100453 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100454 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100455 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100456 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100457 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100458 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel399be2f2011-12-01 16:53:47 +0100459 amd_iommu_stats_add(&complete_ppr);
460 amd_iommu_stats_add(&invalidate_iotlb);
461 amd_iommu_stats_add(&invalidate_iotlb_all);
462 amd_iommu_stats_add(&pri_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100463}
464
465#endif
466
Joerg Roedel431b2a22008-07-11 17:14:22 +0200467/****************************************************************************
468 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200469 * Interrupt handling functions
470 *
471 ****************************************************************************/
472
Joerg Roedele3e59872009-09-03 14:02:10 +0200473static void dump_dte_entry(u16 devid)
474{
475 int i;
476
Joerg Roedelee6c2862011-11-09 12:06:03 +0100477 for (i = 0; i < 4; ++i)
478 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200479 amd_iommu_dev_table[devid].data[i]);
480}
481
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200482static void dump_command(unsigned long phys_addr)
483{
484 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
485 int i;
486
487 for (i = 0; i < 4; ++i)
488 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
489}
490
Joerg Roedela345b232009-09-03 15:01:43 +0200491static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200492{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200493 int type, devid, domid, flags;
494 volatile u32 *event = __evt;
495 int count = 0;
496 u64 address;
497
498retry:
499 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
500 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
501 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
502 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
503 address = (u64)(((u64)event[3]) << 32) | event[2];
504
505 if (type == 0) {
506 /* Did we hit the erratum? */
507 if (++count == LOOP_TIMEOUT) {
508 pr_err("AMD-Vi: No event written to event log\n");
509 return;
510 }
511 udelay(1);
512 goto retry;
513 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200514
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200515 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200516
517 switch (type) {
518 case EVENT_TYPE_ILL_DEV:
519 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
520 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700521 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200522 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200523 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200524 break;
525 case EVENT_TYPE_IO_FAULT:
526 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
527 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700528 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200529 domid, address, flags);
530 break;
531 case EVENT_TYPE_DEV_TAB_ERR:
532 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
533 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700534 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200535 address, flags);
536 break;
537 case EVENT_TYPE_PAGE_TAB_ERR:
538 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
539 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700540 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200541 domid, address, flags);
542 break;
543 case EVENT_TYPE_ILL_CMD:
544 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200545 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200546 break;
547 case EVENT_TYPE_CMD_HARD_ERR:
548 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
549 "flags=0x%04x]\n", address, flags);
550 break;
551 case EVENT_TYPE_IOTLB_INV_TO:
552 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
553 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700554 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200555 address);
556 break;
557 case EVENT_TYPE_INV_DEV_REQ:
558 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
559 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700560 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200561 address, flags);
562 break;
563 default:
564 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
565 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200566
567 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200568}
569
570static void iommu_poll_events(struct amd_iommu *iommu)
571{
572 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200573
574 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
575 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
576
577 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200578 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200579 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200580 }
581
582 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200583}
584
Joerg Roedeleee53532012-06-01 15:20:23 +0200585static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100586{
587 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100588
Joerg Roedel399be2f2011-12-01 16:53:47 +0100589 INC_STATS_COUNTER(pri_requests);
590
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100591 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
592 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
593 return;
594 }
595
596 fault.address = raw[1];
597 fault.pasid = PPR_PASID(raw[0]);
598 fault.device_id = PPR_DEVID(raw[0]);
599 fault.tag = PPR_TAG(raw[0]);
600 fault.flags = PPR_FLAGS(raw[0]);
601
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100602 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
603}
604
605static void iommu_poll_ppr_log(struct amd_iommu *iommu)
606{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100607 u32 head, tail;
608
609 if (iommu->ppr_log == NULL)
610 return;
611
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100612 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
613 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
614
615 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200616 volatile u64 *raw;
617 u64 entry[2];
618 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100619
Joerg Roedeleee53532012-06-01 15:20:23 +0200620 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100621
Joerg Roedeleee53532012-06-01 15:20:23 +0200622 /*
623 * Hardware bug: Interrupt may arrive before the entry is
624 * written to memory. If this happens we need to wait for the
625 * entry to arrive.
626 */
627 for (i = 0; i < LOOP_TIMEOUT; ++i) {
628 if (PPR_REQ_TYPE(raw[0]) != 0)
629 break;
630 udelay(1);
631 }
632
633 /* Avoid memcpy function-call overhead */
634 entry[0] = raw[0];
635 entry[1] = raw[1];
636
637 /*
638 * To detect the hardware bug we need to clear the entry
639 * back to zero.
640 */
641 raw[0] = raw[1] = 0UL;
642
643 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100644 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
645 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200646
Joerg Roedeleee53532012-06-01 15:20:23 +0200647 /* Handle PPR entry */
648 iommu_handle_ppr_entry(iommu, entry);
649
Joerg Roedeleee53532012-06-01 15:20:23 +0200650 /* Refresh ring-buffer information */
651 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100652 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
653 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100654}
655
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200656irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200657{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500658 struct amd_iommu *iommu = (struct amd_iommu *) data;
659 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200660
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500661 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
662 /* Enable EVT and PPR interrupts again */
663 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
664 iommu->mmio_base + MMIO_STATUS_OFFSET);
665
666 if (status & MMIO_STATUS_EVT_INT_MASK) {
667 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
668 iommu_poll_events(iommu);
669 }
670
671 if (status & MMIO_STATUS_PPR_INT_MASK) {
672 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
673 iommu_poll_ppr_log(iommu);
674 }
675
676 /*
677 * Hardware bug: ERBT1312
678 * When re-enabling interrupt (by writing 1
679 * to clear the bit), the hardware might also try to set
680 * the interrupt bit in the event status register.
681 * In this scenario, the bit will be set, and disable
682 * subsequent interrupts.
683 *
684 * Workaround: The IOMMU driver should read back the
685 * status register and check if the interrupt bits are cleared.
686 * If not, driver will need to go through the interrupt handler
687 * again and re-clear the bits
688 */
689 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100690 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200691 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200692}
693
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200694irqreturn_t amd_iommu_int_handler(int irq, void *data)
695{
696 return IRQ_WAKE_THREAD;
697}
698
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200699/****************************************************************************
700 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200701 * IOMMU command queuing functions
702 *
703 ****************************************************************************/
704
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200705static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200706{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200707 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200708
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200709 while (*sem == 0 && i < LOOP_TIMEOUT) {
710 udelay(1);
711 i += 1;
712 }
713
714 if (i == LOOP_TIMEOUT) {
715 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
716 return -EIO;
717 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200718
719 return 0;
720}
721
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200722static void copy_cmd_to_buffer(struct amd_iommu *iommu,
723 struct iommu_cmd *cmd,
724 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200725{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200726 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200727
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200728 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200729 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200730
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200731 /* Copy command to buffer */
732 memcpy(target, cmd, sizeof(*cmd));
733
734 /* Tell the IOMMU about it */
735 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
736}
737
Joerg Roedel815b33f2011-04-06 17:26:49 +0200738static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200739{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200740 WARN_ON(address & 0x7ULL);
741
Joerg Roedelded46732011-04-06 10:53:48 +0200742 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200743 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
744 cmd->data[1] = upper_32_bits(__pa(address));
745 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200746 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
747}
748
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200749static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
750{
751 memset(cmd, 0, sizeof(*cmd));
752 cmd->data[0] = devid;
753 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
754}
755
Joerg Roedel11b64022011-04-06 11:49:28 +0200756static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
757 size_t size, u16 domid, int pde)
758{
759 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100760 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200761
762 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100763 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200764
765 if (pages > 1) {
766 /*
767 * If we have to flush more than one page, flush all
768 * TLB entries for this domain
769 */
770 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100771 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200772 }
773
774 address &= PAGE_MASK;
775
776 memset(cmd, 0, sizeof(*cmd));
777 cmd->data[1] |= domid;
778 cmd->data[2] = lower_32_bits(address);
779 cmd->data[3] = upper_32_bits(address);
780 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
781 if (s) /* size bit - we flush more than one 4kb page */
782 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200783 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200784 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
785}
786
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200787static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
788 u64 address, size_t size)
789{
790 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100791 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200792
793 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100794 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200795
796 if (pages > 1) {
797 /*
798 * If we have to flush more than one page, flush all
799 * TLB entries for this domain
800 */
801 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100802 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200803 }
804
805 address &= PAGE_MASK;
806
807 memset(cmd, 0, sizeof(*cmd));
808 cmd->data[0] = devid;
809 cmd->data[0] |= (qdep & 0xff) << 24;
810 cmd->data[1] = devid;
811 cmd->data[2] = lower_32_bits(address);
812 cmd->data[3] = upper_32_bits(address);
813 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
814 if (s)
815 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
816}
817
Joerg Roedel22e266c2011-11-21 15:59:08 +0100818static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
819 u64 address, bool size)
820{
821 memset(cmd, 0, sizeof(*cmd));
822
823 address &= ~(0xfffULL);
824
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600825 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100826 cmd->data[1] = domid;
827 cmd->data[2] = lower_32_bits(address);
828 cmd->data[3] = upper_32_bits(address);
829 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
830 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
831 if (size)
832 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
833 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
834}
835
836static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
837 int qdep, u64 address, bool size)
838{
839 memset(cmd, 0, sizeof(*cmd));
840
841 address &= ~(0xfffULL);
842
843 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600844 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100845 cmd->data[0] |= (qdep & 0xff) << 24;
846 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600847 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100848 cmd->data[2] = lower_32_bits(address);
849 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
850 cmd->data[3] = upper_32_bits(address);
851 if (size)
852 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
853 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
854}
855
Joerg Roedelc99afa22011-11-21 18:19:25 +0100856static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
857 int status, int tag, bool gn)
858{
859 memset(cmd, 0, sizeof(*cmd));
860
861 cmd->data[0] = devid;
862 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600863 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100864 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
865 }
866 cmd->data[3] = tag & 0x1ff;
867 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
868
869 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
870}
871
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200872static void build_inv_all(struct iommu_cmd *cmd)
873{
874 memset(cmd, 0, sizeof(*cmd));
875 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200876}
877
Joerg Roedel7ef27982012-06-21 16:46:04 +0200878static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
879{
880 memset(cmd, 0, sizeof(*cmd));
881 cmd->data[0] = devid;
882 CMD_SET_TYPE(cmd, CMD_INV_IRT);
883}
884
Joerg Roedel431b2a22008-07-11 17:14:22 +0200885/*
Joerg Roedelb6c02712008-06-26 21:27:53 +0200886 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200887 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200888 */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200889static int iommu_queue_command_sync(struct amd_iommu *iommu,
890 struct iommu_cmd *cmd,
891 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200892{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200893 u32 left, tail, head, next_tail;
Joerg Roedel815b33f2011-04-06 17:26:49 +0200894 unsigned long flags;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200895
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200896again:
Joerg Roedel815b33f2011-04-06 17:26:49 +0200897 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200898
899 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
900 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200901 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
902 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200903
904 if (left <= 2) {
905 struct iommu_cmd sync_cmd;
906 volatile u64 sem = 0;
907 int ret;
908
909 build_completion_wait(&sync_cmd, (u64)&sem);
910 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
911
912 spin_unlock_irqrestore(&iommu->lock, flags);
913
914 if ((ret = wait_on_sem(&sem)) != 0)
915 return ret;
916
917 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200918 }
919
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200920 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +0200921
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200922 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200923 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200924
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200925 spin_unlock_irqrestore(&iommu->lock, flags);
926
Joerg Roedel815b33f2011-04-06 17:26:49 +0200927 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100928}
929
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200930static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
931{
932 return iommu_queue_command_sync(iommu, cmd, true);
933}
934
Joerg Roedel8d201962008-12-02 20:34:41 +0100935/*
936 * This function queues a completion wait command into the command
937 * buffer of an IOMMU
938 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100939static int iommu_completion_wait(struct amd_iommu *iommu)
940{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200941 struct iommu_cmd cmd;
942 volatile u64 sem = 0;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200943 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +0100944
945 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +0200946 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100947
Joerg Roedel815b33f2011-04-06 17:26:49 +0200948 build_completion_wait(&cmd, (u64)&sem);
Joerg Roedel8d201962008-12-02 20:34:41 +0100949
Joerg Roedelf1ca1512011-09-02 14:10:32 +0200950 ret = iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +0100951 if (ret)
Joerg Roedel815b33f2011-04-06 17:26:49 +0200952 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +0100953
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200954 return wait_on_sem(&sem);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200955}
956
Joerg Roedeld8c13082011-04-06 18:51:26 +0200957static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200958{
959 struct iommu_cmd cmd;
960
Joerg Roedeld8c13082011-04-06 18:51:26 +0200961 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200962
Joerg Roedeld8c13082011-04-06 18:51:26 +0200963 return iommu_queue_command(iommu, &cmd);
964}
965
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200966static void iommu_flush_dte_all(struct amd_iommu *iommu)
967{
968 u32 devid;
969
970 for (devid = 0; devid <= 0xffff; ++devid)
971 iommu_flush_dte(iommu, devid);
972
973 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200974}
975
976/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200977 * This function uses heavy locking and may disable irqs for some time. But
978 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200979 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200980static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200981{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200982 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200983
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200984 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
985 struct iommu_cmd cmd;
986 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
987 dom_id, 1);
988 iommu_queue_command(iommu, &cmd);
989 }
Joerg Roedel431b2a22008-07-11 17:14:22 +0200990
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200991 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200992}
993
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200994static void iommu_flush_all(struct amd_iommu *iommu)
995{
996 struct iommu_cmd cmd;
997
998 build_inv_all(&cmd);
999
1000 iommu_queue_command(iommu, &cmd);
1001 iommu_completion_wait(iommu);
1002}
1003
Joerg Roedel7ef27982012-06-21 16:46:04 +02001004static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1005{
1006 struct iommu_cmd cmd;
1007
1008 build_inv_irt(&cmd, devid);
1009
1010 iommu_queue_command(iommu, &cmd);
1011}
1012
1013static void iommu_flush_irt_all(struct amd_iommu *iommu)
1014{
1015 u32 devid;
1016
1017 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1018 iommu_flush_irt(iommu, devid);
1019
1020 iommu_completion_wait(iommu);
1021}
1022
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001023void iommu_flush_all_caches(struct amd_iommu *iommu)
1024{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001025 if (iommu_feature(iommu, FEATURE_IA)) {
1026 iommu_flush_all(iommu);
1027 } else {
1028 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001029 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001030 iommu_flush_tlb_all(iommu);
1031 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001032}
1033
Joerg Roedel431b2a22008-07-11 17:14:22 +02001034/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001035 * Command send function for flushing on-device TLB
1036 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001037static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1038 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001039{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001040 struct amd_iommu *iommu;
1041 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001042 int qdep;
1043
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001044 qdep = dev_data->ats.qdep;
1045 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001046
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001047 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001048
1049 return iommu_queue_command(iommu, &cmd);
1050}
1051
1052/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001053 * Command send function for invalidating a device table entry
1054 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001055static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001056{
1057 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001058 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001059 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001060
Joerg Roedel6c542042011-06-09 17:07:31 +02001061 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001062 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedel3fa43652009-11-26 15:04:38 +01001063
Joerg Roedelf62dda62011-06-09 12:55:35 +02001064 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001065 if (!ret && alias != dev_data->devid)
1066 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001067 if (ret)
1068 return ret;
1069
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001070 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001071 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001072
1073 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001074}
1075
Joerg Roedel431b2a22008-07-11 17:14:22 +02001076/*
1077 * TLB invalidation function which is called from the mapping functions.
1078 * It invalidates a single PTE if the range to flush is within a single
1079 * page. Otherwise it flushes the whole TLB of the IOMMU.
1080 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001081static void __domain_flush_pages(struct protection_domain *domain,
1082 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001083{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001084 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001085 struct iommu_cmd cmd;
1086 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001087
Joerg Roedel11b64022011-04-06 11:49:28 +02001088 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001089
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001090 for (i = 0; i < amd_iommus_present; ++i) {
1091 if (!domain->dev_iommu[i])
1092 continue;
1093
1094 /*
1095 * Devices of this domain are behind this IOMMU
1096 * We need a TLB flush
1097 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001098 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001099 }
1100
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001101 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001102
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001103 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001104 continue;
1105
Joerg Roedel6c542042011-06-09 17:07:31 +02001106 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001107 }
1108
Joerg Roedel11b64022011-04-06 11:49:28 +02001109 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001110}
1111
Joerg Roedel17b124b2011-04-06 18:01:35 +02001112static void domain_flush_pages(struct protection_domain *domain,
1113 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001114{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001115 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001116}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001117
Joerg Roedel1c655772008-09-04 18:40:05 +02001118/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001119static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001120{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001121 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001122}
1123
Chris Wright42a49f92009-06-15 15:42:00 +02001124/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001125static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001126{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001127 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1128}
1129
1130static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001131{
1132 int i;
1133
1134 for (i = 0; i < amd_iommus_present; ++i) {
1135 if (!domain->dev_iommu[i])
1136 continue;
1137
1138 /*
1139 * Devices of this domain are behind this IOMMU
1140 * We need to wait for completion of all commands.
1141 */
1142 iommu_completion_wait(amd_iommus[i]);
1143 }
1144}
1145
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001146
Joerg Roedel43f49602008-12-02 21:01:12 +01001147/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001148 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001149 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001150static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001151{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001152 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001153
1154 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001155 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001156}
1157
Joerg Roedel431b2a22008-07-11 17:14:22 +02001158/****************************************************************************
1159 *
1160 * The functions below are used the create the page table mappings for
1161 * unity mapped regions.
1162 *
1163 ****************************************************************************/
1164
1165/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001166 * This function is used to add another level to an IO page table. Adding
1167 * another level increases the size of the address space by 9 bits to a size up
1168 * to 64 bits.
1169 */
1170static bool increase_address_space(struct protection_domain *domain,
1171 gfp_t gfp)
1172{
1173 u64 *pte;
1174
1175 if (domain->mode == PAGE_MODE_6_LEVEL)
1176 /* address space already 64 bit large */
1177 return false;
1178
1179 pte = (void *)get_zeroed_page(gfp);
1180 if (!pte)
1181 return false;
1182
1183 *pte = PM_LEVEL_PDE(domain->mode,
1184 virt_to_phys(domain->pt_root));
1185 domain->pt_root = pte;
1186 domain->mode += 1;
1187 domain->updated = true;
1188
1189 return true;
1190}
1191
1192static u64 *alloc_pte(struct protection_domain *domain,
1193 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001194 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001195 u64 **pte_page,
1196 gfp_t gfp)
1197{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001198 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001199 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001200
1201 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001202
1203 while (address > PM_LEVEL_SIZE(domain->mode))
1204 increase_address_space(domain, gfp);
1205
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001206 level = domain->mode - 1;
1207 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1208 address = PAGE_SIZE_ALIGN(address, page_size);
1209 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001210
1211 while (level > end_lvl) {
1212 if (!IOMMU_PTE_PRESENT(*pte)) {
1213 page = (u64 *)get_zeroed_page(gfp);
1214 if (!page)
1215 return NULL;
1216 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1217 }
1218
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001219 /* No level skipping support yet */
1220 if (PM_PTE_LEVEL(*pte) != level)
1221 return NULL;
1222
Joerg Roedel308973d2009-11-24 17:43:32 +01001223 level -= 1;
1224
1225 pte = IOMMU_PTE_PAGE(*pte);
1226
1227 if (pte_page && level == end_lvl)
1228 *pte_page = pte;
1229
1230 pte = &pte[PM_LEVEL_INDEX(level, address)];
1231 }
1232
1233 return pte;
1234}
1235
1236/*
1237 * This function checks if there is a PTE for a given dma address. If
1238 * there is one, it returns the pointer to it.
1239 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001240static u64 *fetch_pte(struct protection_domain *domain,
1241 unsigned long address,
1242 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001243{
1244 int level;
1245 u64 *pte;
1246
Joerg Roedel24cd7722010-01-19 17:27:39 +01001247 if (address > PM_LEVEL_SIZE(domain->mode))
1248 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001249
Joerg Roedel3039ca12015-04-01 14:58:48 +02001250 level = domain->mode - 1;
1251 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1252 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001253
1254 while (level > 0) {
1255
1256 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001257 if (!IOMMU_PTE_PRESENT(*pte))
1258 return NULL;
1259
Joerg Roedel24cd7722010-01-19 17:27:39 +01001260 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001261 if (PM_PTE_LEVEL(*pte) == 7 ||
1262 PM_PTE_LEVEL(*pte) == 0)
1263 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001264
1265 /* No level skipping support yet */
1266 if (PM_PTE_LEVEL(*pte) != level)
1267 return NULL;
1268
Joerg Roedel308973d2009-11-24 17:43:32 +01001269 level -= 1;
1270
Joerg Roedel24cd7722010-01-19 17:27:39 +01001271 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001272 pte = IOMMU_PTE_PAGE(*pte);
1273 pte = &pte[PM_LEVEL_INDEX(level, address)];
1274 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1275 }
1276
1277 if (PM_PTE_LEVEL(*pte) == 0x07) {
1278 unsigned long pte_mask;
1279
1280 /*
1281 * If we have a series of large PTEs, make
1282 * sure to return a pointer to the first one.
1283 */
1284 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1285 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1286 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001287 }
1288
1289 return pte;
1290}
1291
1292/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001293 * Generic mapping functions. It maps a physical address into a DMA
1294 * address space. It allocates the page table pages if necessary.
1295 * In the future it can be extended to a generic mapping function
1296 * supporting all features of AMD IOMMU page tables like level skipping
1297 * and full 64 bit address spaces.
1298 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001299static int iommu_map_page(struct protection_domain *dom,
1300 unsigned long bus_addr,
1301 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001302 int prot,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001303 unsigned long page_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001304{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001305 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001306 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001307
Joerg Roedeld4b03662015-04-01 14:58:52 +02001308 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1309 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1310
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001311 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001312 return -EINVAL;
1313
Joerg Roedeld4b03662015-04-01 14:58:52 +02001314 count = PAGE_SIZE_PTE_COUNT(page_size);
1315 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001316
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001317 if (!pte)
1318 return -ENOMEM;
1319
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001320 for (i = 0; i < count; ++i)
1321 if (IOMMU_PTE_PRESENT(pte[i]))
1322 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001323
Joerg Roedeld4b03662015-04-01 14:58:52 +02001324 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001325 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1326 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1327 } else
1328 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1329
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001330 if (prot & IOMMU_PROT_IR)
1331 __pte |= IOMMU_PTE_IR;
1332 if (prot & IOMMU_PROT_IW)
1333 __pte |= IOMMU_PTE_IW;
1334
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001335 for (i = 0; i < count; ++i)
1336 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001337
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001338 update_domain(dom);
1339
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001340 return 0;
1341}
1342
Joerg Roedel24cd7722010-01-19 17:27:39 +01001343static unsigned long iommu_unmap_page(struct protection_domain *dom,
1344 unsigned long bus_addr,
1345 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001346{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001347 unsigned long long unmapped;
1348 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001349 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001350
Joerg Roedel24cd7722010-01-19 17:27:39 +01001351 BUG_ON(!is_power_of_2(page_size));
1352
1353 unmapped = 0;
1354
1355 while (unmapped < page_size) {
1356
Joerg Roedel71b390e2015-04-01 14:58:49 +02001357 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001358
Joerg Roedel71b390e2015-04-01 14:58:49 +02001359 if (pte) {
1360 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001361
Joerg Roedel71b390e2015-04-01 14:58:49 +02001362 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001363 for (i = 0; i < count; i++)
1364 pte[i] = 0ULL;
1365 }
1366
1367 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1368 unmapped += unmap_size;
1369 }
1370
Alex Williamson60d0ca32013-06-21 14:33:19 -06001371 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001372
1373 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001374}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001375
Joerg Roedel431b2a22008-07-11 17:14:22 +02001376/****************************************************************************
1377 *
1378 * The next functions belong to the address allocator for the dma_ops
1379 * interface functions. They work like the allocators in the other IOMMU
1380 * drivers. Its basically a bitmap which marks the allocated pages in
1381 * the aperture. Maybe it could be enhanced in the future to a more
1382 * efficient allocator.
1383 *
1384 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001385
Joerg Roedel431b2a22008-07-11 17:14:22 +02001386/*
Joerg Roedel384de722009-05-15 12:30:05 +02001387 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001388 *
1389 * called with domain->lock held
1390 */
Joerg Roedel384de722009-05-15 12:30:05 +02001391
Joerg Roedel9cabe892009-05-18 16:38:55 +02001392/*
Joerg Roedel171e7b32009-11-24 17:47:56 +01001393 * Used to reserve address ranges in the aperture (e.g. for exclusion
1394 * ranges.
1395 */
1396static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1397 unsigned long start_page,
1398 unsigned int pages)
1399{
1400 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1401
1402 if (start_page + pages > last_page)
1403 pages = last_page - start_page;
1404
1405 for (i = start_page; i < start_page + pages; ++i) {
1406 int index = i / APERTURE_RANGE_PAGES;
1407 int page = i % APERTURE_RANGE_PAGES;
1408 __set_bit(page, dom->aperture[index]->bitmap);
1409 }
1410}
1411
1412/*
Joerg Roedel9cabe892009-05-18 16:38:55 +02001413 * This function is used to add a new aperture range to an existing
1414 * aperture in case of dma_ops domain allocation or address allocation
1415 * failure.
1416 */
Joerg Roedel576175c2009-11-23 19:08:46 +01001417static int alloc_new_range(struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001418 bool populate, gfp_t gfp)
1419{
1420 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel576175c2009-11-23 19:08:46 +01001421 struct amd_iommu *iommu;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001422 unsigned long i, old_size, pte_pgsize;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001423
Joerg Roedelf5e97052009-05-22 12:31:53 +02001424#ifdef CONFIG_IOMMU_STRESS
1425 populate = false;
1426#endif
1427
Joerg Roedel9cabe892009-05-18 16:38:55 +02001428 if (index >= APERTURE_MAX_RANGES)
1429 return -ENOMEM;
1430
1431 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1432 if (!dma_dom->aperture[index])
1433 return -ENOMEM;
1434
1435 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1436 if (!dma_dom->aperture[index]->bitmap)
1437 goto out_free;
1438
1439 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1440
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001441 spin_lock_init(&dma_dom->aperture[index]->bitmap_lock);
1442
Joerg Roedel9cabe892009-05-18 16:38:55 +02001443 if (populate) {
1444 unsigned long address = dma_dom->aperture_size;
1445 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1446 u64 *pte, *pte_page;
1447
1448 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001449 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
Joerg Roedel9cabe892009-05-18 16:38:55 +02001450 &pte_page, gfp);
1451 if (!pte)
1452 goto out_free;
1453
1454 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1455
1456 address += APERTURE_RANGE_SIZE / 64;
1457 }
1458 }
1459
Joerg Roedel17f5b562011-07-06 17:14:44 +02001460 old_size = dma_dom->aperture_size;
Joerg Roedel9cabe892009-05-18 16:38:55 +02001461 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1462
Joerg Roedel17f5b562011-07-06 17:14:44 +02001463 /* Reserve address range used for MSI messages */
1464 if (old_size < MSI_ADDR_BASE_LO &&
1465 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1466 unsigned long spage;
1467 int pages;
1468
1469 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1470 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1471
1472 dma_ops_reserve_addresses(dma_dom, spage, pages);
1473 }
1474
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001475 /* Initialize the exclusion range if necessary */
Joerg Roedel576175c2009-11-23 19:08:46 +01001476 for_each_iommu(iommu) {
1477 if (iommu->exclusion_start &&
1478 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1479 && iommu->exclusion_start < dma_dom->aperture_size) {
1480 unsigned long startpage;
1481 int pages = iommu_num_pages(iommu->exclusion_start,
1482 iommu->exclusion_length,
1483 PAGE_SIZE);
1484 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1485 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1486 }
Joerg Roedel00cd1222009-05-19 09:52:40 +02001487 }
1488
1489 /*
1490 * Check for areas already mapped as present in the new aperture
1491 * range and mark those pages as reserved in the allocator. Such
1492 * mappings may already exist as a result of requested unity
1493 * mappings for devices.
1494 */
1495 for (i = dma_dom->aperture[index]->offset;
1496 i < dma_dom->aperture_size;
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001497 i += pte_pgsize) {
Joerg Roedel3039ca12015-04-01 14:58:48 +02001498 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001499 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1500 continue;
1501
Joerg Roedel5d7c94c2015-04-01 14:58:50 +02001502 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1503 pte_pgsize >> 12);
Joerg Roedel00cd1222009-05-19 09:52:40 +02001504 }
1505
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001506 update_domain(&dma_dom->domain);
1507
Joerg Roedel9cabe892009-05-18 16:38:55 +02001508 return 0;
1509
1510out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001511 update_domain(&dma_dom->domain);
1512
Joerg Roedel9cabe892009-05-18 16:38:55 +02001513 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1514
1515 kfree(dma_dom->aperture[index]);
1516 dma_dom->aperture[index] = NULL;
1517
1518 return -ENOMEM;
1519}
1520
Joerg Roedela0f51442015-12-21 16:20:09 +01001521static dma_addr_t dma_ops_aperture_alloc(struct aperture_range *range,
1522 unsigned long pages,
1523 unsigned long next_bit,
1524 unsigned long dma_mask,
1525 unsigned long boundary_size,
1526 unsigned long align_mask)
1527{
1528 unsigned long offset, limit, flags;
1529 dma_addr_t address;
1530
1531 offset = range->offset >> PAGE_SHIFT;
1532 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1533 dma_mask >> PAGE_SHIFT);
1534
1535 spin_lock_irqsave(&range->bitmap_lock, flags);
1536 address = iommu_area_alloc(range->bitmap, limit, next_bit, pages,
1537 offset, boundary_size, align_mask);
1538 spin_unlock_irqrestore(&range->bitmap_lock, flags);
1539
1540 return address;
1541}
1542
Joerg Roedel384de722009-05-15 12:30:05 +02001543static unsigned long dma_ops_area_alloc(struct device *dev,
1544 struct dma_ops_domain *dom,
1545 unsigned int pages,
1546 unsigned long align_mask,
1547 u64 dma_mask,
1548 unsigned long start)
1549{
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001550 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +02001551 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1552 int i = start >> APERTURE_RANGE_SHIFT;
Joerg Roedele6aabee2015-05-27 09:26:09 +02001553 unsigned long boundary_size, mask;
Joerg Roedel384de722009-05-15 12:30:05 +02001554 unsigned long address = -1;
Joerg Roedel384de722009-05-15 12:30:05 +02001555
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001556 next_bit >>= PAGE_SHIFT;
1557
Joerg Roedele6aabee2015-05-27 09:26:09 +02001558 mask = dma_get_seg_boundary(dev);
1559
1560 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
1561 1UL << (BITS_PER_LONG - PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001562
1563 for (;i < max_index; ++i) {
Joerg Roedel384de722009-05-15 12:30:05 +02001564 if (dom->aperture[i]->offset >= dma_mask)
1565 break;
1566
Joerg Roedela0f51442015-12-21 16:20:09 +01001567 address = dma_ops_aperture_alloc(dom->aperture[i], pages,
1568 next_bit, dma_mask,
1569 boundary_size, align_mask);
Joerg Roedel384de722009-05-15 12:30:05 +02001570 if (address != -1) {
1571 address = dom->aperture[i]->offset +
1572 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001573 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +02001574 break;
1575 }
1576
1577 next_bit = 0;
1578 }
1579
1580 return address;
1581}
1582
Joerg Roedeld3086442008-06-26 21:27:57 +02001583static unsigned long dma_ops_alloc_addresses(struct device *dev,
1584 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001585 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001586 unsigned long align_mask,
1587 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +02001588{
Joerg Roedeld3086442008-06-26 21:27:57 +02001589 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +02001590
Joerg Roedelfe16f082009-05-22 12:27:53 +02001591#ifdef CONFIG_IOMMU_STRESS
1592 dom->next_address = 0;
1593 dom->need_flush = true;
1594#endif
Joerg Roedeld3086442008-06-26 21:27:57 +02001595
Joerg Roedel384de722009-05-15 12:30:05 +02001596 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001597 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +02001598
Joerg Roedel1c655772008-09-04 18:40:05 +02001599 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001600 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +02001601 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1602 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001603 dom->need_flush = true;
1604 }
Joerg Roedeld3086442008-06-26 21:27:57 +02001605
Joerg Roedel384de722009-05-15 12:30:05 +02001606 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001607 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +02001608
1609 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1610
1611 return address;
1612}
1613
Joerg Roedel431b2a22008-07-11 17:14:22 +02001614/*
1615 * The address free function.
1616 *
1617 * called with domain->lock held
1618 */
Joerg Roedeld3086442008-06-26 21:27:57 +02001619static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1620 unsigned long address,
1621 unsigned int pages)
1622{
Joerg Roedel384de722009-05-15 12:30:05 +02001623 unsigned i = address >> APERTURE_RANGE_SHIFT;
1624 struct aperture_range *range = dom->aperture[i];
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001625 unsigned long flags;
Joerg Roedel80be3082008-11-06 14:59:05 +01001626
Joerg Roedel384de722009-05-15 12:30:05 +02001627 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1628
Joerg Roedel47bccd62009-05-22 12:40:54 +02001629#ifdef CONFIG_IOMMU_STRESS
1630 if (i < 4)
1631 return;
1632#endif
1633
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001634 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +01001635 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +02001636
1637 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001638
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001639 spin_lock_irqsave(&range->bitmap_lock, flags);
Akinobu Mitaa66022c2009-12-15 16:48:28 -08001640 bitmap_clear(range->bitmap, address, pages);
Joerg Roedel08c5fb92015-12-21 13:04:49 +01001641 spin_unlock_irqrestore(&range->bitmap_lock, flags);
Joerg Roedel384de722009-05-15 12:30:05 +02001642
Joerg Roedeld3086442008-06-26 21:27:57 +02001643}
1644
Joerg Roedel431b2a22008-07-11 17:14:22 +02001645/****************************************************************************
1646 *
1647 * The next functions belong to the domain allocation. A domain is
1648 * allocated for every IOMMU as the default domain. If device isolation
1649 * is enabled, every device get its own domain. The most important thing
1650 * about domains is the page table mapping the DMA address space they
1651 * contain.
1652 *
1653 ****************************************************************************/
1654
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001655/*
1656 * This function adds a protection domain to the global protection domain list
1657 */
1658static void add_domain_to_list(struct protection_domain *domain)
1659{
1660 unsigned long flags;
1661
1662 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1663 list_add(&domain->list, &amd_iommu_pd_list);
1664 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1665}
1666
1667/*
1668 * This function removes a protection domain to the global
1669 * protection domain list
1670 */
1671static void del_domain_from_list(struct protection_domain *domain)
1672{
1673 unsigned long flags;
1674
1675 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1676 list_del(&domain->list);
1677 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1678}
1679
Joerg Roedelec487d12008-06-26 21:27:58 +02001680static u16 domain_id_alloc(void)
1681{
1682 unsigned long flags;
1683 int id;
1684
1685 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1686 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1687 BUG_ON(id == 0);
1688 if (id > 0 && id < MAX_DOMAIN_ID)
1689 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1690 else
1691 id = 0;
1692 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1693
1694 return id;
1695}
1696
Joerg Roedela2acfb72008-12-02 18:28:53 +01001697static void domain_id_free(int id)
1698{
1699 unsigned long flags;
1700
1701 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1702 if (id > 0 && id < MAX_DOMAIN_ID)
1703 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1704 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1705}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001706
Joerg Roedel5c34c402013-06-20 20:22:58 +02001707#define DEFINE_FREE_PT_FN(LVL, FN) \
1708static void free_pt_##LVL (unsigned long __pt) \
1709{ \
1710 unsigned long p; \
1711 u64 *pt; \
1712 int i; \
1713 \
1714 pt = (u64 *)__pt; \
1715 \
1716 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001717 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001718 if (!IOMMU_PTE_PRESENT(pt[i])) \
1719 continue; \
1720 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001721 /* Large PTE? */ \
1722 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1723 PM_PTE_LEVEL(pt[i]) == 7) \
1724 continue; \
1725 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001726 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1727 FN(p); \
1728 } \
1729 free_page((unsigned long)pt); \
1730}
1731
1732DEFINE_FREE_PT_FN(l2, free_page)
1733DEFINE_FREE_PT_FN(l3, free_pt_l2)
1734DEFINE_FREE_PT_FN(l4, free_pt_l3)
1735DEFINE_FREE_PT_FN(l5, free_pt_l4)
1736DEFINE_FREE_PT_FN(l6, free_pt_l5)
1737
Joerg Roedel86db2e52008-12-02 18:20:21 +01001738static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001739{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001740 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001741
Joerg Roedel5c34c402013-06-20 20:22:58 +02001742 switch (domain->mode) {
1743 case PAGE_MODE_NONE:
1744 break;
1745 case PAGE_MODE_1_LEVEL:
1746 free_page(root);
1747 break;
1748 case PAGE_MODE_2_LEVEL:
1749 free_pt_l2(root);
1750 break;
1751 case PAGE_MODE_3_LEVEL:
1752 free_pt_l3(root);
1753 break;
1754 case PAGE_MODE_4_LEVEL:
1755 free_pt_l4(root);
1756 break;
1757 case PAGE_MODE_5_LEVEL:
1758 free_pt_l5(root);
1759 break;
1760 case PAGE_MODE_6_LEVEL:
1761 free_pt_l6(root);
1762 break;
1763 default:
1764 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001765 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001766}
1767
Joerg Roedelb16137b2011-11-21 16:50:23 +01001768static void free_gcr3_tbl_level1(u64 *tbl)
1769{
1770 u64 *ptr;
1771 int i;
1772
1773 for (i = 0; i < 512; ++i) {
1774 if (!(tbl[i] & GCR3_VALID))
1775 continue;
1776
1777 ptr = __va(tbl[i] & PAGE_MASK);
1778
1779 free_page((unsigned long)ptr);
1780 }
1781}
1782
1783static void free_gcr3_tbl_level2(u64 *tbl)
1784{
1785 u64 *ptr;
1786 int i;
1787
1788 for (i = 0; i < 512; ++i) {
1789 if (!(tbl[i] & GCR3_VALID))
1790 continue;
1791
1792 ptr = __va(tbl[i] & PAGE_MASK);
1793
1794 free_gcr3_tbl_level1(ptr);
1795 }
1796}
1797
Joerg Roedel52815b72011-11-17 17:24:28 +01001798static void free_gcr3_table(struct protection_domain *domain)
1799{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001800 if (domain->glx == 2)
1801 free_gcr3_tbl_level2(domain->gcr3_tbl);
1802 else if (domain->glx == 1)
1803 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001804 else
1805 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001806
Joerg Roedel52815b72011-11-17 17:24:28 +01001807 free_page((unsigned long)domain->gcr3_tbl);
1808}
1809
Joerg Roedel431b2a22008-07-11 17:14:22 +02001810/*
1811 * Free a domain, only used if something went wrong in the
1812 * allocation path and we need to free an already allocated page table
1813 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001814static void dma_ops_domain_free(struct dma_ops_domain *dom)
1815{
Joerg Roedel384de722009-05-15 12:30:05 +02001816 int i;
1817
Joerg Roedelec487d12008-06-26 21:27:58 +02001818 if (!dom)
1819 return;
1820
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001821 del_domain_from_list(&dom->domain);
1822
Joerg Roedel86db2e52008-12-02 18:20:21 +01001823 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001824
Joerg Roedel384de722009-05-15 12:30:05 +02001825 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1826 if (!dom->aperture[i])
1827 continue;
1828 free_page((unsigned long)dom->aperture[i]->bitmap);
1829 kfree(dom->aperture[i]);
1830 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001831
1832 kfree(dom);
1833}
1834
Joerg Roedel431b2a22008-07-11 17:14:22 +02001835/*
1836 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001837 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001838 * structures required for the dma_ops interface
1839 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001840static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001841{
1842 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001843
1844 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1845 if (!dma_dom)
1846 return NULL;
1847
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001848 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001849 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001850
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001851 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001852 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001853 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001854 dma_dom->domain.priv = dma_dom;
1855 if (!dma_dom->domain.pt_root)
1856 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001857
Joerg Roedel1c655772008-09-04 18:40:05 +02001858 dma_dom->need_flush = false;
1859
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001860 add_domain_to_list(&dma_dom->domain);
1861
Joerg Roedel576175c2009-11-23 19:08:46 +01001862 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001863 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001864
Joerg Roedel431b2a22008-07-11 17:14:22 +02001865 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001866 * mark the first page as allocated so we never return 0 as
1867 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001868 */
Joerg Roedel384de722009-05-15 12:30:05 +02001869 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001870 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001871
Joerg Roedelec487d12008-06-26 21:27:58 +02001872
1873 return dma_dom;
1874
1875free_dma_dom:
1876 dma_ops_domain_free(dma_dom);
1877
1878 return NULL;
1879}
1880
Joerg Roedel431b2a22008-07-11 17:14:22 +02001881/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001882 * little helper function to check whether a given protection domain is a
1883 * dma_ops domain
1884 */
1885static bool dma_ops_domain(struct protection_domain *domain)
1886{
1887 return domain->flags & PD_DMA_OPS_MASK;
1888}
1889
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001890static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001891{
Joerg Roedel132bd682011-11-17 14:18:46 +01001892 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001893 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001894
Joerg Roedel132bd682011-11-17 14:18:46 +01001895 if (domain->mode != PAGE_MODE_NONE)
1896 pte_root = virt_to_phys(domain->pt_root);
1897
Joerg Roedel38ddf412008-09-11 10:38:32 +02001898 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1899 << DEV_ENTRY_MODE_SHIFT;
1900 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001901
Joerg Roedelee6c2862011-11-09 12:06:03 +01001902 flags = amd_iommu_dev_table[devid].data[1];
1903
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001904 if (ats)
1905 flags |= DTE_FLAG_IOTLB;
1906
Joerg Roedel52815b72011-11-17 17:24:28 +01001907 if (domain->flags & PD_IOMMUV2_MASK) {
1908 u64 gcr3 = __pa(domain->gcr3_tbl);
1909 u64 glx = domain->glx;
1910 u64 tmp;
1911
1912 pte_root |= DTE_FLAG_GV;
1913 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1914
1915 /* First mask out possible old values for GCR3 table */
1916 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1917 flags &= ~tmp;
1918
1919 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1920 flags &= ~tmp;
1921
1922 /* Encode GCR3 table into DTE */
1923 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1924 pte_root |= tmp;
1925
1926 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1927 flags |= tmp;
1928
1929 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1930 flags |= tmp;
1931 }
1932
Joerg Roedelee6c2862011-11-09 12:06:03 +01001933 flags &= ~(0xffffUL);
1934 flags |= domain->id;
1935
1936 amd_iommu_dev_table[devid].data[1] = flags;
1937 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001938}
1939
Joerg Roedel15898bb2009-11-24 15:39:42 +01001940static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001941{
Joerg Roedel355bf552008-12-08 12:02:41 +01001942 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001943 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1944 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001945
Joerg Roedelc5cca142009-10-09 18:31:20 +02001946 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001947}
1948
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001949static void do_attach(struct iommu_dev_data *dev_data,
1950 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001951{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001952 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001953 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001954 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001955
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001956 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001957 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001958 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001959
1960 /* Update data structures */
1961 dev_data->domain = domain;
1962 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001963
1964 /* Do reference counting */
1965 domain->dev_iommu[iommu->index] += 1;
1966 domain->dev_cnt += 1;
1967
Joerg Roedele25bfb52015-10-20 17:33:38 +02001968 /* Update device table */
1969 set_dte_entry(dev_data->devid, domain, ats);
1970 if (alias != dev_data->devid)
1971 set_dte_entry(dev_data->devid, domain, ats);
1972
Joerg Roedel6c542042011-06-09 17:07:31 +02001973 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001974}
1975
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001976static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001977{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001978 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001979 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001980
Joerg Roedel5adad992015-10-09 16:23:33 +02001981 /*
1982 * First check if the device is still attached. It might already
1983 * be detached from its domain because the generic
1984 * iommu_detach_group code detached it and we try again here in
1985 * our alias handling.
1986 */
1987 if (!dev_data->domain)
1988 return;
1989
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001990 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele25bfb52015-10-20 17:33:38 +02001991 alias = amd_iommu_alias_table[dev_data->devid];
Joerg Roedelc5cca142009-10-09 18:31:20 +02001992
Joerg Roedelc4596112009-11-20 14:57:32 +01001993 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001994 dev_data->domain->dev_iommu[iommu->index] -= 1;
1995 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001996
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001997 /* Update data structures */
1998 dev_data->domain = NULL;
1999 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002000 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002001 if (alias != dev_data->devid)
2002 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002003
2004 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002005 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002006}
2007
2008/*
2009 * If a device is not yet associated with a domain, this function does
2010 * assigns it visible for the hardware
2011 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002012static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002013 struct protection_domain *domain)
2014{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002015 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002016
Joerg Roedel272e4f92015-10-20 17:33:37 +02002017 /*
2018 * Must be called with IRQs disabled. Warn here to detect early
2019 * when its not.
2020 */
2021 WARN_ON(!irqs_disabled());
2022
Joerg Roedel15898bb2009-11-24 15:39:42 +01002023 /* lock domain */
2024 spin_lock(&domain->lock);
2025
Joerg Roedel397111a2014-08-05 17:31:51 +02002026 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002027 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002028 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002029
Joerg Roedel397111a2014-08-05 17:31:51 +02002030 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002031 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002032
Julia Lawall84fe6c12010-05-27 12:31:51 +02002033 ret = 0;
2034
2035out_unlock:
2036
Joerg Roedel355bf552008-12-08 12:02:41 +01002037 /* ready */
2038 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002039
Julia Lawall84fe6c12010-05-27 12:31:51 +02002040 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002041}
2042
Joerg Roedel52815b72011-11-17 17:24:28 +01002043
2044static void pdev_iommuv2_disable(struct pci_dev *pdev)
2045{
2046 pci_disable_ats(pdev);
2047 pci_disable_pri(pdev);
2048 pci_disable_pasid(pdev);
2049}
2050
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002051/* FIXME: Change generic reset-function to do the same */
2052static int pri_reset_while_enabled(struct pci_dev *pdev)
2053{
2054 u16 control;
2055 int pos;
2056
Joerg Roedel46277b72011-12-07 14:34:02 +01002057 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002058 if (!pos)
2059 return -EINVAL;
2060
Joerg Roedel46277b72011-12-07 14:34:02 +01002061 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2062 control |= PCI_PRI_CTRL_RESET;
2063 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002064
2065 return 0;
2066}
2067
Joerg Roedel52815b72011-11-17 17:24:28 +01002068static int pdev_iommuv2_enable(struct pci_dev *pdev)
2069{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002070 bool reset_enable;
2071 int reqs, ret;
2072
2073 /* FIXME: Hardcode number of outstanding requests for now */
2074 reqs = 32;
2075 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2076 reqs = 1;
2077 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002078
2079 /* Only allow access to user-accessible pages */
2080 ret = pci_enable_pasid(pdev, 0);
2081 if (ret)
2082 goto out_err;
2083
2084 /* First reset the PRI state of the device */
2085 ret = pci_reset_pri(pdev);
2086 if (ret)
2087 goto out_err;
2088
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002089 /* Enable PRI */
2090 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002091 if (ret)
2092 goto out_err;
2093
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002094 if (reset_enable) {
2095 ret = pri_reset_while_enabled(pdev);
2096 if (ret)
2097 goto out_err;
2098 }
2099
Joerg Roedel52815b72011-11-17 17:24:28 +01002100 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2101 if (ret)
2102 goto out_err;
2103
2104 return 0;
2105
2106out_err:
2107 pci_disable_pri(pdev);
2108 pci_disable_pasid(pdev);
2109
2110 return ret;
2111}
2112
Joerg Roedelc99afa22011-11-21 18:19:25 +01002113/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002114#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002115
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002116static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002117{
Joerg Roedela3b93122012-04-12 12:49:26 +02002118 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002119 int pos;
2120
Joerg Roedel46277b72011-12-07 14:34:02 +01002121 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002122 if (!pos)
2123 return false;
2124
Joerg Roedela3b93122012-04-12 12:49:26 +02002125 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002126
Joerg Roedela3b93122012-04-12 12:49:26 +02002127 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002128}
2129
Joerg Roedel15898bb2009-11-24 15:39:42 +01002130/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002131 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002132 * assigns it visible for the hardware
2133 */
2134static int attach_device(struct device *dev,
2135 struct protection_domain *domain)
2136{
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002137 struct pci_dev *pdev = to_pci_dev(dev);
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002138 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002139 unsigned long flags;
2140 int ret;
2141
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002142 dev_data = get_dev_data(dev);
2143
Joerg Roedel52815b72011-11-17 17:24:28 +01002144 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002145 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002146 return -EINVAL;
2147
Joerg Roedel02ca2022015-07-28 16:58:49 +02002148 if (dev_data->iommu_v2) {
2149 if (pdev_iommuv2_enable(pdev) != 0)
2150 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002151
Joerg Roedel02ca2022015-07-28 16:58:49 +02002152 dev_data->ats.enabled = true;
2153 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2154 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2155 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002156 } else if (amd_iommu_iotlb_sup &&
2157 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002158 dev_data->ats.enabled = true;
2159 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2160 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002161
Joerg Roedel15898bb2009-11-24 15:39:42 +01002162 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002163 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002164 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2165
2166 /*
2167 * We might boot into a crash-kernel here. The crashed kernel
2168 * left the caches in the IOMMU dirty. So we have to flush
2169 * here to evict all dirty stuff.
2170 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002171 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002172
2173 return ret;
2174}
2175
2176/*
2177 * Removes a device from a protection domain (unlocked)
2178 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002179static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002180{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002181 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002182
Joerg Roedel272e4f92015-10-20 17:33:37 +02002183 /*
2184 * Must be called with IRQs disabled. Warn here to detect early
2185 * when its not.
2186 */
2187 WARN_ON(!irqs_disabled());
2188
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002189 if (WARN_ON(!dev_data->domain))
2190 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002191
Joerg Roedel2ca76272010-01-22 16:45:31 +01002192 domain = dev_data->domain;
2193
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002194 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002195
Joerg Roedel150952f2015-10-20 17:33:35 +02002196 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002197
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002198 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002199}
2200
2201/*
2202 * Removes a device from a protection domain (with devtable_lock held)
2203 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002204static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002205{
Joerg Roedel52815b72011-11-17 17:24:28 +01002206 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002207 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002208 unsigned long flags;
2209
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002210 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002211 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002212
Joerg Roedel355bf552008-12-08 12:02:41 +01002213 /* lock device table */
2214 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002215 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002216 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002217
Joerg Roedel02ca2022015-07-28 16:58:49 +02002218 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002219 pdev_iommuv2_disable(to_pci_dev(dev));
2220 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002221 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002222
2223 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002224}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002225
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002226static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002227{
Joerg Roedel71f77582011-06-09 19:03:15 +02002228 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002229 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002230 struct amd_iommu *iommu;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002231 u16 devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002232 int ret;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002233
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002234 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002235 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002236
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002237 devid = get_device_id(dev);
2238 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002239
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002240 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002241 if (ret) {
2242 if (ret != -ENOTSUPP)
2243 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2244 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002245
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002246 iommu_ignore_device(dev);
Joerg Roedel343e9ca2015-05-28 18:41:43 +02002247 dev->archdata.dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002248 goto out;
2249 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002250 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002251
Joerg Roedel07ee8692015-05-28 18:41:42 +02002252 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002253
2254 BUG_ON(!dev_data);
2255
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002256 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002257 iommu_request_dm_for_dev(dev);
2258
2259 /* Domains are initialized for this device - have a look what we ended up with */
2260 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002261 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002262 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002263 else
Joerg Roedel07ee8692015-05-28 18:41:42 +02002264 dev->archdata.dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002265
2266out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002267 iommu_completion_wait(iommu);
2268
Joerg Roedele275a2a2008-12-10 18:27:25 +01002269 return 0;
2270}
2271
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002272static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002273{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002274 struct amd_iommu *iommu;
2275 u16 devid;
2276
2277 if (!check_device(dev))
2278 return;
2279
2280 devid = get_device_id(dev);
2281 iommu = amd_iommu_rlookup_table[devid];
2282
2283 iommu_uninit_device(dev);
2284 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002285}
2286
Joerg Roedel431b2a22008-07-11 17:14:22 +02002287/*****************************************************************************
2288 *
2289 * The next functions belong to the dma_ops mapping/unmapping code.
2290 *
2291 *****************************************************************************/
2292
2293/*
2294 * In the dma_ops path we only have the struct device. This function
2295 * finds the corresponding IOMMU, the protection domain and the
2296 * requestor id for a given device.
2297 * If the device is not yet associated with a domain this is also done
2298 * in this function.
2299 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002300static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002301{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002302 struct protection_domain *domain;
Joerg Roedel063071d2015-05-28 18:41:38 +02002303 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002304
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002305 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002306 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002307
Joerg Roedel063071d2015-05-28 18:41:38 +02002308 io_domain = iommu_get_domain_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002309 if (!io_domain)
2310 return NULL;
Joerg Roedel063071d2015-05-28 18:41:38 +02002311
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002312 domain = to_pdomain(io_domain);
2313 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002314 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002315
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002316 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002317}
2318
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002319static void update_device_table(struct protection_domain *domain)
2320{
Joerg Roedel492667d2009-11-27 13:25:47 +01002321 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002322
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002323 list_for_each_entry(dev_data, &domain->dev_list, list)
2324 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002325}
2326
2327static void update_domain(struct protection_domain *domain)
2328{
2329 if (!domain->updated)
2330 return;
2331
2332 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002333
2334 domain_flush_devices(domain);
2335 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002336
2337 domain->updated = false;
2338}
2339
Joerg Roedel431b2a22008-07-11 17:14:22 +02002340/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02002341 * This function fetches the PTE for a given address in the aperture
2342 */
2343static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2344 unsigned long address)
2345{
Joerg Roedel384de722009-05-15 12:30:05 +02002346 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02002347 u64 *pte, *pte_page;
2348
Joerg Roedel384de722009-05-15 12:30:05 +02002349 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2350 if (!aperture)
2351 return NULL;
2352
2353 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02002354 if (!pte) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01002355 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002356 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02002357 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2358 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002359 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002360
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002361 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02002362
2363 return pte;
2364}
2365
2366/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002367 * This is the generic map function. It maps one 4kb page at paddr to
2368 * the given address in the DMA address space for the domain.
2369 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002370static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002371 unsigned long address,
2372 phys_addr_t paddr,
2373 int direction)
2374{
2375 u64 *pte, __pte;
2376
2377 WARN_ON(address > dom->aperture_size);
2378
2379 paddr &= PAGE_MASK;
2380
Joerg Roedel8bda3092009-05-12 12:02:46 +02002381 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02002382 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002383 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002384
2385 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2386
2387 if (direction == DMA_TO_DEVICE)
2388 __pte |= IOMMU_PTE_IR;
2389 else if (direction == DMA_FROM_DEVICE)
2390 __pte |= IOMMU_PTE_IW;
2391 else if (direction == DMA_BIDIRECTIONAL)
2392 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2393
Joerg Roedela7fb6682015-12-21 12:50:54 +01002394 WARN_ON_ONCE(*pte);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002395
2396 *pte = __pte;
2397
2398 return (dma_addr_t)address;
2399}
2400
Joerg Roedel431b2a22008-07-11 17:14:22 +02002401/*
2402 * The generic unmapping function for on page in the DMA address space.
2403 */
Joerg Roedel680525e2009-11-23 18:44:42 +01002404static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002405 unsigned long address)
2406{
Joerg Roedel384de722009-05-15 12:30:05 +02002407 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002408 u64 *pte;
2409
2410 if (address >= dom->aperture_size)
2411 return;
2412
Joerg Roedel384de722009-05-15 12:30:05 +02002413 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2414 if (!aperture)
2415 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002416
Joerg Roedel384de722009-05-15 12:30:05 +02002417 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2418 if (!pte)
2419 return;
2420
Joerg Roedel8c8c1432009-09-02 17:30:00 +02002421 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002422
Joerg Roedela7fb6682015-12-21 12:50:54 +01002423 WARN_ON_ONCE(!*pte);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002424
2425 *pte = 0ULL;
2426}
2427
Joerg Roedel431b2a22008-07-11 17:14:22 +02002428/*
2429 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002430 * contiguous memory region into DMA address space. It is used by all
2431 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002432 * Must be called with the domain lock held.
2433 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002434static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002435 struct dma_ops_domain *dma_dom,
2436 phys_addr_t paddr,
2437 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002438 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002439 bool align,
2440 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002441{
2442 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002443 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002444 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002445 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002446 int i;
2447
Joerg Roedele3c449f2008-10-15 22:02:11 -07002448 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449 paddr &= PAGE_MASK;
2450
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01002451 INC_STATS_COUNTER(total_map_requests);
2452
Joerg Roedelc1858972008-12-12 15:42:39 +01002453 if (pages > 1)
2454 INC_STATS_COUNTER(cross_page);
2455
Joerg Roedel6d4f3432008-09-04 19:18:02 +02002456 if (align)
2457 align_mask = (1UL << get_order(size)) - 1;
2458
Joerg Roedel11b83882009-05-19 10:23:15 +02002459retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02002460 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2461 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002462 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02002463 /*
2464 * setting next_address here will let the address
2465 * allocator only scan the new allocated range in the
2466 * first run. This is a small optimization.
2467 */
2468 dma_dom->next_address = dma_dom->aperture_size;
2469
Joerg Roedel576175c2009-11-23 19:08:46 +01002470 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
Joerg Roedel11b83882009-05-19 10:23:15 +02002471 goto out;
2472
2473 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002474 * aperture was successfully enlarged by 128 MB, try
Joerg Roedel11b83882009-05-19 10:23:15 +02002475 * allocation again
2476 */
2477 goto retry;
2478 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002479
2480 start = address;
2481 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002482 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002483 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02002484 goto out_unmap;
2485
Joerg Roedelcb76c322008-06-26 21:28:00 +02002486 paddr += PAGE_SIZE;
2487 start += PAGE_SIZE;
2488 }
2489 address += offset;
2490
Joerg Roedel5774f7c2008-12-12 15:57:30 +01002491 ADD_STATS_COUNTER(alloced_io_mem, size);
2492
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002493 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002494 domain_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02002495 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01002496 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel17b124b2011-04-06 18:01:35 +02002497 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02002498
Joerg Roedelcb76c322008-06-26 21:28:00 +02002499out:
2500 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002501
2502out_unmap:
2503
2504 for (--i; i >= 0; --i) {
2505 start -= PAGE_SIZE;
Joerg Roedel680525e2009-11-23 18:44:42 +01002506 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedel53812c12009-05-12 12:17:38 +02002507 }
2508
Joerg Roedel53b3b652015-12-21 13:14:52 +01002509 domain_flush_pages(&dma_dom->domain, address, size);
2510
Joerg Roedel53812c12009-05-12 12:17:38 +02002511 dma_ops_free_addresses(dma_dom, address, pages);
2512
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002513 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002514}
2515
Joerg Roedel431b2a22008-07-11 17:14:22 +02002516/*
2517 * Does the reverse of the __map_single function. Must be called with
2518 * the domain lock held too
2519 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002520static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002521 dma_addr_t dma_addr,
2522 size_t size,
2523 int dir)
2524{
Joerg Roedel04e04632010-09-23 16:12:48 +02002525 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002526 dma_addr_t i, start;
2527 unsigned int pages;
2528
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002529 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01002530 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02002531 return;
2532
Joerg Roedel04e04632010-09-23 16:12:48 +02002533 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002534 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002535 dma_addr &= PAGE_MASK;
2536 start = dma_addr;
2537
2538 for (i = 0; i < pages; ++i) {
Joerg Roedel680525e2009-11-23 18:44:42 +01002539 dma_ops_domain_unmap(dma_dom, start);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002540 start += PAGE_SIZE;
2541 }
2542
Joerg Roedel80be3082008-11-06 14:59:05 +01002543 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002544 domain_flush_pages(&dma_dom->domain, flush_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01002545 dma_dom->need_flush = false;
2546 }
Joerg Roedel84b3a0b2015-12-21 13:23:59 +01002547
2548 SUB_STATS_COUNTER(alloced_io_mem, size);
2549
2550 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002551}
2552
Joerg Roedel431b2a22008-07-11 17:14:22 +02002553/*
2554 * The exported map_single function for dma_ops.
2555 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002556static dma_addr_t map_page(struct device *dev, struct page *page,
2557 unsigned long offset, size_t size,
2558 enum dma_data_direction dir,
2559 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002560{
2561 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002562 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002563 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002564 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09002565 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002566
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01002567 INC_STATS_COUNTER(cnt_map_single);
2568
Joerg Roedel94f6d192009-11-24 16:40:02 +01002569 domain = get_domain(dev);
2570 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002571 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002572 else if (IS_ERR(domain))
2573 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002574
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002575 dma_mask = *dev->dma_mask;
2576
Joerg Roedel4da70b92008-06-26 21:28:01 +02002577 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002578
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002579 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002580 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002581 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002582 goto out;
2583
Joerg Roedel17b124b2011-04-06 18:01:35 +02002584 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002585
2586out:
2587 spin_unlock_irqrestore(&domain->lock, flags);
2588
2589 return addr;
2590}
2591
Joerg Roedel431b2a22008-07-11 17:14:22 +02002592/*
2593 * The exported unmap_single function for dma_ops.
2594 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002595static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2596 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002597{
2598 unsigned long flags;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002599 struct protection_domain *domain;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002600
Joerg Roedel146a6912008-12-12 15:07:12 +01002601 INC_STATS_COUNTER(cnt_unmap_single);
2602
Joerg Roedel94f6d192009-11-24 16:40:02 +01002603 domain = get_domain(dev);
2604 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002605 return;
2606
Joerg Roedel4da70b92008-06-26 21:28:01 +02002607 spin_lock_irqsave(&domain->lock, flags);
2608
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002609 __unmap_single(domain->priv, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002610
Joerg Roedel17b124b2011-04-06 18:01:35 +02002611 domain_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002612
2613 spin_unlock_irqrestore(&domain->lock, flags);
2614}
2615
Joerg Roedel431b2a22008-07-11 17:14:22 +02002616/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002617 * The exported map_sg function for dma_ops (handles scatter-gather
2618 * lists).
2619 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002620static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002621 int nelems, enum dma_data_direction dir,
2622 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002623{
2624 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002625 struct protection_domain *domain;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002626 int i;
2627 struct scatterlist *s;
2628 phys_addr_t paddr;
2629 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002630 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002631
Joerg Roedeld03f0672008-12-12 15:09:48 +01002632 INC_STATS_COUNTER(cnt_map_sg);
2633
Joerg Roedel94f6d192009-11-24 16:40:02 +01002634 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002635 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002636 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002637
Joerg Roedel832a90c2008-09-18 15:54:23 +02002638 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002639
Joerg Roedel65b050a2008-06-26 21:28:02 +02002640 spin_lock_irqsave(&domain->lock, flags);
2641
2642 for_each_sg(sglist, s, nelems, i) {
2643 paddr = sg_phys(s);
2644
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002645 s->dma_address = __map_single(dev, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002646 paddr, s->length, dir, false,
2647 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002648
2649 if (s->dma_address) {
2650 s->dma_length = s->length;
2651 mapped_elems++;
2652 } else
2653 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002654 }
2655
Joerg Roedel17b124b2011-04-06 18:01:35 +02002656 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002657
2658out:
2659 spin_unlock_irqrestore(&domain->lock, flags);
2660
2661 return mapped_elems;
2662unmap:
2663 for_each_sg(sglist, s, mapped_elems, i) {
2664 if (s->dma_address)
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002665 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002666 s->dma_length, dir);
2667 s->dma_address = s->dma_length = 0;
2668 }
2669
2670 mapped_elems = 0;
2671
2672 goto out;
2673}
2674
Joerg Roedel431b2a22008-07-11 17:14:22 +02002675/*
2676 * The exported map_sg function for dma_ops (handles scatter-gather
2677 * lists).
2678 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002679static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002680 int nelems, enum dma_data_direction dir,
2681 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002682{
2683 unsigned long flags;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002684 struct protection_domain *domain;
2685 struct scatterlist *s;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002686 int i;
2687
Joerg Roedel55877a62008-12-12 15:12:14 +01002688 INC_STATS_COUNTER(cnt_unmap_sg);
2689
Joerg Roedel94f6d192009-11-24 16:40:02 +01002690 domain = get_domain(dev);
2691 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002692 return;
2693
Joerg Roedel65b050a2008-06-26 21:28:02 +02002694 spin_lock_irqsave(&domain->lock, flags);
2695
2696 for_each_sg(sglist, s, nelems, i) {
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002697 __unmap_single(domain->priv, s->dma_address,
Joerg Roedel65b050a2008-06-26 21:28:02 +02002698 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002699 s->dma_address = s->dma_length = 0;
2700 }
2701
Joerg Roedel17b124b2011-04-06 18:01:35 +02002702 domain_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002703
2704 spin_unlock_irqrestore(&domain->lock, flags);
2705}
2706
Joerg Roedel431b2a22008-07-11 17:14:22 +02002707/*
2708 * The exported alloc_coherent function for dma_ops.
2709 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002710static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002711 dma_addr_t *dma_addr, gfp_t flag,
2712 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002713{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002714 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002715 struct protection_domain *domain;
2716 unsigned long flags;
2717 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002718
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01002719 INC_STATS_COUNTER(cnt_alloc_coherent);
2720
Joerg Roedel94f6d192009-11-24 16:40:02 +01002721 domain = get_domain(dev);
2722 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002723 page = alloc_pages(flag, get_order(size));
2724 *dma_addr = page_to_phys(page);
2725 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002726 } else if (IS_ERR(domain))
2727 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002728
Joerg Roedel3b839a52015-04-01 14:58:47 +02002729 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002730 dma_mask = dev->coherent_dma_mask;
2731 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002732 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002733
Joerg Roedel3b839a52015-04-01 14:58:47 +02002734 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2735 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002736 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002737 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002738
Joerg Roedel3b839a52015-04-01 14:58:47 +02002739 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2740 get_order(size));
2741 if (!page)
2742 return NULL;
2743 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002744
Joerg Roedel832a90c2008-09-18 15:54:23 +02002745 if (!dma_mask)
2746 dma_mask = *dev->dma_mask;
2747
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002748 spin_lock_irqsave(&domain->lock, flags);
2749
Joerg Roedel3b839a52015-04-01 14:58:47 +02002750 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
Joerg Roedel832a90c2008-09-18 15:54:23 +02002751 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002752
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002753 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002754 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002755 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002756 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002757
Joerg Roedel17b124b2011-04-06 18:01:35 +02002758 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002759
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002760 spin_unlock_irqrestore(&domain->lock, flags);
2761
Joerg Roedel3b839a52015-04-01 14:58:47 +02002762 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002763
2764out_free:
2765
Joerg Roedel3b839a52015-04-01 14:58:47 +02002766 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2767 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002768
2769 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002770}
2771
Joerg Roedel431b2a22008-07-11 17:14:22 +02002772/*
2773 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002774 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002775static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002776 void *virt_addr, dma_addr_t dma_addr,
2777 struct dma_attrs *attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002778{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002779 struct protection_domain *domain;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002780 unsigned long flags;
2781 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002782
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002783 INC_STATS_COUNTER(cnt_free_coherent);
2784
Joerg Roedel3b839a52015-04-01 14:58:47 +02002785 page = virt_to_page(virt_addr);
2786 size = PAGE_ALIGN(size);
2787
Joerg Roedel94f6d192009-11-24 16:40:02 +01002788 domain = get_domain(dev);
2789 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002790 goto free_mem;
2791
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002792 spin_lock_irqsave(&domain->lock, flags);
2793
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002794 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002795
Joerg Roedel17b124b2011-04-06 18:01:35 +02002796 domain_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002797
2798 spin_unlock_irqrestore(&domain->lock, flags);
2799
2800free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002801 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2802 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002803}
2804
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002805/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002806 * This function is called by the DMA layer to find out if we can handle a
2807 * particular device. It is part of the dma_ops.
2808 */
2809static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2810{
Joerg Roedel420aef82009-11-23 16:14:57 +01002811 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002812}
2813
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002814static struct dma_map_ops amd_iommu_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002815 .alloc = alloc_coherent,
2816 .free = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002817 .map_page = map_page,
2818 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002819 .map_sg = map_sg,
2820 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002821 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002822};
2823
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002824int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002825{
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002826 return bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
Joerg Roedelf5325092010-01-22 17:44:35 +01002827}
2828
Joerg Roedel6631ee92008-06-26 21:28:05 +02002829int __init amd_iommu_init_dma_ops(void)
2830{
Joerg Roedel32302322015-07-28 16:58:50 +02002831 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002832 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002833
Joerg Roedel52717822015-07-28 16:58:51 +02002834 /*
2835 * In case we don't initialize SWIOTLB (actually the common case
2836 * when AMD IOMMU is enabled), make sure there are global
2837 * dma_ops set as a fall-back for devices not handled by this
2838 * driver (for example non-PCI devices).
2839 */
2840 if (!swiotlb)
2841 dma_ops = &nommu_dma_ops;
2842
Joerg Roedel7f265082008-12-12 13:50:21 +01002843 amd_iommu_stats_init();
2844
Joerg Roedel62410ee2012-06-12 16:42:43 +02002845 if (amd_iommu_unmap_flush)
2846 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2847 else
2848 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2849
Joerg Roedel6631ee92008-06-26 21:28:05 +02002850 return 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002851}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002852
2853/*****************************************************************************
2854 *
2855 * The following functions belong to the exported interface of AMD IOMMU
2856 *
2857 * This interface allows access to lower level functions of the IOMMU
2858 * like protection domain handling and assignement of devices to domains
2859 * which is not possible with the dma_ops interface.
2860 *
2861 *****************************************************************************/
2862
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002863static void cleanup_domain(struct protection_domain *domain)
2864{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002865 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002866 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002867
2868 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2869
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002870 while (!list_empty(&domain->dev_list)) {
2871 entry = list_first_entry(&domain->dev_list,
2872 struct iommu_dev_data, list);
2873 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002874 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002875
2876 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2877}
2878
Joerg Roedel26508152009-08-26 16:52:40 +02002879static void protection_domain_free(struct protection_domain *domain)
2880{
2881 if (!domain)
2882 return;
2883
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002884 del_domain_from_list(domain);
2885
Joerg Roedel26508152009-08-26 16:52:40 +02002886 if (domain->id)
2887 domain_id_free(domain->id);
2888
2889 kfree(domain);
2890}
2891
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002892static int protection_domain_init(struct protection_domain *domain)
2893{
2894 spin_lock_init(&domain->lock);
2895 mutex_init(&domain->api_lock);
2896 domain->id = domain_id_alloc();
2897 if (!domain->id)
2898 return -ENOMEM;
2899 INIT_LIST_HEAD(&domain->dev_list);
2900
2901 return 0;
2902}
2903
Joerg Roedel26508152009-08-26 16:52:40 +02002904static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002905{
2906 struct protection_domain *domain;
2907
2908 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2909 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002910 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002911
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002912 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002913 goto out_err;
2914
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002915 add_domain_to_list(domain);
2916
Joerg Roedel26508152009-08-26 16:52:40 +02002917 return domain;
2918
2919out_err:
2920 kfree(domain);
2921
2922 return NULL;
2923}
2924
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002925static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2926{
2927 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002928 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002929
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002930 switch (type) {
2931 case IOMMU_DOMAIN_UNMANAGED:
2932 pdomain = protection_domain_alloc();
2933 if (!pdomain)
2934 return NULL;
2935
2936 pdomain->mode = PAGE_MODE_3_LEVEL;
2937 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2938 if (!pdomain->pt_root) {
2939 protection_domain_free(pdomain);
2940 return NULL;
2941 }
2942
2943 pdomain->domain.geometry.aperture_start = 0;
2944 pdomain->domain.geometry.aperture_end = ~0ULL;
2945 pdomain->domain.geometry.force_aperture = true;
2946
2947 break;
2948 case IOMMU_DOMAIN_DMA:
2949 dma_domain = dma_ops_domain_alloc();
2950 if (!dma_domain) {
2951 pr_err("AMD-Vi: Failed to allocate\n");
2952 return NULL;
2953 }
2954 pdomain = &dma_domain->domain;
2955 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002956 case IOMMU_DOMAIN_IDENTITY:
2957 pdomain = protection_domain_alloc();
2958 if (!pdomain)
2959 return NULL;
2960
2961 pdomain->mode = PAGE_MODE_NONE;
2962 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002963 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002964 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002965 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002966
2967 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002968}
2969
2970static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002971{
2972 struct protection_domain *domain;
2973
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002974 if (!dom)
Joerg Roedel98383fc2008-12-02 18:34:12 +01002975 return;
2976
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002977 domain = to_pdomain(dom);
2978
Joerg Roedel98383fc2008-12-02 18:34:12 +01002979 if (domain->dev_cnt > 0)
2980 cleanup_domain(domain);
2981
2982 BUG_ON(domain->dev_cnt != 0);
2983
Joerg Roedel132bd682011-11-17 14:18:46 +01002984 if (domain->mode != PAGE_MODE_NONE)
2985 free_pagetable(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01002986
Joerg Roedel52815b72011-11-17 17:24:28 +01002987 if (domain->flags & PD_IOMMUV2_MASK)
2988 free_gcr3_table(domain);
2989
Joerg Roedel8b408fe2010-03-08 14:20:07 +01002990 protection_domain_free(domain);
Joerg Roedel98383fc2008-12-02 18:34:12 +01002991}
2992
Joerg Roedel684f2882008-12-08 12:07:44 +01002993static void amd_iommu_detach_device(struct iommu_domain *dom,
2994 struct device *dev)
2995{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002996 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002997 struct amd_iommu *iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002998 u16 devid;
2999
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003000 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003001 return;
3002
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003003 devid = get_device_id(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003004
Joerg Roedel657cbb62009-11-23 15:26:46 +01003005 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003006 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003007
3008 iommu = amd_iommu_rlookup_table[devid];
3009 if (!iommu)
3010 return;
3011
Joerg Roedel684f2882008-12-08 12:07:44 +01003012 iommu_completion_wait(iommu);
3013}
3014
Joerg Roedel01106062008-12-02 19:34:11 +01003015static int amd_iommu_attach_device(struct iommu_domain *dom,
3016 struct device *dev)
3017{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003018 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003019 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003020 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003021 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003022
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003023 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003024 return -EINVAL;
3025
Joerg Roedel657cbb62009-11-23 15:26:46 +01003026 dev_data = dev->archdata.iommu;
3027
Joerg Roedelf62dda62011-06-09 12:55:35 +02003028 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003029 if (!iommu)
3030 return -EINVAL;
3031
Joerg Roedel657cbb62009-11-23 15:26:46 +01003032 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003033 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003034
Joerg Roedel15898bb2009-11-24 15:39:42 +01003035 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003036
3037 iommu_completion_wait(iommu);
3038
Joerg Roedel15898bb2009-11-24 15:39:42 +01003039 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003040}
3041
Joerg Roedel468e2362010-01-21 16:37:36 +01003042static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003043 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003044{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003045 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003046 int prot = 0;
3047 int ret;
3048
Joerg Roedel132bd682011-11-17 14:18:46 +01003049 if (domain->mode == PAGE_MODE_NONE)
3050 return -EINVAL;
3051
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003052 if (iommu_prot & IOMMU_READ)
3053 prot |= IOMMU_PROT_IR;
3054 if (iommu_prot & IOMMU_WRITE)
3055 prot |= IOMMU_PROT_IW;
3056
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003057 mutex_lock(&domain->api_lock);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003058 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003059 mutex_unlock(&domain->api_lock);
3060
Joerg Roedel795e74f72010-05-11 17:40:57 +02003061 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003062}
3063
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003064static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3065 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003066{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003067 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003068 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003069
Joerg Roedel132bd682011-11-17 14:18:46 +01003070 if (domain->mode == PAGE_MODE_NONE)
3071 return -EINVAL;
3072
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003073 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003074 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003075 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003076
Joerg Roedel17b124b2011-04-06 18:01:35 +02003077 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003078
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003079 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003080}
3081
Joerg Roedel645c4c82008-12-02 20:05:50 +01003082static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303083 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003084{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003085 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003086 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003087 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003088
Joerg Roedel132bd682011-11-17 14:18:46 +01003089 if (domain->mode == PAGE_MODE_NONE)
3090 return iova;
3091
Joerg Roedel3039ca12015-04-01 14:58:48 +02003092 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003093
Joerg Roedela6d41a42009-09-02 17:08:55 +02003094 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003095 return 0;
3096
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003097 offset_mask = pte_pgsize - 1;
3098 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003099
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003100 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003101}
3102
Joerg Roedelab636482014-09-05 10:48:21 +02003103static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003104{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003105 switch (cap) {
3106 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003107 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003108 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003109 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003110 case IOMMU_CAP_NOEXEC:
3111 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003112 }
3113
Joerg Roedelab636482014-09-05 10:48:21 +02003114 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003115}
3116
Joerg Roedel35cf2482015-05-28 18:41:37 +02003117static void amd_iommu_get_dm_regions(struct device *dev,
3118 struct list_head *head)
3119{
3120 struct unity_map_entry *entry;
3121 u16 devid;
3122
3123 devid = get_device_id(dev);
3124
3125 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3126 struct iommu_dm_region *region;
3127
3128 if (devid < entry->devid_start || devid > entry->devid_end)
3129 continue;
3130
3131 region = kzalloc(sizeof(*region), GFP_KERNEL);
3132 if (!region) {
3133 pr_err("Out of memory allocating dm-regions for %s\n",
3134 dev_name(dev));
3135 return;
3136 }
3137
3138 region->start = entry->address_start;
3139 region->length = entry->address_end - entry->address_start;
3140 if (entry->prot & IOMMU_PROT_IR)
3141 region->prot |= IOMMU_READ;
3142 if (entry->prot & IOMMU_PROT_IW)
3143 region->prot |= IOMMU_WRITE;
3144
3145 list_add_tail(&region->list, head);
3146 }
3147}
3148
3149static void amd_iommu_put_dm_regions(struct device *dev,
3150 struct list_head *head)
3151{
3152 struct iommu_dm_region *entry, *next;
3153
3154 list_for_each_entry_safe(entry, next, head, list)
3155 kfree(entry);
3156}
3157
Thierry Redingb22f6432014-06-27 09:03:12 +02003158static const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003159 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003160 .domain_alloc = amd_iommu_domain_alloc,
3161 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003162 .attach_dev = amd_iommu_attach_device,
3163 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003164 .map = amd_iommu_map,
3165 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003166 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003167 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003168 .add_device = amd_iommu_add_device,
3169 .remove_device = amd_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02003170 .device_group = pci_device_group,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003171 .get_dm_regions = amd_iommu_get_dm_regions,
3172 .put_dm_regions = amd_iommu_put_dm_regions,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003173 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003174};
3175
Joerg Roedel0feae532009-08-26 15:26:30 +02003176/*****************************************************************************
3177 *
3178 * The next functions do a basic initialization of IOMMU for pass through
3179 * mode
3180 *
3181 * In passthrough mode the IOMMU is initialized and enabled but not used for
3182 * DMA-API translation.
3183 *
3184 *****************************************************************************/
3185
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003186/* IOMMUv2 specific functions */
3187int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3188{
3189 return atomic_notifier_chain_register(&ppr_notifier, nb);
3190}
3191EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3192
3193int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3194{
3195 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3196}
3197EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003198
3199void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3200{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003201 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003202 unsigned long flags;
3203
3204 spin_lock_irqsave(&domain->lock, flags);
3205
3206 /* Update data structure */
3207 domain->mode = PAGE_MODE_NONE;
3208 domain->updated = true;
3209
3210 /* Make changes visible to IOMMUs */
3211 update_domain(domain);
3212
3213 /* Page-table is not visible to IOMMU anymore, so free it */
3214 free_pagetable(domain);
3215
3216 spin_unlock_irqrestore(&domain->lock, flags);
3217}
3218EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003219
3220int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3221{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003222 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003223 unsigned long flags;
3224 int levels, ret;
3225
3226 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3227 return -EINVAL;
3228
3229 /* Number of GCR3 table levels required */
3230 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3231 levels += 1;
3232
3233 if (levels > amd_iommu_max_glx_val)
3234 return -EINVAL;
3235
3236 spin_lock_irqsave(&domain->lock, flags);
3237
3238 /*
3239 * Save us all sanity checks whether devices already in the
3240 * domain support IOMMUv2. Just force that the domain has no
3241 * devices attached when it is switched into IOMMUv2 mode.
3242 */
3243 ret = -EBUSY;
3244 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3245 goto out;
3246
3247 ret = -ENOMEM;
3248 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3249 if (domain->gcr3_tbl == NULL)
3250 goto out;
3251
3252 domain->glx = levels;
3253 domain->flags |= PD_IOMMUV2_MASK;
3254 domain->updated = true;
3255
3256 update_domain(domain);
3257
3258 ret = 0;
3259
3260out:
3261 spin_unlock_irqrestore(&domain->lock, flags);
3262
3263 return ret;
3264}
3265EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003266
3267static int __flush_pasid(struct protection_domain *domain, int pasid,
3268 u64 address, bool size)
3269{
3270 struct iommu_dev_data *dev_data;
3271 struct iommu_cmd cmd;
3272 int i, ret;
3273
3274 if (!(domain->flags & PD_IOMMUV2_MASK))
3275 return -EINVAL;
3276
3277 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3278
3279 /*
3280 * IOMMU TLB needs to be flushed before Device TLB to
3281 * prevent device TLB refill from IOMMU TLB
3282 */
3283 for (i = 0; i < amd_iommus_present; ++i) {
3284 if (domain->dev_iommu[i] == 0)
3285 continue;
3286
3287 ret = iommu_queue_command(amd_iommus[i], &cmd);
3288 if (ret != 0)
3289 goto out;
3290 }
3291
3292 /* Wait until IOMMU TLB flushes are complete */
3293 domain_flush_complete(domain);
3294
3295 /* Now flush device TLBs */
3296 list_for_each_entry(dev_data, &domain->dev_list, list) {
3297 struct amd_iommu *iommu;
3298 int qdep;
3299
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003300 /*
3301 There might be non-IOMMUv2 capable devices in an IOMMUv2
3302 * domain.
3303 */
3304 if (!dev_data->ats.enabled)
3305 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003306
3307 qdep = dev_data->ats.qdep;
3308 iommu = amd_iommu_rlookup_table[dev_data->devid];
3309
3310 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3311 qdep, address, size);
3312
3313 ret = iommu_queue_command(iommu, &cmd);
3314 if (ret != 0)
3315 goto out;
3316 }
3317
3318 /* Wait until all device TLBs are flushed */
3319 domain_flush_complete(domain);
3320
3321 ret = 0;
3322
3323out:
3324
3325 return ret;
3326}
3327
3328static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3329 u64 address)
3330{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003331 INC_STATS_COUNTER(invalidate_iotlb);
3332
Joerg Roedel22e266c2011-11-21 15:59:08 +01003333 return __flush_pasid(domain, pasid, address, false);
3334}
3335
3336int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3337 u64 address)
3338{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003339 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003340 unsigned long flags;
3341 int ret;
3342
3343 spin_lock_irqsave(&domain->lock, flags);
3344 ret = __amd_iommu_flush_page(domain, pasid, address);
3345 spin_unlock_irqrestore(&domain->lock, flags);
3346
3347 return ret;
3348}
3349EXPORT_SYMBOL(amd_iommu_flush_page);
3350
3351static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3352{
Joerg Roedel399be2f2011-12-01 16:53:47 +01003353 INC_STATS_COUNTER(invalidate_iotlb_all);
3354
Joerg Roedel22e266c2011-11-21 15:59:08 +01003355 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3356 true);
3357}
3358
3359int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3360{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003361 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003362 unsigned long flags;
3363 int ret;
3364
3365 spin_lock_irqsave(&domain->lock, flags);
3366 ret = __amd_iommu_flush_tlb(domain, pasid);
3367 spin_unlock_irqrestore(&domain->lock, flags);
3368
3369 return ret;
3370}
3371EXPORT_SYMBOL(amd_iommu_flush_tlb);
3372
Joerg Roedelb16137b2011-11-21 16:50:23 +01003373static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3374{
3375 int index;
3376 u64 *pte;
3377
3378 while (true) {
3379
3380 index = (pasid >> (9 * level)) & 0x1ff;
3381 pte = &root[index];
3382
3383 if (level == 0)
3384 break;
3385
3386 if (!(*pte & GCR3_VALID)) {
3387 if (!alloc)
3388 return NULL;
3389
3390 root = (void *)get_zeroed_page(GFP_ATOMIC);
3391 if (root == NULL)
3392 return NULL;
3393
3394 *pte = __pa(root) | GCR3_VALID;
3395 }
3396
3397 root = __va(*pte & PAGE_MASK);
3398
3399 level -= 1;
3400 }
3401
3402 return pte;
3403}
3404
3405static int __set_gcr3(struct protection_domain *domain, int pasid,
3406 unsigned long cr3)
3407{
3408 u64 *pte;
3409
3410 if (domain->mode != PAGE_MODE_NONE)
3411 return -EINVAL;
3412
3413 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3414 if (pte == NULL)
3415 return -ENOMEM;
3416
3417 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3418
3419 return __amd_iommu_flush_tlb(domain, pasid);
3420}
3421
3422static int __clear_gcr3(struct protection_domain *domain, int pasid)
3423{
3424 u64 *pte;
3425
3426 if (domain->mode != PAGE_MODE_NONE)
3427 return -EINVAL;
3428
3429 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3430 if (pte == NULL)
3431 return 0;
3432
3433 *pte = 0;
3434
3435 return __amd_iommu_flush_tlb(domain, pasid);
3436}
3437
3438int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3439 unsigned long cr3)
3440{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003441 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003442 unsigned long flags;
3443 int ret;
3444
3445 spin_lock_irqsave(&domain->lock, flags);
3446 ret = __set_gcr3(domain, pasid, cr3);
3447 spin_unlock_irqrestore(&domain->lock, flags);
3448
3449 return ret;
3450}
3451EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3452
3453int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3454{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003455 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003456 unsigned long flags;
3457 int ret;
3458
3459 spin_lock_irqsave(&domain->lock, flags);
3460 ret = __clear_gcr3(domain, pasid);
3461 spin_unlock_irqrestore(&domain->lock, flags);
3462
3463 return ret;
3464}
3465EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003466
3467int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3468 int status, int tag)
3469{
3470 struct iommu_dev_data *dev_data;
3471 struct amd_iommu *iommu;
3472 struct iommu_cmd cmd;
3473
Joerg Roedel399be2f2011-12-01 16:53:47 +01003474 INC_STATS_COUNTER(complete_ppr);
3475
Joerg Roedelc99afa22011-11-21 18:19:25 +01003476 dev_data = get_dev_data(&pdev->dev);
3477 iommu = amd_iommu_rlookup_table[dev_data->devid];
3478
3479 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3480 tag, dev_data->pri_tlp);
3481
3482 return iommu_queue_command(iommu, &cmd);
3483}
3484EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003485
3486struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3487{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003488 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003489
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003490 pdomain = get_domain(&pdev->dev);
3491 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003492 return NULL;
3493
3494 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003495 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003496 return NULL;
3497
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003498 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003499}
3500EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003501
3502void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3503{
3504 struct iommu_dev_data *dev_data;
3505
3506 if (!amd_iommu_v2_supported())
3507 return;
3508
3509 dev_data = get_dev_data(&pdev->dev);
3510 dev_data->errata |= (1 << erratum);
3511}
3512EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003513
3514int amd_iommu_device_info(struct pci_dev *pdev,
3515 struct amd_iommu_device_info *info)
3516{
3517 int max_pasids;
3518 int pos;
3519
3520 if (pdev == NULL || info == NULL)
3521 return -EINVAL;
3522
3523 if (!amd_iommu_v2_supported())
3524 return -EINVAL;
3525
3526 memset(info, 0, sizeof(*info));
3527
3528 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3529 if (pos)
3530 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3531
3532 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3533 if (pos)
3534 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3535
3536 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3537 if (pos) {
3538 int features;
3539
3540 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3541 max_pasids = min(max_pasids, (1 << 20));
3542
3543 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3544 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3545
3546 features = pci_pasid_features(pdev);
3547 if (features & PCI_PASID_CAP_EXEC)
3548 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3549 if (features & PCI_PASID_CAP_PRIV)
3550 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3551 }
3552
3553 return 0;
3554}
3555EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003556
3557#ifdef CONFIG_IRQ_REMAP
3558
3559/*****************************************************************************
3560 *
3561 * Interrupt Remapping Implementation
3562 *
3563 *****************************************************************************/
3564
3565union irte {
3566 u32 val;
3567 struct {
3568 u32 valid : 1,
3569 no_fault : 1,
3570 int_type : 3,
3571 rq_eoi : 1,
3572 dm : 1,
3573 rsvd_1 : 1,
3574 destination : 8,
3575 vector : 8,
3576 rsvd_2 : 8;
3577 } fields;
3578};
3579
Jiang Liu9c724962015-04-14 10:29:52 +08003580struct irq_2_irte {
3581 u16 devid; /* Device ID for IRTE table */
3582 u16 index; /* Index into IRTE table*/
3583};
3584
Jiang Liu7c71d302015-04-13 14:11:33 +08003585struct amd_ir_data {
3586 struct irq_2_irte irq_2_irte;
3587 union irte irte_entry;
3588 union {
3589 struct msi_msg msi_entry;
3590 };
3591};
3592
3593static struct irq_chip amd_ir_chip;
3594
Joerg Roedel2b324502012-06-21 16:29:10 +02003595#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3596#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3597#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3598#define DTE_IRQ_REMAP_ENABLE 1ULL
3599
3600static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3601{
3602 u64 dte;
3603
3604 dte = amd_iommu_dev_table[devid].data[2];
3605 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3606 dte |= virt_to_phys(table->table);
3607 dte |= DTE_IRQ_REMAP_INTCTL;
3608 dte |= DTE_IRQ_TABLE_LEN;
3609 dte |= DTE_IRQ_REMAP_ENABLE;
3610
3611 amd_iommu_dev_table[devid].data[2] = dte;
3612}
3613
3614#define IRTE_ALLOCATED (~1U)
3615
3616static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3617{
3618 struct irq_remap_table *table = NULL;
3619 struct amd_iommu *iommu;
3620 unsigned long flags;
3621 u16 alias;
3622
3623 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3624
3625 iommu = amd_iommu_rlookup_table[devid];
3626 if (!iommu)
3627 goto out_unlock;
3628
3629 table = irq_lookup_table[devid];
3630 if (table)
3631 goto out;
3632
3633 alias = amd_iommu_alias_table[devid];
3634 table = irq_lookup_table[alias];
3635 if (table) {
3636 irq_lookup_table[devid] = table;
3637 set_dte_irq_entry(devid, table);
3638 iommu_flush_dte(iommu, devid);
3639 goto out;
3640 }
3641
3642 /* Nothing there yet, allocate new irq remapping table */
3643 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3644 if (!table)
3645 goto out;
3646
Joerg Roedel197887f2013-04-09 21:14:08 +02003647 /* Initialize table spin-lock */
3648 spin_lock_init(&table->lock);
3649
Joerg Roedel2b324502012-06-21 16:29:10 +02003650 if (ioapic)
3651 /* Keep the first 32 indexes free for IOAPIC interrupts */
3652 table->min_index = 32;
3653
3654 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3655 if (!table->table) {
3656 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003657 table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003658 goto out;
3659 }
3660
3661 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3662
3663 if (ioapic) {
3664 int i;
3665
3666 for (i = 0; i < 32; ++i)
3667 table->table[i] = IRTE_ALLOCATED;
3668 }
3669
3670 irq_lookup_table[devid] = table;
3671 set_dte_irq_entry(devid, table);
3672 iommu_flush_dte(iommu, devid);
3673 if (devid != alias) {
3674 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003675 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003676 iommu_flush_dte(iommu, alias);
3677 }
3678
3679out:
3680 iommu_completion_wait(iommu);
3681
3682out_unlock:
3683 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3684
3685 return table;
3686}
3687
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003688static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003689{
3690 struct irq_remap_table *table;
3691 unsigned long flags;
3692 int index, c;
3693
3694 table = get_irq_table(devid, false);
3695 if (!table)
3696 return -ENODEV;
3697
3698 spin_lock_irqsave(&table->lock, flags);
3699
3700 /* Scan table for free entries */
3701 for (c = 0, index = table->min_index;
3702 index < MAX_IRQS_PER_TABLE;
3703 ++index) {
3704 if (table->table[index] == 0)
3705 c += 1;
3706 else
3707 c = 0;
3708
3709 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003710 for (; c != 0; --c)
3711 table->table[index - c + 1] = IRTE_ALLOCATED;
3712
3713 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003714 goto out;
3715 }
3716 }
3717
3718 index = -ENOSPC;
3719
3720out:
3721 spin_unlock_irqrestore(&table->lock, flags);
3722
3723 return index;
3724}
3725
Joerg Roedel2b324502012-06-21 16:29:10 +02003726static int modify_irte(u16 devid, int index, union irte irte)
3727{
3728 struct irq_remap_table *table;
3729 struct amd_iommu *iommu;
3730 unsigned long flags;
3731
3732 iommu = amd_iommu_rlookup_table[devid];
3733 if (iommu == NULL)
3734 return -EINVAL;
3735
3736 table = get_irq_table(devid, false);
3737 if (!table)
3738 return -ENOMEM;
3739
3740 spin_lock_irqsave(&table->lock, flags);
3741 table->table[index] = irte.val;
3742 spin_unlock_irqrestore(&table->lock, flags);
3743
3744 iommu_flush_irt(iommu, devid);
3745 iommu_completion_wait(iommu);
3746
3747 return 0;
3748}
3749
3750static void free_irte(u16 devid, int index)
3751{
3752 struct irq_remap_table *table;
3753 struct amd_iommu *iommu;
3754 unsigned long flags;
3755
3756 iommu = amd_iommu_rlookup_table[devid];
3757 if (iommu == NULL)
3758 return;
3759
3760 table = get_irq_table(devid, false);
3761 if (!table)
3762 return;
3763
3764 spin_lock_irqsave(&table->lock, flags);
3765 table->table[index] = 0;
3766 spin_unlock_irqrestore(&table->lock, flags);
3767
3768 iommu_flush_irt(iommu, devid);
3769 iommu_completion_wait(iommu);
3770}
3771
Jiang Liu7c71d302015-04-13 14:11:33 +08003772static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003773{
Jiang Liu7c71d302015-04-13 14:11:33 +08003774 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003775
Jiang Liu7c71d302015-04-13 14:11:33 +08003776 switch (info->type) {
3777 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3778 devid = get_ioapic_devid(info->ioapic_id);
3779 break;
3780 case X86_IRQ_ALLOC_TYPE_HPET:
3781 devid = get_hpet_devid(info->hpet_id);
3782 break;
3783 case X86_IRQ_ALLOC_TYPE_MSI:
3784 case X86_IRQ_ALLOC_TYPE_MSIX:
3785 devid = get_device_id(&info->msi_dev->dev);
3786 break;
3787 default:
3788 BUG_ON(1);
3789 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003790 }
3791
Jiang Liu7c71d302015-04-13 14:11:33 +08003792 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003793}
3794
Jiang Liu7c71d302015-04-13 14:11:33 +08003795static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003796{
Jiang Liu7c71d302015-04-13 14:11:33 +08003797 struct amd_iommu *iommu;
3798 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003799
Jiang Liu7c71d302015-04-13 14:11:33 +08003800 if (!info)
3801 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003802
Jiang Liu7c71d302015-04-13 14:11:33 +08003803 devid = get_devid(info);
3804 if (devid >= 0) {
3805 iommu = amd_iommu_rlookup_table[devid];
3806 if (iommu)
3807 return iommu->ir_domain;
3808 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003809
Jiang Liu7c71d302015-04-13 14:11:33 +08003810 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003811}
3812
Jiang Liu7c71d302015-04-13 14:11:33 +08003813static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003814{
Jiang Liu7c71d302015-04-13 14:11:33 +08003815 struct amd_iommu *iommu;
3816 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003817
Jiang Liu7c71d302015-04-13 14:11:33 +08003818 if (!info)
3819 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003820
Jiang Liu7c71d302015-04-13 14:11:33 +08003821 switch (info->type) {
3822 case X86_IRQ_ALLOC_TYPE_MSI:
3823 case X86_IRQ_ALLOC_TYPE_MSIX:
3824 devid = get_device_id(&info->msi_dev->dev);
3825 if (devid >= 0) {
3826 iommu = amd_iommu_rlookup_table[devid];
3827 if (iommu)
3828 return iommu->msi_domain;
3829 }
3830 break;
3831 default:
3832 break;
3833 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003834
Jiang Liu7c71d302015-04-13 14:11:33 +08003835 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02003836}
3837
Joerg Roedel6b474b82012-06-26 16:46:04 +02003838struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02003839 .prepare = amd_iommu_prepare,
3840 .enable = amd_iommu_enable,
3841 .disable = amd_iommu_disable,
3842 .reenable = amd_iommu_reenable,
3843 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08003844 .get_ir_irq_domain = get_ir_irq_domain,
3845 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02003846};
Jiang Liu7c71d302015-04-13 14:11:33 +08003847
3848static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3849 struct irq_cfg *irq_cfg,
3850 struct irq_alloc_info *info,
3851 int devid, int index, int sub_handle)
3852{
3853 struct irq_2_irte *irte_info = &data->irq_2_irte;
3854 struct msi_msg *msg = &data->msi_entry;
3855 union irte *irte = &data->irte_entry;
3856 struct IO_APIC_route_entry *entry;
3857
Jiang Liu7c71d302015-04-13 14:11:33 +08003858 data->irq_2_irte.devid = devid;
3859 data->irq_2_irte.index = index + sub_handle;
3860
3861 /* Setup IRTE for IOMMU */
3862 irte->val = 0;
3863 irte->fields.vector = irq_cfg->vector;
3864 irte->fields.int_type = apic->irq_delivery_mode;
3865 irte->fields.destination = irq_cfg->dest_apicid;
3866 irte->fields.dm = apic->irq_dest_mode;
3867 irte->fields.valid = 1;
3868
3869 switch (info->type) {
3870 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3871 /* Setup IOAPIC entry */
3872 entry = info->ioapic_entry;
3873 info->ioapic_entry = NULL;
3874 memset(entry, 0, sizeof(*entry));
3875 entry->vector = index;
3876 entry->mask = 0;
3877 entry->trigger = info->ioapic_trigger;
3878 entry->polarity = info->ioapic_polarity;
3879 /* Mask level triggered irqs. */
3880 if (info->ioapic_trigger)
3881 entry->mask = 1;
3882 break;
3883
3884 case X86_IRQ_ALLOC_TYPE_HPET:
3885 case X86_IRQ_ALLOC_TYPE_MSI:
3886 case X86_IRQ_ALLOC_TYPE_MSIX:
3887 msg->address_hi = MSI_ADDR_BASE_HI;
3888 msg->address_lo = MSI_ADDR_BASE_LO;
3889 msg->data = irte_info->index;
3890 break;
3891
3892 default:
3893 BUG_ON(1);
3894 break;
3895 }
3896}
3897
3898static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
3899 unsigned int nr_irqs, void *arg)
3900{
3901 struct irq_alloc_info *info = arg;
3902 struct irq_data *irq_data;
3903 struct amd_ir_data *data;
3904 struct irq_cfg *cfg;
3905 int i, ret, devid;
3906 int index = -1;
3907
3908 if (!info)
3909 return -EINVAL;
3910 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
3911 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
3912 return -EINVAL;
3913
3914 /*
3915 * With IRQ remapping enabled, don't need contiguous CPU vectors
3916 * to support multiple MSI interrupts.
3917 */
3918 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
3919 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
3920
3921 devid = get_devid(info);
3922 if (devid < 0)
3923 return -EINVAL;
3924
3925 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
3926 if (ret < 0)
3927 return ret;
3928
Jiang Liu7c71d302015-04-13 14:11:33 +08003929 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
3930 if (get_irq_table(devid, true))
3931 index = info->ioapic_pin;
3932 else
3933 ret = -ENOMEM;
3934 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003935 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08003936 }
3937 if (index < 0) {
3938 pr_warn("Failed to allocate IRTE\n");
Jiang Liu7c71d302015-04-13 14:11:33 +08003939 goto out_free_parent;
3940 }
3941
3942 for (i = 0; i < nr_irqs; i++) {
3943 irq_data = irq_domain_get_irq_data(domain, virq + i);
3944 cfg = irqd_cfg(irq_data);
3945 if (!irq_data || !cfg) {
3946 ret = -EINVAL;
3947 goto out_free_data;
3948 }
3949
Joerg Roedela130e692015-08-13 11:07:25 +02003950 ret = -ENOMEM;
3951 data = kzalloc(sizeof(*data), GFP_KERNEL);
3952 if (!data)
3953 goto out_free_data;
3954
Jiang Liu7c71d302015-04-13 14:11:33 +08003955 irq_data->hwirq = (devid << 16) + i;
3956 irq_data->chip_data = data;
3957 irq_data->chip = &amd_ir_chip;
3958 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
3959 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
3960 }
Joerg Roedela130e692015-08-13 11:07:25 +02003961
Jiang Liu7c71d302015-04-13 14:11:33 +08003962 return 0;
3963
3964out_free_data:
3965 for (i--; i >= 0; i--) {
3966 irq_data = irq_domain_get_irq_data(domain, virq + i);
3967 if (irq_data)
3968 kfree(irq_data->chip_data);
3969 }
3970 for (i = 0; i < nr_irqs; i++)
3971 free_irte(devid, index + i);
3972out_free_parent:
3973 irq_domain_free_irqs_common(domain, virq, nr_irqs);
3974 return ret;
3975}
3976
3977static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
3978 unsigned int nr_irqs)
3979{
3980 struct irq_2_irte *irte_info;
3981 struct irq_data *irq_data;
3982 struct amd_ir_data *data;
3983 int i;
3984
3985 for (i = 0; i < nr_irqs; i++) {
3986 irq_data = irq_domain_get_irq_data(domain, virq + i);
3987 if (irq_data && irq_data->chip_data) {
3988 data = irq_data->chip_data;
3989 irte_info = &data->irq_2_irte;
3990 free_irte(irte_info->devid, irte_info->index);
3991 kfree(data);
3992 }
3993 }
3994 irq_domain_free_irqs_common(domain, virq, nr_irqs);
3995}
3996
3997static void irq_remapping_activate(struct irq_domain *domain,
3998 struct irq_data *irq_data)
3999{
4000 struct amd_ir_data *data = irq_data->chip_data;
4001 struct irq_2_irte *irte_info = &data->irq_2_irte;
4002
4003 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4004}
4005
4006static void irq_remapping_deactivate(struct irq_domain *domain,
4007 struct irq_data *irq_data)
4008{
4009 struct amd_ir_data *data = irq_data->chip_data;
4010 struct irq_2_irte *irte_info = &data->irq_2_irte;
4011 union irte entry;
4012
4013 entry.val = 0;
4014 modify_irte(irte_info->devid, irte_info->index, data->irte_entry);
4015}
4016
4017static struct irq_domain_ops amd_ir_domain_ops = {
4018 .alloc = irq_remapping_alloc,
4019 .free = irq_remapping_free,
4020 .activate = irq_remapping_activate,
4021 .deactivate = irq_remapping_deactivate,
4022};
4023
4024static int amd_ir_set_affinity(struct irq_data *data,
4025 const struct cpumask *mask, bool force)
4026{
4027 struct amd_ir_data *ir_data = data->chip_data;
4028 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4029 struct irq_cfg *cfg = irqd_cfg(data);
4030 struct irq_data *parent = data->parent_data;
4031 int ret;
4032
4033 ret = parent->chip->irq_set_affinity(parent, mask, force);
4034 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4035 return ret;
4036
4037 /*
4038 * Atomically updates the IRTE with the new destination, vector
4039 * and flushes the interrupt entry cache.
4040 */
4041 ir_data->irte_entry.fields.vector = cfg->vector;
4042 ir_data->irte_entry.fields.destination = cfg->dest_apicid;
4043 modify_irte(irte_info->devid, irte_info->index, ir_data->irte_entry);
4044
4045 /*
4046 * After this point, all the interrupts will start arriving
4047 * at the new destination. So, time to cleanup the previous
4048 * vector allocation.
4049 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004050 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004051
4052 return IRQ_SET_MASK_OK_DONE;
4053}
4054
4055static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4056{
4057 struct amd_ir_data *ir_data = irq_data->chip_data;
4058
4059 *msg = ir_data->msi_entry;
4060}
4061
4062static struct irq_chip amd_ir_chip = {
4063 .irq_ack = ir_ack_apic_edge,
4064 .irq_set_affinity = amd_ir_set_affinity,
4065 .irq_compose_msi_msg = ir_compose_msi_msg,
4066};
4067
4068int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4069{
4070 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4071 if (!iommu->ir_domain)
4072 return -ENOMEM;
4073
4074 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4075 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4076
4077 return 0;
4078}
Joerg Roedel2b324502012-06-21 16:29:10 +02004079#endif