blob: 8c3819b02a7f95950f5ca08fa22dda7d49446ab6 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Jesse Barnesa2006cf2011-09-22 11:15:58 +053039#define DP_RECEIVER_CAP_SIZE 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045struct intel_dp {
46 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 bool has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +010051 int force_audio;
Chris Wilsone953fd72011-02-21 22:23:52 +000052 uint32_t color_range;
Keith Packardd2b996a2011-07-25 22:37:51 -070053 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070054 uint8_t link_bw;
55 uint8_t lane_count;
Jesse Barnesa2006cf2011-09-22 11:15:58 +053056 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070057 struct i2c_adapter adapter;
58 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040059 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070060 uint8_t train_set[4];
Keith Packardf01eca22011-09-28 16:48:10 -070061 int panel_power_up_delay;
62 int panel_power_down_delay;
63 int panel_power_cycle_delay;
64 int backlight_on_delay;
65 int backlight_off_delay;
Keith Packardd15456d2011-09-18 17:35:47 -070066 struct drm_display_mode *panel_fixed_mode; /* for eDP */
Keith Packardbd943152011-09-18 23:09:52 -070067 struct delayed_work panel_vdd_work;
68 bool want_panel_vdd;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070069};
70
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070071/**
72 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
73 * @intel_dp: DP struct
74 *
75 * If a CPU or PCH DP output is attached to an eDP panel, this function
76 * will return true, and false otherwise.
77 */
78static bool is_edp(struct intel_dp *intel_dp)
79{
80 return intel_dp->base.type == INTEL_OUTPUT_EDP;
81}
82
83/**
84 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
85 * @intel_dp: DP struct
86 *
87 * Returns true if the given DP struct corresponds to a PCH DP port attached
88 * to an eDP panel, false otherwise. Helpful for determining whether we
89 * may need FDI resources for a given DP output or not.
90 */
91static bool is_pch_edp(struct intel_dp *intel_dp)
92{
93 return intel_dp->is_pch_edp;
94}
95
Adam Jackson1c958222011-10-14 17:22:25 -040096/**
97 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
98 * @intel_dp: DP struct
99 *
100 * Returns true if the given DP struct corresponds to a CPU eDP port.
101 */
102static bool is_cpu_edp(struct intel_dp *intel_dp)
103{
104 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
105}
106
Chris Wilsonea5b2132010-08-04 13:50:23 +0100107static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
108{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100109 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Chris Wilsondf0e9242010-09-09 16:20:55 +0100112static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
113{
114 return container_of(intel_attached_encoder(connector),
115 struct intel_dp, base);
116}
117
Jesse Barnes814948a2010-10-07 16:01:09 -0700118/**
119 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
120 * @encoder: DRM encoder
121 *
122 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
123 * by intel_display.c.
124 */
125bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
126{
127 struct intel_dp *intel_dp;
128
129 if (!encoder)
130 return false;
131
132 intel_dp = enc_to_intel_dp(encoder);
133
134 return is_pch_edp(intel_dp);
135}
136
Jesse Barnes33a34e42010-09-08 12:42:02 -0700137static void intel_dp_start_link_train(struct intel_dp *intel_dp);
138static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100139static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800141void
Akshay Joshi0206e352011-08-16 15:34:10 -0400142intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100143 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800144{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100145 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800146
Chris Wilsonea5b2132010-08-04 13:50:23 +0100147 *lane_num = intel_dp->lane_count;
148 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800149 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100150 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800151 *link_bw = 270000;
152}
153
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100155intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700156{
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700157 int max_lane_count = 4;
158
Jesse Barnes7183dc22011-07-07 11:10:58 -0700159 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
160 max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161 switch (max_lane_count) {
162 case 1: case 2: case 4:
163 break;
164 default:
165 max_lane_count = 4;
166 }
167 }
168 return max_lane_count;
169}
170
171static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100172intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700174 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175
176 switch (max_link_bw) {
177 case DP_LINK_BW_1_62:
178 case DP_LINK_BW_2_7:
179 break;
180 default:
181 max_link_bw = DP_LINK_BW_1_62;
182 break;
183 }
184 return max_link_bw;
185}
186
187static int
188intel_dp_link_clock(uint8_t link_bw)
189{
190 if (link_bw == DP_LINK_BW_2_7)
191 return 270000;
192 else
193 return 162000;
194}
195
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400196/*
197 * The units on the numbers in the next two are... bizarre. Examples will
198 * make it clearer; this one parallels an example in the eDP spec.
199 *
200 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
201 *
202 * 270000 * 1 * 8 / 10 == 216000
203 *
204 * The actual data capacity of that configuration is 2.16Gbit/s, so the
205 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
206 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
207 * 119000. At 18bpp that's 2142000 kilobits per second.
208 *
209 * Thus the strange-looking division by 10 in intel_dp_link_required, to
210 * get the result in decakilobits instead of kilobits.
211 */
212
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700213static int
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400214intel_dp_link_required(struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215{
Jesse Barnes89c61432011-06-24 12:19:28 -0700216 struct drm_crtc *crtc = intel_dp->base.base.crtc;
217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
218 int bpp = 24;
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800219
Jesse Barnes89c61432011-06-24 12:19:28 -0700220 if (intel_crtc)
221 bpp = intel_crtc->bpp;
222
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400223 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224}
225
226static int
Dave Airliefe27d532010-06-30 11:46:17 +1000227intel_dp_max_data_rate(int max_link_clock, int max_lanes)
228{
229 return (max_link_clock * max_lanes * 8) / 10;
230}
231
232static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233intel_dp_mode_valid(struct drm_connector *connector,
234 struct drm_display_mode *mode)
235{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100236 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100237 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
238 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239
Keith Packardd15456d2011-09-18 17:35:47 -0700240 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
241 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100242 return MODE_PANEL;
243
Keith Packardd15456d2011-09-18 17:35:47 -0700244 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100245 return MODE_PANEL;
246 }
247
Adam Jacksondc22ee62011-10-14 12:43:50 -0400248 if (intel_dp_link_required(intel_dp, mode->clock)
249 > intel_dp_max_data_rate(max_link_clock, max_lanes))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700250 return MODE_CLOCK_HIGH;
251
252 if (mode->clock < 10000)
253 return MODE_CLOCK_LOW;
254
255 return MODE_OK;
256}
257
258static uint32_t
259pack_aux(uint8_t *src, int src_bytes)
260{
261 int i;
262 uint32_t v = 0;
263
264 if (src_bytes > 4)
265 src_bytes = 4;
266 for (i = 0; i < src_bytes; i++)
267 v |= ((uint32_t) src[i]) << ((3-i) * 8);
268 return v;
269}
270
271static void
272unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
273{
274 int i;
275 if (dst_bytes > 4)
276 dst_bytes = 4;
277 for (i = 0; i < dst_bytes; i++)
278 dst[i] = src >> ((3-i) * 8);
279}
280
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700281/* hrawclock is 1/4 the FSB frequency */
282static int
283intel_hrawclk(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286 uint32_t clkcfg;
287
288 clkcfg = I915_READ(CLKCFG);
289 switch (clkcfg & CLKCFG_FSB_MASK) {
290 case CLKCFG_FSB_400:
291 return 100;
292 case CLKCFG_FSB_533:
293 return 133;
294 case CLKCFG_FSB_667:
295 return 166;
296 case CLKCFG_FSB_800:
297 return 200;
298 case CLKCFG_FSB_1067:
299 return 266;
300 case CLKCFG_FSB_1333:
301 return 333;
302 /* these two are just a guess; one of them might be right */
303 case CLKCFG_FSB_1600:
304 case CLKCFG_FSB_1600_ALT:
305 return 400;
306 default:
307 return 133;
308 }
309}
310
Keith Packardebf33b12011-09-29 15:53:27 -0700311static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
312{
313 struct drm_device *dev = intel_dp->base.base.dev;
314 struct drm_i915_private *dev_priv = dev->dev_private;
315
316 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
317}
318
319static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp->base.base.dev;
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
324 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
325}
326
Keith Packard9b984da2011-09-19 13:54:47 -0700327static void
328intel_dp_check_edp(struct intel_dp *intel_dp)
329{
330 struct drm_device *dev = intel_dp->base.base.dev;
331 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700332
Keith Packard9b984da2011-09-19 13:54:47 -0700333 if (!is_edp(intel_dp))
334 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700335 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700336 WARN(1, "eDP powered off while attempting aux channel communication.\n");
337 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700338 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700339 I915_READ(PCH_PP_CONTROL));
340 }
341}
342
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700343static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100344intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700345 uint8_t *send, int send_bytes,
346 uint8_t *recv, int recv_size)
347{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100348 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100349 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700350 struct drm_i915_private *dev_priv = dev->dev_private;
351 uint32_t ch_ctl = output_reg + 0x10;
352 uint32_t ch_data = ch_ctl + 4;
353 int i;
354 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700355 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700356 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800357 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358
Keith Packard9b984da2011-09-19 13:54:47 -0700359 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700361 * and would like to run at 2MHz. So, take the
362 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700363 *
364 * Note that PCH attached eDP panels should use a 125MHz input
365 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700366 */
Adam Jackson1c958222011-10-14 17:22:25 -0400367 if (is_cpu_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800368 if (IS_GEN6(dev))
369 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
370 else
371 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
372 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800374 else
375 aux_clock_divider = intel_hrawclk(dev) / 2;
376
Zhenyu Wange3421a12010-04-08 09:43:27 +0800377 if (IS_GEN6(dev))
378 precharge = 3;
379 else
380 precharge = 5;
381
Jesse Barnes11bee432011-08-01 15:02:20 -0700382 /* Try to wait for any previous AUX channel activity */
383 for (try = 0; try < 3; try++) {
384 status = I915_READ(ch_ctl);
385 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
386 break;
387 msleep(1);
388 }
389
390 if (try == 3) {
391 WARN(1, "dp_aux_ch not started status 0x%08x\n",
392 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 return -EBUSY;
394 }
395
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700396 /* Must try at least 3 times according to DP spec */
397 for (try = 0; try < 5; try++) {
398 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100399 for (i = 0; i < send_bytes; i += 4)
400 I915_WRITE(ch_data + i,
401 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400402
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700403 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100404 I915_WRITE(ch_ctl,
405 DP_AUX_CH_CTL_SEND_BUSY |
406 DP_AUX_CH_CTL_TIME_OUT_400us |
407 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
408 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
409 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
410 DP_AUX_CH_CTL_DONE |
411 DP_AUX_CH_CTL_TIME_OUT_ERROR |
412 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700413 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700414 status = I915_READ(ch_ctl);
415 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
416 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100417 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700418 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400419
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700420 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100421 I915_WRITE(ch_ctl,
422 status |
423 DP_AUX_CH_CTL_DONE |
424 DP_AUX_CH_CTL_TIME_OUT_ERROR |
425 DP_AUX_CH_CTL_RECEIVE_ERROR);
426 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700427 break;
428 }
429
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700430 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700431 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700432 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700433 }
434
435 /* Check for timeout or receive error.
436 * Timeouts occur when the sink is not connected
437 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700438 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700439 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700440 return -EIO;
441 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700442
443 /* Timeouts occur when the device isn't connected, so they're
444 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700445 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800446 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700447 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700448 }
449
450 /* Unload any bytes sent back from the other side */
451 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
452 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700453 if (recv_bytes > recv_size)
454 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400455
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100456 for (i = 0; i < recv_bytes; i += 4)
457 unpack_aux(I915_READ(ch_data + i),
458 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700459
460 return recv_bytes;
461}
462
463/* Write data to the aux channel in native mode */
464static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100465intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700466 uint16_t address, uint8_t *send, int send_bytes)
467{
468 int ret;
469 uint8_t msg[20];
470 int msg_bytes;
471 uint8_t ack;
472
Keith Packard9b984da2011-09-19 13:54:47 -0700473 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700474 if (send_bytes > 16)
475 return -1;
476 msg[0] = AUX_NATIVE_WRITE << 4;
477 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800478 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700479 msg[3] = send_bytes - 1;
480 memcpy(&msg[4], send, send_bytes);
481 msg_bytes = send_bytes + 4;
482 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100483 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 if (ret < 0)
485 return ret;
486 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
487 break;
488 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
489 udelay(100);
490 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700491 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700492 }
493 return send_bytes;
494}
495
496/* Write a single byte to the aux channel in native mode */
497static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499 uint16_t address, uint8_t byte)
500{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100501 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700502}
503
504/* read bytes from a native aux channel */
505static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100506intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700507 uint16_t address, uint8_t *recv, int recv_bytes)
508{
509 uint8_t msg[4];
510 int msg_bytes;
511 uint8_t reply[20];
512 int reply_bytes;
513 uint8_t ack;
514 int ret;
515
Keith Packard9b984da2011-09-19 13:54:47 -0700516 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517 msg[0] = AUX_NATIVE_READ << 4;
518 msg[1] = address >> 8;
519 msg[2] = address & 0xff;
520 msg[3] = recv_bytes - 1;
521
522 msg_bytes = 4;
523 reply_bytes = recv_bytes + 1;
524
525 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100526 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700527 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700528 if (ret == 0)
529 return -EPROTO;
530 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 return ret;
532 ack = reply[0];
533 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
534 memcpy(recv, reply + 1, ret - 1);
535 return ret - 1;
536 }
537 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
538 udelay(100);
539 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700540 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541 }
542}
543
544static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000545intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
546 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547{
Dave Airlieab2c0672009-12-04 10:55:24 +1000548 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100549 struct intel_dp *intel_dp = container_of(adapter,
550 struct intel_dp,
551 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000552 uint16_t address = algo_data->address;
553 uint8_t msg[5];
554 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000555 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000556 int msg_bytes;
557 int reply_bytes;
558 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559
Keith Packard9b984da2011-09-19 13:54:47 -0700560 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000561 /* Set up the command byte */
562 if (mode & MODE_I2C_READ)
563 msg[0] = AUX_I2C_READ << 4;
564 else
565 msg[0] = AUX_I2C_WRITE << 4;
566
567 if (!(mode & MODE_I2C_STOP))
568 msg[0] |= AUX_I2C_MOT << 4;
569
570 msg[1] = address >> 8;
571 msg[2] = address;
572
573 switch (mode) {
574 case MODE_I2C_WRITE:
575 msg[3] = 0;
576 msg[4] = write_byte;
577 msg_bytes = 5;
578 reply_bytes = 1;
579 break;
580 case MODE_I2C_READ:
581 msg[3] = 0;
582 msg_bytes = 4;
583 reply_bytes = 2;
584 break;
585 default:
586 msg_bytes = 3;
587 reply_bytes = 1;
588 break;
589 }
590
David Flynn8316f332010-12-08 16:10:21 +0000591 for (retry = 0; retry < 5; retry++) {
592 ret = intel_dp_aux_ch(intel_dp,
593 msg, msg_bytes,
594 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000595 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000596 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000597 return ret;
598 }
David Flynn8316f332010-12-08 16:10:21 +0000599
600 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
601 case AUX_NATIVE_REPLY_ACK:
602 /* I2C-over-AUX Reply field is only valid
603 * when paired with AUX ACK.
604 */
605 break;
606 case AUX_NATIVE_REPLY_NACK:
607 DRM_DEBUG_KMS("aux_ch native nack\n");
608 return -EREMOTEIO;
609 case AUX_NATIVE_REPLY_DEFER:
610 udelay(100);
611 continue;
612 default:
613 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
614 reply[0]);
615 return -EREMOTEIO;
616 }
617
Dave Airlieab2c0672009-12-04 10:55:24 +1000618 switch (reply[0] & AUX_I2C_REPLY_MASK) {
619 case AUX_I2C_REPLY_ACK:
620 if (mode == MODE_I2C_READ) {
621 *read_byte = reply[1];
622 }
623 return reply_bytes - 1;
624 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 return -EREMOTEIO;
627 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000628 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000629 udelay(100);
630 break;
631 default:
David Flynn8316f332010-12-08 16:10:21 +0000632 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000633 return -EREMOTEIO;
634 }
635 }
David Flynn8316f332010-12-08 16:10:21 +0000636
637 DRM_ERROR("too many retries, giving up\n");
638 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700639}
640
Keith Packard0b5c5412011-09-28 16:41:05 -0700641static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700642static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700643
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800646 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700647{
Keith Packard0b5c5412011-09-28 16:41:05 -0700648 int ret;
649
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800650 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100651 intel_dp->algo.running = false;
652 intel_dp->algo.address = 0;
653 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700654
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656 intel_dp->adapter.owner = THIS_MODULE;
657 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100659 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
660 intel_dp->adapter.algo_data = &intel_dp->algo;
661 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
662
Keith Packard0b5c5412011-09-28 16:41:05 -0700663 ironlake_edp_panel_vdd_on(intel_dp);
664 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700665 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700666 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667}
668
669static bool
670intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
671 struct drm_display_mode *adjusted_mode)
672{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100673 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100674 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100676 int max_lane_count = intel_dp_max_lane_count(intel_dp);
677 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700678 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
679
Keith Packardd15456d2011-09-18 17:35:47 -0700680 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
681 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100682 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
683 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100684 /*
685 * the mode->clock is used to calculate the Data&Link M/N
686 * of the pipe. For the eDP the fixed clock should be used.
687 */
Keith Packardd15456d2011-09-18 17:35:47 -0700688 mode->clock = intel_dp->panel_fixed_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100689 }
690
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700691 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
692 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000693 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400695 if (intel_dp_link_required(intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800696 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100697 intel_dp->link_bw = bws[clock];
698 intel_dp->lane_count = lane_count;
699 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800700 DRM_DEBUG_KMS("Display port link bw %02x lane "
701 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703 adjusted_mode->clock);
704 return true;
705 }
706 }
707 }
Dave Airliefe27d532010-06-30 11:46:17 +1000708
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700709 return false;
710}
711
712struct intel_dp_m_n {
713 uint32_t tu;
714 uint32_t gmch_m;
715 uint32_t gmch_n;
716 uint32_t link_m;
717 uint32_t link_n;
718};
719
720static void
721intel_reduce_ratio(uint32_t *num, uint32_t *den)
722{
723 while (*num > 0xffffff || *den > 0xffffff) {
724 *num >>= 1;
725 *den >>= 1;
726 }
727}
728
729static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800730intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731 int nlanes,
732 int pixel_clock,
733 int link_clock,
734 struct intel_dp_m_n *m_n)
735{
736 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800737 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700738 m_n->gmch_n = link_clock * nlanes;
739 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
740 m_n->link_m = pixel_clock;
741 m_n->link_n = link_clock;
742 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
743}
744
745void
746intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
747 struct drm_display_mode *adjusted_mode)
748{
749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800751 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700752 struct drm_i915_private *dev_priv = dev->dev_private;
753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700754 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700755 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800756 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757
758 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700759 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700760 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800761 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100762 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200764 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765 continue;
766
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767 intel_dp = enc_to_intel_dp(encoder);
Keith Packard417e8222011-11-01 19:54:11 -0700768 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT || is_pch_edp(intel_dp)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100769 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700770 break;
Keith Packard417e8222011-11-01 19:54:11 -0700771 } else if (is_cpu_edp(intel_dp)) {
Jesse Barnes51190662010-10-07 16:01:08 -0700772 lane_count = dev_priv->edp.lanes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700773 break;
774 }
775 }
776
777 /*
778 * Compute the GMCH and Link ratios. The '3' here is
779 * the number of bytes_per_pixel post-LUT, which we always
780 * set up for 8-bits of R/G/B, or 3 bytes total.
781 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700782 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 mode->clock, adjusted_mode->clock, &m_n);
784
Eric Anholtc619eed2010-01-28 16:45:52 -0800785 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800786 I915_WRITE(TRANSDATA_M1(pipe),
787 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
788 m_n.gmch_m);
789 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
790 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
791 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800793 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
794 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
795 m_n.gmch_m);
796 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
797 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
798 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799 }
800}
801
Keith Packardf01eca22011-09-28 16:48:10 -0700802static void ironlake_edp_pll_on(struct drm_encoder *encoder);
803static void ironlake_edp_pll_off(struct drm_encoder *encoder);
804
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805static void
806intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
807 struct drm_display_mode *adjusted_mode)
808{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800809 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700810 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100811 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100812 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
814
Keith Packardf01eca22011-09-28 16:48:10 -0700815 /* Turn on the eDP PLL if needed */
816 if (is_edp(intel_dp)) {
817 if (!is_pch_edp(intel_dp))
818 ironlake_edp_pll_on(encoder);
819 else
820 ironlake_edp_pll_off(encoder);
821 }
822
Keith Packard417e8222011-11-01 19:54:11 -0700823 /*
824 * There are three kinds of DP registers:
825 *
826 * IBX PCH
827 * CPU
828 * CPT PCH
829 *
830 * IBX PCH and CPU are the same for almost everything,
831 * except that the CPU DP PLL is configured in this
832 * register
833 *
834 * CPT PCH is quite different, having many bits moved
835 * to the TRANS_DP_CTL register instead. That
836 * configuration happens (oddly) in ironlake_pch_enable
837 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400838
Keith Packard417e8222011-11-01 19:54:11 -0700839 /* Preserve the BIOS-computed detected bit. This is
840 * supposed to be read-only.
841 */
842 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
843 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844
Keith Packard417e8222011-11-01 19:54:11 -0700845 /* Handle DP bits in common between all three register formats */
846
847 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100851 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700852 break;
853 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100854 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700855 break;
856 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100857 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858 break;
859 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800860 if (intel_dp->has_audio) {
861 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
862 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100863 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800864 intel_write_eld(encoder, adjusted_mode);
865 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100866 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
867 intel_dp->link_configuration[0] = intel_dp->link_bw;
868 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400869 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400871 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700872 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700873 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
874 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100875 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700876 }
877
Keith Packard417e8222011-11-01 19:54:11 -0700878 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800879
Keith Packard417e8222011-11-01 19:54:11 -0700880 if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
881 intel_dp->DP |= intel_dp->color_range;
882
883 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
884 intel_dp->DP |= DP_SYNC_HS_HIGH;
885 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
886 intel_dp->DP |= DP_SYNC_VS_HIGH;
887 intel_dp->DP |= DP_LINK_TRAIN_OFF;
888
889 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
890 intel_dp->DP |= DP_ENHANCED_FRAMING;
891
892 if (intel_crtc->pipe == 1)
893 intel_dp->DP |= DP_PIPEB_SELECT;
894
895 if (is_cpu_edp(intel_dp)) {
896 /* don't miss out required setting for eDP */
897 intel_dp->DP |= DP_PLL_ENABLE;
898 if (adjusted_mode->clock < 200000)
899 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
900 else
901 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
902 }
903 } else {
904 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800905 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906}
907
Keith Packard99ea7122011-11-01 19:57:50 -0700908#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
909#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
910
911#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
912#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
913
914#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
915#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
916
917static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
918 u32 mask,
919 u32 value)
920{
921 struct drm_device *dev = intel_dp->base.base.dev;
922 struct drm_i915_private *dev_priv = dev->dev_private;
923
924 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
925 mask, value,
926 I915_READ(PCH_PP_STATUS),
927 I915_READ(PCH_PP_CONTROL));
928
929 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
930 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
931 I915_READ(PCH_PP_STATUS),
932 I915_READ(PCH_PP_CONTROL));
933 }
934}
935
936static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
937{
938 DRM_DEBUG_KMS("Wait for panel power on\n");
939 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
940}
941
Keith Packardbd943152011-09-18 23:09:52 -0700942static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
943{
Keith Packardbd943152011-09-18 23:09:52 -0700944 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700945 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700946}
947
Keith Packard99ea7122011-11-01 19:57:50 -0700948static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
949{
950 DRM_DEBUG_KMS("Wait for panel power cycle\n");
951 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
952}
953
954
Keith Packard832dd3c2011-11-01 19:34:06 -0700955/* Read the current pp_control value, unlocking the register if it
956 * is locked
957 */
958
959static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
960{
961 u32 control = I915_READ(PCH_PP_CONTROL);
962
963 control &= ~PANEL_UNLOCK_MASK;
964 control |= PANEL_UNLOCK_REGS;
965 return control;
966}
967
Jesse Barnes5d613502011-01-24 17:10:54 -0800968static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
969{
970 struct drm_device *dev = intel_dp->base.base.dev;
971 struct drm_i915_private *dev_priv = dev->dev_private;
972 u32 pp;
973
Keith Packard97af61f572011-09-28 16:23:51 -0700974 if (!is_edp(intel_dp))
975 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700976 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800977
Keith Packardbd943152011-09-18 23:09:52 -0700978 WARN(intel_dp->want_panel_vdd,
979 "eDP VDD already requested on\n");
980
981 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -0700982
Keith Packardbd943152011-09-18 23:09:52 -0700983 if (ironlake_edp_have_panel_vdd(intel_dp)) {
984 DRM_DEBUG_KMS("eDP VDD already on\n");
985 return;
986 }
987
Keith Packard99ea7122011-11-01 19:57:50 -0700988 if (!ironlake_edp_have_panel_power(intel_dp))
989 ironlake_wait_panel_power_cycle(intel_dp);
990
Keith Packard832dd3c2011-11-01 19:34:06 -0700991 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -0800992 pp |= EDP_FORCE_VDD;
993 I915_WRITE(PCH_PP_CONTROL, pp);
994 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -0700995 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
996 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -0700997
998 /*
999 * If the panel wasn't on, delay before accessing aux channel
1000 */
1001 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001002 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001003 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001004 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001005}
1006
Keith Packardbd943152011-09-18 23:09:52 -07001007static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001008{
1009 struct drm_device *dev = intel_dp->base.base.dev;
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 pp;
1012
Keith Packardbd943152011-09-18 23:09:52 -07001013 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001014 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001015 pp &= ~EDP_FORCE_VDD;
1016 I915_WRITE(PCH_PP_CONTROL, pp);
1017 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001018
Keith Packardbd943152011-09-18 23:09:52 -07001019 /* Make sure sequencer is idle before allowing subsequent activity */
1020 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1021 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001022
1023 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001024 }
1025}
1026
1027static void ironlake_panel_vdd_work(struct work_struct *__work)
1028{
1029 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1030 struct intel_dp, panel_vdd_work);
1031 struct drm_device *dev = intel_dp->base.base.dev;
1032
Keith Packard627f7672011-10-31 11:30:10 -07001033 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001034 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001035 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001036}
1037
1038static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1039{
Keith Packard97af61f572011-09-28 16:23:51 -07001040 if (!is_edp(intel_dp))
1041 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001042
Keith Packardbd943152011-09-18 23:09:52 -07001043 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1044 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001045
Keith Packardbd943152011-09-18 23:09:52 -07001046 intel_dp->want_panel_vdd = false;
1047
1048 if (sync) {
1049 ironlake_panel_vdd_off_sync(intel_dp);
1050 } else {
1051 /*
1052 * Queue the timer to fire a long
1053 * time from now (relative to the power down delay)
1054 * to keep the panel power up across a sequence of operations
1055 */
1056 schedule_delayed_work(&intel_dp->panel_vdd_work,
1057 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1058 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001059}
1060
Keith Packard86a30732011-10-20 13:40:33 -07001061static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001062{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001063 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001064 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001065 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001066
Keith Packard97af61f572011-09-28 16:23:51 -07001067 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001068 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001069
1070 DRM_DEBUG_KMS("Turn eDP power on\n");
1071
1072 if (ironlake_edp_have_panel_power(intel_dp)) {
1073 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001074 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001075 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001076
Keith Packard99ea7122011-11-01 19:57:50 -07001077 ironlake_wait_panel_power_cycle(intel_dp);
1078
Keith Packard832dd3c2011-11-01 19:34:06 -07001079 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001080 if (IS_GEN5(dev)) {
1081 /* ILK workaround: disable reset around power sequence */
1082 pp &= ~PANEL_POWER_RESET;
1083 I915_WRITE(PCH_PP_CONTROL, pp);
1084 POSTING_READ(PCH_PP_CONTROL);
1085 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001086
Keith Packard1c0ae802011-09-19 13:59:29 -07001087 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001088 if (!IS_GEN5(dev))
1089 pp |= PANEL_POWER_RESET;
1090
Jesse Barnes9934c132010-07-22 13:18:19 -07001091 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001092 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001093
Keith Packard99ea7122011-11-01 19:57:50 -07001094 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001095
Keith Packard05ce1a42011-09-29 16:33:01 -07001096 if (IS_GEN5(dev)) {
1097 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1098 I915_WRITE(PCH_PP_CONTROL, pp);
1099 POSTING_READ(PCH_PP_CONTROL);
1100 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001101}
1102
Keith Packard99ea7122011-11-01 19:57:50 -07001103static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001104{
Keith Packard99ea7122011-11-01 19:57:50 -07001105 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001106 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001107 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001108
Keith Packard97af61f572011-09-28 16:23:51 -07001109 if (!is_edp(intel_dp))
1110 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001111
1112 DRM_DEBUG_KMS("Turn eDP power off\n");
1113
1114 WARN(intel_dp->want_panel_vdd, "Cannot turn power off while VDD is on\n");
1115
Keith Packard832dd3c2011-11-01 19:34:06 -07001116 pp = ironlake_get_pp_control(dev_priv);
Keith Packard99ea7122011-11-01 19:57:50 -07001117 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1118 I915_WRITE(PCH_PP_CONTROL, pp);
1119 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001120
Keith Packard99ea7122011-11-01 19:57:50 -07001121 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001122}
1123
Keith Packard86a30732011-10-20 13:40:33 -07001124static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001125{
Keith Packardf01eca22011-09-28 16:48:10 -07001126 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001127 struct drm_i915_private *dev_priv = dev->dev_private;
1128 u32 pp;
1129
Keith Packardf01eca22011-09-28 16:48:10 -07001130 if (!is_edp(intel_dp))
1131 return;
1132
Zhao Yakui28c97732009-10-09 11:39:41 +08001133 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001134 /*
1135 * If we enable the backlight right away following a panel power
1136 * on, we may see slight flicker as the panel syncs with the eDP
1137 * link. So delay a bit to make sure the image is solid before
1138 * allowing it to appear.
1139 */
Keith Packardf01eca22011-09-28 16:48:10 -07001140 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001141 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001142 pp |= EDP_BLC_ENABLE;
1143 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001144 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001145}
1146
Keith Packard86a30732011-10-20 13:40:33 -07001147static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001148{
Keith Packardf01eca22011-09-28 16:48:10 -07001149 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001150 struct drm_i915_private *dev_priv = dev->dev_private;
1151 u32 pp;
1152
Keith Packardf01eca22011-09-28 16:48:10 -07001153 if (!is_edp(intel_dp))
1154 return;
1155
Zhao Yakui28c97732009-10-09 11:39:41 +08001156 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001157 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001158 pp &= ~EDP_BLC_ENABLE;
1159 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001160 POSTING_READ(PCH_PP_CONTROL);
1161 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001162}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001163
Jesse Barnesd240f202010-08-13 15:43:26 -07001164static void ironlake_edp_pll_on(struct drm_encoder *encoder)
1165{
1166 struct drm_device *dev = encoder->dev;
1167 struct drm_i915_private *dev_priv = dev->dev_private;
1168 u32 dpa_ctl;
1169
1170 DRM_DEBUG_KMS("\n");
1171 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001172 dpa_ctl |= DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001173 I915_WRITE(DP_A, dpa_ctl);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001174 POSTING_READ(DP_A);
1175 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001176}
1177
1178static void ironlake_edp_pll_off(struct drm_encoder *encoder)
1179{
1180 struct drm_device *dev = encoder->dev;
1181 struct drm_i915_private *dev_priv = dev->dev_private;
1182 u32 dpa_ctl;
1183
1184 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001185 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001186 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001187 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001188 udelay(200);
1189}
1190
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001191/* If the sink supports it, try to set the power state appropriately */
1192static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1193{
1194 int ret, i;
1195
1196 /* Should have a valid DPCD by this point */
1197 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1198 return;
1199
1200 if (mode != DRM_MODE_DPMS_ON) {
1201 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1202 DP_SET_POWER_D3);
1203 if (ret != 1)
1204 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1205 } else {
1206 /*
1207 * When turning on, we need to retry for 1ms to give the sink
1208 * time to wake up.
1209 */
1210 for (i = 0; i < 3; i++) {
1211 ret = intel_dp_aux_native_write_1(intel_dp,
1212 DP_SET_POWER,
1213 DP_SET_POWER_D0);
1214 if (ret == 1)
1215 break;
1216 msleep(1);
1217 }
1218 }
1219}
1220
Jesse Barnesd240f202010-08-13 15:43:26 -07001221static void intel_dp_prepare(struct drm_encoder *encoder)
1222{
1223 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -07001224
Keith Packard21264c62011-11-01 20:25:21 -07001225 ironlake_edp_backlight_off(intel_dp);
1226 ironlake_edp_panel_off(intel_dp);
1227
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001228 /* Wake up the sink first */
Keith Packardf58ff852011-09-28 16:44:14 -07001229 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001230 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Keith Packard21264c62011-11-01 20:25:21 -07001231 intel_dp_link_down(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001232 ironlake_edp_panel_vdd_off(intel_dp, false);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001233
Keith Packardf01eca22011-09-28 16:48:10 -07001234 /* Make sure the panel is off before trying to
1235 * change the mode
1236 */
Jesse Barnesd240f202010-08-13 15:43:26 -07001237}
1238
1239static void intel_dp_commit(struct drm_encoder *encoder)
1240{
1241 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd4270e52011-10-11 10:43:02 -07001242 struct drm_device *dev = encoder->dev;
1243 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Jesse Barnesd240f202010-08-13 15:43:26 -07001244
Keith Packard97af61f572011-09-28 16:23:51 -07001245 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001246 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001247 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001248 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001249 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001250 intel_dp_complete_link_train(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001251 ironlake_edp_backlight_on(intel_dp);
Keith Packardd2b996a2011-07-25 22:37:51 -07001252
1253 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Jesse Barnesd4270e52011-10-11 10:43:02 -07001254
1255 if (HAS_PCH_CPT(dev))
1256 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnesd240f202010-08-13 15:43:26 -07001257}
1258
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259static void
1260intel_dp_dpms(struct drm_encoder *encoder, int mode)
1261{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001262 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001263 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001265 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001266
1267 if (mode != DRM_MODE_DPMS_ON) {
Keith Packard21264c62011-11-01 20:25:21 -07001268 ironlake_edp_backlight_off(intel_dp);
1269 ironlake_edp_panel_off(intel_dp);
1270
Keith Packard245e2702011-10-05 19:53:09 -07001271 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001272 intel_dp_sink_dpms(intel_dp, mode);
Jesse Barnes736085b2010-10-08 10:35:55 -07001273 intel_dp_link_down(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001274 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard21264c62011-11-01 20:25:21 -07001275
1276 if (is_cpu_edp(intel_dp))
1277 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001278 } else {
Keith Packard21264c62011-11-01 20:25:21 -07001279 if (is_cpu_edp(intel_dp))
1280 ironlake_edp_pll_on(encoder);
1281
Keith Packard97af61f572011-09-28 16:23:51 -07001282 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001283 intel_dp_sink_dpms(intel_dp, mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001285 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001286 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001287 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001288 intel_dp_complete_link_train(intel_dp);
Keith Packardbee7eb22011-09-28 16:28:00 -07001289 } else
Keith Packardbd943152011-09-18 23:09:52 -07001290 ironlake_edp_panel_vdd_off(intel_dp, false);
1291 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001292 }
Keith Packardd2b996a2011-07-25 22:37:51 -07001293 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001294}
1295
1296/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001297 * Native read with retry for link status and receiver capability reads for
1298 * cases where the sink may still be asleep.
1299 */
1300static bool
1301intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1302 uint8_t *recv, int recv_bytes)
1303{
1304 int ret, i;
1305
1306 /*
1307 * Sinks are *supposed* to come up within 1ms from an off state,
1308 * but we're also supposed to retry 3 times per the spec.
1309 */
1310 for (i = 0; i < 3; i++) {
1311 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1312 recv_bytes);
1313 if (ret == recv_bytes)
1314 return true;
1315 msleep(1);
1316 }
1317
1318 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001319}
1320
1321/*
1322 * Fetch AUX CH registers 0x202 - 0x207 which contain
1323 * link status information
1324 */
1325static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001326intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001327{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001328 return intel_dp_aux_native_read_retry(intel_dp,
1329 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001330 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001331 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001332}
1333
1334static uint8_t
1335intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1336 int r)
1337{
1338 return link_status[r - DP_LANE0_1_STATUS];
1339}
1340
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001342intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001343 int lane)
1344{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001345 int s = ((lane & 1) ?
1346 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1347 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001348 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001349
1350 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1351}
1352
1353static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001354intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001355 int lane)
1356{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001357 int s = ((lane & 1) ?
1358 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1359 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001360 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001361
1362 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1363}
1364
1365
1366#if 0
1367static char *voltage_names[] = {
1368 "0.4V", "0.6V", "0.8V", "1.2V"
1369};
1370static char *pre_emph_names[] = {
1371 "0dB", "3.5dB", "6dB", "9.5dB"
1372};
1373static char *link_train_names[] = {
1374 "pattern 1", "pattern 2", "idle", "off"
1375};
1376#endif
1377
1378/*
1379 * These are source-specific values; current Intel hardware supports
1380 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1381 */
1382#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
Keith Packard417e8222011-11-01 19:54:11 -07001383#define I830_DP_VOLTAGE_MAX_CPT DP_TRAIN_VOLTAGE_SWING_1200
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001384
1385static uint8_t
1386intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1387{
1388 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1389 case DP_TRAIN_VOLTAGE_SWING_400:
1390 return DP_TRAIN_PRE_EMPHASIS_6;
1391 case DP_TRAIN_VOLTAGE_SWING_600:
1392 return DP_TRAIN_PRE_EMPHASIS_6;
1393 case DP_TRAIN_VOLTAGE_SWING_800:
1394 return DP_TRAIN_PRE_EMPHASIS_3_5;
1395 case DP_TRAIN_VOLTAGE_SWING_1200:
1396 default:
1397 return DP_TRAIN_PRE_EMPHASIS_0;
1398 }
1399}
1400
1401static void
Keith Packard93f62da2011-11-01 19:45:03 -07001402intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001403{
Keith Packard93f62da2011-11-01 19:45:03 -07001404 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001405 uint8_t v = 0;
1406 uint8_t p = 0;
1407 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001408 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
1409 int voltage_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001410
Jesse Barnes33a34e42010-09-08 12:42:02 -07001411 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001412 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1413 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001414
1415 if (this_v > v)
1416 v = this_v;
1417 if (this_p > p)
1418 p = this_p;
1419 }
1420
Keith Packard417e8222011-11-01 19:54:11 -07001421 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1422 voltage_max = I830_DP_VOLTAGE_MAX_CPT;
1423 else
1424 voltage_max = I830_DP_VOLTAGE_MAX;
1425 if (v >= voltage_max)
1426 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427
1428 if (p >= intel_dp_pre_emphasis_max(v))
1429 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1430
1431 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001432 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001433}
1434
1435static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001436intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001437{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001438 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001439
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001440 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001441 case DP_TRAIN_VOLTAGE_SWING_400:
1442 default:
1443 signal_levels |= DP_VOLTAGE_0_4;
1444 break;
1445 case DP_TRAIN_VOLTAGE_SWING_600:
1446 signal_levels |= DP_VOLTAGE_0_6;
1447 break;
1448 case DP_TRAIN_VOLTAGE_SWING_800:
1449 signal_levels |= DP_VOLTAGE_0_8;
1450 break;
1451 case DP_TRAIN_VOLTAGE_SWING_1200:
1452 signal_levels |= DP_VOLTAGE_1_2;
1453 break;
1454 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001455 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456 case DP_TRAIN_PRE_EMPHASIS_0:
1457 default:
1458 signal_levels |= DP_PRE_EMPHASIS_0;
1459 break;
1460 case DP_TRAIN_PRE_EMPHASIS_3_5:
1461 signal_levels |= DP_PRE_EMPHASIS_3_5;
1462 break;
1463 case DP_TRAIN_PRE_EMPHASIS_6:
1464 signal_levels |= DP_PRE_EMPHASIS_6;
1465 break;
1466 case DP_TRAIN_PRE_EMPHASIS_9_5:
1467 signal_levels |= DP_PRE_EMPHASIS_9_5;
1468 break;
1469 }
1470 return signal_levels;
1471}
1472
Zhenyu Wange3421a12010-04-08 09:43:27 +08001473/* Gen6's DP voltage swing and pre-emphasis control */
1474static uint32_t
1475intel_gen6_edp_signal_levels(uint8_t train_set)
1476{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001477 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1478 DP_TRAIN_PRE_EMPHASIS_MASK);
1479 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001480 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001481 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1482 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1483 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1484 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001485 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001486 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1487 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001488 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001489 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1490 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001491 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001492 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1493 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001494 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001495 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1496 "0x%x\n", signal_levels);
1497 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001498 }
1499}
1500
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501static uint8_t
1502intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1503 int lane)
1504{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001505 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001506 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507
1508 return (l >> s) & 0xf;
1509}
1510
1511/* Check for clock recovery is done on all channels */
1512static bool
1513intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1514{
1515 int lane;
1516 uint8_t lane_status;
1517
1518 for (lane = 0; lane < lane_count; lane++) {
1519 lane_status = intel_get_lane_status(link_status, lane);
1520 if ((lane_status & DP_LANE_CR_DONE) == 0)
1521 return false;
1522 }
1523 return true;
1524}
1525
1526/* Check to see if channel eq is done on all channels */
1527#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1528 DP_LANE_CHANNEL_EQ_DONE|\
1529 DP_LANE_SYMBOL_LOCKED)
1530static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001531intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532{
1533 uint8_t lane_align;
1534 uint8_t lane_status;
1535 int lane;
1536
Keith Packard93f62da2011-11-01 19:45:03 -07001537 lane_align = intel_dp_link_status(link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538 DP_LANE_ALIGN_STATUS_UPDATED);
1539 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1540 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001541 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001542 lane_status = intel_get_lane_status(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1544 return false;
1545 }
1546 return true;
1547}
1548
1549static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001550intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001552 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001553{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001554 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001555 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001556 int ret;
1557
Chris Wilsonea5b2132010-08-04 13:50:23 +01001558 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1559 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560
Chris Wilsonea5b2132010-08-04 13:50:23 +01001561 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001562 DP_TRAINING_PATTERN_SET,
1563 dp_train_pat);
1564
Chris Wilsonea5b2132010-08-04 13:50:23 +01001565 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001566 DP_TRAINING_LANE0_SET,
Keith Packardb34f1f02011-11-02 10:17:59 -07001567 intel_dp->train_set,
1568 intel_dp->lane_count);
1569 if (ret != intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001570 return false;
1571
1572 return true;
1573}
1574
Jesse Barnes33a34e42010-09-08 12:42:02 -07001575/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001576static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001577intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001578{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001579 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001581 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001582 int i;
1583 uint8_t voltage;
1584 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001585 int voltage_tries, loop_tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001586 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001587 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001588
Adam Jacksone8519462011-07-21 17:48:38 -04001589 /*
1590 * On CPT we have to enable the port in training pattern 1, which
1591 * will happen below in intel_dp_set_link_train. Otherwise, enable
1592 * the port and wait for it to become active.
1593 */
1594 if (!HAS_PCH_CPT(dev)) {
1595 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1596 POSTING_READ(intel_dp->output_reg);
1597 intel_wait_for_vblank(dev, intel_crtc->pipe);
1598 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001599
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001600 /* Write the link configuration data */
1601 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1602 intel_dp->link_configuration,
1603 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001604
1605 DP |= DP_PORT_EN;
Adam Jackson82d16552011-10-14 17:22:26 -04001606 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001607 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1608 else
1609 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001610 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001611 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001612 voltage_tries = 0;
1613 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001614 clock_recovery = false;
1615 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001616 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001617 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001618 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001619
1620 if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001621 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001622 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1623 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001624 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1625 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001626 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1627 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001628
Adam Jackson82d16552011-10-14 17:22:26 -04001629 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001630 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1631 else
1632 reg = DP | DP_LINK_TRAIN_PAT_1;
1633
Chris Wilsonea5b2132010-08-04 13:50:23 +01001634 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001635 DP_TRAINING_PATTERN_1 |
1636 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001637 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001638 /* Set training pattern 1 */
1639
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001640 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001641 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1642 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001643 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001644 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001645
Keith Packard93f62da2011-11-01 19:45:03 -07001646 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1647 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001648 clock_recovery = true;
1649 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001650 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001651
1652 /* Check to see if we've tried the max voltage */
1653 for (i = 0; i < intel_dp->lane_count; i++)
1654 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1655 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001656 if (i == intel_dp->lane_count) {
1657 ++loop_tries;
1658 if (loop_tries == 5) {
1659 DRM_DEBUG_KMS("too many full retries, give up\n");
1660 break;
1661 }
1662 memset(intel_dp->train_set, 0, 4);
1663 voltage_tries = 0;
1664 continue;
1665 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001666
1667 /* Check to see if we've tried the same voltage 5 times */
1668 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001669 ++voltage_tries;
1670 if (voltage_tries == 5) {
1671 DRM_DEBUG_KMS("too many voltage retries, give up\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001672 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001673 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001674 } else
Keith Packardcdb0e952011-11-01 20:00:06 -07001675 voltage_tries = 0;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001676 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1677
1678 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001679 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001680 }
1681
Jesse Barnes33a34e42010-09-08 12:42:02 -07001682 intel_dp->DP = DP;
1683}
1684
1685static void
1686intel_dp_complete_link_train(struct intel_dp *intel_dp)
1687{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001688 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
1690 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001691 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001692 u32 reg;
1693 uint32_t DP = intel_dp->DP;
1694
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695 /* channel equalization */
1696 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001697 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001698 channel_eq = false;
1699 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001700 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001701 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001702 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001703
Jesse Barnes37f80972011-01-05 14:45:24 -08001704 if (cr_tries > 5) {
1705 DRM_ERROR("failed to train DP, aborting\n");
1706 intel_dp_link_down(intel_dp);
1707 break;
1708 }
1709
Keith Packard417e8222011-11-01 19:54:11 -07001710 if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001711 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001712 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1713 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001714 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001715 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1716 }
1717
Adam Jackson82d16552011-10-14 17:22:26 -04001718 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001719 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1720 else
1721 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722
1723 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001724 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001725 DP_TRAINING_PATTERN_2 |
1726 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727 break;
1728
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001729 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001730 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001731 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001732
Jesse Barnes37f80972011-01-05 14:45:24 -08001733 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001734 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001735 intel_dp_start_link_train(intel_dp);
1736 cr_tries++;
1737 continue;
1738 }
1739
Keith Packard93f62da2011-11-01 19:45:03 -07001740 if (intel_channel_eq_ok(intel_dp, link_status)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001741 channel_eq = true;
1742 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001743 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001744
Jesse Barnes37f80972011-01-05 14:45:24 -08001745 /* Try 5 times, then try clock recovery if that fails */
1746 if (tries > 5) {
1747 intel_dp_link_down(intel_dp);
1748 intel_dp_start_link_train(intel_dp);
1749 tries = 0;
1750 cr_tries++;
1751 continue;
1752 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001753
1754 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001755 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001756 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001757 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001758
Adam Jackson82d16552011-10-14 17:22:26 -04001759 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001760 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1761 else
1762 reg = DP | DP_LINK_TRAIN_OFF;
1763
Chris Wilsonea5b2132010-08-04 13:50:23 +01001764 I915_WRITE(intel_dp->output_reg, reg);
1765 POSTING_READ(intel_dp->output_reg);
1766 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1768}
1769
1770static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001771intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001772{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001773 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001774 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001775 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001776
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001777 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1778 return;
1779
Zhao Yakui28c97732009-10-09 11:39:41 +08001780 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001781
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001782 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001783 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001784 I915_WRITE(intel_dp->output_reg, DP);
1785 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001786 udelay(100);
1787 }
1788
Adam Jackson82d16552011-10-14 17:22:26 -04001789 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001790 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001791 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001792 } else {
1793 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001794 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001795 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001796 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001797
Chris Wilsonfe255d02010-09-11 21:37:48 +01001798 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001799
Keith Packard417e8222011-11-01 19:54:11 -07001800 if (is_edp(intel_dp)) {
1801 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1802 DP |= DP_LINK_TRAIN_OFF_CPT;
1803 else
1804 DP |= DP_LINK_TRAIN_OFF;
1805 }
Eric Anholt5bddd172010-11-18 09:32:59 +08001806
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001807 if (!HAS_PCH_CPT(dev) &&
1808 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001809 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1810
Eric Anholt5bddd172010-11-18 09:32:59 +08001811 /* Hardware workaround: leaving our transcoder select
1812 * set to transcoder B while it's off will prevent the
1813 * corresponding HDMI output on transcoder A.
1814 *
1815 * Combine this with another hardware workaround:
1816 * transcoder select bit can only be cleared while the
1817 * port is enabled.
1818 */
1819 DP &= ~DP_PIPEB_SELECT;
1820 I915_WRITE(intel_dp->output_reg, DP);
1821
1822 /* Changes to enable or select take place the vblank
1823 * after being written.
1824 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001825 if (crtc == NULL) {
1826 /* We can arrive here never having been attached
1827 * to a CRTC, for instance, due to inheriting
1828 * random state from the BIOS.
1829 *
1830 * If the pipe is not running, play safe and
1831 * wait for the clocks to stabilise before
1832 * continuing.
1833 */
1834 POSTING_READ(intel_dp->output_reg);
1835 msleep(50);
1836 } else
1837 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001838 }
1839
Chris Wilsonea5b2132010-08-04 13:50:23 +01001840 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1841 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001842 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001843}
1844
Keith Packard26d61aa2011-07-25 20:01:09 -07001845static bool
1846intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001847{
Keith Packard92fd8fd2011-07-25 19:50:10 -07001848 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Akshay Joshi0206e352011-08-16 15:34:10 -04001849 sizeof(intel_dp->dpcd)) &&
Keith Packard92fd8fd2011-07-25 19:50:10 -07001850 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
Keith Packard26d61aa2011-07-25 20:01:09 -07001851 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001852 }
1853
Keith Packard26d61aa2011-07-25 20:01:09 -07001854 return false;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001855}
1856
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001857static bool
1858intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
1859{
1860 int ret;
1861
1862 ret = intel_dp_aux_native_read_retry(intel_dp,
1863 DP_DEVICE_SERVICE_IRQ_VECTOR,
1864 sink_irq_vector, 1);
1865 if (!ret)
1866 return false;
1867
1868 return true;
1869}
1870
1871static void
1872intel_dp_handle_test_request(struct intel_dp *intel_dp)
1873{
1874 /* NAK by default */
1875 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
1876}
1877
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878/*
1879 * According to DP spec
1880 * 5.1.2:
1881 * 1. Read DPCD
1882 * 2. Configure link according to Receiver Capabilities
1883 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1884 * 4. Check link status on receipt of hot-plug interrupt
1885 */
1886
1887static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001888intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001889{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001890 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07001891 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001892
Keith Packardd2b996a2011-07-25 22:37:51 -07001893 if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
1894 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001895
Chris Wilson4ef69c72010-09-09 15:14:28 +01001896 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897 return;
1898
Keith Packard92fd8fd2011-07-25 19:50:10 -07001899 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07001900 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001901 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001902 return;
1903 }
1904
Keith Packard92fd8fd2011-07-25 19:50:10 -07001905 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07001906 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001907 intel_dp_link_down(intel_dp);
1908 return;
1909 }
1910
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001911 /* Try to read the source of the interrupt */
1912 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
1913 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
1914 /* Clear interrupt source */
1915 intel_dp_aux_native_write_1(intel_dp,
1916 DP_DEVICE_SERVICE_IRQ_VECTOR,
1917 sink_irq_vector);
1918
1919 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
1920 intel_dp_handle_test_request(intel_dp);
1921 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
1922 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
1923 }
1924
Keith Packard93f62da2011-11-01 19:45:03 -07001925 if (!intel_channel_eq_ok(intel_dp, link_status)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07001926 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
1927 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07001928 intel_dp_start_link_train(intel_dp);
1929 intel_dp_complete_link_train(intel_dp);
1930 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001931}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001933static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07001934intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04001935{
Keith Packard26d61aa2011-07-25 20:01:09 -07001936 if (intel_dp_get_dpcd(intel_dp))
1937 return connector_status_connected;
1938 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04001939}
1940
1941static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001942ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001943{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001944 enum drm_connector_status status;
1945
Chris Wilsonfe16d942011-02-12 10:29:38 +00001946 /* Can't disconnect eDP, but you can close the lid... */
1947 if (is_edp(intel_dp)) {
1948 status = intel_panel_detect(intel_dp->base.base.dev);
1949 if (status == connector_status_unknown)
1950 status = connector_status_connected;
1951 return status;
1952 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001953
Keith Packard26d61aa2011-07-25 20:01:09 -07001954 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001955}
1956
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001957static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001958g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001959{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001960 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001961 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001962 uint32_t temp, bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001963
Chris Wilsonea5b2132010-08-04 13:50:23 +01001964 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001965 case DP_B:
1966 bit = DPB_HOTPLUG_INT_STATUS;
1967 break;
1968 case DP_C:
1969 bit = DPC_HOTPLUG_INT_STATUS;
1970 break;
1971 case DP_D:
1972 bit = DPD_HOTPLUG_INT_STATUS;
1973 break;
1974 default:
1975 return connector_status_unknown;
1976 }
1977
1978 temp = I915_READ(PORT_HOTPLUG_STAT);
1979
1980 if ((temp & bit) == 0)
1981 return connector_status_disconnected;
1982
Keith Packard26d61aa2011-07-25 20:01:09 -07001983 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001984}
1985
Keith Packard8c241fe2011-09-28 16:38:44 -07001986static struct edid *
1987intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
1988{
1989 struct intel_dp *intel_dp = intel_attached_dp(connector);
1990 struct edid *edid;
1991
1992 ironlake_edp_panel_vdd_on(intel_dp);
1993 edid = drm_get_edid(connector, adapter);
Keith Packardbd943152011-09-18 23:09:52 -07001994 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard8c241fe2011-09-28 16:38:44 -07001995 return edid;
1996}
1997
1998static int
1999intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2000{
2001 struct intel_dp *intel_dp = intel_attached_dp(connector);
2002 int ret;
2003
2004 ironlake_edp_panel_vdd_on(intel_dp);
2005 ret = intel_ddc_get_modes(connector, adapter);
Keith Packardbd943152011-09-18 23:09:52 -07002006 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard8c241fe2011-09-28 16:38:44 -07002007 return ret;
2008}
2009
2010
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002011/**
2012 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2013 *
2014 * \return true if DP port is connected.
2015 * \return false if DP port is disconnected.
2016 */
2017static enum drm_connector_status
2018intel_dp_detect(struct drm_connector *connector, bool force)
2019{
2020 struct intel_dp *intel_dp = intel_attached_dp(connector);
2021 struct drm_device *dev = intel_dp->base.base.dev;
2022 enum drm_connector_status status;
2023 struct edid *edid = NULL;
2024
2025 intel_dp->has_audio = false;
2026
2027 if (HAS_PCH_SPLIT(dev))
2028 status = ironlake_dp_detect(intel_dp);
2029 else
2030 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002031
Adam Jacksonac66ae82011-07-12 17:38:03 -04002032 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2033 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2034 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2035 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002036
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002037 if (status != connector_status_connected)
2038 return status;
2039
Chris Wilsonf6849602010-09-19 09:29:33 +01002040 if (intel_dp->force_audio) {
2041 intel_dp->has_audio = intel_dp->force_audio > 0;
2042 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002043 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002044 if (edid) {
2045 intel_dp->has_audio = drm_detect_monitor_audio(edid);
2046 connector->display_info.raw_edid = NULL;
2047 kfree(edid);
2048 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002049 }
2050
2051 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002052}
2053
2054static int intel_dp_get_modes(struct drm_connector *connector)
2055{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002056 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002057 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002058 struct drm_i915_private *dev_priv = dev->dev_private;
2059 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002060
2061 /* We should parse the EDID data and find out if it has an audio sink
2062 */
2063
Keith Packard8c241fe2011-09-28 16:38:44 -07002064 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01002065 if (ret) {
Keith Packardd15456d2011-09-18 17:35:47 -07002066 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01002067 struct drm_display_mode *newmode;
2068 list_for_each_entry(newmode, &connector->probed_modes,
2069 head) {
Keith Packardd15456d2011-09-18 17:35:47 -07002070 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
2071 intel_dp->panel_fixed_mode =
Zhao Yakuib9efc482010-07-19 09:43:11 +01002072 drm_mode_duplicate(dev, newmode);
2073 break;
2074 }
2075 }
2076 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002077 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01002078 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002079
2080 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07002081 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07002082 /* initialize panel mode from VBT if available for eDP */
Keith Packardd15456d2011-09-18 17:35:47 -07002083 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
2084 intel_dp->panel_fixed_mode =
Keith Packard47f0eb22011-09-19 14:33:26 -07002085 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
Keith Packardd15456d2011-09-18 17:35:47 -07002086 if (intel_dp->panel_fixed_mode) {
2087 intel_dp->panel_fixed_mode->type |=
Keith Packard47f0eb22011-09-19 14:33:26 -07002088 DRM_MODE_TYPE_PREFERRED;
2089 }
2090 }
Keith Packardd15456d2011-09-18 17:35:47 -07002091 if (intel_dp->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002092 struct drm_display_mode *mode;
Keith Packardd15456d2011-09-18 17:35:47 -07002093 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002094 drm_mode_probed_add(connector, mode);
2095 return 1;
2096 }
2097 }
2098 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002099}
2100
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002101static bool
2102intel_dp_detect_audio(struct drm_connector *connector)
2103{
2104 struct intel_dp *intel_dp = intel_attached_dp(connector);
2105 struct edid *edid;
2106 bool has_audio = false;
2107
Keith Packard8c241fe2011-09-28 16:38:44 -07002108 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002109 if (edid) {
2110 has_audio = drm_detect_monitor_audio(edid);
2111
2112 connector->display_info.raw_edid = NULL;
2113 kfree(edid);
2114 }
2115
2116 return has_audio;
2117}
2118
Chris Wilsonf6849602010-09-19 09:29:33 +01002119static int
2120intel_dp_set_property(struct drm_connector *connector,
2121 struct drm_property *property,
2122 uint64_t val)
2123{
Chris Wilsone953fd72011-02-21 22:23:52 +00002124 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002125 struct intel_dp *intel_dp = intel_attached_dp(connector);
2126 int ret;
2127
2128 ret = drm_connector_property_set_value(connector, property, val);
2129 if (ret)
2130 return ret;
2131
Chris Wilson3f43c482011-05-12 22:17:24 +01002132 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002133 int i = val;
2134 bool has_audio;
2135
2136 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002137 return 0;
2138
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002139 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002140
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002141 if (i == 0)
2142 has_audio = intel_dp_detect_audio(connector);
2143 else
2144 has_audio = i > 0;
2145
2146 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002147 return 0;
2148
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002149 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002150 goto done;
2151 }
2152
Chris Wilsone953fd72011-02-21 22:23:52 +00002153 if (property == dev_priv->broadcast_rgb_property) {
2154 if (val == !!intel_dp->color_range)
2155 return 0;
2156
2157 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2158 goto done;
2159 }
2160
Chris Wilsonf6849602010-09-19 09:29:33 +01002161 return -EINVAL;
2162
2163done:
2164 if (intel_dp->base.base.crtc) {
2165 struct drm_crtc *crtc = intel_dp->base.base.crtc;
2166 drm_crtc_helper_set_mode(crtc, &crtc->mode,
2167 crtc->x, crtc->y,
2168 crtc->fb);
2169 }
2170
2171 return 0;
2172}
2173
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002174static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002175intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002176{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002177 struct drm_device *dev = connector->dev;
2178
2179 if (intel_dpd_is_edp(dev))
2180 intel_panel_destroy_backlight(dev);
2181
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002182 drm_sysfs_connector_remove(connector);
2183 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002184 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185}
2186
Daniel Vetter24d05922010-08-20 18:08:28 +02002187static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2188{
2189 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2190
2191 i2c_del_adapter(&intel_dp->adapter);
2192 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002193 if (is_edp(intel_dp)) {
2194 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2195 ironlake_panel_vdd_off_sync(intel_dp);
2196 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002197 kfree(intel_dp);
2198}
2199
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002200static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
2201 .dpms = intel_dp_dpms,
2202 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07002203 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002204 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07002205 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002206};
2207
2208static const struct drm_connector_funcs intel_dp_connector_funcs = {
2209 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002210 .detect = intel_dp_detect,
2211 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002212 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002213 .destroy = intel_dp_destroy,
2214};
2215
2216static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2217 .get_modes = intel_dp_get_modes,
2218 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002219 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002220};
2221
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002222static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002223 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002224};
2225
Chris Wilson995b6762010-08-20 13:23:26 +01002226static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002227intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002228{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002229 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002230
Jesse Barnes885a5012011-07-07 11:11:01 -07002231 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002232}
2233
Zhenyu Wange3421a12010-04-08 09:43:27 +08002234/* Return which DP Port should be selected for Transcoder DP control */
2235int
Akshay Joshi0206e352011-08-16 15:34:10 -04002236intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002237{
2238 struct drm_device *dev = crtc->dev;
2239 struct drm_mode_config *mode_config = &dev->mode_config;
2240 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002241
2242 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002243 struct intel_dp *intel_dp;
2244
Dan Carpenterd8201ab2010-05-07 10:39:00 +02002245 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002246 continue;
2247
Chris Wilsonea5b2132010-08-04 13:50:23 +01002248 intel_dp = enc_to_intel_dp(encoder);
Keith Packard417e8222011-11-01 19:54:11 -07002249 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2250 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002251 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002252 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002253
Zhenyu Wange3421a12010-04-08 09:43:27 +08002254 return -1;
2255}
2256
Zhao Yakui36e83a12010-06-12 14:32:21 +08002257/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002258bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 struct child_device_config *p_child;
2262 int i;
2263
2264 if (!dev_priv->child_dev_num)
2265 return false;
2266
2267 for (i = 0; i < dev_priv->child_dev_num; i++) {
2268 p_child = dev_priv->child_dev + i;
2269
2270 if (p_child->dvo_port == PORT_IDPD &&
2271 p_child->device_type == DEVICE_TYPE_eDP)
2272 return true;
2273 }
2274 return false;
2275}
2276
Chris Wilsonf6849602010-09-19 09:29:33 +01002277static void
2278intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2279{
Chris Wilson3f43c482011-05-12 22:17:24 +01002280 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002281 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002282}
2283
Keith Packardc8110e52009-05-06 11:51:10 -07002284void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002285intel_dp_init(struct drm_device *dev, int output_reg)
2286{
2287 struct drm_i915_private *dev_priv = dev->dev_private;
2288 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002289 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002290 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002291 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002292 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002293 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002294
Chris Wilsonea5b2132010-08-04 13:50:23 +01002295 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2296 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002297 return;
2298
Chris Wilson3d3dc142011-02-12 10:33:12 +00002299 intel_dp->output_reg = output_reg;
Keith Packardd2b996a2011-07-25 22:37:51 -07002300 intel_dp->dpms_mode = -1;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002301
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002302 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2303 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002304 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002305 return;
2306 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002307 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002308
Chris Wilsonea5b2132010-08-04 13:50:23 +01002309 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002310 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002311 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002312
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002313 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002314 type = DRM_MODE_CONNECTOR_eDP;
2315 intel_encoder->type = INTEL_OUTPUT_EDP;
2316 } else {
2317 type = DRM_MODE_CONNECTOR_DisplayPort;
2318 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2319 }
2320
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002321 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002322 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002323 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2324
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002325 connector->polled = DRM_CONNECTOR_POLL_HPD;
2326
Zhao Yakui652af9d2009-12-02 10:03:33 +08002327 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07002328 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002329 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07002330 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002331 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07002332 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08002333
Keith Packardbd943152011-09-18 23:09:52 -07002334 if (is_edp(intel_dp)) {
Eric Anholt21d40d32010-03-25 11:11:14 -07002335 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Keith Packardbd943152011-09-18 23:09:52 -07002336 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2337 ironlake_panel_vdd_work);
2338 }
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002339
Jesse Barnes27f82272011-09-02 12:54:37 -07002340 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002341 connector->interlace_allowed = true;
2342 connector->doublescan_allowed = 0;
2343
Chris Wilson4ef69c72010-09-09 15:14:28 +01002344 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002345 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002346 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002347
Chris Wilsondf0e9242010-09-09 16:20:55 +01002348 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002349 drm_sysfs_connector_add(connector);
2350
2351 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002352 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002353 case DP_A:
2354 name = "DPDDC-A";
2355 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002356 case DP_B:
2357 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002358 dev_priv->hotplug_supported_mask |=
2359 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002360 name = "DPDDC-B";
2361 break;
2362 case DP_C:
2363 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002364 dev_priv->hotplug_supported_mask |=
2365 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002366 name = "DPDDC-C";
2367 break;
2368 case DP_D:
2369 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002370 dev_priv->hotplug_supported_mask |=
2371 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002372 name = "DPDDC-D";
2373 break;
2374 }
2375
Jesse Barnes89667382010-10-07 16:01:21 -07002376 /* Cache some DPCD data in the eDP case */
2377 if (is_edp(intel_dp)) {
Keith Packard59f3e272011-07-25 20:01:56 -07002378 bool ret;
Keith Packardf01eca22011-09-28 16:48:10 -07002379 struct edp_power_seq cur, vbt;
2380 u32 pp_on, pp_off, pp_div;
Jesse Barnes89667382010-10-07 16:01:21 -07002381
Jesse Barnes5d613502011-01-24 17:10:54 -08002382 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002383 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002384 pp_div = I915_READ(PCH_PP_DIVISOR);
2385
Keith Packardf01eca22011-09-28 16:48:10 -07002386 /* Pull timing values out of registers */
2387 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2388 PANEL_POWER_UP_DELAY_SHIFT;
2389
2390 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2391 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002392
Keith Packardf01eca22011-09-28 16:48:10 -07002393 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2394 PANEL_LIGHT_OFF_DELAY_SHIFT;
2395
2396 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2397 PANEL_POWER_DOWN_DELAY_SHIFT;
2398
2399 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2400 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2401
2402 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2403 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2404
2405 vbt = dev_priv->edp.pps;
2406
2407 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2408 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2409
2410#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2411
2412 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2413 intel_dp->backlight_on_delay = get_delay(t8);
2414 intel_dp->backlight_off_delay = get_delay(t9);
2415 intel_dp->panel_power_down_delay = get_delay(t10);
2416 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2417
2418 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2419 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2420 intel_dp->panel_power_cycle_delay);
2421
2422 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2423 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jesse Barnes5d613502011-01-24 17:10:54 -08002424
2425 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002426 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002427 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002428
Keith Packard59f3e272011-07-25 20:01:56 -07002429 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002430 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2431 dev_priv->no_aux_handshake =
2432 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002433 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2434 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002435 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002436 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002437 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002438 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002439 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002440 }
Jesse Barnes89667382010-10-07 16:01:21 -07002441 }
2442
Keith Packard552fb0b2011-09-28 16:31:53 -07002443 intel_dp_i2c_init(intel_dp, intel_connector, name);
2444
Eric Anholt21d40d32010-03-25 11:11:14 -07002445 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002446
Jesse Barnes4d926462010-10-07 16:01:07 -07002447 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002448 dev_priv->int_edp_connector = connector;
2449 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002450 }
2451
Chris Wilsonf6849602010-09-19 09:29:33 +01002452 intel_dp_add_properties(intel_dp, connector);
2453
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002454 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2455 * 0xd. Failure to do so will result in spurious interrupts being
2456 * generated on the port when a cable is not attached.
2457 */
2458 if (IS_G4X(dev) && !IS_GM45(dev)) {
2459 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2460 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2461 }
2462}