blob: d329ec3d64d817ba658e9eb6cb1512f1a0152d29 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Russell Kingf27ecac2005-08-18 21:31:00 +01002/*
Russell Kingf27ecac2005-08-18 21:31:00 +01003 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
4 *
Russell Kingf27ecac2005-08-18 21:31:00 +01005 * Interrupt architecture for the GIC:
6 *
7 * o There is one Interrupt Distributor, which receives interrupts
8 * from system devices and sends them to the Interrupt Controllers.
9 *
10 * o There is one CPU Interface per CPU, which sends interrupts sent
11 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010012 * associated CPU. The base address of the CPU interface is usually
13 * aliased so that the same address points to different chips depending
14 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010015 *
16 * Note that IRQs 0-31 are special - they are local to each CPU.
17 * As such, the enable set/clear, pending set/clear and active bit
18 * registers are banked per-cpu for these sources.
19 */
20#include <linux/init.h>
21#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050022#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010023#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010024#include <linux/list.h>
25#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000026#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080027#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010028#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010029#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050030#include <linux/of.h>
31#include <linux/of_address.h>
32#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000033#include <linux/acpi.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050034#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010035#include <linux/interrupt.h>
36#include <linux/percpu.h>
37#include <linux/slab.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040038#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000039#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060040#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010041
Tomasz Figa29e697b2014-07-17 17:23:44 +020042#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010043#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010044#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010045#include <asm/smp_plat.h>
Marc Zyngier0b996fd2015-08-26 17:00:44 +010046#include <asm/virt.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010047
Marc Zyngierd51d0af2014-06-30 16:01:30 +010048#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Marc Zyngier76e52dd2015-09-30 12:01:16 +010050#ifdef CONFIG_ARM64
51#include <asm/cpufeature.h>
52
53static void gic_check_cpu_features(void)
54{
Marc Zyngier25fc11a2016-04-22 12:25:33 +010055 WARN_TAINT_ONCE(this_cpu_has_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
Marc Zyngier76e52dd2015-09-30 12:01:16 +010056 TAINT_CPU_OUT_OF_SPEC,
57 "GICv3 system registers enabled, broken firmware!\n");
58}
59#else
60#define gic_check_cpu_features() do { } while(0)
61#endif
62
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000063union gic_base {
64 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080065 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000066};
67
68struct gic_chip_data {
Linus Walleij58b89642015-10-24 00:15:53 +020069 struct irq_chip chip;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000070 union gic_base dist_base;
71 union gic_base cpu_base;
Jon Hunterf673b9b2016-05-10 16:14:44 +010072 void __iomem *raw_dist_base;
73 void __iomem *raw_cpu_base;
74 u32 percpu_offset;
Jon Hunter9c8eddd2016-06-07 16:12:34 +010075#if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000076 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000077 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000078 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
79 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
80 u32 __percpu *saved_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000081 u32 __percpu *saved_ppi_active;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000082 u32 __percpu *saved_ppi_conf;
83#endif
Grant Likely75294952012-02-14 14:06:57 -070084 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000085 unsigned int gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000086};
87
Marc Zyngier04c8b0f2016-06-27 18:11:43 +010088#ifdef CONFIG_BL_SWITCHER
89
90static DEFINE_RAW_SPINLOCK(cpu_map_lock);
91
92#define gic_lock_irqsave(f) \
93 raw_spin_lock_irqsave(&cpu_map_lock, (f))
94#define gic_unlock_irqrestore(f) \
95 raw_spin_unlock_irqrestore(&cpu_map_lock, (f))
96
97#define gic_lock() raw_spin_lock(&cpu_map_lock)
98#define gic_unlock() raw_spin_unlock(&cpu_map_lock)
99
100#else
101
102#define gic_lock_irqsave(f) do { (void)(f); } while(0)
103#define gic_unlock_irqrestore(f) do { (void)(f); } while(0)
104
105#define gic_lock() do { } while(0)
106#define gic_unlock() do { } while(0)
107
108#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100109
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100110/*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400111 * The GIC mapping of CPU interfaces does not necessarily match
112 * the logical CPU numbering. Let's use a mapping as returned
113 * by the GIC itself.
114 */
115#define NR_GIC_CPU_IF 8
116static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
117
Davidlohr Buesod01d3272018-03-26 14:09:25 -0700118static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100119
Linus Walleija27d21e2015-12-18 10:44:53 +0100120static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100121
Marc Zyngier0e5cb7772021-02-27 10:23:45 +0000122static struct gic_kvm_info gic_v2_kvm_info __initdata;
Julien Grall502d6df2016-04-11 16:32:54 +0100123
Marc Zyngier64a267e2020-04-25 15:24:01 +0100124static DEFINE_PER_CPU(u32, sgi_intid);
125
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000126#ifdef CONFIG_GIC_NON_BANKED
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100127static DEFINE_STATIC_KEY_FALSE(frankengic_key);
128
129static void enable_frankengic(void)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000130{
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100131 static_branch_enable(&frankengic_key);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000132}
133
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100134static inline void __iomem *__get_base(union gic_base *base)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000135{
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100136 if (static_branch_unlikely(&frankengic_key))
137 return raw_cpu_read(*base->percpu_base);
138
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000139 return base->common_base;
140}
141
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100142#define gic_data_dist_base(d) __get_base(&(d)->dist_base)
143#define gic_data_cpu_base(d) __get_base(&(d)->cpu_base)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000144#else
145#define gic_data_dist_base(d) ((d)->dist_base.common_base)
146#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100147#define enable_frankengic() do { } while(0)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000148#endif
149
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100150static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100151{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100152 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000153 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100154}
155
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100156static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100157{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100158 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000159 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100160}
161
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100162static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100163{
Rob Herring4294f8b2011-09-28 21:25:31 -0500164 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100165}
166
Marc Zyngier01f779f2015-08-26 17:00:45 +0100167static inline bool cascading_gic_irq(struct irq_data *d)
168{
169 void *data = irq_data_get_irq_handler_data(d);
170
171 /*
Thomas Gleixner714665352015-09-15 12:37:36 +0200172 * If handler_data is set, this is a cascading interrupt, and
173 * it cannot possibly be forwarded.
Marc Zyngier01f779f2015-08-26 17:00:45 +0100174 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200175 return data != NULL;
Marc Zyngier01f779f2015-08-26 17:00:45 +0100176}
177
Russell Kingf27ecac2005-08-18 21:31:00 +0100178/*
179 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100180 */
Marc Zyngier56717802015-03-18 11:01:23 +0000181static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100182{
Rob Herring4294f8b2011-09-28 21:25:31 -0500183 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000184 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
185}
186
187static int gic_peek_irq(struct irq_data *d, u32 offset)
188{
189 u32 mask = 1 << (gic_irq(d) % 32);
190 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
191}
192
193static void gic_mask_irq(struct irq_data *d)
194{
Marc Zyngier56717802015-03-18 11:01:23 +0000195 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100196}
197
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100198static void gic_eoimode1_mask_irq(struct irq_data *d)
199{
200 gic_mask_irq(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100201 /*
202 * When masking a forwarded interrupt, make sure it is
203 * deactivated as well.
204 *
205 * This ensures that an interrupt that is getting
206 * disabled/masked will not get "stuck", because there is
207 * noone to deactivate it (guest is being terminated).
208 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200209 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100210 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100211}
212
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100213static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100214{
Marc Zyngier56717802015-03-18 11:01:23 +0000215 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100216}
217
Will Deacon1a017532011-02-09 12:01:12 +0000218static void gic_eoi_irq(struct irq_data *d)
219{
Marc Zyngier64a267e2020-04-25 15:24:01 +0100220 u32 hwirq = gic_irq(d);
221
222 if (hwirq < 16)
223 hwirq = this_cpu_read(sgi_intid);
224
225 writel_relaxed(hwirq, gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000226}
227
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100228static void gic_eoimode1_eoi_irq(struct irq_data *d)
229{
Marc Zyngier64a267e2020-04-25 15:24:01 +0100230 u32 hwirq = gic_irq(d);
231
Marc Zyngier01f779f2015-08-26 17:00:45 +0100232 /* Do not deactivate an IRQ forwarded to a vcpu. */
Thomas Gleixner714665352015-09-15 12:37:36 +0200233 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100234 return;
235
Marc Zyngier64a267e2020-04-25 15:24:01 +0100236 if (hwirq < 16)
237 hwirq = this_cpu_read(sgi_intid);
238
239 writel_relaxed(hwirq, gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100240}
241
Marc Zyngier56717802015-03-18 11:01:23 +0000242static int gic_irq_set_irqchip_state(struct irq_data *d,
243 enum irqchip_irq_state which, bool val)
244{
245 u32 reg;
246
247 switch (which) {
248 case IRQCHIP_STATE_PENDING:
249 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
250 break;
251
252 case IRQCHIP_STATE_ACTIVE:
253 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
254 break;
255
256 case IRQCHIP_STATE_MASKED:
257 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
258 break;
259
260 default:
261 return -EINVAL;
262 }
263
264 gic_poke_irq(d, reg);
265 return 0;
266}
267
268static int gic_irq_get_irqchip_state(struct irq_data *d,
269 enum irqchip_irq_state which, bool *val)
270{
271 switch (which) {
272 case IRQCHIP_STATE_PENDING:
273 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
274 break;
275
276 case IRQCHIP_STATE_ACTIVE:
277 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
278 break;
279
280 case IRQCHIP_STATE_MASKED:
281 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
282 break;
283
284 default:
285 return -EINVAL;
286 }
287
288 return 0;
289}
290
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100291static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100292{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100293 void __iomem *base = gic_dist_base(d);
294 unsigned int gicirq = gic_irq(d);
Marc Zyngier13d22e22019-07-16 14:35:17 +0100295 int ret;
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100296
297 /* Interrupt configuration for SGIs can't be changed */
298 if (gicirq < 16)
Marc Zyngier8594c3b2020-09-15 14:03:51 +0100299 return type != IRQ_TYPE_EDGE_RISING ? -EINVAL : 0;
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100300
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000301 /* SPIs have restrictions on the supported types */
302 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
303 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100304 return -EINVAL;
305
Marc Zyngier13d22e22019-07-16 14:35:17 +0100306 ret = gic_configure_irq(gicirq, type, base + GIC_DIST_CONFIG, NULL);
307 if (ret && gicirq < 32) {
308 /* Misconfigured PPIs are usually not fatal */
309 pr_warn("GIC: PPI%d is secure or misconfigured\n", gicirq - 16);
310 ret = 0;
311 }
312
313 return ret;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100314}
315
Marc Zyngier01f779f2015-08-26 17:00:45 +0100316static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
317{
318 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
Marc Zyngier64a267e2020-04-25 15:24:01 +0100319 if (cascading_gic_irq(d) || gic_irq(d) < 16)
Marc Zyngier01f779f2015-08-26 17:00:45 +0100320 return -EINVAL;
321
Thomas Gleixner714665352015-09-15 12:37:36 +0200322 if (vcpu)
323 irqd_set_forwarded_to_vcpu(d);
324 else
325 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100326 return 0;
327}
328
Valentin Schneider17f644e2020-07-30 18:03:20 +0100329static int gic_retrigger(struct irq_data *data)
330{
331 return !gic_irq_set_irqchip_state(data, IRQCHIP_STATE_PENDING, true);
332}
333
Stephen Boyd8783dd32014-03-04 16:40:30 -0800334static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100335{
336 u32 irqstat, irqnr;
337 struct gic_chip_data *gic = &gic_data[0];
338 void __iomem *cpu_base = gic_data_cpu_base(gic);
339
340 do {
341 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800342 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100343
Marc Zyngier64a267e2020-04-25 15:24:01 +0100344 if (unlikely(irqnr >= 1020))
345 break;
346
347 if (static_branch_likely(&supports_deactivate_key))
Marc Zyngier562e0022011-09-06 09:56:17 +0100348 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier64a267e2020-04-25 15:24:01 +0100349 isb();
350
351 /*
352 * Ensure any shared data written by the CPU sending the IPI
353 * is read after we've read the ACK register on the GIC.
354 *
355 * Pairs with the write barrier in gic_ipi_send_mask
356 */
357 if (irqnr <= 15) {
Will Deaconf86c4fb2016-04-26 12:00:00 +0100358 smp_rmb();
Marc Zyngier64a267e2020-04-25 15:24:01 +0100359
360 /*
361 * The GIC encodes the source CPU in GICC_IAR,
362 * leading to the deactivation to fail if not
363 * written back as is to GICC_EOI. Stash the INTID
364 * away for gic_eoi_irq() to write back. This only
365 * works because we don't nest SGIs...
366 */
367 this_cpu_write(sgi_intid, irqstat);
Marc Zyngier562e0022011-09-06 09:56:17 +0100368 }
Marc Zyngier64a267e2020-04-25 15:24:01 +0100369
370 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100371 } while (1);
372}
373
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200374static void gic_handle_cascade_irq(struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100375{
Jiang Liu5b292642015-06-04 12:13:20 +0800376 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
377 struct irq_chip *chip = irq_desc_get_chip(desc);
Marc Zyngier046a6ee2021-05-04 17:42:18 +0100378 unsigned int gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100379 unsigned long status;
Marc Zyngier046a6ee2021-05-04 17:42:18 +0100380 int ret;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100381
Will Deacon1a017532011-02-09 12:01:12 +0000382 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100383
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000384 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100385
Feng Kane5f81532014-07-30 14:56:58 -0700386 gic_irq = (status & GICC_IAR_INT_ID_MASK);
387 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100388 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100389
Marc Zyngier046a6ee2021-05-04 17:42:18 +0100390 isb();
391 ret = generic_handle_domain_irq(chip_data->domain, gic_irq);
392 if (unlikely(ret))
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200393 handle_bad_irq(desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100394 out:
Will Deacon1a017532011-02-09 12:01:12 +0000395 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100396}
397
Bhumika Goyal73c4c372017-08-19 16:22:37 +0530398static const struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100399 .irq_mask = gic_mask_irq,
400 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000401 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100402 .irq_set_type = gic_set_type,
Valentin Schneider17f644e2020-07-30 18:03:20 +0100403 .irq_retrigger = gic_retrigger,
Marc Zyngier56717802015-03-18 11:01:23 +0000404 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
405 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100406 .flags = IRQCHIP_SET_TYPE_MASKED |
407 IRQCHIP_SKIP_SET_WAKE |
408 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100409};
410
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100411void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
412{
Linus Walleija27d21e2015-12-18 10:44:53 +0100413 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200414 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
415 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100416}
417
Russell King2bb31352013-01-30 23:49:57 +0000418static u8 gic_get_cpumask(struct gic_chip_data *gic)
419{
420 void __iomem *base = gic_data_dist_base(gic);
421 u32 mask, i;
422
423 for (i = mask = 0; i < 32; i += 4) {
424 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
425 mask |= mask >> 16;
426 mask |= mask >> 8;
427 if (mask)
428 break;
429 }
430
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700431 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000432 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
433
434 return mask;
435}
436
Marc Zyngierc5e10352018-03-09 14:53:19 +0000437static bool gic_check_gicv2(void __iomem *base)
438{
439 u32 val = readl_relaxed(base + GIC_CPU_IDENT);
440 return (val & 0xff0fff) == 0x02043B;
441}
442
Jon Hunter4c2880b2015-07-31 09:44:12 +0100443static void gic_cpu_if_up(struct gic_chip_data *gic)
Feng Kan32289502014-07-30 14:56:59 -0700444{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100445 void __iomem *cpu_base = gic_data_cpu_base(gic);
Feng Kan32289502014-07-30 14:56:59 -0700446 u32 bypass = 0;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100447 u32 mode = 0;
Marc Zyngierc5e10352018-03-09 14:53:19 +0000448 int i;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100449
Davidlohr Buesod01d3272018-03-26 14:09:25 -0700450 if (gic == &gic_data[0] && static_branch_likely(&supports_deactivate_key))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100451 mode = GIC_CPU_CTRL_EOImodeNS;
Feng Kan32289502014-07-30 14:56:59 -0700452
Marc Zyngierc5e10352018-03-09 14:53:19 +0000453 if (gic_check_gicv2(cpu_base))
454 for (i = 0; i < 4; i++)
455 writel_relaxed(0, cpu_base + GIC_CPU_ACTIVEPRIO + i * 4);
456
Feng Kan32289502014-07-30 14:56:59 -0700457 /*
458 * Preserve bypass disable bits to be written back later
459 */
460 bypass = readl(cpu_base + GIC_CPU_CTRL);
461 bypass &= GICC_DIS_BYPASS_MASK;
462
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100463 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Feng Kan32289502014-07-30 14:56:59 -0700464}
465
466
Jon Huntercdbb8132016-06-07 16:12:32 +0100467static void gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100468{
Grant Likely75294952012-02-14 14:06:57 -0700469 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100470 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500471 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000472 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100473
Feng Kane5f81532014-07-30 14:56:58 -0700474 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100475
476 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100477 * Set all global interrupts to this CPU only.
478 */
Russell King2bb31352013-01-30 23:49:57 +0000479 cpumask = gic_get_cpumask(gic);
480 cpumask |= cpumask << 8;
481 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100482 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530483 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100484
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100485 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100486
Feng Kane5f81532014-07-30 14:56:58 -0700487 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100488}
489
Jon Hunterdc9722c2016-05-10 16:14:42 +0100490static int gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100491{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000492 void __iomem *dist_base = gic_data_dist_base(gic);
493 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400494 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000495 int i;
496
Russell King9395f6e2010-11-11 23:10:30 +0000497 /*
Jon Hunter567e5a02015-07-31 09:44:11 +0100498 * Setting up the CPU map is only relevant for the primary GIC
499 * because any nested/secondary GICs do not directly interface
500 * with the CPU(s).
Nicolas Pitre384a2902012-04-11 18:55:48 -0400501 */
Jon Hunter567e5a02015-07-31 09:44:11 +0100502 if (gic == &gic_data[0]) {
503 /*
504 * Get what the GIC says our CPU mask is.
505 */
Jon Hunterdc9722c2016-05-10 16:14:42 +0100506 if (WARN_ON(cpu >= NR_GIC_CPU_IF))
507 return -EINVAL;
508
Marc Zyngier25fc11a2016-04-22 12:25:33 +0100509 gic_check_cpu_features();
Jon Hunter567e5a02015-07-31 09:44:11 +0100510 cpu_mask = gic_get_cpumask(gic);
511 gic_cpu_map[cpu] = cpu_mask;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400512
Jon Hunter567e5a02015-07-31 09:44:11 +0100513 /*
514 * Clear our mask from the other map entries in case they're
515 * still undefined.
516 */
517 for (i = 0; i < NR_GIC_CPU_IF; i++)
518 if (i != cpu)
519 gic_cpu_map[i] &= ~cpu_mask;
520 }
Nicolas Pitre384a2902012-04-11 18:55:48 -0400521
Marc Zyngier1a60e1e2019-07-18 11:15:14 +0100522 gic_cpu_config(dist_base, 32, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000523
Feng Kane5f81532014-07-30 14:56:58 -0700524 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100525 gic_cpu_if_up(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100526
527 return 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100528}
529
Jon Hunter4c2880b2015-07-31 09:44:12 +0100530int gic_cpu_if_down(unsigned int gic_nr)
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400531{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100532 void __iomem *cpu_base;
Feng Kan32289502014-07-30 14:56:59 -0700533 u32 val = 0;
534
Linus Walleija27d21e2015-12-18 10:44:53 +0100535 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
Jon Hunter4c2880b2015-07-31 09:44:12 +0100536 return -EINVAL;
537
538 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Feng Kan32289502014-07-30 14:56:59 -0700539 val = readl(cpu_base + GIC_CPU_CTRL);
540 val &= ~GICC_ENABLE;
541 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100542
543 return 0;
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400544}
545
Jon Hunter9c8eddd2016-06-07 16:12:34 +0100546#if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
Colin Cross254056f2011-02-10 12:54:10 -0800547/*
548 * Saves the GIC distributor registers during suspend or idle. Must be called
549 * with interrupts disabled but before powering down the GIC. After calling
550 * this function, no interrupts will be delivered by the GIC, and another
551 * platform-specific wakeup source must be enabled.
552 */
Jon Huntercdbb8132016-06-07 16:12:32 +0100553void gic_dist_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800554{
555 unsigned int gic_irqs;
556 void __iomem *dist_base;
557 int i;
558
Jon Hunter6e5b5922016-05-10 16:14:43 +0100559 if (WARN_ON(!gic))
560 return;
Colin Cross254056f2011-02-10 12:54:10 -0800561
Jon Hunter6e5b5922016-05-10 16:14:43 +0100562 gic_irqs = gic->gic_irqs;
563 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800564
565 if (!dist_base)
566 return;
567
568 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100569 gic->saved_spi_conf[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800570 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
571
572 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100573 gic->saved_spi_target[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800574 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
575
576 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100577 gic->saved_spi_enable[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800578 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000579
580 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100581 gic->saved_spi_active[i] =
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000582 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800583}
584
585/*
586 * Restores the GIC distributor registers during resume or when coming out of
587 * idle. Must be called before enabling interrupts. If a level interrupt
Ingo Molnarc5f48c02018-12-03 11:44:51 +0100588 * that occurred while the GIC was suspended is still present, it will be
589 * handled normally, but any edge interrupts that occurred will not be seen by
Colin Cross254056f2011-02-10 12:54:10 -0800590 * the GIC and need to be handled by the platform-specific wakeup source.
591 */
Jon Huntercdbb8132016-06-07 16:12:32 +0100592void gic_dist_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800593{
594 unsigned int gic_irqs;
595 unsigned int i;
596 void __iomem *dist_base;
597
Jon Hunter6e5b5922016-05-10 16:14:43 +0100598 if (WARN_ON(!gic))
599 return;
Colin Cross254056f2011-02-10 12:54:10 -0800600
Jon Hunter6e5b5922016-05-10 16:14:43 +0100601 gic_irqs = gic->gic_irqs;
602 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800603
604 if (!dist_base)
605 return;
606
Feng Kane5f81532014-07-30 14:56:58 -0700607 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800608
609 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100610 writel_relaxed(gic->saved_spi_conf[i],
Colin Cross254056f2011-02-10 12:54:10 -0800611 dist_base + GIC_DIST_CONFIG + i * 4);
612
613 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700614 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800615 dist_base + GIC_DIST_PRI + i * 4);
616
617 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100618 writel_relaxed(gic->saved_spi_target[i],
Colin Cross254056f2011-02-10 12:54:10 -0800619 dist_base + GIC_DIST_TARGET + i * 4);
620
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000621 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
622 writel_relaxed(GICD_INT_EN_CLR_X32,
623 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100624 writel_relaxed(gic->saved_spi_enable[i],
Colin Cross254056f2011-02-10 12:54:10 -0800625 dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000626 }
Colin Cross254056f2011-02-10 12:54:10 -0800627
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000628 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
629 writel_relaxed(GICD_INT_EN_CLR_X32,
630 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100631 writel_relaxed(gic->saved_spi_active[i],
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000632 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
633 }
634
Feng Kane5f81532014-07-30 14:56:58 -0700635 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800636}
637
Jon Huntercdbb8132016-06-07 16:12:32 +0100638void gic_cpu_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800639{
640 int i;
641 u32 *ptr;
642 void __iomem *dist_base;
643 void __iomem *cpu_base;
644
Jon Hunter6e5b5922016-05-10 16:14:43 +0100645 if (WARN_ON(!gic))
646 return;
Colin Cross254056f2011-02-10 12:54:10 -0800647
Jon Hunter6e5b5922016-05-10 16:14:43 +0100648 dist_base = gic_data_dist_base(gic);
649 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800650
651 if (!dist_base || !cpu_base)
652 return;
653
Jon Hunter6e5b5922016-05-10 16:14:43 +0100654 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800655 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
656 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
657
Jon Hunter6e5b5922016-05-10 16:14:43 +0100658 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000659 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
660 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
661
Jon Hunter6e5b5922016-05-10 16:14:43 +0100662 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800663 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
664 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
665
666}
667
Jon Huntercdbb8132016-06-07 16:12:32 +0100668void gic_cpu_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800669{
670 int i;
671 u32 *ptr;
672 void __iomem *dist_base;
673 void __iomem *cpu_base;
674
Jon Hunter6e5b5922016-05-10 16:14:43 +0100675 if (WARN_ON(!gic))
676 return;
Colin Cross254056f2011-02-10 12:54:10 -0800677
Jon Hunter6e5b5922016-05-10 16:14:43 +0100678 dist_base = gic_data_dist_base(gic);
679 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800680
681 if (!dist_base || !cpu_base)
682 return;
683
Jon Hunter6e5b5922016-05-10 16:14:43 +0100684 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000685 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
686 writel_relaxed(GICD_INT_EN_CLR_X32,
687 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800688 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000689 }
Colin Cross254056f2011-02-10 12:54:10 -0800690
Jon Hunter6e5b5922016-05-10 16:14:43 +0100691 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000692 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
693 writel_relaxed(GICD_INT_EN_CLR_X32,
694 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
695 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
696 }
697
Jon Hunter6e5b5922016-05-10 16:14:43 +0100698 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800699 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
700 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
701
702 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700703 writel_relaxed(GICD_INT_DEF_PRI_X4,
704 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800705
Feng Kane5f81532014-07-30 14:56:58 -0700706 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100707 gic_cpu_if_up(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800708}
709
710static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
711{
712 int i;
713
Linus Walleija27d21e2015-12-18 10:44:53 +0100714 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
Colin Cross254056f2011-02-10 12:54:10 -0800715 switch (cmd) {
716 case CPU_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100717 gic_cpu_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800718 break;
719 case CPU_PM_ENTER_FAILED:
720 case CPU_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100721 gic_cpu_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800722 break;
723 case CPU_CLUSTER_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100724 gic_dist_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800725 break;
726 case CPU_CLUSTER_PM_ENTER_FAILED:
727 case CPU_CLUSTER_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100728 gic_dist_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800729 break;
730 }
731 }
732
733 return NOTIFY_OK;
734}
735
736static struct notifier_block gic_notifier_block = {
737 .notifier_call = gic_notifier,
738};
739
Jon Huntercdbb8132016-06-07 16:12:32 +0100740static int gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800741{
742 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
743 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100744 if (WARN_ON(!gic->saved_ppi_enable))
745 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800746
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000747 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
748 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100749 if (WARN_ON(!gic->saved_ppi_active))
750 goto free_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000751
Colin Cross254056f2011-02-10 12:54:10 -0800752 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
753 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100754 if (WARN_ON(!gic->saved_ppi_conf))
755 goto free_ppi_active;
Colin Cross254056f2011-02-10 12:54:10 -0800756
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100757 if (gic == &gic_data[0])
758 cpu_pm_register_notifier(&gic_notifier_block);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100759
760 return 0;
761
762free_ppi_active:
763 free_percpu(gic->saved_ppi_active);
764free_ppi_enable:
765 free_percpu(gic->saved_ppi_enable);
766
767 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800768}
769#else
Jon Huntercdbb8132016-06-07 16:12:32 +0100770static int gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800771{
Jon Hunterdc9722c2016-05-10 16:14:42 +0100772 return 0;
Colin Cross254056f2011-02-10 12:54:10 -0800773}
774#endif
775
Rob Herringb1cffeb2012-11-26 15:05:48 -0600776#ifdef CONFIG_SMP
Marc Zyngier7ec46b52020-04-25 15:24:01 +0100777static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
778 bool force)
779{
780 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + gic_irq(d);
781 unsigned int cpu;
782
783 if (!force)
784 cpu = cpumask_any_and(mask_val, cpu_online_mask);
785 else
786 cpu = cpumask_first(mask_val);
787
788 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
789 return -EINVAL;
790
791 writeb_relaxed(gic_cpu_map[cpu], reg);
792 irq_data_update_effective_affinity(d, cpumask_of(cpu));
793
794 return IRQ_SET_MASK_OK_DONE;
795}
796
Marc Zyngier64a267e2020-04-25 15:24:01 +0100797static void gic_ipi_send_mask(struct irq_data *d, const struct cpumask *mask)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600798{
799 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400800 unsigned long flags, map = 0;
801
Marc Zyngier059e2322016-08-09 07:50:44 +0100802 if (unlikely(nr_cpu_ids == 1)) {
803 /* Only one CPU? let's do a self-IPI... */
Marc Zyngier64a267e2020-04-25 15:24:01 +0100804 writel_relaxed(2 << 24 | d->hwirq,
Marc Zyngier059e2322016-08-09 07:50:44 +0100805 gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
806 return;
807 }
808
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100809 gic_lock_irqsave(flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600810
811 /* Convert our logical CPU mask into a physical one. */
812 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000813 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600814
815 /*
816 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000817 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600818 */
Will Deacon8adbf572014-02-20 17:42:07 +0000819 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600820
821 /* this always happens on GIC0 */
Marc Zyngier64a267e2020-04-25 15:24:01 +0100822 writel_relaxed(map << 16 | d->hwirq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400823
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100824 gic_unlock_irqrestore(flags);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400825}
Marc Zyngier7ec46b52020-04-25 15:24:01 +0100826
827static int gic_starting_cpu(unsigned int cpu)
828{
829 gic_cpu_init(&gic_data[0]);
830 return 0;
831}
832
833static __init void gic_smp_init(void)
834{
Marc Zyngier64a267e2020-04-25 15:24:01 +0100835 struct irq_fwspec sgi_fwspec = {
836 .fwnode = gic_data[0].domain->fwnode,
837 .param_count = 1,
838 };
839 int base_sgi;
840
Marc Zyngier7ec46b52020-04-25 15:24:01 +0100841 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
842 "irqchip/arm/gic:starting",
843 gic_starting_cpu, NULL);
Marc Zyngier64a267e2020-04-25 15:24:01 +0100844
845 base_sgi = __irq_domain_alloc_irqs(gic_data[0].domain, -1, 8,
846 NUMA_NO_NODE, &sgi_fwspec,
847 false, NULL);
848 if (WARN_ON(base_sgi <= 0))
849 return;
850
851 set_smp_ipi_range(base_sgi, 8);
Marc Zyngier7ec46b52020-04-25 15:24:01 +0100852}
853#else
854#define gic_smp_init() do { } while(0)
855#define gic_set_affinity NULL
Marc Zyngier64a267e2020-04-25 15:24:01 +0100856#define gic_ipi_send_mask NULL
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400857#endif
858
859#ifdef CONFIG_BL_SWITCHER
860/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500861 * gic_send_sgi - send a SGI directly to given CPU interface number
862 *
863 * cpu_id: the ID for the destination CPU interface
864 * irq: the IPI number to send a SGI for
865 */
866void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
867{
868 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
869 cpu_id = 1 << cpu_id;
870 /* this always happens on GIC0 */
871 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
872}
873
874/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400875 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
876 *
877 * @cpu: the logical CPU number to get the GIC ID for.
878 *
879 * Return the CPU interface ID for the given logical CPU number,
880 * or -1 if the CPU number is too large or the interface ID is
881 * unknown (more than one bit set).
882 */
883int gic_get_cpu_id(unsigned int cpu)
884{
885 unsigned int cpu_bit;
886
887 if (cpu >= NR_GIC_CPU_IF)
888 return -1;
889 cpu_bit = gic_cpu_map[cpu];
890 if (cpu_bit & (cpu_bit - 1))
891 return -1;
892 return __ffs(cpu_bit);
893}
894
895/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400896 * gic_migrate_target - migrate IRQs to another CPU interface
897 *
898 * @new_cpu_id: the CPU target ID to migrate IRQs to
899 *
900 * Migrate all peripheral interrupts with a target matching the current CPU
901 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
902 * is also updated. Targets to other CPU interfaces are unchanged.
903 * This must be called with IRQs locally disabled.
904 */
905void gic_migrate_target(unsigned int new_cpu_id)
906{
907 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
908 void __iomem *dist_base;
909 int i, ror_val, cpu = smp_processor_id();
910 u32 val, cur_target_mask, active_mask;
911
Linus Walleija27d21e2015-12-18 10:44:53 +0100912 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400913
914 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
915 if (!dist_base)
916 return;
917 gic_irqs = gic_data[gic_nr].gic_irqs;
918
919 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
920 cur_target_mask = 0x01010101 << cur_cpu_id;
921 ror_val = (cur_cpu_id - new_cpu_id) & 31;
922
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100923 gic_lock();
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400924
925 /* Update the target interface for this logical CPU */
926 gic_cpu_map[cpu] = 1 << new_cpu_id;
927
928 /*
Ingo Molnarc5f48c02018-12-03 11:44:51 +0100929 * Find all the peripheral interrupts targeting the current
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400930 * CPU interface and migrate them to the new CPU interface.
931 * We skip DIST_TARGET 0 to 7 as they are read-only.
932 */
933 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
934 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
935 active_mask = val & cur_target_mask;
936 if (active_mask) {
937 val &= ~active_mask;
938 val |= ror32(active_mask, ror_val);
939 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
940 }
941 }
942
Marc Zyngier04c8b0f2016-06-27 18:11:43 +0100943 gic_unlock();
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400944
945 /*
946 * Now let's migrate and clear any potential SGIs that might be
947 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
948 * is a banked register, we can only forward the SGI using
949 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
950 * doesn't use that information anyway.
951 *
952 * For the same reason we do not adjust SGI source information
953 * for previously sent SGIs by us to other CPUs either.
954 */
955 for (i = 0; i < 16; i += 4) {
956 int j;
957 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
958 if (!val)
959 continue;
960 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
961 for (j = i; j < i + 4; j++) {
962 if (val & 0xff)
963 writel_relaxed((1 << (new_cpu_id + 16)) | j,
964 dist_base + GIC_DIST_SOFTINT);
965 val >>= 8;
966 }
967 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600968}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500969
970/*
971 * gic_get_sgir_physaddr - get the physical address for the SGI register
972 *
Geert Uytterhoeven42a590b2020-12-09 11:15:04 +0100973 * Return the physical address of the SGI register to be used
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500974 * by some early assembly code when the kernel is not yet available.
975 */
976static unsigned long gic_dist_physaddr;
977
978unsigned long gic_get_sgir_physaddr(void)
979{
980 if (!gic_dist_physaddr)
981 return 0;
982 return gic_dist_physaddr + GIC_DIST_SOFTINT;
983}
984
Baoyou Xie89c59cc2016-09-07 19:26:45 +0800985static void __init gic_init_physaddr(struct device_node *node)
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500986{
987 struct resource res;
988 if (of_address_to_resource(node, 0, &res) == 0) {
989 gic_dist_physaddr = res.start;
990 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
991 }
992}
993
994#else
995#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600996#endif
997
Grant Likely75294952012-02-14 14:06:57 -0700998static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
999 irq_hw_number_t hw)
1000{
Linus Walleij58b89642015-10-24 00:15:53 +02001001 struct gic_chip_data *gic = d->host_data;
Valentin Schneider1b57d912020-07-30 18:03:21 +01001002 struct irq_data *irqd = irq_desc_get_irq_data(irq_to_desc(irq));
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001003
Marc Zyngier64a267e2020-04-25 15:24:01 +01001004 switch (hw) {
Valentin Schneider6abbd692020-11-09 09:41:17 +00001005 case 0 ... 31:
Grant Likely75294952012-02-14 14:06:57 -07001006 irq_set_percpu_devid(irq);
Linus Walleij58b89642015-10-24 00:15:53 +02001007 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001008 handle_percpu_devid_irq, NULL, NULL);
Marc Zyngier64a267e2020-04-25 15:24:01 +01001009 break;
1010 default:
Linus Walleij58b89642015-10-24 00:15:53 +02001011 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001012 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -05001013 irq_set_probe(irq);
Valentin Schneider1b57d912020-07-30 18:03:21 +01001014 irqd_set_single_target(irqd);
Marc Zyngier64a267e2020-04-25 15:24:01 +01001015 break;
Grant Likely75294952012-02-14 14:06:57 -07001016 }
Valentin Schneider1b57d912020-07-30 18:03:21 +01001017
1018 /* Prevents SW retriggers which mess up the ACK/EOI ordering */
1019 irqd_set_handle_enforce_irqctx(irqd);
Grant Likely75294952012-02-14 14:06:57 -07001020 return 0;
1021}
1022
Sricharan R006e9832013-12-03 15:57:22 +05301023static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
1024{
Sricharan R006e9832013-12-03 15:57:22 +05301025}
1026
Marc Zyngierf833f572015-10-13 12:51:33 +01001027static int gic_irq_domain_translate(struct irq_domain *d,
1028 struct irq_fwspec *fwspec,
1029 unsigned long *hwirq,
1030 unsigned int *type)
1031{
Marc Zyngier64a267e2020-04-25 15:24:01 +01001032 if (fwspec->param_count == 1 && fwspec->param[0] < 16) {
1033 *hwirq = fwspec->param[0];
1034 *type = IRQ_TYPE_EDGE_RISING;
1035 return 0;
1036 }
1037
Marc Zyngierf833f572015-10-13 12:51:33 +01001038 if (is_of_node(fwspec->fwnode)) {
1039 if (fwspec->param_count < 3)
1040 return -EINVAL;
1041
Marc Zyngier64a267e2020-04-25 15:24:01 +01001042 switch (fwspec->param[0]) {
1043 case 0: /* SPI */
1044 *hwirq = fwspec->param[1] + 32;
1045 break;
1046 case 1: /* PPI */
1047 *hwirq = fwspec->param[1] + 16;
1048 break;
1049 default:
1050 return -EINVAL;
1051 }
Marc Zyngierf833f572015-10-13 12:51:33 +01001052
1053 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
Marc Zyngier83a86fb2018-03-16 14:35:17 +00001054
1055 /* Make it clear that broken DTs are... broken */
1056 WARN_ON(*type == IRQ_TYPE_NONE);
Marc Zyngierf833f572015-10-13 12:51:33 +01001057 return 0;
1058 }
1059
Suravee Suthikulpanit75aba7b2015-12-10 08:55:28 -08001060 if (is_fwnode_irqchip(fwspec->fwnode)) {
Marc Zyngier891ae762015-10-13 12:51:40 +01001061 if(fwspec->param_count != 2)
1062 return -EINVAL;
1063
1064 *hwirq = fwspec->param[0];
1065 *type = fwspec->param[1];
Marc Zyngier83a86fb2018-03-16 14:35:17 +00001066
1067 WARN_ON(*type == IRQ_TYPE_NONE);
Marc Zyngier891ae762015-10-13 12:51:40 +01001068 return 0;
1069 }
1070
Marc Zyngierf833f572015-10-13 12:51:33 +01001071 return -EINVAL;
1072}
1073
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001074static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1075 unsigned int nr_irqs, void *arg)
1076{
1077 int i, ret;
1078 irq_hw_number_t hwirq;
1079 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +01001080 struct irq_fwspec *fwspec = arg;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001081
Marc Zyngierf833f572015-10-13 12:51:33 +01001082 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001083 if (ret)
1084 return ret;
1085
Suzuki K Poulose456c59c2017-07-04 10:56:34 +01001086 for (i = 0; i < nr_irqs; i++) {
1087 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
1088 if (ret)
1089 return ret;
1090 }
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001091
1092 return 0;
1093}
1094
1095static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001096 .translate = gic_irq_domain_translate,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001097 .alloc = gic_irq_domain_alloc,
1098 .free = irq_domain_free_irqs_top,
1099};
1100
Stephen Boyd68593582014-03-04 17:02:01 -08001101static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -07001102 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +05301103 .unmap = gic_irq_domain_unmap,
Rob Herring4294f8b2011-09-28 21:25:31 -05001104};
1105
Jon Hunterfaea6452016-06-07 16:12:31 +01001106static void gic_init_chip(struct gic_chip_data *gic, struct device *dev,
1107 const char *name, bool use_eoimode1)
Russell Kingb580b892010-12-04 15:55:14 +00001108{
Linus Walleij58b89642015-10-24 00:15:53 +02001109 /* Initialize irq_chip */
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001110 gic->chip = gic_chip;
Jon Hunterfaea6452016-06-07 16:12:31 +01001111 gic->chip.name = name;
1112 gic->chip.parent_device = dev;
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001113
Jon Hunterfaea6452016-06-07 16:12:31 +01001114 if (use_eoimode1) {
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001115 gic->chip.irq_mask = gic_eoimode1_mask_irq;
1116 gic->chip.irq_eoi = gic_eoimode1_eoi_irq;
1117 gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity;
Linus Walleij58b89642015-10-24 00:15:53 +02001118 }
1119
Marc Zyngier64a267e2020-04-25 15:24:01 +01001120 if (gic == &gic_data[0]) {
Jon Hunter7bf29d32016-02-09 15:24:56 +00001121 gic->chip.irq_set_affinity = gic_set_affinity;
Marc Zyngier64a267e2020-04-25 15:24:01 +01001122 gic->chip.ipi_send_mask = gic_ipi_send_mask;
1123 }
Jon Hunterfaea6452016-06-07 16:12:31 +01001124}
1125
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001126static int gic_init_bases(struct gic_chip_data *gic,
Jon Hunterfaea6452016-06-07 16:12:31 +01001127 struct fwnode_handle *handle)
1128{
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001129 int gic_irqs, ret;
Jon Hunter7bf29d32016-02-09 15:24:56 +00001130
Jon Hunterf673b9b2016-05-10 16:14:44 +01001131 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001132 /* Frankein-GIC without banked registers... */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001133 unsigned int cpu;
1134
1135 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1136 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1137 if (WARN_ON(!gic->dist_base.percpu_base ||
1138 !gic->cpu_base.percpu_base)) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001139 ret = -ENOMEM;
1140 goto error;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001141 }
1142
1143 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +02001144 u32 mpidr = cpu_logical_map(cpu);
1145 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001146 unsigned long offset = gic->percpu_offset * core_id;
1147 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) =
1148 gic->raw_dist_base + offset;
1149 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) =
1150 gic->raw_cpu_base + offset;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001151 }
1152
Marc Zyngier8594c3b2020-09-15 14:03:51 +01001153 enable_frankengic();
Jon Hunterdc9722c2016-05-10 16:14:42 +01001154 } else {
1155 /* Normal, sane GIC... */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001156 WARN(gic->percpu_offset,
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001157 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
Jon Hunterf673b9b2016-05-10 16:14:44 +01001158 gic->percpu_offset);
1159 gic->dist_base.common_base = gic->raw_dist_base;
1160 gic->cpu_base.common_base = gic->raw_cpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001161 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001162
Rob Herring4294f8b2011-09-28 21:25:31 -05001163 /*
Rob Herring4294f8b2011-09-28 21:25:31 -05001164 * Find out how many interrupts are supported.
1165 * The GIC only supports up to 1020 interrupt sources.
1166 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001167 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -05001168 gic_irqs = (gic_irqs + 1) * 32;
1169 if (gic_irqs > 1020)
1170 gic_irqs = 1020;
1171 gic->gic_irqs = gic_irqs;
1172
Marc Zyngier891ae762015-10-13 12:51:40 +01001173 if (handle) { /* DT/ACPI */
1174 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1175 &gic_irq_domain_hierarchy_ops,
1176 gic);
1177 } else { /* Legacy support */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001178 /*
1179 * For primary GICs, skip over SGIs.
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001180 * No secondary GIC support whatsoever.
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001181 */
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001182 int irq_base;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001183
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001184 gic_irqs -= 16; /* calculate # of irqs to allocate */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001185
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001186 irq_base = irq_alloc_descs(16, 16, gic_irqs,
Sricharan R006e9832013-12-03 15:57:22 +05301187 numa_node_id());
Arnd Bergmann287980e2016-05-27 23:23:25 +02001188 if (irq_base < 0) {
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001189 WARN(1, "Cannot allocate irq_descs @ IRQ16, assuming pre-allocated\n");
1190 irq_base = 16;
Sricharan R006e9832013-12-03 15:57:22 +05301191 }
1192
Marc Zyngier891ae762015-10-13 12:51:40 +01001193 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001194 16, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -05001195 }
Sricharan R006e9832013-12-03 15:57:22 +05301196
Jon Hunterdc9722c2016-05-10 16:14:42 +01001197 if (WARN_ON(!gic->domain)) {
1198 ret = -ENODEV;
1199 goto error;
1200 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001201
Rob Herring4294f8b2011-09-28 21:25:31 -05001202 gic_dist_init(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001203 ret = gic_cpu_init(gic);
1204 if (ret)
1205 goto error;
1206
1207 ret = gic_pm_init(gic);
1208 if (ret)
1209 goto error;
1210
1211 return 0;
1212
1213error:
Jon Hunterf673b9b2016-05-10 16:14:44 +01001214 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001215 free_percpu(gic->dist_base.percpu_base);
1216 free_percpu(gic->cpu_base.percpu_base);
1217 }
1218
Jon Hunterdc9722c2016-05-10 16:14:42 +01001219 return ret;
Russell Kingb580b892010-12-04 15:55:14 +00001220}
1221
Jon Hunterd6ce5642016-06-07 16:12:30 +01001222static int __init __gic_init_bases(struct gic_chip_data *gic,
Jon Hunterd6ce5642016-06-07 16:12:30 +01001223 struct fwnode_handle *handle)
1224{
Jon Hunterfaea6452016-06-07 16:12:31 +01001225 char *name;
1226 int i, ret;
Jon Hunterd6ce5642016-06-07 16:12:30 +01001227
1228 if (WARN_ON(!gic || gic->domain))
1229 return -EINVAL;
1230
1231 if (gic == &gic_data[0]) {
1232 /*
1233 * Initialize the CPU interface map to all CPUs.
1234 * It will be refined as each CPU probes its ID.
1235 * This is only necessary for the primary GIC.
1236 */
1237 for (i = 0; i < NR_GIC_CPU_IF; i++)
1238 gic_cpu_map[i] = 0xff;
Marc Zyngier7ec46b52020-04-25 15:24:01 +01001239
Jon Hunterd6ce5642016-06-07 16:12:30 +01001240 set_handle_irq(gic_handle_irq);
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001241 if (static_branch_likely(&supports_deactivate_key))
Jon Hunterd6ce5642016-06-07 16:12:30 +01001242 pr_info("GIC: Using split EOI/Deactivate mode\n");
1243 }
1244
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001245 if (static_branch_likely(&supports_deactivate_key) && gic == &gic_data[0]) {
Jon Hunterfaea6452016-06-07 16:12:31 +01001246 name = kasprintf(GFP_KERNEL, "GICv2");
1247 gic_init_chip(gic, NULL, name, true);
1248 } else {
1249 name = kasprintf(GFP_KERNEL, "GIC-%d", (int)(gic-&gic_data[0]));
1250 gic_init_chip(gic, NULL, name, false);
1251 }
1252
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001253 ret = gic_init_bases(gic, handle);
Jon Hunterfaea6452016-06-07 16:12:31 +01001254 if (ret)
1255 kfree(name);
Marc Zyngier7ec46b52020-04-25 15:24:01 +01001256 else if (gic == &gic_data[0])
1257 gic_smp_init();
Jon Hunterfaea6452016-06-07 16:12:31 +01001258
1259 return ret;
Jon Hunterd6ce5642016-06-07 16:12:30 +01001260}
1261
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001262void __init gic_init(void __iomem *dist_base, void __iomem *cpu_base)
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001263{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001264 struct gic_chip_data *gic;
1265
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001266 /*
1267 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1268 * bother with these...
1269 */
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001270 static_branch_disable(&supports_deactivate_key);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001271
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001272 gic = &gic_data[0];
Jon Hunterf673b9b2016-05-10 16:14:44 +01001273 gic->raw_dist_base = dist_base;
1274 gic->raw_cpu_base = cpu_base;
1275
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001276 __gic_init_bases(gic, NULL);
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001277}
1278
Jon Hunterd6490462016-05-10 16:14:45 +01001279static void gic_teardown(struct gic_chip_data *gic)
1280{
1281 if (WARN_ON(!gic))
1282 return;
1283
1284 if (gic->raw_dist_base)
1285 iounmap(gic->raw_dist_base);
1286 if (gic->raw_cpu_base)
1287 iounmap(gic->raw_cpu_base);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +01001288}
1289
Rob Herringb3f7ed02011-09-28 21:27:52 -05001290#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +05301291static int gic_cnt __initdata;
Marc Zyngier09622892017-10-27 10:34:22 +02001292static bool gicv2_force_probe;
1293
1294static int __init gicv2_force_probe_cfg(char *buf)
1295{
1296 return strtobool(buf, &gicv2_force_probe);
1297}
1298early_param("irqchip.gicv2_force_probe", gicv2_force_probe_cfg);
1299
Marc Zyngier12e14062015-09-13 12:14:31 +01001300static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1301{
1302 struct resource cpuif_res;
1303
1304 of_address_to_resource(node, 1, &cpuif_res);
1305
1306 if (!is_hyp_mode_available())
1307 return false;
Marc Zyngier09622892017-10-27 10:34:22 +02001308 if (resource_size(&cpuif_res) < SZ_8K) {
1309 void __iomem *alt;
1310 /*
1311 * Check for a stupid firmware that only exposes the
1312 * first page of a GICv2.
1313 */
1314 if (!gic_check_gicv2(*base))
1315 return false;
1316
1317 if (!gicv2_force_probe) {
1318 pr_warn("GIC: GICv2 detected, but range too small and irqchip.gicv2_force_probe not set\n");
1319 return false;
1320 }
1321
1322 alt = ioremap(cpuif_res.start, SZ_8K);
1323 if (!alt)
1324 return false;
1325 if (!gic_check_gicv2(alt + SZ_4K)) {
1326 /*
1327 * The first page was that of a GICv2, and
1328 * the second was *something*. Let's trust it
1329 * to be a GICv2, and update the mapping.
1330 */
1331 pr_warn("GIC: GICv2 at %pa, but range is too small (broken DT?), assuming 8kB\n",
1332 &cpuif_res.start);
1333 iounmap(*base);
1334 *base = alt;
1335 return true;
1336 }
Marc Zyngier12e14062015-09-13 12:14:31 +01001337
1338 /*
Marc Zyngier09622892017-10-27 10:34:22 +02001339 * We detected *two* initial GICv2 pages in a
1340 * row. Could be a GICv2 aliased over two 64kB
1341 * pages. Update the resource, map the iospace, and
1342 * pray.
1343 */
1344 iounmap(alt);
1345 alt = ioremap(cpuif_res.start, SZ_128K);
1346 if (!alt)
1347 return false;
1348 pr_warn("GIC: Aliased GICv2 at %pa, trying to find the canonical range over 128kB\n",
1349 &cpuif_res.start);
1350 cpuif_res.end = cpuif_res.start + SZ_128K -1;
1351 iounmap(*base);
1352 *base = alt;
1353 }
1354 if (resource_size(&cpuif_res) == SZ_128K) {
1355 /*
1356 * Verify that we have the first 4kB of a GICv2
Marc Zyngier12e14062015-09-13 12:14:31 +01001357 * aliased over the first 64kB by checking the
1358 * GICC_IIDR register on both ends.
1359 */
Marc Zyngier09622892017-10-27 10:34:22 +02001360 if (!gic_check_gicv2(*base) ||
1361 !gic_check_gicv2(*base + 0xf000))
Marc Zyngier12e14062015-09-13 12:14:31 +01001362 return false;
1363
1364 /*
1365 * Move the base up by 60kB, so that we have a 8kB
1366 * contiguous region, which allows us to use GICC_DIR
1367 * at its normal offset. Please pass me that bucket.
1368 */
1369 *base += 0xf000;
1370 cpuif_res.start += 0xf000;
Marc Zyngierfd5bed42016-10-20 11:21:01 +01001371 pr_warn("GIC: Adjusting CPU interface base to %pa\n",
Marc Zyngier12e14062015-09-13 12:14:31 +01001372 &cpuif_res.start);
1373 }
1374
1375 return true;
1376}
1377
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001378static int gic_of_setup(struct gic_chip_data *gic, struct device_node *node)
Jon Hunterd6490462016-05-10 16:14:45 +01001379{
1380 if (!gic || !node)
1381 return -EINVAL;
1382
1383 gic->raw_dist_base = of_iomap(node, 0);
1384 if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n"))
1385 goto error;
1386
1387 gic->raw_cpu_base = of_iomap(node, 1);
1388 if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n"))
1389 goto error;
1390
1391 if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset))
1392 gic->percpu_offset = 0;
1393
1394 return 0;
1395
1396error:
1397 gic_teardown(gic);
1398
1399 return -ENOMEM;
1400}
1401
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001402int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1403{
1404 int ret;
1405
1406 if (!dev || !dev->of_node || !gic || !irq)
1407 return -EINVAL;
1408
1409 *gic = devm_kzalloc(dev, sizeof(**gic), GFP_KERNEL);
1410 if (!*gic)
1411 return -ENOMEM;
1412
1413 gic_init_chip(*gic, dev, dev->of_node->name, false);
1414
1415 ret = gic_of_setup(*gic, dev->of_node);
1416 if (ret)
1417 return ret;
1418
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001419 ret = gic_init_bases(*gic, &dev->of_node->fwnode);
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001420 if (ret) {
1421 gic_teardown(*gic);
1422 return ret;
1423 }
1424
1425 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, *gic);
1426
1427 return 0;
1428}
1429
Julien Grall502d6df2016-04-11 16:32:54 +01001430static void __init gic_of_setup_kvm_info(struct device_node *node)
1431{
1432 int ret;
1433 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1434 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1435
1436 gic_v2_kvm_info.type = GIC_V2;
1437
1438 gic_v2_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1439 if (!gic_v2_kvm_info.maint_irq)
1440 return;
1441
1442 ret = of_address_to_resource(node, 2, vctrl_res);
1443 if (ret)
1444 return;
1445
1446 ret = of_address_to_resource(node, 3, vcpu_res);
1447 if (ret)
1448 return;
1449
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001450 if (static_branch_likely(&supports_deactivate_key))
Marc Zyngier0e5cb7772021-02-27 10:23:45 +00001451 vgic_set_kvm_info(&gic_v2_kvm_info);
Julien Grall502d6df2016-04-11 16:32:54 +01001452}
1453
Linus Walleij8673c1d2015-10-24 00:15:52 +02001454int __init
Stephen Boyd68593582014-03-04 17:02:01 -08001455gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001456{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001457 struct gic_chip_data *gic;
Jon Hunterdc9722c2016-05-10 16:14:42 +01001458 int irq, ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001459
1460 if (WARN_ON(!node))
1461 return -ENODEV;
1462
Jon Hunterf673b9b2016-05-10 16:14:44 +01001463 if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR))
1464 return -EINVAL;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001465
Jon Hunterf673b9b2016-05-10 16:14:44 +01001466 gic = &gic_data[gic_cnt];
1467
Jon Hunterd6490462016-05-10 16:14:45 +01001468 ret = gic_of_setup(gic, node);
1469 if (ret)
1470 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001471
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001472 /*
1473 * Disable split EOI/Deactivate if either HYP is not available
1474 * or the CPU interface is too small.
1475 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001476 if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base))
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001477 static_branch_disable(&supports_deactivate_key);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001478
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001479 ret = __gic_init_bases(gic, &node->fwnode);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001480 if (ret) {
Jon Hunterd6490462016-05-10 16:14:45 +01001481 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001482 return ret;
1483 }
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001484
Julien Grall502d6df2016-04-11 16:32:54 +01001485 if (!gic_cnt) {
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001486 gic_init_physaddr(node);
Julien Grall502d6df2016-04-11 16:32:54 +01001487 gic_of_setup_kvm_info(node);
1488 }
Rob Herringb3f7ed02011-09-28 21:27:52 -05001489
1490 if (parent) {
1491 irq = irq_of_parse_and_map(node, 0);
1492 gic_cascade_irq(gic_cnt, irq);
1493 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001494
1495 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001496 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001497
Rob Herringb3f7ed02011-09-28 21:27:52 -05001498 gic_cnt++;
1499 return 0;
1500}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001501IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001502IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1503IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001504IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1505IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001506IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001507IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1508IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
Geert Uytterhoeven8709b9e2015-09-14 22:06:43 +02001509IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001510#else
1511int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1512{
1513 return -ENOTSUPP;
1514}
Rob Herringb3f7ed02011-09-28 21:27:52 -05001515#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001516
1517#ifdef CONFIG_ACPI
Julien Grallbafa9192016-04-11 16:32:53 +01001518static struct
1519{
1520 phys_addr_t cpu_phys_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001521 u32 maint_irq;
1522 int maint_irq_mode;
1523 phys_addr_t vctrl_base;
1524 phys_addr_t vcpu_base;
Julien Grallbafa9192016-04-11 16:32:53 +01001525} acpi_data __initdata;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001526
1527static int __init
Keith Busch60574d12019-03-11 14:55:57 -06001528gic_acpi_parse_madt_cpu(union acpi_subtable_headers *header,
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001529 const unsigned long end)
1530{
1531 struct acpi_madt_generic_interrupt *processor;
1532 phys_addr_t gic_cpu_base;
1533 static int cpu_base_assigned;
1534
1535 processor = (struct acpi_madt_generic_interrupt *)header;
1536
Al Stone99e3e3a2015-07-06 17:16:48 -06001537 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001538 return -EINVAL;
1539
1540 /*
1541 * There is no support for non-banked GICv1/2 register in ACPI spec.
1542 * All CPU interface addresses have to be the same.
1543 */
1544 gic_cpu_base = processor->base_address;
Julien Grallbafa9192016-04-11 16:32:53 +01001545 if (cpu_base_assigned && gic_cpu_base != acpi_data.cpu_phys_base)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001546 return -EINVAL;
1547
Julien Grallbafa9192016-04-11 16:32:53 +01001548 acpi_data.cpu_phys_base = gic_cpu_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001549 acpi_data.maint_irq = processor->vgic_interrupt;
1550 acpi_data.maint_irq_mode = (processor->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1551 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1552 acpi_data.vctrl_base = processor->gich_base_address;
1553 acpi_data.vcpu_base = processor->gicv_base_address;
1554
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001555 cpu_base_assigned = 1;
1556 return 0;
1557}
1558
Marc Zyngierf26527b2015-09-28 15:49:14 +01001559/* The things you have to do to just *count* something... */
Keith Busch60574d12019-03-11 14:55:57 -06001560static int __init acpi_dummy_func(union acpi_subtable_headers *header,
Marc Zyngierf26527b2015-09-28 15:49:14 +01001561 const unsigned long end)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001562{
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001563 return 0;
1564}
1565
Marc Zyngierf26527b2015-09-28 15:49:14 +01001566static bool __init acpi_gic_redist_is_present(void)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001567{
Marc Zyngierf26527b2015-09-28 15:49:14 +01001568 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1569 acpi_dummy_func, 0) > 0;
1570}
1571
1572static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1573 struct acpi_probe_entry *ape)
1574{
1575 struct acpi_madt_generic_distributor *dist;
1576 dist = (struct acpi_madt_generic_distributor *)header;
1577
1578 return (dist->version == ape->driver_data &&
1579 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1580 !acpi_gic_redist_is_present()));
1581}
1582
1583#define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1584#define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
Julien Grall502d6df2016-04-11 16:32:54 +01001585#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1586#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1587
1588static void __init gic_acpi_setup_kvm_info(void)
1589{
1590 int irq;
1591 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1592 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1593
1594 gic_v2_kvm_info.type = GIC_V2;
1595
1596 if (!acpi_data.vctrl_base)
1597 return;
1598
1599 vctrl_res->flags = IORESOURCE_MEM;
1600 vctrl_res->start = acpi_data.vctrl_base;
1601 vctrl_res->end = vctrl_res->start + ACPI_GICV2_VCTRL_MEM_SIZE - 1;
1602
1603 if (!acpi_data.vcpu_base)
1604 return;
1605
1606 vcpu_res->flags = IORESOURCE_MEM;
1607 vcpu_res->start = acpi_data.vcpu_base;
1608 vcpu_res->end = vcpu_res->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1609
1610 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1611 acpi_data.maint_irq_mode,
1612 ACPI_ACTIVE_HIGH);
1613 if (irq <= 0)
1614 return;
1615
1616 gic_v2_kvm_info.maint_irq = irq;
1617
Marc Zyngier0e5cb7772021-02-27 10:23:45 +00001618 vgic_set_kvm_info(&gic_v2_kvm_info);
Julien Grall502d6df2016-04-11 16:32:54 +01001619}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001620
Oscar Carteraba3c7e2020-05-30 16:34:29 +02001621static int __init gic_v2_acpi_init(union acpi_subtable_headers *header,
Marc Zyngierf26527b2015-09-28 15:49:14 +01001622 const unsigned long end)
1623{
1624 struct acpi_madt_generic_distributor *dist;
Marc Zyngier891ae762015-10-13 12:51:40 +01001625 struct fwnode_handle *domain_handle;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001626 struct gic_chip_data *gic = &gic_data[0];
Jon Hunterdc9722c2016-05-10 16:14:42 +01001627 int count, ret;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001628
1629 /* Collect CPU base addresses */
Marc Zyngierf26527b2015-09-28 15:49:14 +01001630 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1631 gic_acpi_parse_madt_cpu, 0);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001632 if (count <= 0) {
1633 pr_err("No valid GICC entries exist\n");
1634 return -EINVAL;
1635 }
1636
Linus Torvalds7beaa242016-05-19 11:27:09 -07001637 gic->raw_cpu_base = ioremap(acpi_data.cpu_phys_base, ACPI_GIC_CPU_IF_MEM_SIZE);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001638 if (!gic->raw_cpu_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001639 pr_err("Unable to map GICC registers\n");
1640 return -ENOMEM;
1641 }
1642
Marc Zyngierf26527b2015-09-28 15:49:14 +01001643 dist = (struct acpi_madt_generic_distributor *)header;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001644 gic->raw_dist_base = ioremap(dist->base_address,
1645 ACPI_GICV2_DIST_MEM_SIZE);
1646 if (!gic->raw_dist_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001647 pr_err("Unable to map GICD registers\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001648 gic_teardown(gic);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001649 return -ENOMEM;
1650 }
1651
1652 /*
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001653 * Disable split EOI/Deactivate if HYP is not available. ACPI
1654 * guarantees that we'll always have a GICv2, so the CPU
1655 * interface will always be the right size.
1656 */
1657 if (!is_hyp_mode_available())
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001658 static_branch_disable(&supports_deactivate_key);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001659
1660 /*
Marc Zyngier891ae762015-10-13 12:51:40 +01001661 * Initialize GIC instance zero (no multi-GIC support).
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001662 */
Marc Zyngier188a8472019-07-31 16:13:42 +01001663 domain_handle = irq_domain_alloc_fwnode(&dist->base_address);
Marc Zyngier891ae762015-10-13 12:51:40 +01001664 if (!domain_handle) {
1665 pr_err("Unable to allocate domain handle\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001666 gic_teardown(gic);
Marc Zyngier891ae762015-10-13 12:51:40 +01001667 return -ENOMEM;
1668 }
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001669
Marc Zyngierb41fdc42019-03-11 15:38:10 +00001670 ret = __gic_init_bases(gic, domain_handle);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001671 if (ret) {
1672 pr_err("Failed to initialise GIC\n");
1673 irq_domain_free_fwnode(domain_handle);
Jon Hunterd6490462016-05-10 16:14:45 +01001674 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001675 return ret;
1676 }
Marc Zyngier891ae762015-10-13 12:51:40 +01001677
1678 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001679
1680 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1681 gicv2m_init(NULL, gic_data[0].domain);
1682
Davidlohr Buesod01d3272018-03-26 14:09:25 -07001683 if (static_branch_likely(&supports_deactivate_key))
Christoffer Dalld33a3c82016-12-06 22:00:52 +01001684 gic_acpi_setup_kvm_info();
Julien Grall502d6df2016-04-11 16:32:54 +01001685
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001686 return 0;
1687}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001688IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1689 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1690 gic_v2_acpi_init);
1691IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1692 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
1693 gic_v2_acpi_init);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001694#endif