blob: ec5fe9a0cb058bf408717a9c7485c8294bf9b286 [file] [log] [blame]
Thomas Gleixner7d828062011-04-03 11:42:53 +02001/*
2 * Library implementing the most common irq chip callback functions
3 *
4 * Copyright (C) 2011, Thomas Gleixner
5 */
6#include <linux/io.h>
7#include <linux/irq.h>
8#include <linux/slab.h>
Paul Gortmaker6e5fdee2011-05-26 16:00:52 -04009#include <linux/export.h>
Thomas Gleixner088f40b2013-05-06 14:30:27 +000010#include <linux/irqdomain.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020011#include <linux/interrupt.h>
12#include <linux/kernel_stat.h>
Thomas Gleixnercfefd212011-04-15 22:36:08 +020013#include <linux/syscore_ops.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020014
15#include "internals.h"
16
Thomas Gleixnercfefd212011-04-15 22:36:08 +020017static LIST_HEAD(gc_list);
18static DEFINE_RAW_SPINLOCK(gc_lock);
19
Thomas Gleixner7d828062011-04-03 11:42:53 +020020/**
21 * irq_gc_noop - NOOP function
22 * @d: irq_data
23 */
24void irq_gc_noop(struct irq_data *d)
25{
26}
27
28/**
29 * irq_gc_mask_disable_reg - Mask chip via disable register
30 * @d: irq_data
31 *
32 * Chip has separate enable/disable registers instead of a single mask
33 * register.
34 */
35void irq_gc_mask_disable_reg(struct irq_data *d)
36{
37 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000038 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000039 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020040
41 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080042 irq_reg_writel(gc, mask, ct->regs.disable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000043 *ct->mask_cache &= ~mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020044 irq_gc_unlock(gc);
45}
46
47/**
Thomas Gleixnerccc414f2013-06-28 11:45:15 +020048 * irq_gc_mask_set_bit - Mask chip via setting bit in mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +020049 * @d: irq_data
50 *
51 * Chip has a single mask register. Values of this register are cached
52 * and protected by gc->lock
53 */
54void irq_gc_mask_set_bit(struct irq_data *d)
55{
56 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000057 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000058 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020059
60 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000061 *ct->mask_cache |= mask;
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080062 irq_reg_writel(gc, *ct->mask_cache, ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020063 irq_gc_unlock(gc);
64}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -030065EXPORT_SYMBOL_GPL(irq_gc_mask_set_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +020066
67/**
Thomas Gleixnerccc414f2013-06-28 11:45:15 +020068 * irq_gc_mask_clr_bit - Mask chip via clearing bit in mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +020069 * @d: irq_data
70 *
71 * Chip has a single mask register. Values of this register are cached
72 * and protected by gc->lock
73 */
74void irq_gc_mask_clr_bit(struct irq_data *d)
75{
76 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000077 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000078 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020079
80 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000081 *ct->mask_cache &= ~mask;
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080082 irq_reg_writel(gc, *ct->mask_cache, ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020083 irq_gc_unlock(gc);
84}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -030085EXPORT_SYMBOL_GPL(irq_gc_mask_clr_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +020086
87/**
88 * irq_gc_unmask_enable_reg - Unmask chip via enable register
89 * @d: irq_data
90 *
91 * Chip has separate enable/disable registers instead of a single mask
92 * register.
93 */
94void irq_gc_unmask_enable_reg(struct irq_data *d)
95{
96 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000097 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000098 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020099
100 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800101 irq_reg_writel(gc, mask, ct->regs.enable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000102 *ct->mask_cache |= mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200103 irq_gc_unlock(gc);
104}
105
106/**
Simon Guinot659fb322011-07-06 12:41:31 -0400107 * irq_gc_ack_set_bit - Ack pending interrupt via setting bit
Thomas Gleixner7d828062011-04-03 11:42:53 +0200108 * @d: irq_data
109 */
Simon Guinot659fb322011-07-06 12:41:31 -0400110void irq_gc_ack_set_bit(struct irq_data *d)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200111{
112 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000113 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000114 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200115
116 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800117 irq_reg_writel(gc, mask, ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200118 irq_gc_unlock(gc);
119}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -0300120EXPORT_SYMBOL_GPL(irq_gc_ack_set_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200121
122/**
Simon Guinot659fb322011-07-06 12:41:31 -0400123 * irq_gc_ack_clr_bit - Ack pending interrupt via clearing bit
124 * @d: irq_data
125 */
126void irq_gc_ack_clr_bit(struct irq_data *d)
127{
128 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000129 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000130 u32 mask = ~d->mask;
Simon Guinot659fb322011-07-06 12:41:31 -0400131
132 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800133 irq_reg_writel(gc, mask, ct->regs.ack);
Simon Guinot659fb322011-07-06 12:41:31 -0400134 irq_gc_unlock(gc);
135}
136
137/**
Uwe Kleine-König37074c5a2013-06-12 14:24:12 +0200138 * irq_gc_mask_disable_reg_and_ack - Mask and ack pending interrupt
Thomas Gleixner7d828062011-04-03 11:42:53 +0200139 * @d: irq_data
140 */
141void irq_gc_mask_disable_reg_and_ack(struct irq_data *d)
142{
143 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000144 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000145 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200146
147 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800148 irq_reg_writel(gc, mask, ct->regs.mask);
149 irq_reg_writel(gc, mask, ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200150 irq_gc_unlock(gc);
151}
152
153/**
Doug Berger20608922017-10-04 14:26:26 +0200154 * irq_gc_mask_disable_and_ack_set - Mask and ack pending interrupt
155 * @d: irq_data
156 *
157 * This generic implementation of the irq_mask_ack method is for chips
158 * with separate enable/disable registers instead of a single mask
159 * register and where a pending interrupt is acknowledged by setting a
160 * bit.
161 *
162 * Note: This is the only permutation currently used. Similar generic
163 * functions should be added here if other permutations are required.
164 */
165void irq_gc_mask_disable_and_ack_set(struct irq_data *d)
166{
167 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
168 struct irq_chip_type *ct = irq_data_get_chip_type(d);
169 u32 mask = d->mask;
170
171 irq_gc_lock(gc);
172 irq_reg_writel(gc, mask, ct->regs.disable);
173 *ct->mask_cache &= ~mask;
174 irq_reg_writel(gc, mask, ct->regs.ack);
175 irq_gc_unlock(gc);
176}
177
178/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200179 * irq_gc_eoi - EOI interrupt
180 * @d: irq_data
181 */
182void irq_gc_eoi(struct irq_data *d)
183{
184 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000185 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000186 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200187
188 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800189 irq_reg_writel(gc, mask, ct->regs.eoi);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200190 irq_gc_unlock(gc);
191}
192
193/**
194 * irq_gc_set_wake - Set/clr wake bit for an interrupt
Thomas Gleixnerccc414f2013-06-28 11:45:15 +0200195 * @d: irq_data
196 * @on: Indicates whether the wake bit should be set or cleared
Thomas Gleixner7d828062011-04-03 11:42:53 +0200197 *
198 * For chips where the wake from suspend functionality is not
199 * configured in a separate register and the wakeup active state is
200 * just stored in a bitmask.
201 */
202int irq_gc_set_wake(struct irq_data *d, unsigned int on)
203{
204 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000205 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200206
207 if (!(mask & gc->wake_enabled))
208 return -EINVAL;
209
210 irq_gc_lock(gc);
211 if (on)
212 gc->wake_active |= mask;
213 else
214 gc->wake_active &= ~mask;
215 irq_gc_unlock(gc);
216 return 0;
217}
218
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800219static u32 irq_readl_be(void __iomem *addr)
220{
221 return ioread32be(addr);
222}
223
224static void irq_writel_be(u32 val, void __iomem *addr)
225{
226 iowrite32be(val, addr);
227}
228
Bartosz Golaszewskif1602032017-05-31 18:06:58 +0200229void irq_init_generic_chip(struct irq_chip_generic *gc, const char *name,
230 int num_ct, unsigned int irq_base,
231 void __iomem *reg_base, irq_flow_handler_t handler)
Thomas Gleixner3528d822013-05-06 14:30:25 +0000232{
233 raw_spin_lock_init(&gc->lock);
234 gc->num_ct = num_ct;
235 gc->irq_base = irq_base;
236 gc->reg_base = reg_base;
237 gc->chip_types->chip.name = name;
238 gc->chip_types->handler = handler;
239}
240
Thomas Gleixner7d828062011-04-03 11:42:53 +0200241/**
242 * irq_alloc_generic_chip - Allocate a generic chip and initialize it
243 * @name: Name of the irq chip
244 * @num_ct: Number of irq_chip_type instances associated with this
245 * @irq_base: Interrupt base nr for this chip
246 * @reg_base: Register base address (virtual)
247 * @handler: Default flow handler associated with this chip
248 *
249 * Returns an initialized irq_chip_generic structure. The chip defaults
250 * to the primary (index 0) irq_chip_type and @handler
251 */
252struct irq_chip_generic *
253irq_alloc_generic_chip(const char *name, int num_ct, unsigned int irq_base,
254 void __iomem *reg_base, irq_flow_handler_t handler)
255{
256 struct irq_chip_generic *gc;
257 unsigned long sz = sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
258
259 gc = kzalloc(sz, GFP_KERNEL);
260 if (gc) {
Thomas Gleixner3528d822013-05-06 14:30:25 +0000261 irq_init_generic_chip(gc, name, num_ct, irq_base, reg_base,
262 handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200263 }
264 return gc;
265}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900266EXPORT_SYMBOL_GPL(irq_alloc_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200267
Thomas Gleixner3528d822013-05-06 14:30:25 +0000268static void
269irq_gc_init_mask_cache(struct irq_chip_generic *gc, enum irq_gc_flags flags)
270{
271 struct irq_chip_type *ct = gc->chip_types;
272 u32 *mskptr = &gc->mask_cache, mskreg = ct->regs.mask;
273 int i;
274
275 for (i = 0; i < gc->num_ct; i++) {
276 if (flags & IRQ_GC_MASK_CACHE_PER_TYPE) {
277 mskptr = &ct[i].mask_cache_priv;
278 mskreg = ct[i].regs.mask;
279 }
280 ct[i].mask_cache = mskptr;
281 if (flags & IRQ_GC_INIT_MASK_CACHE)
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800282 *mskptr = irq_reg_readl(gc, mskreg);
Thomas Gleixner3528d822013-05-06 14:30:25 +0000283 }
284}
285
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000286/**
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200287 * __irq_alloc_domain_generic_chip - Allocate generic chips for an irq domain
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000288 * @d: irq domain for which to allocate chips
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200289 * @irqs_per_chip: Number of interrupts each chip handles (max 32)
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000290 * @num_ct: Number of irq_chip_type instances associated with this
291 * @name: Name of the irq chip
292 * @handler: Default flow handler associated with these chips
293 * @clr: IRQ_* bits to clear in the mapping function
294 * @set: IRQ_* bits to set in the mapping function
James Hogan6fff8312013-06-18 15:08:33 +0100295 * @gcflags: Generic chip specific setup flags
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000296 */
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200297int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
298 int num_ct, const char *name,
299 irq_flow_handler_t handler,
300 unsigned int clr, unsigned int set,
301 enum irq_gc_flags gcflags)
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000302{
303 struct irq_domain_chip_generic *dgc;
304 struct irq_chip_generic *gc;
305 int numchips, sz, i;
306 unsigned long flags;
307 void *tmp;
308
309 if (d->gc)
310 return -EBUSY;
311
Linus Torvalds505608d2013-07-13 15:37:30 -0700312 numchips = DIV_ROUND_UP(d->revmap_size, irqs_per_chip);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000313 if (!numchips)
314 return -EINVAL;
315
316 /* Allocate a pointer, generic chip and chiptypes for each chip */
317 sz = sizeof(*dgc) + numchips * sizeof(gc);
318 sz += numchips * (sizeof(*gc) + num_ct * sizeof(struct irq_chip_type));
319
320 tmp = dgc = kzalloc(sz, GFP_KERNEL);
321 if (!dgc)
322 return -ENOMEM;
323 dgc->irqs_per_chip = irqs_per_chip;
324 dgc->num_chips = numchips;
325 dgc->irq_flags_to_set = set;
326 dgc->irq_flags_to_clear = clr;
327 dgc->gc_flags = gcflags;
328 d->gc = dgc;
329
330 /* Calc pointer to the first generic chip */
331 tmp += sizeof(*dgc) + numchips * sizeof(gc);
332 for (i = 0; i < numchips; i++) {
333 /* Store the pointer to the generic chip */
334 dgc->gc[i] = gc = tmp;
335 irq_init_generic_chip(gc, name, num_ct, i * irqs_per_chip,
336 NULL, handler);
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800337
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000338 gc->domain = d;
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800339 if (gcflags & IRQ_GC_BE_IO) {
340 gc->reg_readl = &irq_readl_be;
341 gc->reg_writel = &irq_writel_be;
342 }
343
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000344 raw_spin_lock_irqsave(&gc_lock, flags);
345 list_add_tail(&gc->list, &gc_list);
346 raw_spin_unlock_irqrestore(&gc_lock, flags);
347 /* Calc pointer to the next generic chip */
348 tmp += sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
349 }
350 return 0;
351}
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200352EXPORT_SYMBOL_GPL(__irq_alloc_domain_generic_chips);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000353
Sebastian Friasf0c450e2016-08-01 16:27:53 +0200354static struct irq_chip_generic *
355__irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq)
356{
357 struct irq_domain_chip_generic *dgc = d->gc;
358 int idx;
359
360 if (!dgc)
361 return ERR_PTR(-ENODEV);
362 idx = hw_irq / dgc->irqs_per_chip;
363 if (idx >= dgc->num_chips)
364 return ERR_PTR(-EINVAL);
365 return dgc->gc[idx];
366}
367
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000368/**
369 * irq_get_domain_generic_chip - Get a pointer to the generic chip of a hw_irq
370 * @d: irq domain pointer
371 * @hw_irq: Hardware interrupt number
372 */
373struct irq_chip_generic *
374irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq)
375{
Sebastian Friasf0c450e2016-08-01 16:27:53 +0200376 struct irq_chip_generic *gc = __irq_get_domain_generic_chip(d, hw_irq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000377
Sebastian Friasf0c450e2016-08-01 16:27:53 +0200378 return !IS_ERR(gc) ? gc : NULL;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000379}
380EXPORT_SYMBOL_GPL(irq_get_domain_generic_chip);
381
Thomas Gleixner7d828062011-04-03 11:42:53 +0200382/*
383 * Separate lockdep class for interrupt chip which can nest irq_desc
384 * lock.
385 */
386static struct lock_class_key irq_nested_lock_class;
387
Thomas Gleixnerccc414f2013-06-28 11:45:15 +0200388/*
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000389 * irq_map_generic_chip - Map a generic chip for an irq domain
390 */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200391int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
392 irq_hw_number_t hw_irq)
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000393{
Stefan Agnerc5863482015-05-16 11:44:15 +0200394 struct irq_data *data = irq_domain_get_irq_data(d, virq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000395 struct irq_domain_chip_generic *dgc = d->gc;
396 struct irq_chip_generic *gc;
397 struct irq_chip_type *ct;
398 struct irq_chip *chip;
399 unsigned long flags;
400 int idx;
401
Sebastian Friasf0c450e2016-08-01 16:27:53 +0200402 gc = __irq_get_domain_generic_chip(d, hw_irq);
403 if (IS_ERR(gc))
404 return PTR_ERR(gc);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000405
406 idx = hw_irq % dgc->irqs_per_chip;
407
Grant Likelye8bd8342013-05-29 03:10:52 +0100408 if (test_bit(idx, &gc->unused))
409 return -ENOTSUPP;
410
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000411 if (test_bit(idx, &gc->installed))
412 return -EBUSY;
413
414 ct = gc->chip_types;
415 chip = &ct->chip;
416
417 /* We only init the cache for the first mapping of a generic chip */
418 if (!gc->installed) {
419 raw_spin_lock_irqsave(&gc->lock, flags);
420 irq_gc_init_mask_cache(gc, dgc->gc_flags);
421 raw_spin_unlock_irqrestore(&gc->lock, flags);
422 }
423
424 /* Mark the interrupt as installed */
425 set_bit(idx, &gc->installed);
426
427 if (dgc->gc_flags & IRQ_GC_INIT_NESTED_LOCK)
428 irq_set_lockdep_class(virq, &irq_nested_lock_class);
429
430 if (chip->irq_calc_mask)
431 chip->irq_calc_mask(data);
432 else
433 data->mask = 1 << idx;
434
Stefan Agnerc5863482015-05-16 11:44:15 +0200435 irq_domain_set_info(d, virq, hw_irq, chip, gc, ct->handler, NULL, NULL);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000436 irq_modify_status(virq, dgc->irq_flags_to_clear, dgc->irq_flags_to_set);
437 return 0;
438}
439
Sebastian Friasee26c012016-08-01 16:27:38 +0200440static void irq_unmap_generic_chip(struct irq_domain *d, unsigned int virq)
441{
442 struct irq_data *data = irq_domain_get_irq_data(d, virq);
443 struct irq_domain_chip_generic *dgc = d->gc;
444 unsigned int hw_irq = data->hwirq;
445 struct irq_chip_generic *gc;
446 int irq_idx;
447
448 gc = irq_get_domain_generic_chip(d, hw_irq);
449 if (!gc)
450 return;
451
452 irq_idx = hw_irq % dgc->irqs_per_chip;
453
454 clear_bit(irq_idx, &gc->installed);
455 irq_domain_set_info(d, virq, hw_irq, &no_irq_chip, NULL, NULL, NULL,
456 NULL);
457
458}
459
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000460struct irq_domain_ops irq_generic_chip_ops = {
461 .map = irq_map_generic_chip,
Sebastian Friasee26c012016-08-01 16:27:38 +0200462 .unmap = irq_unmap_generic_chip,
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000463 .xlate = irq_domain_xlate_onetwocell,
464};
465EXPORT_SYMBOL_GPL(irq_generic_chip_ops);
466
467/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200468 * irq_setup_generic_chip - Setup a range of interrupts with a generic chip
469 * @gc: Generic irq chip holding all data
470 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
471 * @flags: Flags for initialization
472 * @clr: IRQ_* bits to clear
473 * @set: IRQ_* bits to set
474 *
475 * Set up max. 32 interrupts starting from gc->irq_base. Note, this
476 * initializes all interrupts to the primary irq_chip_type and its
477 * associated handler.
478 */
479void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
480 enum irq_gc_flags flags, unsigned int clr,
481 unsigned int set)
482{
483 struct irq_chip_type *ct = gc->chip_types;
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000484 struct irq_chip *chip = &ct->chip;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200485 unsigned int i;
486
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200487 raw_spin_lock(&gc_lock);
488 list_add_tail(&gc->list, &gc_list);
489 raw_spin_unlock(&gc_lock);
490
Thomas Gleixner3528d822013-05-06 14:30:25 +0000491 irq_gc_init_mask_cache(gc, flags);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000492
Thomas Gleixner7d828062011-04-03 11:42:53 +0200493 for (i = gc->irq_base; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900494 if (!(msk & 0x01))
Thomas Gleixner7d828062011-04-03 11:42:53 +0200495 continue;
496
497 if (flags & IRQ_GC_INIT_NESTED_LOCK)
498 irq_set_lockdep_class(i, &irq_nested_lock_class);
499
Thomas Gleixner966dc732013-05-06 14:30:22 +0000500 if (!(flags & IRQ_GC_NO_MASK)) {
501 struct irq_data *d = irq_get_irq_data(i);
502
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000503 if (chip->irq_calc_mask)
504 chip->irq_calc_mask(d);
505 else
506 d->mask = 1 << (i - gc->irq_base);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000507 }
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000508 irq_set_chip_and_handler(i, chip, ct->handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200509 irq_set_chip_data(i, gc);
510 irq_modify_status(i, clr, set);
511 }
512 gc->irq_cnt = i - gc->irq_base;
513}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900514EXPORT_SYMBOL_GPL(irq_setup_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200515
516/**
517 * irq_setup_alt_chip - Switch to alternative chip
518 * @d: irq_data for this interrupt
Thomas Gleixnerccc414f2013-06-28 11:45:15 +0200519 * @type: Flow type to be initialized
Thomas Gleixner7d828062011-04-03 11:42:53 +0200520 *
521 * Only to be called from chip->irq_set_type() callbacks.
522 */
523int irq_setup_alt_chip(struct irq_data *d, unsigned int type)
524{
525 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
526 struct irq_chip_type *ct = gc->chip_types;
527 unsigned int i;
528
529 for (i = 0; i < gc->num_ct; i++, ct++) {
530 if (ct->type & type) {
531 d->chip = &ct->chip;
532 irq_data_to_desc(d)->handle_irq = ct->handler;
533 return 0;
534 }
535 }
536 return -EINVAL;
537}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900538EXPORT_SYMBOL_GPL(irq_setup_alt_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200539
540/**
541 * irq_remove_generic_chip - Remove a chip
542 * @gc: Generic irq chip holding all data
543 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
544 * @clr: IRQ_* bits to clear
545 * @set: IRQ_* bits to set
546 *
547 * Remove up to 32 interrupts starting from gc->irq_base.
548 */
549void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
550 unsigned int clr, unsigned int set)
551{
552 unsigned int i = gc->irq_base;
553
554 raw_spin_lock(&gc_lock);
555 list_del(&gc->list);
556 raw_spin_unlock(&gc_lock);
557
558 for (; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900559 if (!(msk & 0x01))
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200560 continue;
561
562 /* Remove handler first. That will mask the irq line */
563 irq_set_handler(i, NULL);
564 irq_set_chip(i, &no_irq_chip);
565 irq_set_chip_data(i, NULL);
566 irq_modify_status(i, clr, set);
567 }
568}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900569EXPORT_SYMBOL_GPL(irq_remove_generic_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200570
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000571static struct irq_data *irq_gc_get_irq_data(struct irq_chip_generic *gc)
572{
573 unsigned int virq;
574
575 if (!gc->domain)
576 return irq_get_irq_data(gc->irq_base);
577
578 /*
579 * We don't know which of the irqs has been actually
580 * installed. Use the first one.
581 */
582 if (!gc->installed)
583 return NULL;
584
585 virq = irq_find_mapping(gc->domain, gc->irq_base + __ffs(gc->installed));
586 return virq ? irq_get_irq_data(virq) : NULL;
587}
588
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200589#ifdef CONFIG_PM
590static int irq_gc_suspend(void)
591{
592 struct irq_chip_generic *gc;
593
594 list_for_each_entry(gc, &gc_list, list) {
595 struct irq_chip_type *ct = gc->chip_types;
596
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000597 if (ct->chip.irq_suspend) {
598 struct irq_data *data = irq_gc_get_irq_data(gc);
599
600 if (data)
601 ct->chip.irq_suspend(data);
602 }
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700603
604 if (gc->suspend)
605 gc->suspend(gc);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200606 }
607 return 0;
608}
609
610static void irq_gc_resume(void)
611{
612 struct irq_chip_generic *gc;
613
614 list_for_each_entry(gc, &gc_list, list) {
615 struct irq_chip_type *ct = gc->chip_types;
616
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700617 if (gc->resume)
618 gc->resume(gc);
619
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000620 if (ct->chip.irq_resume) {
621 struct irq_data *data = irq_gc_get_irq_data(gc);
622
623 if (data)
624 ct->chip.irq_resume(data);
625 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200626 }
627}
628#else
629#define irq_gc_suspend NULL
630#define irq_gc_resume NULL
631#endif
632
633static void irq_gc_shutdown(void)
634{
635 struct irq_chip_generic *gc;
636
637 list_for_each_entry(gc, &gc_list, list) {
638 struct irq_chip_type *ct = gc->chip_types;
639
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000640 if (ct->chip.irq_pm_shutdown) {
641 struct irq_data *data = irq_gc_get_irq_data(gc);
642
643 if (data)
644 ct->chip.irq_pm_shutdown(data);
645 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200646 }
647}
648
649static struct syscore_ops irq_gc_syscore_ops = {
650 .suspend = irq_gc_suspend,
651 .resume = irq_gc_resume,
652 .shutdown = irq_gc_shutdown,
653};
654
655static int __init irq_gc_init_ops(void)
656{
657 register_syscore_ops(&irq_gc_syscore_ops);
658 return 0;
659}
660device_initcall(irq_gc_init_ops);