blob: 8743d62fded7922320e0e862fd989377278b8b6a [file] [log] [blame]
Thomas Gleixner7d828062011-04-03 11:42:53 +02001/*
2 * Library implementing the most common irq chip callback functions
3 *
4 * Copyright (C) 2011, Thomas Gleixner
5 */
6#include <linux/io.h>
7#include <linux/irq.h>
8#include <linux/slab.h>
Paul Gortmaker6e5fdee2011-05-26 16:00:52 -04009#include <linux/export.h>
Thomas Gleixner088f40b2013-05-06 14:30:27 +000010#include <linux/irqdomain.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020011#include <linux/interrupt.h>
12#include <linux/kernel_stat.h>
Thomas Gleixnercfefd212011-04-15 22:36:08 +020013#include <linux/syscore_ops.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020014
15#include "internals.h"
16
Thomas Gleixnercfefd212011-04-15 22:36:08 +020017static LIST_HEAD(gc_list);
18static DEFINE_RAW_SPINLOCK(gc_lock);
19
Thomas Gleixner7d828062011-04-03 11:42:53 +020020/**
21 * irq_gc_noop - NOOP function
22 * @d: irq_data
23 */
24void irq_gc_noop(struct irq_data *d)
25{
26}
27
28/**
29 * irq_gc_mask_disable_reg - Mask chip via disable register
30 * @d: irq_data
31 *
32 * Chip has separate enable/disable registers instead of a single mask
33 * register.
34 */
35void irq_gc_mask_disable_reg(struct irq_data *d)
36{
37 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000038 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000039 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020040
41 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000042 irq_reg_writel(mask, gc->reg_base + ct->regs.disable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000043 *ct->mask_cache &= ~mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020044 irq_gc_unlock(gc);
45}
46
47/**
48 * irq_gc_mask_set_mask_bit - Mask chip via setting bit in mask register
49 * @d: irq_data
50 *
51 * Chip has a single mask register. Values of this register are cached
52 * and protected by gc->lock
53 */
54void irq_gc_mask_set_bit(struct irq_data *d)
55{
56 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000057 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000058 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020059
60 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000061 *ct->mask_cache |= mask;
62 irq_reg_writel(*ct->mask_cache, gc->reg_base + ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020063 irq_gc_unlock(gc);
64}
65
66/**
67 * irq_gc_mask_set_mask_bit - Mask chip via clearing bit in mask register
68 * @d: irq_data
69 *
70 * Chip has a single mask register. Values of this register are cached
71 * and protected by gc->lock
72 */
73void irq_gc_mask_clr_bit(struct irq_data *d)
74{
75 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000076 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000077 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020078
79 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000080 *ct->mask_cache &= ~mask;
81 irq_reg_writel(*ct->mask_cache, gc->reg_base + ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020082 irq_gc_unlock(gc);
83}
84
85/**
86 * irq_gc_unmask_enable_reg - Unmask chip via enable register
87 * @d: irq_data
88 *
89 * Chip has separate enable/disable registers instead of a single mask
90 * register.
91 */
92void irq_gc_unmask_enable_reg(struct irq_data *d)
93{
94 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000095 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000096 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020097
98 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000099 irq_reg_writel(mask, gc->reg_base + ct->regs.enable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000100 *ct->mask_cache |= mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200101 irq_gc_unlock(gc);
102}
103
104/**
Simon Guinot659fb322011-07-06 12:41:31 -0400105 * irq_gc_ack_set_bit - Ack pending interrupt via setting bit
Thomas Gleixner7d828062011-04-03 11:42:53 +0200106 * @d: irq_data
107 */
Simon Guinot659fb322011-07-06 12:41:31 -0400108void irq_gc_ack_set_bit(struct irq_data *d)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200109{
110 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000111 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000112 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200113
114 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000115 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200116 irq_gc_unlock(gc);
117}
118
119/**
Simon Guinot659fb322011-07-06 12:41:31 -0400120 * irq_gc_ack_clr_bit - Ack pending interrupt via clearing bit
121 * @d: irq_data
122 */
123void irq_gc_ack_clr_bit(struct irq_data *d)
124{
125 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000126 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000127 u32 mask = ~d->mask;
Simon Guinot659fb322011-07-06 12:41:31 -0400128
129 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000130 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Simon Guinot659fb322011-07-06 12:41:31 -0400131 irq_gc_unlock(gc);
132}
133
134/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200135 * irq_gc_mask_disable_reg_and_ack- Mask and ack pending interrupt
136 * @d: irq_data
137 */
138void irq_gc_mask_disable_reg_and_ack(struct irq_data *d)
139{
140 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000141 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000142 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200143
144 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000145 irq_reg_writel(mask, gc->reg_base + ct->regs.mask);
146 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200147 irq_gc_unlock(gc);
148}
149
150/**
151 * irq_gc_eoi - EOI interrupt
152 * @d: irq_data
153 */
154void irq_gc_eoi(struct irq_data *d)
155{
156 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000157 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000158 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200159
160 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000161 irq_reg_writel(mask, gc->reg_base + ct->regs.eoi);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200162 irq_gc_unlock(gc);
163}
164
165/**
166 * irq_gc_set_wake - Set/clr wake bit for an interrupt
167 * @d: irq_data
168 *
169 * For chips where the wake from suspend functionality is not
170 * configured in a separate register and the wakeup active state is
171 * just stored in a bitmask.
172 */
173int irq_gc_set_wake(struct irq_data *d, unsigned int on)
174{
175 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000176 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200177
178 if (!(mask & gc->wake_enabled))
179 return -EINVAL;
180
181 irq_gc_lock(gc);
182 if (on)
183 gc->wake_active |= mask;
184 else
185 gc->wake_active &= ~mask;
186 irq_gc_unlock(gc);
187 return 0;
188}
189
Thomas Gleixner3528d822013-05-06 14:30:25 +0000190static void
191irq_init_generic_chip(struct irq_chip_generic *gc, const char *name,
192 int num_ct, unsigned int irq_base,
193 void __iomem *reg_base, irq_flow_handler_t handler)
194{
195 raw_spin_lock_init(&gc->lock);
196 gc->num_ct = num_ct;
197 gc->irq_base = irq_base;
198 gc->reg_base = reg_base;
199 gc->chip_types->chip.name = name;
200 gc->chip_types->handler = handler;
201}
202
Thomas Gleixner7d828062011-04-03 11:42:53 +0200203/**
204 * irq_alloc_generic_chip - Allocate a generic chip and initialize it
205 * @name: Name of the irq chip
206 * @num_ct: Number of irq_chip_type instances associated with this
207 * @irq_base: Interrupt base nr for this chip
208 * @reg_base: Register base address (virtual)
209 * @handler: Default flow handler associated with this chip
210 *
211 * Returns an initialized irq_chip_generic structure. The chip defaults
212 * to the primary (index 0) irq_chip_type and @handler
213 */
214struct irq_chip_generic *
215irq_alloc_generic_chip(const char *name, int num_ct, unsigned int irq_base,
216 void __iomem *reg_base, irq_flow_handler_t handler)
217{
218 struct irq_chip_generic *gc;
219 unsigned long sz = sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
220
221 gc = kzalloc(sz, GFP_KERNEL);
222 if (gc) {
Thomas Gleixner3528d822013-05-06 14:30:25 +0000223 irq_init_generic_chip(gc, name, num_ct, irq_base, reg_base,
224 handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200225 }
226 return gc;
227}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900228EXPORT_SYMBOL_GPL(irq_alloc_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200229
Thomas Gleixner3528d822013-05-06 14:30:25 +0000230static void
231irq_gc_init_mask_cache(struct irq_chip_generic *gc, enum irq_gc_flags flags)
232{
233 struct irq_chip_type *ct = gc->chip_types;
234 u32 *mskptr = &gc->mask_cache, mskreg = ct->regs.mask;
235 int i;
236
237 for (i = 0; i < gc->num_ct; i++) {
238 if (flags & IRQ_GC_MASK_CACHE_PER_TYPE) {
239 mskptr = &ct[i].mask_cache_priv;
240 mskreg = ct[i].regs.mask;
241 }
242 ct[i].mask_cache = mskptr;
243 if (flags & IRQ_GC_INIT_MASK_CACHE)
244 *mskptr = irq_reg_readl(gc->reg_base + mskreg);
245 }
246}
247
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000248/**
249 * irq_alloc_domain_generic_chip - Allocate generic chips for an irq domain
250 * @d: irq domain for which to allocate chips
251 * @irqs_per_chip: Number of interrupts each chip handles
252 * @num_ct: Number of irq_chip_type instances associated with this
253 * @name: Name of the irq chip
254 * @handler: Default flow handler associated with these chips
255 * @clr: IRQ_* bits to clear in the mapping function
256 * @set: IRQ_* bits to set in the mapping function
257 */
258int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
259 int num_ct, const char *name,
260 irq_flow_handler_t handler,
261 unsigned int clr, unsigned int set,
262 enum irq_gc_flags gcflags)
263{
264 struct irq_domain_chip_generic *dgc;
265 struct irq_chip_generic *gc;
266 int numchips, sz, i;
267 unsigned long flags;
268 void *tmp;
269
270 if (d->gc)
271 return -EBUSY;
272
273 if (d->revmap_type != IRQ_DOMAIN_MAP_LINEAR)
274 return -EINVAL;
275
276 numchips = d->revmap_data.linear.size / irqs_per_chip;
277 if (!numchips)
278 return -EINVAL;
279
280 /* Allocate a pointer, generic chip and chiptypes for each chip */
281 sz = sizeof(*dgc) + numchips * sizeof(gc);
282 sz += numchips * (sizeof(*gc) + num_ct * sizeof(struct irq_chip_type));
283
284 tmp = dgc = kzalloc(sz, GFP_KERNEL);
285 if (!dgc)
286 return -ENOMEM;
287 dgc->irqs_per_chip = irqs_per_chip;
288 dgc->num_chips = numchips;
289 dgc->irq_flags_to_set = set;
290 dgc->irq_flags_to_clear = clr;
291 dgc->gc_flags = gcflags;
292 d->gc = dgc;
293
294 /* Calc pointer to the first generic chip */
295 tmp += sizeof(*dgc) + numchips * sizeof(gc);
296 for (i = 0; i < numchips; i++) {
297 /* Store the pointer to the generic chip */
298 dgc->gc[i] = gc = tmp;
299 irq_init_generic_chip(gc, name, num_ct, i * irqs_per_chip,
300 NULL, handler);
301 gc->domain = d;
302 raw_spin_lock_irqsave(&gc_lock, flags);
303 list_add_tail(&gc->list, &gc_list);
304 raw_spin_unlock_irqrestore(&gc_lock, flags);
305 /* Calc pointer to the next generic chip */
306 tmp += sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
307 }
308 return 0;
309}
310EXPORT_SYMBOL_GPL(irq_alloc_domain_generic_chips);
311
312/**
313 * irq_get_domain_generic_chip - Get a pointer to the generic chip of a hw_irq
314 * @d: irq domain pointer
315 * @hw_irq: Hardware interrupt number
316 */
317struct irq_chip_generic *
318irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq)
319{
320 struct irq_domain_chip_generic *dgc = d->gc;
321 int idx;
322
323 if (!dgc)
324 return NULL;
325 idx = hw_irq / dgc->irqs_per_chip;
326 if (idx >= dgc->num_chips)
327 return NULL;
328 return dgc->gc[idx];
329}
330EXPORT_SYMBOL_GPL(irq_get_domain_generic_chip);
331
Thomas Gleixner7d828062011-04-03 11:42:53 +0200332/*
333 * Separate lockdep class for interrupt chip which can nest irq_desc
334 * lock.
335 */
336static struct lock_class_key irq_nested_lock_class;
337
338/**
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000339 * irq_map_generic_chip - Map a generic chip for an irq domain
340 */
341static int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
342 irq_hw_number_t hw_irq)
343{
344 struct irq_data *data = irq_get_irq_data(virq);
345 struct irq_domain_chip_generic *dgc = d->gc;
346 struct irq_chip_generic *gc;
347 struct irq_chip_type *ct;
348 struct irq_chip *chip;
349 unsigned long flags;
350 int idx;
351
352 if (!d->gc)
353 return -ENODEV;
354
355 idx = hw_irq / dgc->irqs_per_chip;
356 if (idx >= dgc->num_chips)
357 return -EINVAL;
358 gc = dgc->gc[idx];
359
360 idx = hw_irq % dgc->irqs_per_chip;
361
362 if (test_bit(idx, &gc->installed))
363 return -EBUSY;
364
365 ct = gc->chip_types;
366 chip = &ct->chip;
367
368 /* We only init the cache for the first mapping of a generic chip */
369 if (!gc->installed) {
370 raw_spin_lock_irqsave(&gc->lock, flags);
371 irq_gc_init_mask_cache(gc, dgc->gc_flags);
372 raw_spin_unlock_irqrestore(&gc->lock, flags);
373 }
374
375 /* Mark the interrupt as installed */
376 set_bit(idx, &gc->installed);
377
378 if (dgc->gc_flags & IRQ_GC_INIT_NESTED_LOCK)
379 irq_set_lockdep_class(virq, &irq_nested_lock_class);
380
381 if (chip->irq_calc_mask)
382 chip->irq_calc_mask(data);
383 else
384 data->mask = 1 << idx;
385
386 irq_set_chip_and_handler(virq, chip, ct->handler);
387 irq_set_chip_data(virq, gc);
388 irq_modify_status(virq, dgc->irq_flags_to_clear, dgc->irq_flags_to_set);
389 return 0;
390}
391
392struct irq_domain_ops irq_generic_chip_ops = {
393 .map = irq_map_generic_chip,
394 .xlate = irq_domain_xlate_onetwocell,
395};
396EXPORT_SYMBOL_GPL(irq_generic_chip_ops);
397
398/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200399 * irq_setup_generic_chip - Setup a range of interrupts with a generic chip
400 * @gc: Generic irq chip holding all data
401 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
402 * @flags: Flags for initialization
403 * @clr: IRQ_* bits to clear
404 * @set: IRQ_* bits to set
405 *
406 * Set up max. 32 interrupts starting from gc->irq_base. Note, this
407 * initializes all interrupts to the primary irq_chip_type and its
408 * associated handler.
409 */
410void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
411 enum irq_gc_flags flags, unsigned int clr,
412 unsigned int set)
413{
414 struct irq_chip_type *ct = gc->chip_types;
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000415 struct irq_chip *chip = &ct->chip;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200416 unsigned int i;
417
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200418 raw_spin_lock(&gc_lock);
419 list_add_tail(&gc->list, &gc_list);
420 raw_spin_unlock(&gc_lock);
421
Thomas Gleixner3528d822013-05-06 14:30:25 +0000422 irq_gc_init_mask_cache(gc, flags);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000423
Thomas Gleixner7d828062011-04-03 11:42:53 +0200424 for (i = gc->irq_base; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900425 if (!(msk & 0x01))
Thomas Gleixner7d828062011-04-03 11:42:53 +0200426 continue;
427
428 if (flags & IRQ_GC_INIT_NESTED_LOCK)
429 irq_set_lockdep_class(i, &irq_nested_lock_class);
430
Thomas Gleixner966dc732013-05-06 14:30:22 +0000431 if (!(flags & IRQ_GC_NO_MASK)) {
432 struct irq_data *d = irq_get_irq_data(i);
433
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000434 if (chip->irq_calc_mask)
435 chip->irq_calc_mask(d);
436 else
437 d->mask = 1 << (i - gc->irq_base);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000438 }
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000439 irq_set_chip_and_handler(i, chip, ct->handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200440 irq_set_chip_data(i, gc);
441 irq_modify_status(i, clr, set);
442 }
443 gc->irq_cnt = i - gc->irq_base;
444}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900445EXPORT_SYMBOL_GPL(irq_setup_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200446
447/**
448 * irq_setup_alt_chip - Switch to alternative chip
449 * @d: irq_data for this interrupt
450 * @type Flow type to be initialized
451 *
452 * Only to be called from chip->irq_set_type() callbacks.
453 */
454int irq_setup_alt_chip(struct irq_data *d, unsigned int type)
455{
456 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
457 struct irq_chip_type *ct = gc->chip_types;
458 unsigned int i;
459
460 for (i = 0; i < gc->num_ct; i++, ct++) {
461 if (ct->type & type) {
462 d->chip = &ct->chip;
463 irq_data_to_desc(d)->handle_irq = ct->handler;
464 return 0;
465 }
466 }
467 return -EINVAL;
468}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900469EXPORT_SYMBOL_GPL(irq_setup_alt_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200470
471/**
472 * irq_remove_generic_chip - Remove a chip
473 * @gc: Generic irq chip holding all data
474 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
475 * @clr: IRQ_* bits to clear
476 * @set: IRQ_* bits to set
477 *
478 * Remove up to 32 interrupts starting from gc->irq_base.
479 */
480void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
481 unsigned int clr, unsigned int set)
482{
483 unsigned int i = gc->irq_base;
484
485 raw_spin_lock(&gc_lock);
486 list_del(&gc->list);
487 raw_spin_unlock(&gc_lock);
488
489 for (; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900490 if (!(msk & 0x01))
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200491 continue;
492
493 /* Remove handler first. That will mask the irq line */
494 irq_set_handler(i, NULL);
495 irq_set_chip(i, &no_irq_chip);
496 irq_set_chip_data(i, NULL);
497 irq_modify_status(i, clr, set);
498 }
499}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900500EXPORT_SYMBOL_GPL(irq_remove_generic_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200501
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000502static struct irq_data *irq_gc_get_irq_data(struct irq_chip_generic *gc)
503{
504 unsigned int virq;
505
506 if (!gc->domain)
507 return irq_get_irq_data(gc->irq_base);
508
509 /*
510 * We don't know which of the irqs has been actually
511 * installed. Use the first one.
512 */
513 if (!gc->installed)
514 return NULL;
515
516 virq = irq_find_mapping(gc->domain, gc->irq_base + __ffs(gc->installed));
517 return virq ? irq_get_irq_data(virq) : NULL;
518}
519
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200520#ifdef CONFIG_PM
521static int irq_gc_suspend(void)
522{
523 struct irq_chip_generic *gc;
524
525 list_for_each_entry(gc, &gc_list, list) {
526 struct irq_chip_type *ct = gc->chip_types;
527
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000528 if (ct->chip.irq_suspend) {
529 struct irq_data *data = irq_gc_get_irq_data(gc);
530
531 if (data)
532 ct->chip.irq_suspend(data);
533 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200534 }
535 return 0;
536}
537
538static void irq_gc_resume(void)
539{
540 struct irq_chip_generic *gc;
541
542 list_for_each_entry(gc, &gc_list, list) {
543 struct irq_chip_type *ct = gc->chip_types;
544
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000545 if (ct->chip.irq_resume) {
546 struct irq_data *data = irq_gc_get_irq_data(gc);
547
548 if (data)
549 ct->chip.irq_resume(data);
550 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200551 }
552}
553#else
554#define irq_gc_suspend NULL
555#define irq_gc_resume NULL
556#endif
557
558static void irq_gc_shutdown(void)
559{
560 struct irq_chip_generic *gc;
561
562 list_for_each_entry(gc, &gc_list, list) {
563 struct irq_chip_type *ct = gc->chip_types;
564
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000565 if (ct->chip.irq_pm_shutdown) {
566 struct irq_data *data = irq_gc_get_irq_data(gc);
567
568 if (data)
569 ct->chip.irq_pm_shutdown(data);
570 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200571 }
572}
573
574static struct syscore_ops irq_gc_syscore_ops = {
575 .suspend = irq_gc_suspend,
576 .resume = irq_gc_resume,
577 .shutdown = irq_gc_shutdown,
578};
579
580static int __init irq_gc_init_ops(void)
581{
582 register_syscore_ops(&irq_gc_syscore_ops);
583 return 0;
584}
585device_initcall(irq_gc_init_ops);