blob: abd286afbd2732544e54a4653053a4d9ce785286 [file] [log] [blame]
Thomas Gleixner7d828062011-04-03 11:42:53 +02001/*
2 * Library implementing the most common irq chip callback functions
3 *
4 * Copyright (C) 2011, Thomas Gleixner
5 */
6#include <linux/io.h>
7#include <linux/irq.h>
8#include <linux/slab.h>
Paul Gortmaker6e5fdee2011-05-26 16:00:52 -04009#include <linux/export.h>
Thomas Gleixner088f40b2013-05-06 14:30:27 +000010#include <linux/irqdomain.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020011#include <linux/interrupt.h>
12#include <linux/kernel_stat.h>
Thomas Gleixnercfefd212011-04-15 22:36:08 +020013#include <linux/syscore_ops.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020014
15#include "internals.h"
16
Thomas Gleixnercfefd212011-04-15 22:36:08 +020017static LIST_HEAD(gc_list);
18static DEFINE_RAW_SPINLOCK(gc_lock);
19
Thomas Gleixner7d828062011-04-03 11:42:53 +020020/**
21 * irq_gc_noop - NOOP function
22 * @d: irq_data
23 */
24void irq_gc_noop(struct irq_data *d)
25{
26}
27
28/**
29 * irq_gc_mask_disable_reg - Mask chip via disable register
30 * @d: irq_data
31 *
32 * Chip has separate enable/disable registers instead of a single mask
33 * register.
34 */
35void irq_gc_mask_disable_reg(struct irq_data *d)
36{
37 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000038 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000039 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020040
41 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080042 irq_reg_writel(gc, mask, ct->regs.disable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000043 *ct->mask_cache &= ~mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020044 irq_gc_unlock(gc);
45}
46
47/**
Thomas Gleixnerccc414f2013-06-28 11:45:15 +020048 * irq_gc_mask_set_bit - Mask chip via setting bit in mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +020049 * @d: irq_data
50 *
51 * Chip has a single mask register. Values of this register are cached
52 * and protected by gc->lock
53 */
54void irq_gc_mask_set_bit(struct irq_data *d)
55{
56 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000057 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000058 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020059
60 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000061 *ct->mask_cache |= mask;
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080062 irq_reg_writel(gc, *ct->mask_cache, ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020063 irq_gc_unlock(gc);
64}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -030065EXPORT_SYMBOL_GPL(irq_gc_mask_set_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +020066
67/**
Thomas Gleixnerccc414f2013-06-28 11:45:15 +020068 * irq_gc_mask_clr_bit - Mask chip via clearing bit in mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +020069 * @d: irq_data
70 *
71 * Chip has a single mask register. Values of this register are cached
72 * and protected by gc->lock
73 */
74void irq_gc_mask_clr_bit(struct irq_data *d)
75{
76 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000077 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000078 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020079
80 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000081 *ct->mask_cache &= ~mask;
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080082 irq_reg_writel(gc, *ct->mask_cache, ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020083 irq_gc_unlock(gc);
84}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -030085EXPORT_SYMBOL_GPL(irq_gc_mask_clr_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +020086
87/**
88 * irq_gc_unmask_enable_reg - Unmask chip via enable register
89 * @d: irq_data
90 *
91 * Chip has separate enable/disable registers instead of a single mask
92 * register.
93 */
94void irq_gc_unmask_enable_reg(struct irq_data *d)
95{
96 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000097 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000098 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020099
100 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800101 irq_reg_writel(gc, mask, ct->regs.enable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000102 *ct->mask_cache |= mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200103 irq_gc_unlock(gc);
104}
105
106/**
Simon Guinot659fb322011-07-06 12:41:31 -0400107 * irq_gc_ack_set_bit - Ack pending interrupt via setting bit
Thomas Gleixner7d828062011-04-03 11:42:53 +0200108 * @d: irq_data
109 */
Simon Guinot659fb322011-07-06 12:41:31 -0400110void irq_gc_ack_set_bit(struct irq_data *d)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200111{
112 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000113 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000114 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200115
116 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800117 irq_reg_writel(gc, mask, ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200118 irq_gc_unlock(gc);
119}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -0300120EXPORT_SYMBOL_GPL(irq_gc_ack_set_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200121
122/**
Simon Guinot659fb322011-07-06 12:41:31 -0400123 * irq_gc_ack_clr_bit - Ack pending interrupt via clearing bit
124 * @d: irq_data
125 */
126void irq_gc_ack_clr_bit(struct irq_data *d)
127{
128 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000129 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000130 u32 mask = ~d->mask;
Simon Guinot659fb322011-07-06 12:41:31 -0400131
132 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800133 irq_reg_writel(gc, mask, ct->regs.ack);
Simon Guinot659fb322011-07-06 12:41:31 -0400134 irq_gc_unlock(gc);
135}
136
137/**
Uwe Kleine-König37074c5a2013-06-12 14:24:12 +0200138 * irq_gc_mask_disable_reg_and_ack - Mask and ack pending interrupt
Thomas Gleixner7d828062011-04-03 11:42:53 +0200139 * @d: irq_data
140 */
141void irq_gc_mask_disable_reg_and_ack(struct irq_data *d)
142{
143 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000144 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000145 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200146
147 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800148 irq_reg_writel(gc, mask, ct->regs.mask);
149 irq_reg_writel(gc, mask, ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200150 irq_gc_unlock(gc);
151}
152
153/**
154 * irq_gc_eoi - EOI interrupt
155 * @d: irq_data
156 */
157void irq_gc_eoi(struct irq_data *d)
158{
159 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000160 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000161 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200162
163 irq_gc_lock(gc);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800164 irq_reg_writel(gc, mask, ct->regs.eoi);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200165 irq_gc_unlock(gc);
166}
167
168/**
169 * irq_gc_set_wake - Set/clr wake bit for an interrupt
Thomas Gleixnerccc414f2013-06-28 11:45:15 +0200170 * @d: irq_data
171 * @on: Indicates whether the wake bit should be set or cleared
Thomas Gleixner7d828062011-04-03 11:42:53 +0200172 *
173 * For chips where the wake from suspend functionality is not
174 * configured in a separate register and the wakeup active state is
175 * just stored in a bitmask.
176 */
177int irq_gc_set_wake(struct irq_data *d, unsigned int on)
178{
179 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000180 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200181
182 if (!(mask & gc->wake_enabled))
183 return -EINVAL;
184
185 irq_gc_lock(gc);
186 if (on)
187 gc->wake_active |= mask;
188 else
189 gc->wake_active &= ~mask;
190 irq_gc_unlock(gc);
191 return 0;
192}
193
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800194static u32 irq_readl_be(void __iomem *addr)
195{
196 return ioread32be(addr);
197}
198
199static void irq_writel_be(u32 val, void __iomem *addr)
200{
201 iowrite32be(val, addr);
202}
203
Thomas Gleixner3528d822013-05-06 14:30:25 +0000204static void
205irq_init_generic_chip(struct irq_chip_generic *gc, const char *name,
206 int num_ct, unsigned int irq_base,
207 void __iomem *reg_base, irq_flow_handler_t handler)
208{
209 raw_spin_lock_init(&gc->lock);
210 gc->num_ct = num_ct;
211 gc->irq_base = irq_base;
212 gc->reg_base = reg_base;
213 gc->chip_types->chip.name = name;
214 gc->chip_types->handler = handler;
215}
216
Thomas Gleixner7d828062011-04-03 11:42:53 +0200217/**
218 * irq_alloc_generic_chip - Allocate a generic chip and initialize it
219 * @name: Name of the irq chip
220 * @num_ct: Number of irq_chip_type instances associated with this
221 * @irq_base: Interrupt base nr for this chip
222 * @reg_base: Register base address (virtual)
223 * @handler: Default flow handler associated with this chip
224 *
225 * Returns an initialized irq_chip_generic structure. The chip defaults
226 * to the primary (index 0) irq_chip_type and @handler
227 */
228struct irq_chip_generic *
229irq_alloc_generic_chip(const char *name, int num_ct, unsigned int irq_base,
230 void __iomem *reg_base, irq_flow_handler_t handler)
231{
232 struct irq_chip_generic *gc;
233 unsigned long sz = sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
234
235 gc = kzalloc(sz, GFP_KERNEL);
236 if (gc) {
Thomas Gleixner3528d822013-05-06 14:30:25 +0000237 irq_init_generic_chip(gc, name, num_ct, irq_base, reg_base,
238 handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200239 }
240 return gc;
241}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900242EXPORT_SYMBOL_GPL(irq_alloc_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200243
Thomas Gleixner3528d822013-05-06 14:30:25 +0000244static void
245irq_gc_init_mask_cache(struct irq_chip_generic *gc, enum irq_gc_flags flags)
246{
247 struct irq_chip_type *ct = gc->chip_types;
248 u32 *mskptr = &gc->mask_cache, mskreg = ct->regs.mask;
249 int i;
250
251 for (i = 0; i < gc->num_ct; i++) {
252 if (flags & IRQ_GC_MASK_CACHE_PER_TYPE) {
253 mskptr = &ct[i].mask_cache_priv;
254 mskreg = ct[i].regs.mask;
255 }
256 ct[i].mask_cache = mskptr;
257 if (flags & IRQ_GC_INIT_MASK_CACHE)
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800258 *mskptr = irq_reg_readl(gc, mskreg);
Thomas Gleixner3528d822013-05-06 14:30:25 +0000259 }
260}
261
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000262/**
263 * irq_alloc_domain_generic_chip - Allocate generic chips for an irq domain
264 * @d: irq domain for which to allocate chips
265 * @irqs_per_chip: Number of interrupts each chip handles
266 * @num_ct: Number of irq_chip_type instances associated with this
267 * @name: Name of the irq chip
268 * @handler: Default flow handler associated with these chips
269 * @clr: IRQ_* bits to clear in the mapping function
270 * @set: IRQ_* bits to set in the mapping function
James Hogan6fff8312013-06-18 15:08:33 +0100271 * @gcflags: Generic chip specific setup flags
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000272 */
273int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
274 int num_ct, const char *name,
275 irq_flow_handler_t handler,
276 unsigned int clr, unsigned int set,
277 enum irq_gc_flags gcflags)
278{
279 struct irq_domain_chip_generic *dgc;
280 struct irq_chip_generic *gc;
281 int numchips, sz, i;
282 unsigned long flags;
283 void *tmp;
284
285 if (d->gc)
286 return -EBUSY;
287
Linus Torvalds505608d2013-07-13 15:37:30 -0700288 numchips = DIV_ROUND_UP(d->revmap_size, irqs_per_chip);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000289 if (!numchips)
290 return -EINVAL;
291
292 /* Allocate a pointer, generic chip and chiptypes for each chip */
293 sz = sizeof(*dgc) + numchips * sizeof(gc);
294 sz += numchips * (sizeof(*gc) + num_ct * sizeof(struct irq_chip_type));
295
296 tmp = dgc = kzalloc(sz, GFP_KERNEL);
297 if (!dgc)
298 return -ENOMEM;
299 dgc->irqs_per_chip = irqs_per_chip;
300 dgc->num_chips = numchips;
301 dgc->irq_flags_to_set = set;
302 dgc->irq_flags_to_clear = clr;
303 dgc->gc_flags = gcflags;
304 d->gc = dgc;
305
306 /* Calc pointer to the first generic chip */
307 tmp += sizeof(*dgc) + numchips * sizeof(gc);
308 for (i = 0; i < numchips; i++) {
309 /* Store the pointer to the generic chip */
310 dgc->gc[i] = gc = tmp;
311 irq_init_generic_chip(gc, name, num_ct, i * irqs_per_chip,
312 NULL, handler);
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800313
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000314 gc->domain = d;
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800315 if (gcflags & IRQ_GC_BE_IO) {
316 gc->reg_readl = &irq_readl_be;
317 gc->reg_writel = &irq_writel_be;
318 }
319
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000320 raw_spin_lock_irqsave(&gc_lock, flags);
321 list_add_tail(&gc->list, &gc_list);
322 raw_spin_unlock_irqrestore(&gc_lock, flags);
323 /* Calc pointer to the next generic chip */
324 tmp += sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
325 }
Grant Likely0bb4afb2013-06-06 14:23:30 +0100326 d->name = name;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000327 return 0;
328}
329EXPORT_SYMBOL_GPL(irq_alloc_domain_generic_chips);
330
331/**
332 * irq_get_domain_generic_chip - Get a pointer to the generic chip of a hw_irq
333 * @d: irq domain pointer
334 * @hw_irq: Hardware interrupt number
335 */
336struct irq_chip_generic *
337irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq)
338{
339 struct irq_domain_chip_generic *dgc = d->gc;
340 int idx;
341
342 if (!dgc)
343 return NULL;
344 idx = hw_irq / dgc->irqs_per_chip;
345 if (idx >= dgc->num_chips)
346 return NULL;
347 return dgc->gc[idx];
348}
349EXPORT_SYMBOL_GPL(irq_get_domain_generic_chip);
350
Thomas Gleixner7d828062011-04-03 11:42:53 +0200351/*
352 * Separate lockdep class for interrupt chip which can nest irq_desc
353 * lock.
354 */
355static struct lock_class_key irq_nested_lock_class;
356
Thomas Gleixnerccc414f2013-06-28 11:45:15 +0200357/*
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000358 * irq_map_generic_chip - Map a generic chip for an irq domain
359 */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200360int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
361 irq_hw_number_t hw_irq)
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000362{
Stefan Agnerc5863482015-05-16 11:44:15 +0200363 struct irq_data *data = irq_domain_get_irq_data(d, virq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000364 struct irq_domain_chip_generic *dgc = d->gc;
365 struct irq_chip_generic *gc;
366 struct irq_chip_type *ct;
367 struct irq_chip *chip;
368 unsigned long flags;
369 int idx;
370
371 if (!d->gc)
372 return -ENODEV;
373
374 idx = hw_irq / dgc->irqs_per_chip;
375 if (idx >= dgc->num_chips)
376 return -EINVAL;
377 gc = dgc->gc[idx];
378
379 idx = hw_irq % dgc->irqs_per_chip;
380
Grant Likelye8bd8342013-05-29 03:10:52 +0100381 if (test_bit(idx, &gc->unused))
382 return -ENOTSUPP;
383
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000384 if (test_bit(idx, &gc->installed))
385 return -EBUSY;
386
387 ct = gc->chip_types;
388 chip = &ct->chip;
389
390 /* We only init the cache for the first mapping of a generic chip */
391 if (!gc->installed) {
392 raw_spin_lock_irqsave(&gc->lock, flags);
393 irq_gc_init_mask_cache(gc, dgc->gc_flags);
394 raw_spin_unlock_irqrestore(&gc->lock, flags);
395 }
396
397 /* Mark the interrupt as installed */
398 set_bit(idx, &gc->installed);
399
400 if (dgc->gc_flags & IRQ_GC_INIT_NESTED_LOCK)
401 irq_set_lockdep_class(virq, &irq_nested_lock_class);
402
403 if (chip->irq_calc_mask)
404 chip->irq_calc_mask(data);
405 else
406 data->mask = 1 << idx;
407
Stefan Agnerc5863482015-05-16 11:44:15 +0200408 irq_domain_set_info(d, virq, hw_irq, chip, gc, ct->handler, NULL, NULL);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000409 irq_modify_status(virq, dgc->irq_flags_to_clear, dgc->irq_flags_to_set);
410 return 0;
411}
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200412EXPORT_SYMBOL_GPL(irq_map_generic_chip);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000413
414struct irq_domain_ops irq_generic_chip_ops = {
415 .map = irq_map_generic_chip,
416 .xlate = irq_domain_xlate_onetwocell,
417};
418EXPORT_SYMBOL_GPL(irq_generic_chip_ops);
419
420/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200421 * irq_setup_generic_chip - Setup a range of interrupts with a generic chip
422 * @gc: Generic irq chip holding all data
423 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
424 * @flags: Flags for initialization
425 * @clr: IRQ_* bits to clear
426 * @set: IRQ_* bits to set
427 *
428 * Set up max. 32 interrupts starting from gc->irq_base. Note, this
429 * initializes all interrupts to the primary irq_chip_type and its
430 * associated handler.
431 */
432void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
433 enum irq_gc_flags flags, unsigned int clr,
434 unsigned int set)
435{
436 struct irq_chip_type *ct = gc->chip_types;
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000437 struct irq_chip *chip = &ct->chip;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200438 unsigned int i;
439
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200440 raw_spin_lock(&gc_lock);
441 list_add_tail(&gc->list, &gc_list);
442 raw_spin_unlock(&gc_lock);
443
Thomas Gleixner3528d822013-05-06 14:30:25 +0000444 irq_gc_init_mask_cache(gc, flags);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000445
Thomas Gleixner7d828062011-04-03 11:42:53 +0200446 for (i = gc->irq_base; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900447 if (!(msk & 0x01))
Thomas Gleixner7d828062011-04-03 11:42:53 +0200448 continue;
449
450 if (flags & IRQ_GC_INIT_NESTED_LOCK)
451 irq_set_lockdep_class(i, &irq_nested_lock_class);
452
Thomas Gleixner966dc732013-05-06 14:30:22 +0000453 if (!(flags & IRQ_GC_NO_MASK)) {
454 struct irq_data *d = irq_get_irq_data(i);
455
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000456 if (chip->irq_calc_mask)
457 chip->irq_calc_mask(d);
458 else
459 d->mask = 1 << (i - gc->irq_base);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000460 }
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000461 irq_set_chip_and_handler(i, chip, ct->handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200462 irq_set_chip_data(i, gc);
463 irq_modify_status(i, clr, set);
464 }
465 gc->irq_cnt = i - gc->irq_base;
466}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900467EXPORT_SYMBOL_GPL(irq_setup_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200468
469/**
470 * irq_setup_alt_chip - Switch to alternative chip
471 * @d: irq_data for this interrupt
Thomas Gleixnerccc414f2013-06-28 11:45:15 +0200472 * @type: Flow type to be initialized
Thomas Gleixner7d828062011-04-03 11:42:53 +0200473 *
474 * Only to be called from chip->irq_set_type() callbacks.
475 */
476int irq_setup_alt_chip(struct irq_data *d, unsigned int type)
477{
478 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
479 struct irq_chip_type *ct = gc->chip_types;
480 unsigned int i;
481
482 for (i = 0; i < gc->num_ct; i++, ct++) {
483 if (ct->type & type) {
484 d->chip = &ct->chip;
485 irq_data_to_desc(d)->handle_irq = ct->handler;
486 return 0;
487 }
488 }
489 return -EINVAL;
490}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900491EXPORT_SYMBOL_GPL(irq_setup_alt_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200492
493/**
494 * irq_remove_generic_chip - Remove a chip
495 * @gc: Generic irq chip holding all data
496 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
497 * @clr: IRQ_* bits to clear
498 * @set: IRQ_* bits to set
499 *
500 * Remove up to 32 interrupts starting from gc->irq_base.
501 */
502void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
503 unsigned int clr, unsigned int set)
504{
505 unsigned int i = gc->irq_base;
506
507 raw_spin_lock(&gc_lock);
508 list_del(&gc->list);
509 raw_spin_unlock(&gc_lock);
510
511 for (; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900512 if (!(msk & 0x01))
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200513 continue;
514
515 /* Remove handler first. That will mask the irq line */
516 irq_set_handler(i, NULL);
517 irq_set_chip(i, &no_irq_chip);
518 irq_set_chip_data(i, NULL);
519 irq_modify_status(i, clr, set);
520 }
521}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900522EXPORT_SYMBOL_GPL(irq_remove_generic_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200523
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000524static struct irq_data *irq_gc_get_irq_data(struct irq_chip_generic *gc)
525{
526 unsigned int virq;
527
528 if (!gc->domain)
529 return irq_get_irq_data(gc->irq_base);
530
531 /*
532 * We don't know which of the irqs has been actually
533 * installed. Use the first one.
534 */
535 if (!gc->installed)
536 return NULL;
537
538 virq = irq_find_mapping(gc->domain, gc->irq_base + __ffs(gc->installed));
539 return virq ? irq_get_irq_data(virq) : NULL;
540}
541
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200542#ifdef CONFIG_PM
543static int irq_gc_suspend(void)
544{
545 struct irq_chip_generic *gc;
546
547 list_for_each_entry(gc, &gc_list, list) {
548 struct irq_chip_type *ct = gc->chip_types;
549
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000550 if (ct->chip.irq_suspend) {
551 struct irq_data *data = irq_gc_get_irq_data(gc);
552
553 if (data)
554 ct->chip.irq_suspend(data);
555 }
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700556
557 if (gc->suspend)
558 gc->suspend(gc);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200559 }
560 return 0;
561}
562
563static void irq_gc_resume(void)
564{
565 struct irq_chip_generic *gc;
566
567 list_for_each_entry(gc, &gc_list, list) {
568 struct irq_chip_type *ct = gc->chip_types;
569
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700570 if (gc->resume)
571 gc->resume(gc);
572
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000573 if (ct->chip.irq_resume) {
574 struct irq_data *data = irq_gc_get_irq_data(gc);
575
576 if (data)
577 ct->chip.irq_resume(data);
578 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200579 }
580}
581#else
582#define irq_gc_suspend NULL
583#define irq_gc_resume NULL
584#endif
585
586static void irq_gc_shutdown(void)
587{
588 struct irq_chip_generic *gc;
589
590 list_for_each_entry(gc, &gc_list, list) {
591 struct irq_chip_type *ct = gc->chip_types;
592
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000593 if (ct->chip.irq_pm_shutdown) {
594 struct irq_data *data = irq_gc_get_irq_data(gc);
595
596 if (data)
597 ct->chip.irq_pm_shutdown(data);
598 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200599 }
600}
601
602static struct syscore_ops irq_gc_syscore_ops = {
603 .suspend = irq_gc_suspend,
604 .resume = irq_gc_resume,
605 .shutdown = irq_gc_shutdown,
606};
607
608static int __init irq_gc_init_ops(void)
609{
610 register_syscore_ops(&irq_gc_syscore_ops);
611 return 0;
612}
613device_initcall(irq_gc_init_ops);