blob: bf188bdf971760334795a9c5f7b0031bd1cc1027 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Maxime Coquelin48a60922015-06-10 21:19:36 +02002/*
3 * Copyright (C) Maxime Coquelin 2015
Bich HEMON3e5fcba2017-07-13 15:08:26 +00004 * Copyright (C) STMicroelectronics SA 2017
Alexandre TORGUEada86182016-09-15 18:42:33 +02005 * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com>
Erwan Le Ray8ebd9662021-01-06 17:21:59 +01006 * Gerald Baeza <gerald.baeza@foss.st.com>
7 * Erwan Le Ray <erwan.leray@foss.st.com>
Maxime Coquelin48a60922015-06-10 21:19:36 +02008 *
9 * Inspired by st-asc.c from STMicroelectronics (c)
10 */
11
Alexandre TORGUE34891872016-09-15 18:42:40 +020012#include <linux/clk.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020013#include <linux/console.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020014#include <linux/delay.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020015#include <linux/dma-direction.h>
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
18#include <linux/io.h>
19#include <linux/iopoll.h>
20#include <linux/irq.h>
21#include <linux/module.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020022#include <linux/of.h>
23#include <linux/of_platform.h>
Erwan Le Ray94616d92019-06-13 15:49:53 +020024#include <linux/pinctrl/consumer.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020025#include <linux/platform_device.h>
26#include <linux/pm_runtime.h>
Fabrice Gasnier270e5a72017-07-13 15:08:30 +000027#include <linux/pm_wakeirq.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020028#include <linux/serial_core.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020029#include <linux/serial.h>
30#include <linux/spinlock.h>
31#include <linux/sysrq.h>
32#include <linux/tty_flip.h>
33#include <linux/tty.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020034
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +053035#include "serial_mctrl_gpio.h"
Alexandre TORGUEbc5a0b52016-09-15 18:42:35 +020036#include "stm32-usart.h"
Maxime Coquelin48a60922015-06-10 21:19:36 +020037
Erwan Le Ray56f9a762021-01-06 17:21:58 +010038static void stm32_usart_stop_tx(struct uart_port *port);
39static void stm32_usart_transmit_chars(struct uart_port *port);
Maxime Coquelin48a60922015-06-10 21:19:36 +020040
41static inline struct stm32_port *to_stm32_port(struct uart_port *port)
42{
43 return container_of(port, struct stm32_port, port);
44}
45
Erwan Le Ray56f9a762021-01-06 17:21:58 +010046static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
Maxime Coquelin48a60922015-06-10 21:19:36 +020047{
48 u32 val;
49
50 val = readl_relaxed(port->membase + reg);
51 val |= bits;
52 writel_relaxed(val, port->membase + reg);
53}
54
Erwan Le Ray56f9a762021-01-06 17:21:58 +010055static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
Maxime Coquelin48a60922015-06-10 21:19:36 +020056{
57 u32 val;
58
59 val = readl_relaxed(port->membase + reg);
60 val &= ~bits;
61 writel_relaxed(val, port->membase + reg);
62}
63
Erwan Le Ray56f9a762021-01-06 17:21:58 +010064static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
65 u32 delay_DDE, u32 baud)
Bich HEMON1bcda092018-03-12 09:50:05 +000066{
67 u32 rs485_deat_dedt;
68 u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
69 bool over8;
70
71 *cr3 |= USART_CR3_DEM;
72 over8 = *cr1 & USART_CR1_OVER8;
73
74 if (over8)
75 rs485_deat_dedt = delay_ADE * baud * 8;
76 else
77 rs485_deat_dedt = delay_ADE * baud * 16;
78
79 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
80 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
81 rs485_deat_dedt_max : rs485_deat_dedt;
82 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
83 USART_CR1_DEAT_MASK;
84 *cr1 |= rs485_deat_dedt;
85
86 if (over8)
87 rs485_deat_dedt = delay_DDE * baud * 8;
88 else
89 rs485_deat_dedt = delay_DDE * baud * 16;
90
91 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
92 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
93 rs485_deat_dedt_max : rs485_deat_dedt;
94 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
95 USART_CR1_DEDT_MASK;
96 *cr1 |= rs485_deat_dedt;
97}
98
Erwan Le Ray56f9a762021-01-06 17:21:58 +010099static int stm32_usart_config_rs485(struct uart_port *port,
100 struct serial_rs485 *rs485conf)
Bich HEMON1bcda092018-03-12 09:50:05 +0000101{
102 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800103 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Bich HEMON1bcda092018-03-12 09:50:05 +0000105 u32 usartdiv, baud, cr1, cr3;
106 bool over8;
Bich HEMON1bcda092018-03-12 09:50:05 +0000107
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100108 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Bich HEMON1bcda092018-03-12 09:50:05 +0000109
110 port->rs485 = *rs485conf;
111
112 rs485conf->flags |= SER_RS485_RX_DURING_TX;
113
114 if (rs485conf->flags & SER_RS485_ENABLED) {
115 cr1 = readl_relaxed(port->membase + ofs->cr1);
116 cr3 = readl_relaxed(port->membase + ofs->cr3);
117 usartdiv = readl_relaxed(port->membase + ofs->brr);
118 usartdiv = usartdiv & GENMASK(15, 0);
119 over8 = cr1 & USART_CR1_OVER8;
120
121 if (over8)
122 usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
123 << USART_BRR_04_R_SHIFT;
124
125 baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100126 stm32_usart_config_reg_rs485(&cr1, &cr3,
127 rs485conf->delay_rts_before_send,
128 rs485conf->delay_rts_after_send,
129 baud);
Bich HEMON1bcda092018-03-12 09:50:05 +0000130
131 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
132 cr3 &= ~USART_CR3_DEP;
133 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
134 } else {
135 cr3 |= USART_CR3_DEP;
136 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
137 }
138
139 writel_relaxed(cr3, port->membase + ofs->cr3);
140 writel_relaxed(cr1, port->membase + ofs->cr1);
141 } else {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100142 stm32_usart_clr_bits(port, ofs->cr3,
143 USART_CR3_DEM | USART_CR3_DEP);
144 stm32_usart_clr_bits(port, ofs->cr1,
145 USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
Bich HEMON1bcda092018-03-12 09:50:05 +0000146 }
147
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100148 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Bich HEMON1bcda092018-03-12 09:50:05 +0000149
150 return 0;
151}
152
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100153static int stm32_usart_init_rs485(struct uart_port *port,
154 struct platform_device *pdev)
Bich HEMON1bcda092018-03-12 09:50:05 +0000155{
156 struct serial_rs485 *rs485conf = &port->rs485;
157
158 rs485conf->flags = 0;
159 rs485conf->delay_rts_before_send = 0;
160 rs485conf->delay_rts_after_send = 0;
161
162 if (!pdev->dev.of_node)
163 return -ENODEV;
164
Lukas Wunnerc150c0f2020-05-12 14:40:02 +0200165 return uart_get_rs485_mode(port);
Bich HEMON1bcda092018-03-12 09:50:05 +0000166}
167
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100168static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
169 int *last_res, bool threaded)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200170{
171 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800172 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200173 enum dma_status status;
174 struct dma_tx_state state;
175
176 *sr = readl_relaxed(port->membase + ofs->isr);
177
178 if (threaded && stm32_port->rx_ch) {
179 status = dmaengine_tx_status(stm32_port->rx_ch,
180 stm32_port->rx_ch->cookie,
181 &state);
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100182 if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
Alexandre TORGUE34891872016-09-15 18:42:40 +0200183 return 1;
184 else
185 return 0;
186 } else if (*sr & USART_SR_RXNE) {
187 return 1;
188 }
189 return 0;
190}
191
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100192static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
193 int *last_res)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200194{
195 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800196 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200197 unsigned long c;
198
199 if (stm32_port->rx_ch) {
200 c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
201 if ((*last_res) == 0)
202 *last_res = RX_BUF_L;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200203 } else {
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200204 c = readl_relaxed(port->membase + ofs->rdr);
205 /* apply RDR data mask */
206 c &= stm32_port->rdr_mask;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200207 }
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200208
209 return c;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200210}
211
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100212static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200213{
214 struct tty_port *tport = &port->state->port;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200215 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800216 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Johan Hovolde359b442021-04-16 16:05:56 +0200217 unsigned long c;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200218 u32 sr;
219 char flag;
220
Johan Hovolde359b442021-04-16 16:05:56 +0200221 spin_lock(&port->lock);
Erwan Le Rayad767682021-03-04 17:23:00 +0100222
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100223 while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
224 threaded)) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200225 sr |= USART_SR_DUMMY_RX;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200226 flag = TTY_NORMAL;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200227
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200228 /*
229 * Status bits has to be cleared before reading the RDR:
230 * In FIFO mode, reading the RDR will pop the next data
231 * (if any) along with its status bits into the SR.
232 * Not doing so leads to misalignement between RDR and SR,
233 * and clear status bits of the next rx data.
234 *
235 * Clear errors flags for stm32f7 and stm32h7 compatible
236 * devices. On stm32f4 compatible devices, the error bit is
237 * cleared by the sequence [read SR - read DR].
238 */
239 if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
Fabrice Gasnier1250ed72019-11-21 09:10:49 +0100240 writel_relaxed(sr & USART_SR_ERR_MASK,
241 port->membase + ofs->icr);
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200242
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100243 c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200244 port->icount.rx++;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200245 if (sr & USART_SR_ERR_MASK) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200246 if (sr & USART_SR_ORE) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200247 port->icount.overrun++;
248 } else if (sr & USART_SR_PE) {
249 port->icount.parity++;
250 } else if (sr & USART_SR_FE) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200251 /* Break detection if character is null */
252 if (!c) {
253 port->icount.brk++;
254 if (uart_handle_break(port))
255 continue;
256 } else {
257 port->icount.frame++;
258 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200259 }
260
261 sr &= port->read_status_mask;
262
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200263 if (sr & USART_SR_PE) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200264 flag = TTY_PARITY;
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200265 } else if (sr & USART_SR_FE) {
266 if (!c)
267 flag = TTY_BREAK;
268 else
269 flag = TTY_FRAME;
270 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200271 }
272
Johan Hovoldcea37af2021-04-16 16:05:57 +0200273 if (uart_prepare_sysrq_char(port, c))
Maxime Coquelin48a60922015-06-10 21:19:36 +0200274 continue;
275 uart_insert_char(port, sr, USART_SR_ORE, c, flag);
276 }
277
Johan Hovoldcea37af2021-04-16 16:05:57 +0200278 uart_unlock_and_check_sysrq(port);
Erwan Le Rayad767682021-03-04 17:23:00 +0100279
Maxime Coquelin48a60922015-06-10 21:19:36 +0200280 tty_flip_buffer_push(tport);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200281}
282
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100283static void stm32_usart_tx_dma_complete(void *arg)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200284{
285 struct uart_port *port = arg;
286 struct stm32_port *stm32port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800287 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
Erwan Le Rayf16b90c2021-03-04 17:23:04 +0100288 unsigned long flags;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200289
Erwan Le Rayfb4f2e02021-03-04 17:23:03 +0100290 dmaengine_terminate_async(stm32port->tx_ch);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100291 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200292 stm32port->tx_dma_busy = false;
293
294 /* Let's see if we have pending data to send */
Erwan Le Rayf16b90c2021-03-04 17:23:04 +0100295 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100296 stm32_usart_transmit_chars(port);
Erwan Le Rayf16b90c2021-03-04 17:23:04 +0100297 spin_unlock_irqrestore(&port->lock, flags);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200298}
299
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100300static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
Erwan Le Rayd0757192019-06-18 12:02:24 +0200301{
302 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800303 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200304
305 /*
306 * Enables TX FIFO threashold irq when FIFO is enabled,
307 * or TX empty irq when FIFO is disabled
308 */
Fabrice Gasnier2aa1bbb2021-04-13 19:40:15 +0200309 if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100310 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200311 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100312 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200313}
314
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100315static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
Erwan Le Rayd0757192019-06-18 12:02:24 +0200316{
317 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800318 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200319
Fabrice Gasnier2aa1bbb2021-04-13 19:40:15 +0200320 if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100321 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200322 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100323 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200324}
325
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100326static void stm32_usart_transmit_chars_pio(struct uart_port *port)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200327{
328 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800329 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200330 struct circ_buf *xmit = &port->state->xmit;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200331
332 if (stm32_port->tx_dma_busy) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100333 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200334 stm32_port->tx_dma_busy = false;
335 }
336
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200337 while (!uart_circ_empty(xmit)) {
338 /* Check that TDR is empty before filling FIFO */
339 if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
340 break;
341 writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
342 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
343 port->icount.tx++;
344 }
Alexandre TORGUE34891872016-09-15 18:42:40 +0200345
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200346 /* rely on TXE irq (mask or unmask) for sending remaining data */
347 if (uart_circ_empty(xmit))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100348 stm32_usart_tx_interrupt_disable(port);
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200349 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100350 stm32_usart_tx_interrupt_enable(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200351}
352
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100353static void stm32_usart_transmit_chars_dma(struct uart_port *port)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200354{
355 struct stm32_port *stm32port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800356 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200357 struct circ_buf *xmit = &port->state->xmit;
358 struct dma_async_tx_descriptor *desc = NULL;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200359 unsigned int count, i;
360
361 if (stm32port->tx_dma_busy)
362 return;
363
364 stm32port->tx_dma_busy = true;
365
366 count = uart_circ_chars_pending(xmit);
367
368 if (count > TX_BUF_L)
369 count = TX_BUF_L;
370
371 if (xmit->tail < xmit->head) {
372 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
373 } else {
374 size_t one = UART_XMIT_SIZE - xmit->tail;
375 size_t two;
376
377 if (one > count)
378 one = count;
379 two = count - one;
380
381 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
382 if (two)
383 memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
384 }
385
386 desc = dmaengine_prep_slave_single(stm32port->tx_ch,
387 stm32port->tx_dma_buf,
388 count,
389 DMA_MEM_TO_DEV,
390 DMA_PREP_INTERRUPT);
391
Erwan Le Raye7997f72021-01-06 17:21:56 +0100392 if (!desc)
393 goto fallback_err;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200394
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100395 desc->callback = stm32_usart_tx_dma_complete;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200396 desc->callback_param = port;
397
398 /* Push current DMA TX transaction in the pending queue */
Erwan Le Raye7997f72021-01-06 17:21:56 +0100399 if (dma_submit_error(dmaengine_submit(desc))) {
400 /* dma no yet started, safe to free resources */
401 dmaengine_terminate_async(stm32port->tx_ch);
402 goto fallback_err;
403 }
Alexandre TORGUE34891872016-09-15 18:42:40 +0200404
405 /* Issue pending DMA TX requests */
406 dma_async_issue_pending(stm32port->tx_ch);
407
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100408 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200409
410 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
411 port->icount.tx += count;
Erwan Le Raye7997f72021-01-06 17:21:56 +0100412 return;
413
414fallback_err:
415 for (i = count; i > 0; i--)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100416 stm32_usart_transmit_chars_pio(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200417}
418
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100419static void stm32_usart_transmit_chars(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200420{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200421 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800422 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200423 struct circ_buf *xmit = &port->state->xmit;
424
425 if (port->x_char) {
Alexandre TORGUE34891872016-09-15 18:42:40 +0200426 if (stm32_port->tx_dma_busy)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100427 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200428 writel_relaxed(port->x_char, port->membase + ofs->tdr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200429 port->x_char = 0;
430 port->icount.tx++;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200431 if (stm32_port->tx_dma_busy)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100432 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200433 return;
434 }
435
Erwan Le Rayb83b9572019-05-21 17:45:44 +0200436 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100437 stm32_usart_tx_interrupt_disable(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200438 return;
439 }
440
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200441 if (ofs->icr == UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100442 stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200443 else
Fabrice Gasnier1250ed72019-11-21 09:10:49 +0100444 writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200445
Alexandre TORGUE34891872016-09-15 18:42:40 +0200446 if (stm32_port->tx_ch)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100447 stm32_usart_transmit_chars_dma(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200448 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100449 stm32_usart_transmit_chars_pio(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200450
451 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
452 uart_write_wakeup(port);
453
454 if (uart_circ_empty(xmit))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100455 stm32_usart_tx_interrupt_disable(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200456}
457
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100458static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200459{
460 struct uart_port *port = ptr;
Erwan Le Ray12761862021-03-04 17:23:01 +0100461 struct tty_port *tport = &port->state->port;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200462 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800463 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200464 u32 sr;
465
Alexandre TORGUEada86182016-09-15 18:42:33 +0200466 sr = readl_relaxed(port->membase + ofs->isr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200467
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200468 if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
469 writel_relaxed(USART_ICR_RTOCF,
470 port->membase + ofs->icr);
471
Erwan Le Ray12761862021-03-04 17:23:01 +0100472 if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
473 /* Clear wake up flag and disable wake up interrupt */
Fabrice Gasnier270e5a72017-07-13 15:08:30 +0000474 writel_relaxed(USART_ICR_WUCF,
475 port->membase + ofs->icr);
Erwan Le Ray12761862021-03-04 17:23:01 +0100476 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
477 if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
478 pm_wakeup_event(tport->tty->dev, 0);
479 }
Fabrice Gasnier270e5a72017-07-13 15:08:30 +0000480
Alexandre TORGUE34891872016-09-15 18:42:40 +0200481 if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100482 stm32_usart_receive_chars(port, false);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200483
Erwan Le Rayad767682021-03-04 17:23:00 +0100484 if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
485 spin_lock(&port->lock);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100486 stm32_usart_transmit_chars(port);
Erwan Le Rayad767682021-03-04 17:23:00 +0100487 spin_unlock(&port->lock);
488 }
Alexandre TORGUE01d32d72016-09-15 18:42:41 +0200489
Alexandre TORGUE34891872016-09-15 18:42:40 +0200490 if (stm32_port->rx_ch)
491 return IRQ_WAKE_THREAD;
492 else
493 return IRQ_HANDLED;
494}
495
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100496static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200497{
498 struct uart_port *port = ptr;
499 struct stm32_port *stm32_port = to_stm32_port(port);
500
Alexandre TORGUE34891872016-09-15 18:42:40 +0200501 if (stm32_port->rx_ch)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100502 stm32_usart_receive_chars(port, true);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200503
Maxime Coquelin48a60922015-06-10 21:19:36 +0200504 return IRQ_HANDLED;
505}
506
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100507static unsigned int stm32_usart_tx_empty(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200508{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200509 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800510 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200511
Erwan Le Ray3db1d522021-03-04 17:23:07 +0100512 if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
513 return TIOCSER_TEMT;
514
515 return 0;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200516}
517
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100518static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200519{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200520 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800521 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200522
Maxime Coquelin48a60922015-06-10 21:19:36 +0200523 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100524 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200525 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100526 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530527
528 mctrl_gpio_set(stm32_port->gpios, mctrl);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200529}
530
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100531static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200532{
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530533 struct stm32_port *stm32_port = to_stm32_port(port);
534 unsigned int ret;
535
Maxime Coquelin48a60922015-06-10 21:19:36 +0200536 /* This routine is used to get signals of: DCD, DSR, RI, and CTS */
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530537 ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
538
539 return mctrl_gpio_get(stm32_port->gpios, &ret);
540}
541
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100542static void stm32_usart_enable_ms(struct uart_port *port)
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530543{
544 mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
545}
546
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100547static void stm32_usart_disable_ms(struct uart_port *port)
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530548{
549 mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200550}
551
552/* Transmit stop */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100553static void stm32_usart_stop_tx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200554{
Marek Vasutad0c2742020-08-31 19:10:45 +0200555 struct stm32_port *stm32_port = to_stm32_port(port);
556 struct serial_rs485 *rs485conf = &port->rs485;
557
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100558 stm32_usart_tx_interrupt_disable(port);
Marek Vasutad0c2742020-08-31 19:10:45 +0200559
560 if (rs485conf->flags & SER_RS485_ENABLED) {
561 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
562 mctrl_gpio_set(stm32_port->gpios,
563 stm32_port->port.mctrl & ~TIOCM_RTS);
564 } else {
565 mctrl_gpio_set(stm32_port->gpios,
566 stm32_port->port.mctrl | TIOCM_RTS);
567 }
568 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200569}
570
571/* There are probably characters waiting to be transmitted. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100572static void stm32_usart_start_tx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200573{
Marek Vasutad0c2742020-08-31 19:10:45 +0200574 struct stm32_port *stm32_port = to_stm32_port(port);
575 struct serial_rs485 *rs485conf = &port->rs485;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200576 struct circ_buf *xmit = &port->state->xmit;
577
578 if (uart_circ_empty(xmit))
579 return;
580
Marek Vasutad0c2742020-08-31 19:10:45 +0200581 if (rs485conf->flags & SER_RS485_ENABLED) {
582 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
583 mctrl_gpio_set(stm32_port->gpios,
584 stm32_port->port.mctrl | TIOCM_RTS);
585 } else {
586 mctrl_gpio_set(stm32_port->gpios,
587 stm32_port->port.mctrl & ~TIOCM_RTS);
588 }
589 }
590
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100591 stm32_usart_transmit_chars(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200592}
593
Erwan Le Ray3d82be82021-03-04 17:23:08 +0100594/* Flush the transmit buffer. */
595static void stm32_usart_flush_buffer(struct uart_port *port)
596{
597 struct stm32_port *stm32_port = to_stm32_port(port);
598 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
599
600 if (stm32_port->tx_ch) {
601 dmaengine_terminate_async(stm32_port->tx_ch);
602 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
603 stm32_port->tx_dma_busy = false;
604 }
605}
606
Maxime Coquelin48a60922015-06-10 21:19:36 +0200607/* Throttle the remote when input buffer is about to overflow. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100608static void stm32_usart_throttle(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200609{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200610 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800611 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200612 unsigned long flags;
613
614 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100615 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200616 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100617 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200618
Maxime Coquelin48a60922015-06-10 21:19:36 +0200619 spin_unlock_irqrestore(&port->lock, flags);
620}
621
622/* Unthrottle the remote, the input buffer can now accept data. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100623static void stm32_usart_unthrottle(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200624{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200625 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800626 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200627 unsigned long flags;
628
629 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100630 stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200631 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100632 stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200633
Maxime Coquelin48a60922015-06-10 21:19:36 +0200634 spin_unlock_irqrestore(&port->lock, flags);
635}
636
637/* Receive stop */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100638static void stm32_usart_stop_rx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200639{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200640 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800641 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200642
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100643 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200644 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100645 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200646}
647
648/* Handle breaks - ignored by us */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100649static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200650{
651}
652
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100653static int stm32_usart_startup(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200654{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200655 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800656 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Erwan Le Rayf4518a82021-03-04 17:22:57 +0100657 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200658 const char *name = to_platform_device(port->dev)->name;
659 u32 val;
660 int ret;
661
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100662 ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
663 stm32_usart_threaded_interrupt,
Johan Hovolde359b442021-04-16 16:05:56 +0200664 IRQF_ONESHOT | IRQF_NO_SUSPEND,
665 name, port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200666 if (ret)
667 return ret;
668
Martin Devera3cd66592021-03-28 17:43:06 +0200669 if (stm32_port->swap) {
670 val = readl_relaxed(port->membase + ofs->cr2);
671 val |= USART_CR2_SWAP;
672 writel_relaxed(val, port->membase + ofs->cr2);
673 }
674
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200675 /* RX FIFO Flush */
676 if (ofs->rqr != UNDEF_REG)
Erwan Le Ray315e2d82021-03-04 17:23:05 +0100677 writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200678
Erwan Le Ray25a8e762021-03-04 17:22:59 +0100679 /* RX enabling */
Erwan Le Rayf4518a82021-03-04 17:22:57 +0100680 val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100681 stm32_usart_set_bits(port, ofs->cr1, val);
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200682
Maxime Coquelin48a60922015-06-10 21:19:36 +0200683 return 0;
684}
685
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100686static void stm32_usart_shutdown(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200687{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200688 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800689 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
690 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200691 u32 val, isr;
692 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200693
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530694 /* Disable modem control interrupts */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100695 stm32_usart_disable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530696
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200697 val = USART_CR1_TXEIE | USART_CR1_TE;
698 val |= stm32_port->cr1_irq | USART_CR1_RE;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +0200699 val |= BIT(cfg->uart_enable_bit);
Gerald Baeza351a7622017-07-13 15:08:30 +0000700 if (stm32_port->fifoen)
701 val |= USART_CR1_FIFOEN;
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200702
703 ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
704 isr, (isr & USART_SR_TC),
705 10, 100000);
706
Erwan Le Rayc31c3ea2021-01-06 17:22:03 +0100707 /* Send the TC error message only when ISR_TC is not set */
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200708 if (ret)
Erwan Le Rayc31c3ea2021-01-06 17:22:03 +0100709 dev_err(port->dev, "Transmission is not complete\n");
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200710
Erwan Le Ray9f77d192021-03-04 17:23:06 +0100711 /* flush RX & TX FIFO */
712 if (ofs->rqr != UNDEF_REG)
713 writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
714 port->membase + ofs->rqr);
715
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100716 stm32_usart_clr_bits(port, ofs->cr1, val);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200717
718 free_irq(port->irq, port);
719}
720
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100721static unsigned int stm32_usart_get_databits(struct ktermios *termios)
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200722{
723 unsigned int bits;
724
725 tcflag_t cflag = termios->c_cflag;
726
727 switch (cflag & CSIZE) {
728 /*
729 * CSIZE settings are not necessarily supported in hardware.
730 * CSIZE unsupported configurations are handled here to set word length
731 * to 8 bits word as default configuration and to print debug message.
732 */
733 case CS5:
734 bits = 5;
735 break;
736 case CS6:
737 bits = 6;
738 break;
739 case CS7:
740 bits = 7;
741 break;
742 /* default including CS8 */
743 default:
744 bits = 8;
745 break;
746 }
747
748 return bits;
749}
750
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100751static void stm32_usart_set_termios(struct uart_port *port,
752 struct ktermios *termios,
753 struct ktermios *old)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200754{
755 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800756 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
757 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Bich HEMON1bcda092018-03-12 09:50:05 +0000758 struct serial_rs485 *rs485conf = &port->rs485;
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200759 unsigned int baud, bits;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200760 u32 usartdiv, mantissa, fraction, oversampling;
761 tcflag_t cflag = termios->c_cflag;
Erwan Le Rayf264c6f2021-03-04 17:22:58 +0100762 u32 cr1, cr2, cr3, isr;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200763 unsigned long flags;
Erwan Le Rayf264c6f2021-03-04 17:22:58 +0100764 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200765
766 if (!stm32_port->hw_flow_control)
767 cflag &= ~CRTSCTS;
768
769 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
770
771 spin_lock_irqsave(&port->lock, flags);
772
Erwan Le Rayf264c6f2021-03-04 17:22:58 +0100773 ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
774 isr,
775 (isr & USART_SR_TC),
776 10, 100000);
777
778 /* Send the TC error message only when ISR_TC is not set. */
779 if (ret)
780 dev_err(port->dev, "Transmission is not complete\n");
781
Maxime Coquelin48a60922015-06-10 21:19:36 +0200782 /* Stop serial port and reset value */
Alexandre TORGUEada86182016-09-15 18:42:33 +0200783 writel_relaxed(0, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200784
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200785 /* flush RX & TX FIFO */
786 if (ofs->rqr != UNDEF_REG)
Erwan Le Ray315e2d82021-03-04 17:23:05 +0100787 writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
788 port->membase + ofs->rqr);
Bich HEMON1bcda092018-03-12 09:50:05 +0000789
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200790 cr1 = USART_CR1_TE | USART_CR1_RE;
Gerald Baeza351a7622017-07-13 15:08:30 +0000791 if (stm32_port->fifoen)
792 cr1 |= USART_CR1_FIFOEN;
Martin Devera3cd66592021-03-28 17:43:06 +0200793 cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
Erwan Le Ray25a8e762021-03-04 17:22:59 +0100794
795 /* Tx and RX FIFO configuration */
Erwan Le Rayd0757192019-06-18 12:02:24 +0200796 cr3 = readl_relaxed(port->membase + ofs->cr3);
Erwan Le Ray25a8e762021-03-04 17:22:59 +0100797 cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
798 if (stm32_port->fifoen) {
Fabrice Gasnier2aa1bbb2021-04-13 19:40:15 +0200799 if (stm32_port->txftcfg >= 0)
800 cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
801 if (stm32_port->rxftcfg >= 0)
802 cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
Erwan Le Ray25a8e762021-03-04 17:22:59 +0100803 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200804
805 if (cflag & CSTOPB)
806 cr2 |= USART_CR2_STOP_2B;
807
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100808 bits = stm32_usart_get_databits(termios);
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200809 stm32_port->rdr_mask = (BIT(bits) - 1);
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200810
Maxime Coquelin48a60922015-06-10 21:19:36 +0200811 if (cflag & PARENB) {
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200812 bits++;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200813 cr1 |= USART_CR1_PCE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200814 }
815
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200816 /*
817 * Word length configuration:
818 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
819 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
820 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
821 * M0 and M1 already cleared by cr1 initialization.
822 */
823 if (bits == 9)
824 cr1 |= USART_CR1_M0;
825 else if ((bits == 7) && cfg->has_7bits_data)
826 cr1 |= USART_CR1_M1;
827 else if (bits != 8)
828 dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
829 , bits);
830
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200831 if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
Fabrice Gasnier2aa1bbb2021-04-13 19:40:15 +0200832 (stm32_port->fifoen &&
833 stm32_port->rxftcfg >= 0))) {
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200834 if (cflag & CSTOPB)
835 bits = bits + 3; /* 1 start bit + 2 stop bits */
836 else
837 bits = bits + 2; /* 1 start bit + 1 stop bit */
838
839 /* RX timeout irq to occur after last stop bit + bits */
840 stm32_port->cr1_irq = USART_CR1_RTOIE;
841 writel_relaxed(bits, port->membase + ofs->rtor);
842 cr2 |= USART_CR2_RTOEN;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200843 /* Not using dma, enable fifo threshold irq */
844 if (!stm32_port->rx_ch)
845 stm32_port->cr3_irq = USART_CR3_RXFTIE;
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200846 }
847
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200848 cr1 |= stm32_port->cr1_irq;
849 cr3 |= stm32_port->cr3_irq;
850
Maxime Coquelin48a60922015-06-10 21:19:36 +0200851 if (cflag & PARODD)
852 cr1 |= USART_CR1_PS;
853
854 port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
855 if (cflag & CRTSCTS) {
856 port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Bich HEMON35abe982017-07-13 15:08:28 +0000857 cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200858 }
859
860 usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
861
862 /*
863 * The USART supports 16 or 8 times oversampling.
864 * By default we prefer 16 times oversampling, so that the receiver
865 * has a better tolerance to clock deviations.
866 * 8 times oversampling is only used to achieve higher speeds.
867 */
868 if (usartdiv < 16) {
869 oversampling = 8;
Bich HEMON1bcda092018-03-12 09:50:05 +0000870 cr1 |= USART_CR1_OVER8;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100871 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200872 } else {
873 oversampling = 16;
Bich HEMON1bcda092018-03-12 09:50:05 +0000874 cr1 &= ~USART_CR1_OVER8;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100875 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200876 }
877
878 mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
879 fraction = usartdiv % oversampling;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200880 writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200881
882 uart_update_timeout(port, cflag, baud);
883
884 port->read_status_mask = USART_SR_ORE;
885 if (termios->c_iflag & INPCK)
886 port->read_status_mask |= USART_SR_PE | USART_SR_FE;
887 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200888 port->read_status_mask |= USART_SR_FE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200889
890 /* Characters to ignore */
891 port->ignore_status_mask = 0;
892 if (termios->c_iflag & IGNPAR)
893 port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
894 if (termios->c_iflag & IGNBRK) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200895 port->ignore_status_mask |= USART_SR_FE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200896 /*
897 * If we're ignoring parity and break indicators,
898 * ignore overruns too (for real raw support).
899 */
900 if (termios->c_iflag & IGNPAR)
901 port->ignore_status_mask |= USART_SR_ORE;
902 }
903
904 /* Ignore all characters if CREAD is not set */
905 if ((termios->c_cflag & CREAD) == 0)
906 port->ignore_status_mask |= USART_SR_DUMMY_RX;
907
Alexandre TORGUE34891872016-09-15 18:42:40 +0200908 if (stm32_port->rx_ch)
909 cr3 |= USART_CR3_DMAR;
910
Bich HEMON1bcda092018-03-12 09:50:05 +0000911 if (rs485conf->flags & SER_RS485_ENABLED) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100912 stm32_usart_config_reg_rs485(&cr1, &cr3,
913 rs485conf->delay_rts_before_send,
914 rs485conf->delay_rts_after_send,
915 baud);
Bich HEMON1bcda092018-03-12 09:50:05 +0000916 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
917 cr3 &= ~USART_CR3_DEP;
918 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
919 } else {
920 cr3 |= USART_CR3_DEP;
921 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
922 }
923
924 } else {
925 cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
926 cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
927 }
928
Erwan Le Ray12761862021-03-04 17:23:01 +0100929 /* Configure wake up from low power on start bit detection */
Alexandre Torgue3d530012021-03-19 19:42:52 +0100930 if (stm32_port->wakeup_src) {
Erwan Le Ray12761862021-03-04 17:23:01 +0100931 cr3 &= ~USART_CR3_WUS_MASK;
932 cr3 |= USART_CR3_WUS_START_BIT;
933 }
934
Alexandre TORGUEada86182016-09-15 18:42:33 +0200935 writel_relaxed(cr3, port->membase + ofs->cr3);
936 writel_relaxed(cr2, port->membase + ofs->cr2);
937 writel_relaxed(cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200938
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100939 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Maxime Coquelin48a60922015-06-10 21:19:36 +0200940 spin_unlock_irqrestore(&port->lock, flags);
Erwan Le Ray436c9792021-03-04 17:23:02 +0100941
942 /* Handle modem control interrupts */
943 if (UART_ENABLE_MS(port, termios->c_cflag))
944 stm32_usart_enable_ms(port);
945 else
946 stm32_usart_disable_ms(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200947}
948
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100949static const char *stm32_usart_type(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200950{
951 return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
952}
953
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100954static void stm32_usart_release_port(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200955{
956}
957
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100958static int stm32_usart_request_port(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200959{
960 return 0;
961}
962
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100963static void stm32_usart_config_port(struct uart_port *port, int flags)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200964{
965 if (flags & UART_CONFIG_TYPE)
966 port->type = PORT_STM32;
967}
968
969static int
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100970stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200971{
972 /* No user changeable parameters */
973 return -EINVAL;
974}
975
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100976static void stm32_usart_pm(struct uart_port *port, unsigned int state,
977 unsigned int oldstate)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200978{
979 struct stm32_port *stm32port = container_of(port,
980 struct stm32_port, port);
Stephen Boydd825f0b2021-01-22 19:44:25 -0800981 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
982 const struct stm32_usart_config *cfg = &stm32port->info->cfg;
Johan Hovold18ee37e2021-05-19 11:25:41 +0200983 unsigned long flags;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200984
985 switch (state) {
986 case UART_PM_STATE_ON:
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +0200987 pm_runtime_get_sync(port->dev);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200988 break;
989 case UART_PM_STATE_OFF:
990 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100991 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Maxime Coquelin48a60922015-06-10 21:19:36 +0200992 spin_unlock_irqrestore(&port->lock, flags);
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +0200993 pm_runtime_put_sync(port->dev);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200994 break;
995 }
996}
997
998static const struct uart_ops stm32_uart_ops = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100999 .tx_empty = stm32_usart_tx_empty,
1000 .set_mctrl = stm32_usart_set_mctrl,
1001 .get_mctrl = stm32_usart_get_mctrl,
1002 .stop_tx = stm32_usart_stop_tx,
1003 .start_tx = stm32_usart_start_tx,
1004 .throttle = stm32_usart_throttle,
1005 .unthrottle = stm32_usart_unthrottle,
1006 .stop_rx = stm32_usart_stop_rx,
1007 .enable_ms = stm32_usart_enable_ms,
1008 .break_ctl = stm32_usart_break_ctl,
1009 .startup = stm32_usart_startup,
1010 .shutdown = stm32_usart_shutdown,
Erwan Le Ray3d82be82021-03-04 17:23:08 +01001011 .flush_buffer = stm32_usart_flush_buffer,
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001012 .set_termios = stm32_usart_set_termios,
1013 .pm = stm32_usart_pm,
1014 .type = stm32_usart_type,
1015 .release_port = stm32_usart_release_port,
1016 .request_port = stm32_usart_request_port,
1017 .config_port = stm32_usart_config_port,
1018 .verify_port = stm32_usart_verify_port,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001019};
1020
Fabrice Gasnier2aa1bbb2021-04-13 19:40:15 +02001021/*
1022 * STM32H7 RX & TX FIFO threshold configuration (CR3 RXFTCFG / TXFTCFG)
1023 * Note: 1 isn't a valid value in RXFTCFG / TXFTCFG. In this case,
1024 * RXNEIE / TXEIE can be used instead of threshold irqs: RXFTIE / TXFTIE.
1025 * So, RXFTCFG / TXFTCFG bitfields values are encoded as array index + 1.
1026 */
1027static const u32 stm32h7_usart_fifo_thresh_cfg[] = { 1, 2, 4, 8, 12, 14, 16 };
1028
1029static void stm32_usart_get_ftcfg(struct platform_device *pdev, const char *p,
1030 int *ftcfg)
1031{
1032 u32 bytes, i;
1033
1034 /* DT option to get RX & TX FIFO threshold (default to 8 bytes) */
1035 if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
1036 bytes = 8;
1037
1038 for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++)
1039 if (stm32h7_usart_fifo_thresh_cfg[i] >= bytes)
1040 break;
1041 if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
1042 i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
1043
1044 dev_dbg(&pdev->dev, "%s set to %d bytes\n", p,
1045 stm32h7_usart_fifo_thresh_cfg[i]);
1046
1047 /* Provide FIFO threshold ftcfg (1 is invalid: threshold irq unused) */
1048 if (i)
1049 *ftcfg = i - 1;
1050 else
1051 *ftcfg = -EINVAL;
1052}
1053
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001054static void stm32_usart_deinit_port(struct stm32_port *stm32port)
1055{
1056 clk_disable_unprepare(stm32port->clk);
1057}
1058
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001059static int stm32_usart_init_port(struct stm32_port *stm32port,
1060 struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001061{
1062 struct uart_port *port = &stm32port->port;
1063 struct resource *res;
Erwan Le Raye0f2a902021-01-21 15:23:09 +01001064 int ret, irq;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001065
Erwan Le Raye0f2a902021-01-21 15:23:09 +01001066 irq = platform_get_irq(pdev, 0);
1067 if (irq <= 0)
1068 return irq ? : -ENODEV;
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001069
Maxime Coquelin48a60922015-06-10 21:19:36 +02001070 port->iotype = UPIO_MEM;
1071 port->flags = UPF_BOOT_AUTOCONF;
1072 port->ops = &stm32_uart_ops;
1073 port->dev = &pdev->dev;
Erwan Le Rayd0757192019-06-18 12:02:24 +02001074 port->fifosize = stm32port->info->cfg.fifosize;
Dmitry Safonov9feedaa2019-12-13 00:06:43 +00001075 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
Erwan Le Raye0f2a902021-01-21 15:23:09 +01001076 port->irq = irq;
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001077 port->rs485_config = stm32_usart_config_rs485;
Bich HEMON7d8f6862018-03-15 08:44:46 +00001078
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001079 ret = stm32_usart_init_rs485(port, pdev);
Lukas Wunnerc150c0f2020-05-12 14:40:02 +02001080 if (ret)
1081 return ret;
Bich HEMON7d8f6862018-03-15 08:44:46 +00001082
Alexandre Torgue3d530012021-03-19 19:42:52 +01001083 stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
1084 of_property_read_bool(pdev->dev.of_node, "wakeup-source");
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001085
Martin Devera3cd66592021-03-28 17:43:06 +02001086 stm32port->swap = stm32port->info->cfg.has_swap &&
1087 of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
1088
Gerald Baeza351a7622017-07-13 15:08:30 +00001089 stm32port->fifoen = stm32port->info->cfg.has_fifo;
Fabrice Gasnier2aa1bbb2021-04-13 19:40:15 +02001090 if (stm32port->fifoen) {
1091 stm32_usart_get_ftcfg(pdev, "rx-threshold",
1092 &stm32port->rxftcfg);
1093 stm32_usart_get_ftcfg(pdev, "tx-threshold",
1094 &stm32port->txftcfg);
1095 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001096
1097 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1098 port->membase = devm_ioremap_resource(&pdev->dev, res);
1099 if (IS_ERR(port->membase))
1100 return PTR_ERR(port->membase);
1101 port->mapbase = res->start;
1102
1103 spin_lock_init(&port->lock);
1104
1105 stm32port->clk = devm_clk_get(&pdev->dev, NULL);
1106 if (IS_ERR(stm32port->clk))
1107 return PTR_ERR(stm32port->clk);
1108
1109 /* Ensure that clk rate is correct by enabling the clk */
1110 ret = clk_prepare_enable(stm32port->clk);
1111 if (ret)
1112 return ret;
1113
1114 stm32port->port.uartclk = clk_get_rate(stm32port->clk);
Fabrice Gasnierada80042017-07-13 15:08:29 +00001115 if (!stm32port->port.uartclk) {
Maxime Coquelin48a60922015-06-10 21:19:36 +02001116 ret = -EINVAL;
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301117 goto err_clk;
Fabrice Gasnierada80042017-07-13 15:08:29 +00001118 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001119
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301120 stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
1121 if (IS_ERR(stm32port->gpios)) {
1122 ret = PTR_ERR(stm32port->gpios);
1123 goto err_clk;
1124 }
1125
Erwan Le Ray93593692021-01-06 17:22:01 +01001126 /*
1127 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
1128 * properties should not be specified.
1129 */
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301130 if (stm32port->hw_flow_control) {
1131 if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
1132 mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
1133 dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
1134 ret = -EINVAL;
1135 goto err_clk;
1136 }
1137 }
1138
1139 return ret;
1140
1141err_clk:
1142 clk_disable_unprepare(stm32port->clk);
1143
Maxime Coquelin48a60922015-06-10 21:19:36 +02001144 return ret;
1145}
1146
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001147static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001148{
1149 struct device_node *np = pdev->dev.of_node;
1150 int id;
1151
1152 if (!np)
1153 return NULL;
1154
1155 id = of_alias_get_id(np, "serial");
Gerald Baezae5707912017-07-13 15:08:27 +00001156 if (id < 0) {
1157 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1158 return NULL;
1159 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001160
1161 if (WARN_ON(id >= STM32_MAX_PORTS))
1162 return NULL;
1163
Erwan Le Ray6fd9fff2020-05-20 15:39:32 +02001164 stm32_ports[id].hw_flow_control =
1165 of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
1166 of_property_read_bool (np, "uart-has-rtscts");
Maxime Coquelin48a60922015-06-10 21:19:36 +02001167 stm32_ports[id].port.line = id;
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +02001168 stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +02001169 stm32_ports[id].cr3_irq = 0;
Gerald Baezae5707912017-07-13 15:08:27 +00001170 stm32_ports[id].last_res = RX_BUF_L;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001171 return &stm32_ports[id];
1172}
1173
1174#ifdef CONFIG_OF
1175static const struct of_device_id stm32_match[] = {
Alexandre TORGUEada86182016-09-15 18:42:33 +02001176 { .compatible = "st,stm32-uart", .data = &stm32f4_info},
Alexandre TORGUEada86182016-09-15 18:42:33 +02001177 { .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001178 { .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
Maxime Coquelin48a60922015-06-10 21:19:36 +02001179 {},
1180};
1181
1182MODULE_DEVICE_TABLE(of, stm32_match);
1183#endif
1184
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001185static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
1186 struct platform_device *pdev)
Alexandre TORGUE34891872016-09-15 18:42:40 +02001187{
Stephen Boydd825f0b2021-01-22 19:44:25 -08001188 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001189 struct uart_port *port = &stm32port->port;
1190 struct device *dev = &pdev->dev;
1191 struct dma_slave_config config;
1192 struct dma_async_tx_descriptor *desc = NULL;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001193 int ret;
1194
Johan Hovolde359b442021-04-16 16:05:56 +02001195 /*
1196 * Using DMA and threaded handler for the console could lead to
1197 * deadlocks.
1198 */
1199 if (uart_console(port))
1200 return -ENODEV;
1201
Alexandre TORGUE34891872016-09-15 18:42:40 +02001202 /* Request DMA RX channel */
1203 stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
1204 if (!stm32port->rx_ch) {
1205 dev_info(dev, "rx dma alloc failed\n");
1206 return -ENODEV;
1207 }
1208 stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001209 &stm32port->rx_dma_buf,
1210 GFP_KERNEL);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001211 if (!stm32port->rx_buf) {
1212 ret = -ENOMEM;
1213 goto alloc_err;
1214 }
1215
1216 /* Configure DMA channel */
1217 memset(&config, 0, sizeof(config));
Arnd Bergmann8e5481d2016-09-23 21:38:51 +02001218 config.src_addr = port->mapbase + ofs->rdr;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001219 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1220
1221 ret = dmaengine_slave_config(stm32port->rx_ch, &config);
1222 if (ret < 0) {
1223 dev_err(dev, "rx dma channel config failed\n");
1224 ret = -ENODEV;
1225 goto config_err;
1226 }
1227
1228 /* Prepare a DMA cyclic transaction */
1229 desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
1230 stm32port->rx_dma_buf,
1231 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
1232 DMA_PREP_INTERRUPT);
1233 if (!desc) {
1234 dev_err(dev, "rx dma prep cyclic failed\n");
1235 ret = -ENODEV;
1236 goto config_err;
1237 }
1238
1239 /* No callback as dma buffer is drained on usart interrupt */
1240 desc->callback = NULL;
1241 desc->callback_param = NULL;
1242
1243 /* Push current DMA transaction in the pending queue */
Erwan Le Raye7997f72021-01-06 17:21:56 +01001244 ret = dma_submit_error(dmaengine_submit(desc));
1245 if (ret) {
1246 dmaengine_terminate_sync(stm32port->rx_ch);
1247 goto config_err;
1248 }
Alexandre TORGUE34891872016-09-15 18:42:40 +02001249
1250 /* Issue pending DMA requests */
1251 dma_async_issue_pending(stm32port->rx_ch);
1252
1253 return 0;
1254
1255config_err:
1256 dma_free_coherent(&pdev->dev,
1257 RX_BUF_L, stm32port->rx_buf,
1258 stm32port->rx_dma_buf);
1259
1260alloc_err:
1261 dma_release_channel(stm32port->rx_ch);
1262 stm32port->rx_ch = NULL;
1263
1264 return ret;
1265}
1266
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001267static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
1268 struct platform_device *pdev)
Alexandre TORGUE34891872016-09-15 18:42:40 +02001269{
Stephen Boydd825f0b2021-01-22 19:44:25 -08001270 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001271 struct uart_port *port = &stm32port->port;
1272 struct device *dev = &pdev->dev;
1273 struct dma_slave_config config;
1274 int ret;
1275
1276 stm32port->tx_dma_busy = false;
1277
1278 /* Request DMA TX channel */
1279 stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
1280 if (!stm32port->tx_ch) {
1281 dev_info(dev, "tx dma alloc failed\n");
1282 return -ENODEV;
1283 }
1284 stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001285 &stm32port->tx_dma_buf,
1286 GFP_KERNEL);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001287 if (!stm32port->tx_buf) {
1288 ret = -ENOMEM;
1289 goto alloc_err;
1290 }
1291
1292 /* Configure DMA channel */
1293 memset(&config, 0, sizeof(config));
Arnd Bergmann8e5481d2016-09-23 21:38:51 +02001294 config.dst_addr = port->mapbase + ofs->tdr;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001295 config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1296
1297 ret = dmaengine_slave_config(stm32port->tx_ch, &config);
1298 if (ret < 0) {
1299 dev_err(dev, "tx dma channel config failed\n");
1300 ret = -ENODEV;
1301 goto config_err;
1302 }
1303
1304 return 0;
1305
1306config_err:
1307 dma_free_coherent(&pdev->dev,
1308 TX_BUF_L, stm32port->tx_buf,
1309 stm32port->tx_dma_buf);
1310
1311alloc_err:
1312 dma_release_channel(stm32port->tx_ch);
1313 stm32port->tx_ch = NULL;
1314
1315 return ret;
1316}
1317
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001318static int stm32_usart_serial_probe(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001319{
Maxime Coquelin48a60922015-06-10 21:19:36 +02001320 struct stm32_port *stm32port;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001321 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001322
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001323 stm32port = stm32_usart_of_get_port(pdev);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001324 if (!stm32port)
1325 return -ENODEV;
1326
Stephen Boydd825f0b2021-01-22 19:44:25 -08001327 stm32port->info = of_device_get_match_data(&pdev->dev);
1328 if (!stm32port->info)
Alexandre TORGUEada86182016-09-15 18:42:33 +02001329 return -EINVAL;
1330
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001331 ret = stm32_usart_init_port(stm32port, pdev);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001332 if (ret)
1333 return ret;
1334
Alexandre Torgue3d530012021-03-19 19:42:52 +01001335 if (stm32port->wakeup_src) {
1336 device_set_wakeup_capable(&pdev->dev, true);
1337 ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
Erwan Le Ray5297f272019-05-21 17:45:46 +02001338 if (ret)
1339 goto err_nowup;
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001340 }
1341
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001342 ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001343 if (ret)
1344 dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
1345
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001346 ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001347 if (ret)
1348 dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
1349
Maxime Coquelin48a60922015-06-10 21:19:36 +02001350 platform_set_drvdata(pdev, &stm32port->port);
1351
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001352 pm_runtime_get_noresume(&pdev->dev);
1353 pm_runtime_set_active(&pdev->dev);
1354 pm_runtime_enable(&pdev->dev);
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001355
1356 ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1357 if (ret)
1358 goto err_port;
1359
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001360 pm_runtime_put_sync(&pdev->dev);
1361
Maxime Coquelin48a60922015-06-10 21:19:36 +02001362 return 0;
Fabrice Gasnierada80042017-07-13 15:08:29 +00001363
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001364err_port:
1365 pm_runtime_disable(&pdev->dev);
1366 pm_runtime_set_suspended(&pdev->dev);
1367 pm_runtime_put_noidle(&pdev->dev);
1368
1369 if (stm32port->rx_ch) {
1370 dmaengine_terminate_async(stm32port->rx_ch);
1371 dma_release_channel(stm32port->rx_ch);
1372 }
1373
1374 if (stm32port->rx_dma_buf)
1375 dma_free_coherent(&pdev->dev,
1376 RX_BUF_L, stm32port->rx_buf,
1377 stm32port->rx_dma_buf);
1378
1379 if (stm32port->tx_ch) {
1380 dmaengine_terminate_async(stm32port->tx_ch);
1381 dma_release_channel(stm32port->tx_ch);
1382 }
1383
1384 if (stm32port->tx_dma_buf)
1385 dma_free_coherent(&pdev->dev,
1386 TX_BUF_L, stm32port->tx_buf,
1387 stm32port->tx_dma_buf);
1388
Alexandre Torgue3d530012021-03-19 19:42:52 +01001389 if (stm32port->wakeup_src)
Erwan Le Ray5297f272019-05-21 17:45:46 +02001390 dev_pm_clear_wake_irq(&pdev->dev);
1391
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001392err_nowup:
Alexandre Torgue3d530012021-03-19 19:42:52 +01001393 if (stm32port->wakeup_src)
1394 device_set_wakeup_capable(&pdev->dev, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001395
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001396 stm32_usart_deinit_port(stm32port);
Fabrice Gasnierada80042017-07-13 15:08:29 +00001397
1398 return ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001399}
1400
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001401static int stm32_usart_serial_remove(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001402{
1403 struct uart_port *port = platform_get_drvdata(pdev);
Alexandre TORGUE511c7b12016-09-15 18:42:38 +02001404 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -08001405 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001406 int err;
1407
1408 pm_runtime_get_sync(&pdev->dev);
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001409 err = uart_remove_one_port(&stm32_usart_driver, port);
1410 if (err)
1411 return(err);
1412
1413 pm_runtime_disable(&pdev->dev);
1414 pm_runtime_set_suspended(&pdev->dev);
1415 pm_runtime_put_noidle(&pdev->dev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001416
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001417 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001418
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001419 if (stm32_port->rx_ch) {
1420 dmaengine_terminate_async(stm32_port->rx_ch);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001421 dma_release_channel(stm32_port->rx_ch);
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001422 }
Alexandre TORGUE34891872016-09-15 18:42:40 +02001423
1424 if (stm32_port->rx_dma_buf)
1425 dma_free_coherent(&pdev->dev,
1426 RX_BUF_L, stm32_port->rx_buf,
1427 stm32_port->rx_dma_buf);
1428
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001429 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001430
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001431 if (stm32_port->tx_ch) {
1432 dmaengine_terminate_async(stm32_port->tx_ch);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001433 dma_release_channel(stm32_port->tx_ch);
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001434 }
Alexandre TORGUE34891872016-09-15 18:42:40 +02001435
1436 if (stm32_port->tx_dma_buf)
1437 dma_free_coherent(&pdev->dev,
1438 TX_BUF_L, stm32_port->tx_buf,
1439 stm32_port->tx_dma_buf);
Alexandre TORGUE511c7b12016-09-15 18:42:38 +02001440
Alexandre Torgue3d530012021-03-19 19:42:52 +01001441 if (stm32_port->wakeup_src) {
Erwan Le Ray5297f272019-05-21 17:45:46 +02001442 dev_pm_clear_wake_irq(&pdev->dev);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001443 device_init_wakeup(&pdev->dev, false);
Erwan Le Ray5297f272019-05-21 17:45:46 +02001444 }
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001445
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001446 stm32_usart_deinit_port(stm32_port);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001447
Erwan Le Ray87fd0742021-03-04 17:22:56 +01001448 return 0;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001449}
1450
Maxime Coquelin48a60922015-06-10 21:19:36 +02001451#ifdef CONFIG_SERIAL_STM32_CONSOLE
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001452static void stm32_usart_console_putchar(struct uart_port *port, int ch)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001453{
Alexandre TORGUEada86182016-09-15 18:42:33 +02001454 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -08001455 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001456
1457 while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
Maxime Coquelin48a60922015-06-10 21:19:36 +02001458 cpu_relax();
1459
Alexandre TORGUEada86182016-09-15 18:42:33 +02001460 writel_relaxed(ch, port->membase + ofs->tdr);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001461}
1462
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001463static void stm32_usart_console_write(struct console *co, const char *s,
1464 unsigned int cnt)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001465{
1466 struct uart_port *port = &stm32_ports[co->index].port;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001467 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -08001468 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1469 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001470 unsigned long flags;
1471 u32 old_cr1, new_cr1;
1472 int locked = 1;
1473
Johan Hovoldcea37af2021-04-16 16:05:57 +02001474 if (oops_in_progress)
1475 locked = spin_trylock_irqsave(&port->lock, flags);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001476 else
Johan Hovoldcea37af2021-04-16 16:05:57 +02001477 spin_lock_irqsave(&port->lock, flags);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001478
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001479 /* Save and disable interrupts, enable the transmitter */
Alexandre TORGUEada86182016-09-15 18:42:33 +02001480 old_cr1 = readl_relaxed(port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001481 new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001482 new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit);
Alexandre TORGUEada86182016-09-15 18:42:33 +02001483 writel_relaxed(new_cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001484
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001485 uart_console_write(port, s, cnt, stm32_usart_console_putchar);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001486
1487 /* Restore interrupt state */
Alexandre TORGUEada86182016-09-15 18:42:33 +02001488 writel_relaxed(old_cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001489
1490 if (locked)
Johan Hovoldcea37af2021-04-16 16:05:57 +02001491 spin_unlock_irqrestore(&port->lock, flags);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001492}
1493
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001494static int stm32_usart_console_setup(struct console *co, char *options)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001495{
1496 struct stm32_port *stm32port;
1497 int baud = 9600;
1498 int bits = 8;
1499 int parity = 'n';
1500 int flow = 'n';
1501
1502 if (co->index >= STM32_MAX_PORTS)
1503 return -ENODEV;
1504
1505 stm32port = &stm32_ports[co->index];
1506
1507 /*
1508 * This driver does not support early console initialization
1509 * (use ARM early printk support instead), so we only expect
1510 * this to be called during the uart port registration when the
1511 * driver gets probed and the port should be mapped at that point.
1512 */
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001513 if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001514 return -ENXIO;
1515
1516 if (options)
1517 uart_parse_options(options, &baud, &parity, &bits, &flow);
1518
1519 return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
1520}
1521
1522static struct console stm32_console = {
1523 .name = STM32_SERIAL_NAME,
1524 .device = uart_console_device,
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001525 .write = stm32_usart_console_write,
1526 .setup = stm32_usart_console_setup,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001527 .flags = CON_PRINTBUFFER,
1528 .index = -1,
1529 .data = &stm32_usart_driver,
1530};
1531
1532#define STM32_SERIAL_CONSOLE (&stm32_console)
1533
1534#else
1535#define STM32_SERIAL_CONSOLE NULL
1536#endif /* CONFIG_SERIAL_STM32_CONSOLE */
1537
1538static struct uart_driver stm32_usart_driver = {
1539 .driver_name = DRIVER_NAME,
1540 .dev_name = STM32_SERIAL_NAME,
1541 .major = 0,
1542 .minor = 0,
1543 .nr = STM32_MAX_PORTS,
1544 .cons = STM32_SERIAL_CONSOLE,
1545};
1546
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001547static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1548 bool enable)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001549{
1550 struct stm32_port *stm32_port = to_stm32_port(port);
Stephen Boydd825f0b2021-01-22 19:44:25 -08001551 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001552
Alexandre Torgue3d530012021-03-19 19:42:52 +01001553 if (!stm32_port->wakeup_src)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001554 return;
1555
Erwan Le Ray12761862021-03-04 17:23:01 +01001556 /*
1557 * Enable low-power wake-up and wake-up irq if argument is set to
1558 * "enable", disable low-power wake-up and wake-up irq otherwise
1559 */
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001560 if (enable) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001561 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
Erwan Le Ray12761862021-03-04 17:23:01 +01001562 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001563 } else {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001564 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
Erwan Le Ray12761862021-03-04 17:23:01 +01001565 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001566 }
1567}
1568
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001569static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001570{
1571 struct uart_port *port = dev_get_drvdata(dev);
1572
1573 uart_suspend_port(&stm32_usart_driver, port);
1574
Erwan Le Ray1631eee2021-03-19 19:42:49 +01001575 if (device_may_wakeup(dev) || device_wakeup_path(dev))
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001576 stm32_usart_serial_en_wakeup(port, true);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001577
Erwan Le Ray55484fc2020-05-19 11:41:04 +02001578 /*
1579 * When "no_console_suspend" is enabled, keep the pinctrl default state
1580 * and rely on bootloader stage to restore this state upon resume.
1581 * Otherwise, apply the idle or sleep states depending on wakeup
1582 * capabilities.
1583 */
1584 if (console_suspend_enabled || !uart_console(port)) {
Erwan Le Ray1631eee2021-03-19 19:42:49 +01001585 if (device_may_wakeup(dev) || device_wakeup_path(dev))
Erwan Le Ray55484fc2020-05-19 11:41:04 +02001586 pinctrl_pm_select_idle_state(dev);
1587 else
1588 pinctrl_pm_select_sleep_state(dev);
1589 }
Erwan Le Ray94616d92019-06-13 15:49:53 +02001590
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001591 return 0;
1592}
1593
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001594static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001595{
1596 struct uart_port *port = dev_get_drvdata(dev);
1597
Erwan Le Ray94616d92019-06-13 15:49:53 +02001598 pinctrl_pm_select_default_state(dev);
1599
Erwan Le Ray1631eee2021-03-19 19:42:49 +01001600 if (device_may_wakeup(dev) || device_wakeup_path(dev))
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001601 stm32_usart_serial_en_wakeup(port, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001602
1603 return uart_resume_port(&stm32_usart_driver, port);
1604}
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001605
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001606static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001607{
1608 struct uart_port *port = dev_get_drvdata(dev);
1609 struct stm32_port *stm32port = container_of(port,
1610 struct stm32_port, port);
1611
1612 clk_disable_unprepare(stm32port->clk);
1613
1614 return 0;
1615}
1616
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001617static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001618{
1619 struct uart_port *port = dev_get_drvdata(dev);
1620 struct stm32_port *stm32port = container_of(port,
1621 struct stm32_port, port);
1622
1623 return clk_prepare_enable(stm32port->clk);
1624}
1625
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001626static const struct dev_pm_ops stm32_serial_pm_ops = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001627 SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
1628 stm32_usart_runtime_resume, NULL)
1629 SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
1630 stm32_usart_serial_resume)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001631};
1632
Maxime Coquelin48a60922015-06-10 21:19:36 +02001633static struct platform_driver stm32_serial_driver = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001634 .probe = stm32_usart_serial_probe,
1635 .remove = stm32_usart_serial_remove,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001636 .driver = {
1637 .name = DRIVER_NAME,
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001638 .pm = &stm32_serial_pm_ops,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001639 .of_match_table = of_match_ptr(stm32_match),
1640 },
1641};
1642
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001643static int __init stm32_usart_init(void)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001644{
1645 static char banner[] __initdata = "STM32 USART driver initialized";
1646 int ret;
1647
1648 pr_info("%s\n", banner);
1649
1650 ret = uart_register_driver(&stm32_usart_driver);
1651 if (ret)
1652 return ret;
1653
1654 ret = platform_driver_register(&stm32_serial_driver);
1655 if (ret)
1656 uart_unregister_driver(&stm32_usart_driver);
1657
1658 return ret;
1659}
1660
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001661static void __exit stm32_usart_exit(void)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001662{
1663 platform_driver_unregister(&stm32_serial_driver);
1664 uart_unregister_driver(&stm32_usart_driver);
1665}
1666
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001667module_init(stm32_usart_init);
1668module_exit(stm32_usart_exit);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001669
1670MODULE_ALIAS("platform:" DRIVER_NAME);
1671MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
1672MODULE_LICENSE("GPL v2");