blob: dde6d526362d1d6875b6eb83183e0ec1b60d676c [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Maxime Coquelin48a60922015-06-10 21:19:36 +02002/*
3 * Copyright (C) Maxime Coquelin 2015
Bich HEMON3e5fcba2017-07-13 15:08:26 +00004 * Copyright (C) STMicroelectronics SA 2017
Alexandre TORGUEada86182016-09-15 18:42:33 +02005 * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com>
Erwan Le Ray8ebd9662021-01-06 17:21:59 +01006 * Gerald Baeza <gerald.baeza@foss.st.com>
7 * Erwan Le Ray <erwan.leray@foss.st.com>
Maxime Coquelin48a60922015-06-10 21:19:36 +02008 *
9 * Inspired by st-asc.c from STMicroelectronics (c)
10 */
11
Alexandre TORGUE34891872016-09-15 18:42:40 +020012#include <linux/clk.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020013#include <linux/console.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020014#include <linux/delay.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020015#include <linux/dma-direction.h>
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
18#include <linux/io.h>
19#include <linux/iopoll.h>
20#include <linux/irq.h>
21#include <linux/module.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020022#include <linux/of.h>
23#include <linux/of_platform.h>
Erwan Le Ray94616d92019-06-13 15:49:53 +020024#include <linux/pinctrl/consumer.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020025#include <linux/platform_device.h>
26#include <linux/pm_runtime.h>
Fabrice Gasnier270e5a72017-07-13 15:08:30 +000027#include <linux/pm_wakeirq.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020028#include <linux/serial_core.h>
Alexandre TORGUE34891872016-09-15 18:42:40 +020029#include <linux/serial.h>
30#include <linux/spinlock.h>
31#include <linux/sysrq.h>
32#include <linux/tty_flip.h>
33#include <linux/tty.h>
Maxime Coquelin48a60922015-06-10 21:19:36 +020034
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +053035#include "serial_mctrl_gpio.h"
Alexandre TORGUEbc5a0b52016-09-15 18:42:35 +020036#include "stm32-usart.h"
Maxime Coquelin48a60922015-06-10 21:19:36 +020037
Erwan Le Ray56f9a762021-01-06 17:21:58 +010038static void stm32_usart_stop_tx(struct uart_port *port);
39static void stm32_usart_transmit_chars(struct uart_port *port);
Maxime Coquelin48a60922015-06-10 21:19:36 +020040
41static inline struct stm32_port *to_stm32_port(struct uart_port *port)
42{
43 return container_of(port, struct stm32_port, port);
44}
45
Erwan Le Ray56f9a762021-01-06 17:21:58 +010046static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
Maxime Coquelin48a60922015-06-10 21:19:36 +020047{
48 u32 val;
49
50 val = readl_relaxed(port->membase + reg);
51 val |= bits;
52 writel_relaxed(val, port->membase + reg);
53}
54
Erwan Le Ray56f9a762021-01-06 17:21:58 +010055static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
Maxime Coquelin48a60922015-06-10 21:19:36 +020056{
57 u32 val;
58
59 val = readl_relaxed(port->membase + reg);
60 val &= ~bits;
61 writel_relaxed(val, port->membase + reg);
62}
63
Erwan Le Ray56f9a762021-01-06 17:21:58 +010064static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
65 u32 delay_DDE, u32 baud)
Bich HEMON1bcda092018-03-12 09:50:05 +000066{
67 u32 rs485_deat_dedt;
68 u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
69 bool over8;
70
71 *cr3 |= USART_CR3_DEM;
72 over8 = *cr1 & USART_CR1_OVER8;
73
74 if (over8)
75 rs485_deat_dedt = delay_ADE * baud * 8;
76 else
77 rs485_deat_dedt = delay_ADE * baud * 16;
78
79 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
80 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
81 rs485_deat_dedt_max : rs485_deat_dedt;
82 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
83 USART_CR1_DEAT_MASK;
84 *cr1 |= rs485_deat_dedt;
85
86 if (over8)
87 rs485_deat_dedt = delay_DDE * baud * 8;
88 else
89 rs485_deat_dedt = delay_DDE * baud * 16;
90
91 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
92 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
93 rs485_deat_dedt_max : rs485_deat_dedt;
94 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
95 USART_CR1_DEDT_MASK;
96 *cr1 |= rs485_deat_dedt;
97}
98
Erwan Le Ray56f9a762021-01-06 17:21:58 +010099static int stm32_usart_config_rs485(struct uart_port *port,
100 struct serial_rs485 *rs485conf)
Bich HEMON1bcda092018-03-12 09:50:05 +0000101{
102 struct stm32_port *stm32_port = to_stm32_port(port);
103 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
104 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
105 u32 usartdiv, baud, cr1, cr3;
106 bool over8;
Bich HEMON1bcda092018-03-12 09:50:05 +0000107
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100108 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Bich HEMON1bcda092018-03-12 09:50:05 +0000109
110 port->rs485 = *rs485conf;
111
112 rs485conf->flags |= SER_RS485_RX_DURING_TX;
113
114 if (rs485conf->flags & SER_RS485_ENABLED) {
115 cr1 = readl_relaxed(port->membase + ofs->cr1);
116 cr3 = readl_relaxed(port->membase + ofs->cr3);
117 usartdiv = readl_relaxed(port->membase + ofs->brr);
118 usartdiv = usartdiv & GENMASK(15, 0);
119 over8 = cr1 & USART_CR1_OVER8;
120
121 if (over8)
122 usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
123 << USART_BRR_04_R_SHIFT;
124
125 baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100126 stm32_usart_config_reg_rs485(&cr1, &cr3,
127 rs485conf->delay_rts_before_send,
128 rs485conf->delay_rts_after_send,
129 baud);
Bich HEMON1bcda092018-03-12 09:50:05 +0000130
131 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
132 cr3 &= ~USART_CR3_DEP;
133 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
134 } else {
135 cr3 |= USART_CR3_DEP;
136 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
137 }
138
139 writel_relaxed(cr3, port->membase + ofs->cr3);
140 writel_relaxed(cr1, port->membase + ofs->cr1);
141 } else {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100142 stm32_usart_clr_bits(port, ofs->cr3,
143 USART_CR3_DEM | USART_CR3_DEP);
144 stm32_usart_clr_bits(port, ofs->cr1,
145 USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
Bich HEMON1bcda092018-03-12 09:50:05 +0000146 }
147
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100148 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Bich HEMON1bcda092018-03-12 09:50:05 +0000149
150 return 0;
151}
152
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100153static int stm32_usart_init_rs485(struct uart_port *port,
154 struct platform_device *pdev)
Bich HEMON1bcda092018-03-12 09:50:05 +0000155{
156 struct serial_rs485 *rs485conf = &port->rs485;
157
158 rs485conf->flags = 0;
159 rs485conf->delay_rts_before_send = 0;
160 rs485conf->delay_rts_after_send = 0;
161
162 if (!pdev->dev.of_node)
163 return -ENODEV;
164
Lukas Wunnerc150c0f2020-05-12 14:40:02 +0200165 return uart_get_rs485_mode(port);
Bich HEMON1bcda092018-03-12 09:50:05 +0000166}
167
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100168static int stm32_usart_pending_rx(struct uart_port *port, u32 *sr,
169 int *last_res, bool threaded)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200170{
171 struct stm32_port *stm32_port = to_stm32_port(port);
172 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
173 enum dma_status status;
174 struct dma_tx_state state;
175
176 *sr = readl_relaxed(port->membase + ofs->isr);
177
178 if (threaded && stm32_port->rx_ch) {
179 status = dmaengine_tx_status(stm32_port->rx_ch,
180 stm32_port->rx_ch->cookie,
181 &state);
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100182 if (status == DMA_IN_PROGRESS && (*last_res != state.residue))
Alexandre TORGUE34891872016-09-15 18:42:40 +0200183 return 1;
184 else
185 return 0;
186 } else if (*sr & USART_SR_RXNE) {
187 return 1;
188 }
189 return 0;
190}
191
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100192static unsigned long stm32_usart_get_char(struct uart_port *port, u32 *sr,
193 int *last_res)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200194{
195 struct stm32_port *stm32_port = to_stm32_port(port);
196 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
197 unsigned long c;
198
199 if (stm32_port->rx_ch) {
200 c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--];
201 if ((*last_res) == 0)
202 *last_res = RX_BUF_L;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200203 } else {
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200204 c = readl_relaxed(port->membase + ofs->rdr);
205 /* apply RDR data mask */
206 c &= stm32_port->rdr_mask;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200207 }
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200208
209 return c;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200210}
211
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100212static void stm32_usart_receive_chars(struct uart_port *port, bool threaded)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200213{
214 struct tty_port *tport = &port->state->port;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200215 struct stm32_port *stm32_port = to_stm32_port(port);
216 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200217 unsigned long c;
218 u32 sr;
219 char flag;
220
Andy Shevchenko29d60982017-08-13 17:47:41 +0300221 if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
Maxime Coquelin48a60922015-06-10 21:19:36 +0200222 pm_wakeup_event(tport->tty->dev, 0);
223
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100224 while (stm32_usart_pending_rx(port, &sr, &stm32_port->last_res,
225 threaded)) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200226 sr |= USART_SR_DUMMY_RX;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200227 flag = TTY_NORMAL;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200228
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200229 /*
230 * Status bits has to be cleared before reading the RDR:
231 * In FIFO mode, reading the RDR will pop the next data
232 * (if any) along with its status bits into the SR.
233 * Not doing so leads to misalignement between RDR and SR,
234 * and clear status bits of the next rx data.
235 *
236 * Clear errors flags for stm32f7 and stm32h7 compatible
237 * devices. On stm32f4 compatible devices, the error bit is
238 * cleared by the sequence [read SR - read DR].
239 */
240 if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
Fabrice Gasnier1250ed72019-11-21 09:10:49 +0100241 writel_relaxed(sr & USART_SR_ERR_MASK,
242 port->membase + ofs->icr);
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200243
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100244 c = stm32_usart_get_char(port, &sr, &stm32_port->last_res);
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200245 port->icount.rx++;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200246 if (sr & USART_SR_ERR_MASK) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200247 if (sr & USART_SR_ORE) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200248 port->icount.overrun++;
249 } else if (sr & USART_SR_PE) {
250 port->icount.parity++;
251 } else if (sr & USART_SR_FE) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200252 /* Break detection if character is null */
253 if (!c) {
254 port->icount.brk++;
255 if (uart_handle_break(port))
256 continue;
257 } else {
258 port->icount.frame++;
259 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200260 }
261
262 sr &= port->read_status_mask;
263
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200264 if (sr & USART_SR_PE) {
Maxime Coquelin48a60922015-06-10 21:19:36 +0200265 flag = TTY_PARITY;
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200266 } else if (sr & USART_SR_FE) {
267 if (!c)
268 flag = TTY_BREAK;
269 else
270 flag = TTY_FRAME;
271 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200272 }
273
274 if (uart_handle_sysrq_char(port, c))
275 continue;
276 uart_insert_char(port, sr, USART_SR_ORE, c, flag);
277 }
278
279 spin_unlock(&port->lock);
280 tty_flip_buffer_push(tport);
281 spin_lock(&port->lock);
282}
283
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100284static void stm32_usart_tx_dma_complete(void *arg)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200285{
286 struct uart_port *port = arg;
287 struct stm32_port *stm32port = to_stm32_port(port);
288 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200289
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100290 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200291 stm32port->tx_dma_busy = false;
292
293 /* Let's see if we have pending data to send */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100294 stm32_usart_transmit_chars(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200295}
296
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100297static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
Erwan Le Rayd0757192019-06-18 12:02:24 +0200298{
299 struct stm32_port *stm32_port = to_stm32_port(port);
300 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
301
302 /*
303 * Enables TX FIFO threashold irq when FIFO is enabled,
304 * or TX empty irq when FIFO is disabled
305 */
306 if (stm32_port->fifoen)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100307 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200308 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100309 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200310}
311
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100312static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
Erwan Le Rayd0757192019-06-18 12:02:24 +0200313{
314 struct stm32_port *stm32_port = to_stm32_port(port);
315 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
316
317 if (stm32_port->fifoen)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100318 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200319 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100320 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200321}
322
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100323static void stm32_usart_transmit_chars_pio(struct uart_port *port)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200324{
325 struct stm32_port *stm32_port = to_stm32_port(port);
326 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
327 struct circ_buf *xmit = &port->state->xmit;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200328
329 if (stm32_port->tx_dma_busy) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100330 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200331 stm32_port->tx_dma_busy = false;
332 }
333
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200334 while (!uart_circ_empty(xmit)) {
335 /* Check that TDR is empty before filling FIFO */
336 if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
337 break;
338 writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
339 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
340 port->icount.tx++;
341 }
Alexandre TORGUE34891872016-09-15 18:42:40 +0200342
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200343 /* rely on TXE irq (mask or unmask) for sending remaining data */
344 if (uart_circ_empty(xmit))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100345 stm32_usart_tx_interrupt_disable(port);
Erwan Le Ray5d9176e2019-06-18 12:02:23 +0200346 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100347 stm32_usart_tx_interrupt_enable(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200348}
349
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100350static void stm32_usart_transmit_chars_dma(struct uart_port *port)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200351{
352 struct stm32_port *stm32port = to_stm32_port(port);
353 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
354 struct circ_buf *xmit = &port->state->xmit;
355 struct dma_async_tx_descriptor *desc = NULL;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200356 unsigned int count, i;
357
358 if (stm32port->tx_dma_busy)
359 return;
360
361 stm32port->tx_dma_busy = true;
362
363 count = uart_circ_chars_pending(xmit);
364
365 if (count > TX_BUF_L)
366 count = TX_BUF_L;
367
368 if (xmit->tail < xmit->head) {
369 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
370 } else {
371 size_t one = UART_XMIT_SIZE - xmit->tail;
372 size_t two;
373
374 if (one > count)
375 one = count;
376 two = count - one;
377
378 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
379 if (two)
380 memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
381 }
382
383 desc = dmaengine_prep_slave_single(stm32port->tx_ch,
384 stm32port->tx_dma_buf,
385 count,
386 DMA_MEM_TO_DEV,
387 DMA_PREP_INTERRUPT);
388
Erwan Le Raye7997f72021-01-06 17:21:56 +0100389 if (!desc)
390 goto fallback_err;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200391
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100392 desc->callback = stm32_usart_tx_dma_complete;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200393 desc->callback_param = port;
394
395 /* Push current DMA TX transaction in the pending queue */
Erwan Le Raye7997f72021-01-06 17:21:56 +0100396 if (dma_submit_error(dmaengine_submit(desc))) {
397 /* dma no yet started, safe to free resources */
398 dmaengine_terminate_async(stm32port->tx_ch);
399 goto fallback_err;
400 }
Alexandre TORGUE34891872016-09-15 18:42:40 +0200401
402 /* Issue pending DMA TX requests */
403 dma_async_issue_pending(stm32port->tx_ch);
404
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100405 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200406
407 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
408 port->icount.tx += count;
Erwan Le Raye7997f72021-01-06 17:21:56 +0100409 return;
410
411fallback_err:
412 for (i = count; i > 0; i--)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100413 stm32_usart_transmit_chars_pio(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200414}
415
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100416static void stm32_usart_transmit_chars(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200417{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200418 struct stm32_port *stm32_port = to_stm32_port(port);
419 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200420 struct circ_buf *xmit = &port->state->xmit;
421
422 if (port->x_char) {
Alexandre TORGUE34891872016-09-15 18:42:40 +0200423 if (stm32_port->tx_dma_busy)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100424 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200425 writel_relaxed(port->x_char, port->membase + ofs->tdr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200426 port->x_char = 0;
427 port->icount.tx++;
Alexandre TORGUE34891872016-09-15 18:42:40 +0200428 if (stm32_port->tx_dma_busy)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100429 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAT);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200430 return;
431 }
432
Erwan Le Rayb83b9572019-05-21 17:45:44 +0200433 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100434 stm32_usart_tx_interrupt_disable(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200435 return;
436 }
437
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200438 if (ofs->icr == UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100439 stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200440 else
Fabrice Gasnier1250ed72019-11-21 09:10:49 +0100441 writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200442
Alexandre TORGUE34891872016-09-15 18:42:40 +0200443 if (stm32_port->tx_ch)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100444 stm32_usart_transmit_chars_dma(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200445 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100446 stm32_usart_transmit_chars_pio(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200447
448 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
449 uart_write_wakeup(port);
450
451 if (uart_circ_empty(xmit))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100452 stm32_usart_tx_interrupt_disable(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200453}
454
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100455static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200456{
457 struct uart_port *port = ptr;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200458 struct stm32_port *stm32_port = to_stm32_port(port);
459 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200460 u32 sr;
461
Alexandre TORGUE01d32d72016-09-15 18:42:41 +0200462 spin_lock(&port->lock);
463
Alexandre TORGUEada86182016-09-15 18:42:33 +0200464 sr = readl_relaxed(port->membase + ofs->isr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200465
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200466 if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG)
467 writel_relaxed(USART_ICR_RTOCF,
468 port->membase + ofs->icr);
469
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100470 if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +0000471 writel_relaxed(USART_ICR_WUCF,
472 port->membase + ofs->icr);
473
Alexandre TORGUE34891872016-09-15 18:42:40 +0200474 if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100475 stm32_usart_receive_chars(port, false);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200476
Alexandre TORGUE34891872016-09-15 18:42:40 +0200477 if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100478 stm32_usart_transmit_chars(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200479
Alexandre TORGUE01d32d72016-09-15 18:42:41 +0200480 spin_unlock(&port->lock);
481
Alexandre TORGUE34891872016-09-15 18:42:40 +0200482 if (stm32_port->rx_ch)
483 return IRQ_WAKE_THREAD;
484 else
485 return IRQ_HANDLED;
486}
487
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100488static irqreturn_t stm32_usart_threaded_interrupt(int irq, void *ptr)
Alexandre TORGUE34891872016-09-15 18:42:40 +0200489{
490 struct uart_port *port = ptr;
491 struct stm32_port *stm32_port = to_stm32_port(port);
492
493 spin_lock(&port->lock);
494
495 if (stm32_port->rx_ch)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100496 stm32_usart_receive_chars(port, true);
Alexandre TORGUE34891872016-09-15 18:42:40 +0200497
Maxime Coquelin48a60922015-06-10 21:19:36 +0200498 spin_unlock(&port->lock);
499
500 return IRQ_HANDLED;
501}
502
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100503static unsigned int stm32_usart_tx_empty(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200504{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200505 struct stm32_port *stm32_port = to_stm32_port(port);
506 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
507
508 return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200509}
510
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100511static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200512{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200513 struct stm32_port *stm32_port = to_stm32_port(port);
514 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
515
Maxime Coquelin48a60922015-06-10 21:19:36 +0200516 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100517 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200518 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100519 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530520
521 mctrl_gpio_set(stm32_port->gpios, mctrl);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200522}
523
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100524static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200525{
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530526 struct stm32_port *stm32_port = to_stm32_port(port);
527 unsigned int ret;
528
Maxime Coquelin48a60922015-06-10 21:19:36 +0200529 /* This routine is used to get signals of: DCD, DSR, RI, and CTS */
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530530 ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
531
532 return mctrl_gpio_get(stm32_port->gpios, &ret);
533}
534
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100535static void stm32_usart_enable_ms(struct uart_port *port)
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530536{
537 mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
538}
539
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100540static void stm32_usart_disable_ms(struct uart_port *port)
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530541{
542 mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200543}
544
545/* Transmit stop */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100546static void stm32_usart_stop_tx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200547{
Marek Vasutad0c2742020-08-31 19:10:45 +0200548 struct stm32_port *stm32_port = to_stm32_port(port);
549 struct serial_rs485 *rs485conf = &port->rs485;
550
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100551 stm32_usart_tx_interrupt_disable(port);
Marek Vasutad0c2742020-08-31 19:10:45 +0200552
553 if (rs485conf->flags & SER_RS485_ENABLED) {
554 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
555 mctrl_gpio_set(stm32_port->gpios,
556 stm32_port->port.mctrl & ~TIOCM_RTS);
557 } else {
558 mctrl_gpio_set(stm32_port->gpios,
559 stm32_port->port.mctrl | TIOCM_RTS);
560 }
561 }
Maxime Coquelin48a60922015-06-10 21:19:36 +0200562}
563
564/* There are probably characters waiting to be transmitted. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100565static void stm32_usart_start_tx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200566{
Marek Vasutad0c2742020-08-31 19:10:45 +0200567 struct stm32_port *stm32_port = to_stm32_port(port);
568 struct serial_rs485 *rs485conf = &port->rs485;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200569 struct circ_buf *xmit = &port->state->xmit;
570
571 if (uart_circ_empty(xmit))
572 return;
573
Marek Vasutad0c2742020-08-31 19:10:45 +0200574 if (rs485conf->flags & SER_RS485_ENABLED) {
575 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
576 mctrl_gpio_set(stm32_port->gpios,
577 stm32_port->port.mctrl | TIOCM_RTS);
578 } else {
579 mctrl_gpio_set(stm32_port->gpios,
580 stm32_port->port.mctrl & ~TIOCM_RTS);
581 }
582 }
583
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100584 stm32_usart_transmit_chars(port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200585}
586
587/* Throttle the remote when input buffer is about to overflow. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100588static void stm32_usart_throttle(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200589{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200590 struct stm32_port *stm32_port = to_stm32_port(port);
591 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200592 unsigned long flags;
593
594 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100595 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200596 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100597 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200598
Maxime Coquelin48a60922015-06-10 21:19:36 +0200599 spin_unlock_irqrestore(&port->lock, flags);
600}
601
602/* Unthrottle the remote, the input buffer can now accept data. */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100603static void stm32_usart_unthrottle(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200604{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200605 struct stm32_port *stm32_port = to_stm32_port(port);
606 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200607 unsigned long flags;
608
609 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100610 stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200611 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100612 stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200613
Maxime Coquelin48a60922015-06-10 21:19:36 +0200614 spin_unlock_irqrestore(&port->lock, flags);
615}
616
617/* Receive stop */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100618static void stm32_usart_stop_rx(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200619{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200620 struct stm32_port *stm32_port = to_stm32_port(port);
621 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
622
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100623 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200624 if (stm32_port->cr3_irq)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100625 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200626}
627
628/* Handle breaks - ignored by us */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100629static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200630{
631}
632
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100633static int stm32_usart_startup(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200634{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200635 struct stm32_port *stm32_port = to_stm32_port(port);
636 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200637 const char *name = to_platform_device(port->dev)->name;
638 u32 val;
639 int ret;
640
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100641 ret = request_threaded_irq(port->irq, stm32_usart_interrupt,
642 stm32_usart_threaded_interrupt,
Alexandre TORGUE34891872016-09-15 18:42:40 +0200643 IRQF_NO_SUSPEND, name, port);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200644 if (ret)
645 return ret;
646
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200647 /* RX FIFO Flush */
648 if (ofs->rqr != UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100649 stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200650
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200651 /* Tx and RX FIFO configuration */
Erwan Le Rayd0757192019-06-18 12:02:24 +0200652 if (stm32_port->fifoen) {
653 val = readl_relaxed(port->membase + ofs->cr3);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200654 val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK);
Erwan Le Rayd0757192019-06-18 12:02:24 +0200655 val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200656 val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200657 writel_relaxed(val, port->membase + ofs->cr3);
658 }
659
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200660 /* RX FIFO enabling */
661 val = stm32_port->cr1_irq | USART_CR1_RE;
662 if (stm32_port->fifoen)
663 val |= USART_CR1_FIFOEN;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100664 stm32_usart_set_bits(port, ofs->cr1, val);
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200665
Maxime Coquelin48a60922015-06-10 21:19:36 +0200666 return 0;
667}
668
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100669static void stm32_usart_shutdown(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200670{
Alexandre TORGUEada86182016-09-15 18:42:33 +0200671 struct stm32_port *stm32_port = to_stm32_port(port);
672 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +0200673 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200674 u32 val, isr;
675 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200676
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530677 /* Disable modem control interrupts */
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100678 stm32_usart_disable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530679
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200680 val = USART_CR1_TXEIE | USART_CR1_TE;
681 val |= stm32_port->cr1_irq | USART_CR1_RE;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +0200682 val |= BIT(cfg->uart_enable_bit);
Gerald Baeza351a7622017-07-13 15:08:30 +0000683 if (stm32_port->fifoen)
684 val |= USART_CR1_FIFOEN;
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200685
686 ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
687 isr, (isr & USART_SR_TC),
688 10, 100000);
689
Erwan Le Rayc31c3ea2021-01-06 17:22:03 +0100690 /* Send the TC error message only when ISR_TC is not set */
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200691 if (ret)
Erwan Le Rayc31c3ea2021-01-06 17:22:03 +0100692 dev_err(port->dev, "Transmission is not complete\n");
Erwan Le Ray64c32ea2019-05-21 17:45:45 +0200693
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100694 stm32_usart_clr_bits(port, ofs->cr1, val);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200695
696 free_irq(port->irq, port);
697}
698
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100699static unsigned int stm32_usart_get_databits(struct ktermios *termios)
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200700{
701 unsigned int bits;
702
703 tcflag_t cflag = termios->c_cflag;
704
705 switch (cflag & CSIZE) {
706 /*
707 * CSIZE settings are not necessarily supported in hardware.
708 * CSIZE unsupported configurations are handled here to set word length
709 * to 8 bits word as default configuration and to print debug message.
710 */
711 case CS5:
712 bits = 5;
713 break;
714 case CS6:
715 bits = 6;
716 break;
717 case CS7:
718 bits = 7;
719 break;
720 /* default including CS8 */
721 default:
722 bits = 8;
723 break;
724 }
725
726 return bits;
727}
728
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100729static void stm32_usart_set_termios(struct uart_port *port,
730 struct ktermios *termios,
731 struct ktermios *old)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200732{
733 struct stm32_port *stm32_port = to_stm32_port(port);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200734 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
735 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Bich HEMON1bcda092018-03-12 09:50:05 +0000736 struct serial_rs485 *rs485conf = &port->rs485;
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200737 unsigned int baud, bits;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200738 u32 usartdiv, mantissa, fraction, oversampling;
739 tcflag_t cflag = termios->c_cflag;
740 u32 cr1, cr2, cr3;
741 unsigned long flags;
742
743 if (!stm32_port->hw_flow_control)
744 cflag &= ~CRTSCTS;
745
746 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8);
747
748 spin_lock_irqsave(&port->lock, flags);
749
750 /* Stop serial port and reset value */
Alexandre TORGUEada86182016-09-15 18:42:33 +0200751 writel_relaxed(0, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200752
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200753 /* flush RX & TX FIFO */
754 if (ofs->rqr != UNDEF_REG)
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100755 stm32_usart_set_bits(port, ofs->rqr,
756 USART_RQR_TXFRQ | USART_RQR_RXFRQ);
Bich HEMON1bcda092018-03-12 09:50:05 +0000757
Erwan Le Ray84872dc2019-06-18 12:02:26 +0200758 cr1 = USART_CR1_TE | USART_CR1_RE;
Gerald Baeza351a7622017-07-13 15:08:30 +0000759 if (stm32_port->fifoen)
760 cr1 |= USART_CR1_FIFOEN;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200761 cr2 = 0;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200762 cr3 = readl_relaxed(port->membase + ofs->cr3);
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200763 cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE
Erwan Le Rayd0757192019-06-18 12:02:24 +0200764 | USART_CR3_TXFTCFG_MASK;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200765
766 if (cflag & CSTOPB)
767 cr2 |= USART_CR2_STOP_2B;
768
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100769 bits = stm32_usart_get_databits(termios);
Erwan Le Ray6c5962f2019-05-21 17:45:43 +0200770 stm32_port->rdr_mask = (BIT(bits) - 1);
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200771
Maxime Coquelin48a60922015-06-10 21:19:36 +0200772 if (cflag & PARENB) {
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200773 bits++;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200774 cr1 |= USART_CR1_PCE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200775 }
776
Erwan Le Rayc8a9d042019-05-21 17:45:41 +0200777 /*
778 * Word length configuration:
779 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
780 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
781 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
782 * M0 and M1 already cleared by cr1 initialization.
783 */
784 if (bits == 9)
785 cr1 |= USART_CR1_M0;
786 else if ((bits == 7) && cfg->has_7bits_data)
787 cr1 |= USART_CR1_M1;
788 else if (bits != 8)
789 dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
790 , bits);
791
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200792 if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
793 stm32_port->fifoen)) {
794 if (cflag & CSTOPB)
795 bits = bits + 3; /* 1 start bit + 2 stop bits */
796 else
797 bits = bits + 2; /* 1 start bit + 1 stop bit */
798
799 /* RX timeout irq to occur after last stop bit + bits */
800 stm32_port->cr1_irq = USART_CR1_RTOIE;
801 writel_relaxed(bits, port->membase + ofs->rtor);
802 cr2 |= USART_CR2_RTOEN;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200803 /* Not using dma, enable fifo threshold irq */
804 if (!stm32_port->rx_ch)
805 stm32_port->cr3_irq = USART_CR3_RXFTIE;
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +0200806 }
807
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +0200808 cr1 |= stm32_port->cr1_irq;
809 cr3 |= stm32_port->cr3_irq;
810
Maxime Coquelin48a60922015-06-10 21:19:36 +0200811 if (cflag & PARODD)
812 cr1 |= USART_CR1_PS;
813
814 port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
815 if (cflag & CRTSCTS) {
816 port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Bich HEMON35abe982017-07-13 15:08:28 +0000817 cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200818 }
819
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530820 /* Handle modem control interrupts */
821 if (UART_ENABLE_MS(port, termios->c_cflag))
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100822 stm32_usart_enable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530823 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100824 stm32_usart_disable_ms(port);
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +0530825
Maxime Coquelin48a60922015-06-10 21:19:36 +0200826 usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud);
827
828 /*
829 * The USART supports 16 or 8 times oversampling.
830 * By default we prefer 16 times oversampling, so that the receiver
831 * has a better tolerance to clock deviations.
832 * 8 times oversampling is only used to achieve higher speeds.
833 */
834 if (usartdiv < 16) {
835 oversampling = 8;
Bich HEMON1bcda092018-03-12 09:50:05 +0000836 cr1 |= USART_CR1_OVER8;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100837 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200838 } else {
839 oversampling = 16;
Bich HEMON1bcda092018-03-12 09:50:05 +0000840 cr1 &= ~USART_CR1_OVER8;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100841 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200842 }
843
844 mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
845 fraction = usartdiv % oversampling;
Alexandre TORGUEada86182016-09-15 18:42:33 +0200846 writel_relaxed(mantissa | fraction, port->membase + ofs->brr);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200847
848 uart_update_timeout(port, cflag, baud);
849
850 port->read_status_mask = USART_SR_ORE;
851 if (termios->c_iflag & INPCK)
852 port->read_status_mask |= USART_SR_PE | USART_SR_FE;
853 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200854 port->read_status_mask |= USART_SR_FE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200855
856 /* Characters to ignore */
857 port->ignore_status_mask = 0;
858 if (termios->c_iflag & IGNPAR)
859 port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
860 if (termios->c_iflag & IGNBRK) {
Erwan Le Ray4f01d832019-05-21 17:45:42 +0200861 port->ignore_status_mask |= USART_SR_FE;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200862 /*
863 * If we're ignoring parity and break indicators,
864 * ignore overruns too (for real raw support).
865 */
866 if (termios->c_iflag & IGNPAR)
867 port->ignore_status_mask |= USART_SR_ORE;
868 }
869
870 /* Ignore all characters if CREAD is not set */
871 if ((termios->c_cflag & CREAD) == 0)
872 port->ignore_status_mask |= USART_SR_DUMMY_RX;
873
Alexandre TORGUE34891872016-09-15 18:42:40 +0200874 if (stm32_port->rx_ch)
875 cr3 |= USART_CR3_DMAR;
876
Bich HEMON1bcda092018-03-12 09:50:05 +0000877 if (rs485conf->flags & SER_RS485_ENABLED) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100878 stm32_usart_config_reg_rs485(&cr1, &cr3,
879 rs485conf->delay_rts_before_send,
880 rs485conf->delay_rts_after_send,
881 baud);
Bich HEMON1bcda092018-03-12 09:50:05 +0000882 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
883 cr3 &= ~USART_CR3_DEP;
884 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
885 } else {
886 cr3 |= USART_CR3_DEP;
887 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
888 }
889
890 } else {
891 cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
892 cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
893 }
894
Alexandre TORGUEada86182016-09-15 18:42:33 +0200895 writel_relaxed(cr3, port->membase + ofs->cr3);
896 writel_relaxed(cr2, port->membase + ofs->cr2);
897 writel_relaxed(cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200898
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100899 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Maxime Coquelin48a60922015-06-10 21:19:36 +0200900 spin_unlock_irqrestore(&port->lock, flags);
901}
902
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100903static const char *stm32_usart_type(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200904{
905 return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
906}
907
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100908static void stm32_usart_release_port(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200909{
910}
911
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100912static int stm32_usart_request_port(struct uart_port *port)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200913{
914 return 0;
915}
916
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100917static void stm32_usart_config_port(struct uart_port *port, int flags)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200918{
919 if (flags & UART_CONFIG_TYPE)
920 port->type = PORT_STM32;
921}
922
923static int
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100924stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200925{
926 /* No user changeable parameters */
927 return -EINVAL;
928}
929
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100930static void stm32_usart_pm(struct uart_port *port, unsigned int state,
931 unsigned int oldstate)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200932{
933 struct stm32_port *stm32port = container_of(port,
934 struct stm32_port, port);
Alexandre TORGUEada86182016-09-15 18:42:33 +0200935 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
936 struct stm32_usart_config *cfg = &stm32port->info->cfg;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200937 unsigned long flags = 0;
938
939 switch (state) {
940 case UART_PM_STATE_ON:
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +0200941 pm_runtime_get_sync(port->dev);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200942 break;
943 case UART_PM_STATE_OFF:
944 spin_lock_irqsave(&port->lock, flags);
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100945 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Maxime Coquelin48a60922015-06-10 21:19:36 +0200946 spin_unlock_irqrestore(&port->lock, flags);
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +0200947 pm_runtime_put_sync(port->dev);
Maxime Coquelin48a60922015-06-10 21:19:36 +0200948 break;
949 }
950}
951
952static const struct uart_ops stm32_uart_ops = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100953 .tx_empty = stm32_usart_tx_empty,
954 .set_mctrl = stm32_usart_set_mctrl,
955 .get_mctrl = stm32_usart_get_mctrl,
956 .stop_tx = stm32_usart_stop_tx,
957 .start_tx = stm32_usart_start_tx,
958 .throttle = stm32_usart_throttle,
959 .unthrottle = stm32_usart_unthrottle,
960 .stop_rx = stm32_usart_stop_rx,
961 .enable_ms = stm32_usart_enable_ms,
962 .break_ctl = stm32_usart_break_ctl,
963 .startup = stm32_usart_startup,
964 .shutdown = stm32_usart_shutdown,
965 .set_termios = stm32_usart_set_termios,
966 .pm = stm32_usart_pm,
967 .type = stm32_usart_type,
968 .release_port = stm32_usart_release_port,
969 .request_port = stm32_usart_request_port,
970 .config_port = stm32_usart_config_port,
971 .verify_port = stm32_usart_verify_port,
Maxime Coquelin48a60922015-06-10 21:19:36 +0200972};
973
Erwan Le Ray97f3a082021-01-06 17:22:02 +0100974static void stm32_usart_deinit_port(struct stm32_port *stm32port)
975{
976 clk_disable_unprepare(stm32port->clk);
977}
978
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100979static int stm32_usart_init_port(struct stm32_port *stm32port,
980 struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +0200981{
982 struct uart_port *port = &stm32port->port;
983 struct resource *res;
Erwan Le Raye0f2a902021-01-21 15:23:09 +0100984 int ret, irq;
Maxime Coquelin48a60922015-06-10 21:19:36 +0200985
Erwan Le Raye0f2a902021-01-21 15:23:09 +0100986 irq = platform_get_irq(pdev, 0);
987 if (irq <= 0)
988 return irq ? : -ENODEV;
Erwan Le Ray92fc0022021-01-06 17:21:57 +0100989
Maxime Coquelin48a60922015-06-10 21:19:36 +0200990 port->iotype = UPIO_MEM;
991 port->flags = UPF_BOOT_AUTOCONF;
992 port->ops = &stm32_uart_ops;
993 port->dev = &pdev->dev;
Erwan Le Rayd0757192019-06-18 12:02:24 +0200994 port->fifosize = stm32port->info->cfg.fifosize;
Dmitry Safonov9feedaa2019-12-13 00:06:43 +0000995 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
Erwan Le Raye0f2a902021-01-21 15:23:09 +0100996 port->irq = irq;
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100997 port->rs485_config = stm32_usart_config_rs485;
Bich HEMON7d8f6862018-03-15 08:44:46 +0000998
Erwan Le Ray56f9a762021-01-06 17:21:58 +0100999 ret = stm32_usart_init_rs485(port, pdev);
Lukas Wunnerc150c0f2020-05-12 14:40:02 +02001000 if (ret)
1001 return ret;
Bich HEMON7d8f6862018-03-15 08:44:46 +00001002
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001003 if (stm32port->info->cfg.has_wakeup) {
Holger Assmannfdf16d72020-08-13 17:27:57 +02001004 stm32port->wakeirq = platform_get_irq_optional(pdev, 1);
Stephen Boyd1df21782019-07-30 11:15:44 -07001005 if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO)
1006 return stm32port->wakeirq ? : -ENODEV;
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001007 }
1008
Gerald Baeza351a7622017-07-13 15:08:30 +00001009 stm32port->fifoen = stm32port->info->cfg.has_fifo;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001010
1011 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1012 port->membase = devm_ioremap_resource(&pdev->dev, res);
1013 if (IS_ERR(port->membase))
1014 return PTR_ERR(port->membase);
1015 port->mapbase = res->start;
1016
1017 spin_lock_init(&port->lock);
1018
1019 stm32port->clk = devm_clk_get(&pdev->dev, NULL);
1020 if (IS_ERR(stm32port->clk))
1021 return PTR_ERR(stm32port->clk);
1022
1023 /* Ensure that clk rate is correct by enabling the clk */
1024 ret = clk_prepare_enable(stm32port->clk);
1025 if (ret)
1026 return ret;
1027
1028 stm32port->port.uartclk = clk_get_rate(stm32port->clk);
Fabrice Gasnierada80042017-07-13 15:08:29 +00001029 if (!stm32port->port.uartclk) {
Maxime Coquelin48a60922015-06-10 21:19:36 +02001030 ret = -EINVAL;
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301031 goto err_clk;
Fabrice Gasnierada80042017-07-13 15:08:29 +00001032 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001033
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301034 stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
1035 if (IS_ERR(stm32port->gpios)) {
1036 ret = PTR_ERR(stm32port->gpios);
1037 goto err_clk;
1038 }
1039
Erwan Le Ray93593692021-01-06 17:22:01 +01001040 /*
1041 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
1042 * properties should not be specified.
1043 */
Manivannan Sadhasivam6cf61b92020-04-20 22:32:04 +05301044 if (stm32port->hw_flow_control) {
1045 if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
1046 mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
1047 dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
1048 ret = -EINVAL;
1049 goto err_clk;
1050 }
1051 }
1052
1053 return ret;
1054
1055err_clk:
1056 clk_disable_unprepare(stm32port->clk);
1057
Maxime Coquelin48a60922015-06-10 21:19:36 +02001058 return ret;
1059}
1060
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001061static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001062{
1063 struct device_node *np = pdev->dev.of_node;
1064 int id;
1065
1066 if (!np)
1067 return NULL;
1068
1069 id = of_alias_get_id(np, "serial");
Gerald Baezae5707912017-07-13 15:08:27 +00001070 if (id < 0) {
1071 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1072 return NULL;
1073 }
Maxime Coquelin48a60922015-06-10 21:19:36 +02001074
1075 if (WARN_ON(id >= STM32_MAX_PORTS))
1076 return NULL;
1077
Erwan Le Ray6fd9fff2020-05-20 15:39:32 +02001078 stm32_ports[id].hw_flow_control =
1079 of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
1080 of_property_read_bool (np, "uart-has-rtscts");
Maxime Coquelin48a60922015-06-10 21:19:36 +02001081 stm32_ports[id].port.line = id;
Erwan Le Ray4cc0ed62019-06-18 12:02:22 +02001082 stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
Erwan Le Rayd0a6a7b2019-06-18 12:02:25 +02001083 stm32_ports[id].cr3_irq = 0;
Gerald Baezae5707912017-07-13 15:08:27 +00001084 stm32_ports[id].last_res = RX_BUF_L;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001085 return &stm32_ports[id];
1086}
1087
1088#ifdef CONFIG_OF
1089static const struct of_device_id stm32_match[] = {
Alexandre TORGUEada86182016-09-15 18:42:33 +02001090 { .compatible = "st,stm32-uart", .data = &stm32f4_info},
Alexandre TORGUEada86182016-09-15 18:42:33 +02001091 { .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001092 { .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
Maxime Coquelin48a60922015-06-10 21:19:36 +02001093 {},
1094};
1095
1096MODULE_DEVICE_TABLE(of, stm32_match);
1097#endif
1098
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001099static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
1100 struct platform_device *pdev)
Alexandre TORGUE34891872016-09-15 18:42:40 +02001101{
1102 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1103 struct uart_port *port = &stm32port->port;
1104 struct device *dev = &pdev->dev;
1105 struct dma_slave_config config;
1106 struct dma_async_tx_descriptor *desc = NULL;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001107 int ret;
1108
1109 /* Request DMA RX channel */
1110 stm32port->rx_ch = dma_request_slave_channel(dev, "rx");
1111 if (!stm32port->rx_ch) {
1112 dev_info(dev, "rx dma alloc failed\n");
1113 return -ENODEV;
1114 }
1115 stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L,
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001116 &stm32port->rx_dma_buf,
1117 GFP_KERNEL);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001118 if (!stm32port->rx_buf) {
1119 ret = -ENOMEM;
1120 goto alloc_err;
1121 }
1122
1123 /* Configure DMA channel */
1124 memset(&config, 0, sizeof(config));
Arnd Bergmann8e5481d2016-09-23 21:38:51 +02001125 config.src_addr = port->mapbase + ofs->rdr;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001126 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1127
1128 ret = dmaengine_slave_config(stm32port->rx_ch, &config);
1129 if (ret < 0) {
1130 dev_err(dev, "rx dma channel config failed\n");
1131 ret = -ENODEV;
1132 goto config_err;
1133 }
1134
1135 /* Prepare a DMA cyclic transaction */
1136 desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch,
1137 stm32port->rx_dma_buf,
1138 RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM,
1139 DMA_PREP_INTERRUPT);
1140 if (!desc) {
1141 dev_err(dev, "rx dma prep cyclic failed\n");
1142 ret = -ENODEV;
1143 goto config_err;
1144 }
1145
1146 /* No callback as dma buffer is drained on usart interrupt */
1147 desc->callback = NULL;
1148 desc->callback_param = NULL;
1149
1150 /* Push current DMA transaction in the pending queue */
Erwan Le Raye7997f72021-01-06 17:21:56 +01001151 ret = dma_submit_error(dmaengine_submit(desc));
1152 if (ret) {
1153 dmaengine_terminate_sync(stm32port->rx_ch);
1154 goto config_err;
1155 }
Alexandre TORGUE34891872016-09-15 18:42:40 +02001156
1157 /* Issue pending DMA requests */
1158 dma_async_issue_pending(stm32port->rx_ch);
1159
1160 return 0;
1161
1162config_err:
1163 dma_free_coherent(&pdev->dev,
1164 RX_BUF_L, stm32port->rx_buf,
1165 stm32port->rx_dma_buf);
1166
1167alloc_err:
1168 dma_release_channel(stm32port->rx_ch);
1169 stm32port->rx_ch = NULL;
1170
1171 return ret;
1172}
1173
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001174static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
1175 struct platform_device *pdev)
Alexandre TORGUE34891872016-09-15 18:42:40 +02001176{
1177 struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1178 struct uart_port *port = &stm32port->port;
1179 struct device *dev = &pdev->dev;
1180 struct dma_slave_config config;
1181 int ret;
1182
1183 stm32port->tx_dma_busy = false;
1184
1185 /* Request DMA TX channel */
1186 stm32port->tx_ch = dma_request_slave_channel(dev, "tx");
1187 if (!stm32port->tx_ch) {
1188 dev_info(dev, "tx dma alloc failed\n");
1189 return -ENODEV;
1190 }
1191 stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L,
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001192 &stm32port->tx_dma_buf,
1193 GFP_KERNEL);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001194 if (!stm32port->tx_buf) {
1195 ret = -ENOMEM;
1196 goto alloc_err;
1197 }
1198
1199 /* Configure DMA channel */
1200 memset(&config, 0, sizeof(config));
Arnd Bergmann8e5481d2016-09-23 21:38:51 +02001201 config.dst_addr = port->mapbase + ofs->tdr;
Alexandre TORGUE34891872016-09-15 18:42:40 +02001202 config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1203
1204 ret = dmaengine_slave_config(stm32port->tx_ch, &config);
1205 if (ret < 0) {
1206 dev_err(dev, "tx dma channel config failed\n");
1207 ret = -ENODEV;
1208 goto config_err;
1209 }
1210
1211 return 0;
1212
1213config_err:
1214 dma_free_coherent(&pdev->dev,
1215 TX_BUF_L, stm32port->tx_buf,
1216 stm32port->tx_dma_buf);
1217
1218alloc_err:
1219 dma_release_channel(stm32port->tx_ch);
1220 stm32port->tx_ch = NULL;
1221
1222 return ret;
1223}
1224
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001225static int stm32_usart_serial_probe(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001226{
Alexandre TORGUEada86182016-09-15 18:42:33 +02001227 const struct of_device_id *match;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001228 struct stm32_port *stm32port;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001229 int ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001230
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001231 stm32port = stm32_usart_of_get_port(pdev);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001232 if (!stm32port)
1233 return -ENODEV;
1234
Alexandre TORGUEada86182016-09-15 18:42:33 +02001235 match = of_match_device(stm32_match, &pdev->dev);
1236 if (match && match->data)
1237 stm32port->info = (struct stm32_usart_info *)match->data;
1238 else
1239 return -EINVAL;
1240
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001241 ret = stm32_usart_init_port(stm32port, pdev);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001242 if (ret)
1243 return ret;
1244
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001245 if (stm32port->wakeirq > 0) {
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001246 ret = device_init_wakeup(&pdev->dev, true);
1247 if (ret)
1248 goto err_uninit;
Erwan Le Ray5297f272019-05-21 17:45:46 +02001249
1250 ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
1251 stm32port->wakeirq);
1252 if (ret)
1253 goto err_nowup;
1254
1255 device_set_wakeup_enable(&pdev->dev, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001256 }
1257
Maxime Coquelin48a60922015-06-10 21:19:36 +02001258 ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1259 if (ret)
Erwan Le Ray5297f272019-05-21 17:45:46 +02001260 goto err_wirq;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001261
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001262 ret = stm32_usart_of_dma_rx_probe(stm32port, pdev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001263 if (ret)
1264 dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n");
1265
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001266 ret = stm32_usart_of_dma_tx_probe(stm32port, pdev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001267 if (ret)
1268 dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n");
1269
Maxime Coquelin48a60922015-06-10 21:19:36 +02001270 platform_set_drvdata(pdev, &stm32port->port);
1271
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001272 pm_runtime_get_noresume(&pdev->dev);
1273 pm_runtime_set_active(&pdev->dev);
1274 pm_runtime_enable(&pdev->dev);
1275 pm_runtime_put_sync(&pdev->dev);
1276
Maxime Coquelin48a60922015-06-10 21:19:36 +02001277 return 0;
Fabrice Gasnierada80042017-07-13 15:08:29 +00001278
Erwan Le Ray5297f272019-05-21 17:45:46 +02001279err_wirq:
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001280 if (stm32port->wakeirq > 0)
Erwan Le Ray5297f272019-05-21 17:45:46 +02001281 dev_pm_clear_wake_irq(&pdev->dev);
1282
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001283err_nowup:
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001284 if (stm32port->wakeirq > 0)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001285 device_init_wakeup(&pdev->dev, false);
1286
Fabrice Gasnierada80042017-07-13 15:08:29 +00001287err_uninit:
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001288 stm32_usart_deinit_port(stm32port);
Fabrice Gasnierada80042017-07-13 15:08:29 +00001289
1290 return ret;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001291}
1292
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001293static int stm32_usart_serial_remove(struct platform_device *pdev)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001294{
1295 struct uart_port *port = platform_get_drvdata(pdev);
Alexandre TORGUE511c7b12016-09-15 18:42:38 +02001296 struct stm32_port *stm32_port = to_stm32_port(port);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001297 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001298 int err;
1299
1300 pm_runtime_get_sync(&pdev->dev);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001301
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001302 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001303
1304 if (stm32_port->rx_ch)
1305 dma_release_channel(stm32_port->rx_ch);
1306
1307 if (stm32_port->rx_dma_buf)
1308 dma_free_coherent(&pdev->dev,
1309 RX_BUF_L, stm32_port->rx_buf,
1310 stm32_port->rx_dma_buf);
1311
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001312 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
Alexandre TORGUE34891872016-09-15 18:42:40 +02001313
1314 if (stm32_port->tx_ch)
1315 dma_release_channel(stm32_port->tx_ch);
1316
1317 if (stm32_port->tx_dma_buf)
1318 dma_free_coherent(&pdev->dev,
1319 TX_BUF_L, stm32_port->tx_buf,
1320 stm32_port->tx_dma_buf);
Alexandre TORGUE511c7b12016-09-15 18:42:38 +02001321
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001322 if (stm32_port->wakeirq > 0) {
Erwan Le Ray5297f272019-05-21 17:45:46 +02001323 dev_pm_clear_wake_irq(&pdev->dev);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001324 device_init_wakeup(&pdev->dev, false);
Erwan Le Ray5297f272019-05-21 17:45:46 +02001325 }
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001326
Erwan Le Ray97f3a082021-01-06 17:22:02 +01001327 stm32_usart_deinit_port(stm32_port);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001328
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001329 err = uart_remove_one_port(&stm32_usart_driver, port);
1330
1331 pm_runtime_disable(&pdev->dev);
1332 pm_runtime_put_noidle(&pdev->dev);
1333
1334 return err;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001335}
1336
Maxime Coquelin48a60922015-06-10 21:19:36 +02001337#ifdef CONFIG_SERIAL_STM32_CONSOLE
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001338static void stm32_usart_console_putchar(struct uart_port *port, int ch)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001339{
Alexandre TORGUEada86182016-09-15 18:42:33 +02001340 struct stm32_port *stm32_port = to_stm32_port(port);
1341 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1342
1343 while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
Maxime Coquelin48a60922015-06-10 21:19:36 +02001344 cpu_relax();
1345
Alexandre TORGUEada86182016-09-15 18:42:33 +02001346 writel_relaxed(ch, port->membase + ofs->tdr);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001347}
1348
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001349static void stm32_usart_console_write(struct console *co, const char *s,
1350 unsigned int cnt)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001351{
1352 struct uart_port *port = &stm32_ports[co->index].port;
Alexandre TORGUEada86182016-09-15 18:42:33 +02001353 struct stm32_port *stm32_port = to_stm32_port(port);
1354 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001355 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
Maxime Coquelin48a60922015-06-10 21:19:36 +02001356 unsigned long flags;
1357 u32 old_cr1, new_cr1;
1358 int locked = 1;
1359
1360 local_irq_save(flags);
1361 if (port->sysrq)
1362 locked = 0;
1363 else if (oops_in_progress)
1364 locked = spin_trylock(&port->lock);
1365 else
1366 spin_lock(&port->lock);
1367
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001368 /* Save and disable interrupts, enable the transmitter */
Alexandre TORGUEada86182016-09-15 18:42:33 +02001369 old_cr1 = readl_relaxed(port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001370 new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
Alexandre TORGUE87f1f802016-09-15 18:42:42 +02001371 new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit);
Alexandre TORGUEada86182016-09-15 18:42:33 +02001372 writel_relaxed(new_cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001373
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001374 uart_console_write(port, s, cnt, stm32_usart_console_putchar);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001375
1376 /* Restore interrupt state */
Alexandre TORGUEada86182016-09-15 18:42:33 +02001377 writel_relaxed(old_cr1, port->membase + ofs->cr1);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001378
1379 if (locked)
1380 spin_unlock(&port->lock);
1381 local_irq_restore(flags);
1382}
1383
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001384static int stm32_usart_console_setup(struct console *co, char *options)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001385{
1386 struct stm32_port *stm32port;
1387 int baud = 9600;
1388 int bits = 8;
1389 int parity = 'n';
1390 int flow = 'n';
1391
1392 if (co->index >= STM32_MAX_PORTS)
1393 return -ENODEV;
1394
1395 stm32port = &stm32_ports[co->index];
1396
1397 /*
1398 * This driver does not support early console initialization
1399 * (use ARM early printk support instead), so we only expect
1400 * this to be called during the uart port registration when the
1401 * driver gets probed and the port should be mapped at that point.
1402 */
Erwan Le Ray92fc0022021-01-06 17:21:57 +01001403 if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001404 return -ENXIO;
1405
1406 if (options)
1407 uart_parse_options(options, &baud, &parity, &bits, &flow);
1408
1409 return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
1410}
1411
1412static struct console stm32_console = {
1413 .name = STM32_SERIAL_NAME,
1414 .device = uart_console_device,
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001415 .write = stm32_usart_console_write,
1416 .setup = stm32_usart_console_setup,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001417 .flags = CON_PRINTBUFFER,
1418 .index = -1,
1419 .data = &stm32_usart_driver,
1420};
1421
1422#define STM32_SERIAL_CONSOLE (&stm32_console)
1423
1424#else
1425#define STM32_SERIAL_CONSOLE NULL
1426#endif /* CONFIG_SERIAL_STM32_CONSOLE */
1427
1428static struct uart_driver stm32_usart_driver = {
1429 .driver_name = DRIVER_NAME,
1430 .dev_name = STM32_SERIAL_NAME,
1431 .major = 0,
1432 .minor = 0,
1433 .nr = STM32_MAX_PORTS,
1434 .cons = STM32_SERIAL_CONSOLE,
1435};
1436
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001437static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
1438 bool enable)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001439{
1440 struct stm32_port *stm32_port = to_stm32_port(port);
1441 struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1442 struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1443 u32 val;
1444
Erwan Le Ray2c58e562019-05-21 17:45:47 +02001445 if (stm32_port->wakeirq <= 0)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001446 return;
1447
1448 if (enable) {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001449 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1450 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001451 val = readl_relaxed(port->membase + ofs->cr3);
1452 val &= ~USART_CR3_WUS_MASK;
1453 /* Enable Wake up interrupt from low power on start bit */
1454 val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE;
1455 writel_relaxed(val, port->membase + ofs->cr3);
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001456 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001457 } else {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001458 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001459 }
1460}
1461
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001462static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001463{
1464 struct uart_port *port = dev_get_drvdata(dev);
1465
1466 uart_suspend_port(&stm32_usart_driver, port);
1467
1468 if (device_may_wakeup(dev))
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001469 stm32_usart_serial_en_wakeup(port, true);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001470 else
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001471 stm32_usart_serial_en_wakeup(port, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001472
Erwan Le Ray55484fc2020-05-19 11:41:04 +02001473 /*
1474 * When "no_console_suspend" is enabled, keep the pinctrl default state
1475 * and rely on bootloader stage to restore this state upon resume.
1476 * Otherwise, apply the idle or sleep states depending on wakeup
1477 * capabilities.
1478 */
1479 if (console_suspend_enabled || !uart_console(port)) {
1480 if (device_may_wakeup(dev))
1481 pinctrl_pm_select_idle_state(dev);
1482 else
1483 pinctrl_pm_select_sleep_state(dev);
1484 }
Erwan Le Ray94616d92019-06-13 15:49:53 +02001485
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001486 return 0;
1487}
1488
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001489static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001490{
1491 struct uart_port *port = dev_get_drvdata(dev);
1492
Erwan Le Ray94616d92019-06-13 15:49:53 +02001493 pinctrl_pm_select_default_state(dev);
1494
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001495 if (device_may_wakeup(dev))
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001496 stm32_usart_serial_en_wakeup(port, false);
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001497
1498 return uart_resume_port(&stm32_usart_driver, port);
1499}
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001500
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001501static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001502{
1503 struct uart_port *port = dev_get_drvdata(dev);
1504 struct stm32_port *stm32port = container_of(port,
1505 struct stm32_port, port);
1506
1507 clk_disable_unprepare(stm32port->clk);
1508
1509 return 0;
1510}
1511
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001512static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
Erwan Le Rayfb6dcef2019-06-13 15:49:54 +02001513{
1514 struct uart_port *port = dev_get_drvdata(dev);
1515 struct stm32_port *stm32port = container_of(port,
1516 struct stm32_port, port);
1517
1518 return clk_prepare_enable(stm32port->clk);
1519}
1520
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001521static const struct dev_pm_ops stm32_serial_pm_ops = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001522 SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
1523 stm32_usart_runtime_resume, NULL)
1524 SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
1525 stm32_usart_serial_resume)
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001526};
1527
Maxime Coquelin48a60922015-06-10 21:19:36 +02001528static struct platform_driver stm32_serial_driver = {
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001529 .probe = stm32_usart_serial_probe,
1530 .remove = stm32_usart_serial_remove,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001531 .driver = {
1532 .name = DRIVER_NAME,
Fabrice Gasnier270e5a72017-07-13 15:08:30 +00001533 .pm = &stm32_serial_pm_ops,
Maxime Coquelin48a60922015-06-10 21:19:36 +02001534 .of_match_table = of_match_ptr(stm32_match),
1535 },
1536};
1537
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001538static int __init stm32_usart_init(void)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001539{
1540 static char banner[] __initdata = "STM32 USART driver initialized";
1541 int ret;
1542
1543 pr_info("%s\n", banner);
1544
1545 ret = uart_register_driver(&stm32_usart_driver);
1546 if (ret)
1547 return ret;
1548
1549 ret = platform_driver_register(&stm32_serial_driver);
1550 if (ret)
1551 uart_unregister_driver(&stm32_usart_driver);
1552
1553 return ret;
1554}
1555
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001556static void __exit stm32_usart_exit(void)
Maxime Coquelin48a60922015-06-10 21:19:36 +02001557{
1558 platform_driver_unregister(&stm32_serial_driver);
1559 uart_unregister_driver(&stm32_usart_driver);
1560}
1561
Erwan Le Ray56f9a762021-01-06 17:21:58 +01001562module_init(stm32_usart_init);
1563module_exit(stm32_usart_exit);
Maxime Coquelin48a60922015-06-10 21:19:36 +02001564
1565MODULE_ALIAS("platform:" DRIVER_NAME);
1566MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
1567MODULE_LICENSE("GPL v2");