Greg Kroah-Hartman | e3b3d0f | 2017-11-06 18:11:51 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) Maxime Coquelin 2015 |
Bich HEMON | 3e5fcba | 2017-07-13 15:08:26 +0000 | [diff] [blame] | 4 | * Copyright (C) STMicroelectronics SA 2017 |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 5 | * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com> |
| 6 | * Gerald Baeza <gerald.baeza@st.com> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 7 | * |
| 8 | * Inspired by st-asc.c from STMicroelectronics (c) |
| 9 | */ |
| 10 | |
Maxime Coquelin | 6b596a8 | 2015-06-16 11:12:19 +0200 | [diff] [blame] | 11 | #if defined(CONFIG_SERIAL_STM32_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 12 | #define SUPPORT_SYSRQ |
| 13 | #endif |
| 14 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 15 | #include <linux/clk.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 16 | #include <linux/console.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 17 | #include <linux/delay.h> |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 18 | #include <linux/dma-direction.h> |
| 19 | #include <linux/dmaengine.h> |
| 20 | #include <linux/dma-mapping.h> |
| 21 | #include <linux/io.h> |
| 22 | #include <linux/iopoll.h> |
| 23 | #include <linux/irq.h> |
| 24 | #include <linux/module.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 25 | #include <linux/of.h> |
| 26 | #include <linux/of_platform.h> |
Erwan Le Ray | 94616d9 | 2019-06-13 15:49:53 +0200 | [diff] [blame^] | 27 | #include <linux/pinctrl/consumer.h> |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 28 | #include <linux/platform_device.h> |
| 29 | #include <linux/pm_runtime.h> |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 30 | #include <linux/pm_wakeirq.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 31 | #include <linux/serial_core.h> |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 32 | #include <linux/serial.h> |
| 33 | #include <linux/spinlock.h> |
| 34 | #include <linux/sysrq.h> |
| 35 | #include <linux/tty_flip.h> |
| 36 | #include <linux/tty.h> |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 37 | |
Alexandre TORGUE | bc5a0b5 | 2016-09-15 18:42:35 +0200 | [diff] [blame] | 38 | #include "stm32-usart.h" |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 39 | |
| 40 | static void stm32_stop_tx(struct uart_port *port); |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 41 | static void stm32_transmit_chars(struct uart_port *port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 42 | |
| 43 | static inline struct stm32_port *to_stm32_port(struct uart_port *port) |
| 44 | { |
| 45 | return container_of(port, struct stm32_port, port); |
| 46 | } |
| 47 | |
| 48 | static void stm32_set_bits(struct uart_port *port, u32 reg, u32 bits) |
| 49 | { |
| 50 | u32 val; |
| 51 | |
| 52 | val = readl_relaxed(port->membase + reg); |
| 53 | val |= bits; |
| 54 | writel_relaxed(val, port->membase + reg); |
| 55 | } |
| 56 | |
| 57 | static void stm32_clr_bits(struct uart_port *port, u32 reg, u32 bits) |
| 58 | { |
| 59 | u32 val; |
| 60 | |
| 61 | val = readl_relaxed(port->membase + reg); |
| 62 | val &= ~bits; |
| 63 | writel_relaxed(val, port->membase + reg); |
| 64 | } |
| 65 | |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 66 | static void stm32_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE, |
| 67 | u32 delay_DDE, u32 baud) |
| 68 | { |
| 69 | u32 rs485_deat_dedt; |
| 70 | u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT); |
| 71 | bool over8; |
| 72 | |
| 73 | *cr3 |= USART_CR3_DEM; |
| 74 | over8 = *cr1 & USART_CR1_OVER8; |
| 75 | |
| 76 | if (over8) |
| 77 | rs485_deat_dedt = delay_ADE * baud * 8; |
| 78 | else |
| 79 | rs485_deat_dedt = delay_ADE * baud * 16; |
| 80 | |
| 81 | rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); |
| 82 | rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? |
| 83 | rs485_deat_dedt_max : rs485_deat_dedt; |
| 84 | rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) & |
| 85 | USART_CR1_DEAT_MASK; |
| 86 | *cr1 |= rs485_deat_dedt; |
| 87 | |
| 88 | if (over8) |
| 89 | rs485_deat_dedt = delay_DDE * baud * 8; |
| 90 | else |
| 91 | rs485_deat_dedt = delay_DDE * baud * 16; |
| 92 | |
| 93 | rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000); |
| 94 | rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ? |
| 95 | rs485_deat_dedt_max : rs485_deat_dedt; |
| 96 | rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) & |
| 97 | USART_CR1_DEDT_MASK; |
| 98 | *cr1 |= rs485_deat_dedt; |
| 99 | } |
| 100 | |
| 101 | static int stm32_config_rs485(struct uart_port *port, |
| 102 | struct serial_rs485 *rs485conf) |
| 103 | { |
| 104 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 105 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 106 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
| 107 | u32 usartdiv, baud, cr1, cr3; |
| 108 | bool over8; |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 109 | |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 110 | stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
| 111 | |
| 112 | port->rs485 = *rs485conf; |
| 113 | |
| 114 | rs485conf->flags |= SER_RS485_RX_DURING_TX; |
| 115 | |
| 116 | if (rs485conf->flags & SER_RS485_ENABLED) { |
| 117 | cr1 = readl_relaxed(port->membase + ofs->cr1); |
| 118 | cr3 = readl_relaxed(port->membase + ofs->cr3); |
| 119 | usartdiv = readl_relaxed(port->membase + ofs->brr); |
| 120 | usartdiv = usartdiv & GENMASK(15, 0); |
| 121 | over8 = cr1 & USART_CR1_OVER8; |
| 122 | |
| 123 | if (over8) |
| 124 | usartdiv = usartdiv | (usartdiv & GENMASK(4, 0)) |
| 125 | << USART_BRR_04_R_SHIFT; |
| 126 | |
| 127 | baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv); |
| 128 | stm32_config_reg_rs485(&cr1, &cr3, |
| 129 | rs485conf->delay_rts_before_send, |
| 130 | rs485conf->delay_rts_after_send, baud); |
| 131 | |
| 132 | if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { |
| 133 | cr3 &= ~USART_CR3_DEP; |
| 134 | rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; |
| 135 | } else { |
| 136 | cr3 |= USART_CR3_DEP; |
| 137 | rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; |
| 138 | } |
| 139 | |
| 140 | writel_relaxed(cr3, port->membase + ofs->cr3); |
| 141 | writel_relaxed(cr1, port->membase + ofs->cr1); |
| 142 | } else { |
| 143 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DEM | USART_CR3_DEP); |
| 144 | stm32_clr_bits(port, ofs->cr1, |
| 145 | USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); |
| 146 | } |
| 147 | |
| 148 | stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 149 | |
| 150 | return 0; |
| 151 | } |
| 152 | |
| 153 | static int stm32_init_rs485(struct uart_port *port, |
| 154 | struct platform_device *pdev) |
| 155 | { |
| 156 | struct serial_rs485 *rs485conf = &port->rs485; |
| 157 | |
| 158 | rs485conf->flags = 0; |
| 159 | rs485conf->delay_rts_before_send = 0; |
| 160 | rs485conf->delay_rts_after_send = 0; |
| 161 | |
| 162 | if (!pdev->dev.of_node) |
| 163 | return -ENODEV; |
| 164 | |
| 165 | uart_get_rs485_mode(&pdev->dev, rs485conf); |
| 166 | |
| 167 | return 0; |
| 168 | } |
| 169 | |
Baoyou Xie | b97055b | 2016-09-26 19:58:56 +0800 | [diff] [blame] | 170 | static int stm32_pending_rx(struct uart_port *port, u32 *sr, int *last_res, |
| 171 | bool threaded) |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 172 | { |
| 173 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 174 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 175 | enum dma_status status; |
| 176 | struct dma_tx_state state; |
| 177 | |
| 178 | *sr = readl_relaxed(port->membase + ofs->isr); |
| 179 | |
| 180 | if (threaded && stm32_port->rx_ch) { |
| 181 | status = dmaengine_tx_status(stm32_port->rx_ch, |
| 182 | stm32_port->rx_ch->cookie, |
| 183 | &state); |
| 184 | if ((status == DMA_IN_PROGRESS) && |
| 185 | (*last_res != state.residue)) |
| 186 | return 1; |
| 187 | else |
| 188 | return 0; |
| 189 | } else if (*sr & USART_SR_RXNE) { |
| 190 | return 1; |
| 191 | } |
| 192 | return 0; |
| 193 | } |
| 194 | |
Erwan Le Ray | 6c5962f | 2019-05-21 17:45:43 +0200 | [diff] [blame] | 195 | static unsigned long stm32_get_char(struct uart_port *port, u32 *sr, |
| 196 | int *last_res) |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 197 | { |
| 198 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 199 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 200 | unsigned long c; |
| 201 | |
| 202 | if (stm32_port->rx_ch) { |
| 203 | c = stm32_port->rx_buf[RX_BUF_L - (*last_res)--]; |
| 204 | if ((*last_res) == 0) |
| 205 | *last_res = RX_BUF_L; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 206 | } else { |
Erwan Le Ray | 6c5962f | 2019-05-21 17:45:43 +0200 | [diff] [blame] | 207 | c = readl_relaxed(port->membase + ofs->rdr); |
| 208 | /* apply RDR data mask */ |
| 209 | c &= stm32_port->rdr_mask; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 210 | } |
Erwan Le Ray | 6c5962f | 2019-05-21 17:45:43 +0200 | [diff] [blame] | 211 | |
| 212 | return c; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | static void stm32_receive_chars(struct uart_port *port, bool threaded) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 216 | { |
| 217 | struct tty_port *tport = &port->state->port; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 218 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 219 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 220 | unsigned long c; |
| 221 | u32 sr; |
| 222 | char flag; |
| 223 | |
Andy Shevchenko | 29d6098 | 2017-08-13 17:47:41 +0300 | [diff] [blame] | 224 | if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 225 | pm_wakeup_event(tport->tty->dev, 0); |
| 226 | |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 227 | while (stm32_pending_rx(port, &sr, &stm32_port->last_res, threaded)) { |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 228 | sr |= USART_SR_DUMMY_RX; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 229 | flag = TTY_NORMAL; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 230 | |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 231 | /* |
| 232 | * Status bits has to be cleared before reading the RDR: |
| 233 | * In FIFO mode, reading the RDR will pop the next data |
| 234 | * (if any) along with its status bits into the SR. |
| 235 | * Not doing so leads to misalignement between RDR and SR, |
| 236 | * and clear status bits of the next rx data. |
| 237 | * |
| 238 | * Clear errors flags for stm32f7 and stm32h7 compatible |
| 239 | * devices. On stm32f4 compatible devices, the error bit is |
| 240 | * cleared by the sequence [read SR - read DR]. |
| 241 | */ |
| 242 | if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG) |
| 243 | stm32_clr_bits(port, ofs->icr, USART_ICR_ORECF | |
| 244 | USART_ICR_PECF | USART_ICR_FECF); |
| 245 | |
| 246 | c = stm32_get_char(port, &sr, &stm32_port->last_res); |
| 247 | port->icount.rx++; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 248 | if (sr & USART_SR_ERR_MASK) { |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 249 | if (sr & USART_SR_ORE) { |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 250 | port->icount.overrun++; |
| 251 | } else if (sr & USART_SR_PE) { |
| 252 | port->icount.parity++; |
| 253 | } else if (sr & USART_SR_FE) { |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 254 | /* Break detection if character is null */ |
| 255 | if (!c) { |
| 256 | port->icount.brk++; |
| 257 | if (uart_handle_break(port)) |
| 258 | continue; |
| 259 | } else { |
| 260 | port->icount.frame++; |
| 261 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 262 | } |
| 263 | |
| 264 | sr &= port->read_status_mask; |
| 265 | |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 266 | if (sr & USART_SR_PE) { |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 267 | flag = TTY_PARITY; |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 268 | } else if (sr & USART_SR_FE) { |
| 269 | if (!c) |
| 270 | flag = TTY_BREAK; |
| 271 | else |
| 272 | flag = TTY_FRAME; |
| 273 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | if (uart_handle_sysrq_char(port, c)) |
| 277 | continue; |
| 278 | uart_insert_char(port, sr, USART_SR_ORE, c, flag); |
| 279 | } |
| 280 | |
| 281 | spin_unlock(&port->lock); |
| 282 | tty_flip_buffer_push(tport); |
| 283 | spin_lock(&port->lock); |
| 284 | } |
| 285 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 286 | static void stm32_tx_dma_complete(void *arg) |
| 287 | { |
| 288 | struct uart_port *port = arg; |
| 289 | struct stm32_port *stm32port = to_stm32_port(port); |
| 290 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 291 | |
| 292 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 293 | stm32port->tx_dma_busy = false; |
| 294 | |
| 295 | /* Let's see if we have pending data to send */ |
| 296 | stm32_transmit_chars(port); |
| 297 | } |
| 298 | |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 299 | static void stm32_tx_interrupt_enable(struct uart_port *port) |
| 300 | { |
| 301 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 302 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 303 | |
| 304 | /* |
| 305 | * Enables TX FIFO threashold irq when FIFO is enabled, |
| 306 | * or TX empty irq when FIFO is disabled |
| 307 | */ |
| 308 | if (stm32_port->fifoen) |
| 309 | stm32_set_bits(port, ofs->cr3, USART_CR3_TXFTIE); |
| 310 | else |
| 311 | stm32_set_bits(port, ofs->cr1, USART_CR1_TXEIE); |
| 312 | } |
| 313 | |
| 314 | static void stm32_tx_interrupt_disable(struct uart_port *port) |
| 315 | { |
| 316 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 317 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 318 | |
| 319 | if (stm32_port->fifoen) |
| 320 | stm32_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE); |
| 321 | else |
| 322 | stm32_clr_bits(port, ofs->cr1, USART_CR1_TXEIE); |
| 323 | } |
| 324 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 325 | static void stm32_transmit_chars_pio(struct uart_port *port) |
| 326 | { |
| 327 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 328 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 329 | struct circ_buf *xmit = &port->state->xmit; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 330 | |
| 331 | if (stm32_port->tx_dma_busy) { |
| 332 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 333 | stm32_port->tx_dma_busy = false; |
| 334 | } |
| 335 | |
Erwan Le Ray | 5d9176e | 2019-06-18 12:02:23 +0200 | [diff] [blame] | 336 | while (!uart_circ_empty(xmit)) { |
| 337 | /* Check that TDR is empty before filling FIFO */ |
| 338 | if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) |
| 339 | break; |
| 340 | writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr); |
| 341 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
| 342 | port->icount.tx++; |
| 343 | } |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 344 | |
Erwan Le Ray | 5d9176e | 2019-06-18 12:02:23 +0200 | [diff] [blame] | 345 | /* rely on TXE irq (mask or unmask) for sending remaining data */ |
| 346 | if (uart_circ_empty(xmit)) |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 347 | stm32_tx_interrupt_disable(port); |
Erwan Le Ray | 5d9176e | 2019-06-18 12:02:23 +0200 | [diff] [blame] | 348 | else |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 349 | stm32_tx_interrupt_enable(port); |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 350 | } |
| 351 | |
| 352 | static void stm32_transmit_chars_dma(struct uart_port *port) |
| 353 | { |
| 354 | struct stm32_port *stm32port = to_stm32_port(port); |
| 355 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 356 | struct circ_buf *xmit = &port->state->xmit; |
| 357 | struct dma_async_tx_descriptor *desc = NULL; |
| 358 | dma_cookie_t cookie; |
| 359 | unsigned int count, i; |
| 360 | |
| 361 | if (stm32port->tx_dma_busy) |
| 362 | return; |
| 363 | |
| 364 | stm32port->tx_dma_busy = true; |
| 365 | |
| 366 | count = uart_circ_chars_pending(xmit); |
| 367 | |
| 368 | if (count > TX_BUF_L) |
| 369 | count = TX_BUF_L; |
| 370 | |
| 371 | if (xmit->tail < xmit->head) { |
| 372 | memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count); |
| 373 | } else { |
| 374 | size_t one = UART_XMIT_SIZE - xmit->tail; |
| 375 | size_t two; |
| 376 | |
| 377 | if (one > count) |
| 378 | one = count; |
| 379 | two = count - one; |
| 380 | |
| 381 | memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one); |
| 382 | if (two) |
| 383 | memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two); |
| 384 | } |
| 385 | |
| 386 | desc = dmaengine_prep_slave_single(stm32port->tx_ch, |
| 387 | stm32port->tx_dma_buf, |
| 388 | count, |
| 389 | DMA_MEM_TO_DEV, |
| 390 | DMA_PREP_INTERRUPT); |
| 391 | |
| 392 | if (!desc) { |
| 393 | for (i = count; i > 0; i--) |
| 394 | stm32_transmit_chars_pio(port); |
| 395 | return; |
| 396 | } |
| 397 | |
| 398 | desc->callback = stm32_tx_dma_complete; |
| 399 | desc->callback_param = port; |
| 400 | |
| 401 | /* Push current DMA TX transaction in the pending queue */ |
| 402 | cookie = dmaengine_submit(desc); |
| 403 | |
| 404 | /* Issue pending DMA TX requests */ |
| 405 | dma_async_issue_pending(stm32port->tx_ch); |
| 406 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 407 | stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 408 | |
| 409 | xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); |
| 410 | port->icount.tx += count; |
| 411 | } |
| 412 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 413 | static void stm32_transmit_chars(struct uart_port *port) |
| 414 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 415 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 416 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 417 | struct circ_buf *xmit = &port->state->xmit; |
| 418 | |
| 419 | if (port->x_char) { |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 420 | if (stm32_port->tx_dma_busy) |
| 421 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 422 | writel_relaxed(port->x_char, port->membase + ofs->tdr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 423 | port->x_char = 0; |
| 424 | port->icount.tx++; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 425 | if (stm32_port->tx_dma_busy) |
| 426 | stm32_set_bits(port, ofs->cr3, USART_CR3_DMAT); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 427 | return; |
| 428 | } |
| 429 | |
Erwan Le Ray | b83b957 | 2019-05-21 17:45:44 +0200 | [diff] [blame] | 430 | if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 431 | stm32_tx_interrupt_disable(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 432 | return; |
| 433 | } |
| 434 | |
Erwan Le Ray | 64c32ea | 2019-05-21 17:45:45 +0200 | [diff] [blame] | 435 | if (ofs->icr == UNDEF_REG) |
| 436 | stm32_clr_bits(port, ofs->isr, USART_SR_TC); |
| 437 | else |
| 438 | stm32_set_bits(port, ofs->icr, USART_ICR_TCCF); |
| 439 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 440 | if (stm32_port->tx_ch) |
| 441 | stm32_transmit_chars_dma(port); |
| 442 | else |
| 443 | stm32_transmit_chars_pio(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 444 | |
| 445 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 446 | uart_write_wakeup(port); |
| 447 | |
| 448 | if (uart_circ_empty(xmit)) |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 449 | stm32_tx_interrupt_disable(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 450 | } |
| 451 | |
| 452 | static irqreturn_t stm32_interrupt(int irq, void *ptr) |
| 453 | { |
| 454 | struct uart_port *port = ptr; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 455 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 456 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 457 | u32 sr; |
| 458 | |
Alexandre TORGUE | 01d32d7 | 2016-09-15 18:42:41 +0200 | [diff] [blame] | 459 | spin_lock(&port->lock); |
| 460 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 461 | sr = readl_relaxed(port->membase + ofs->isr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 462 | |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 463 | if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) |
| 464 | writel_relaxed(USART_ICR_RTOCF, |
| 465 | port->membase + ofs->icr); |
| 466 | |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 467 | if ((sr & USART_SR_WUF) && (ofs->icr != UNDEF_REG)) |
| 468 | writel_relaxed(USART_ICR_WUCF, |
| 469 | port->membase + ofs->icr); |
| 470 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 471 | if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) |
| 472 | stm32_receive_chars(port, false); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 473 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 474 | if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 475 | stm32_transmit_chars(port); |
| 476 | |
Alexandre TORGUE | 01d32d7 | 2016-09-15 18:42:41 +0200 | [diff] [blame] | 477 | spin_unlock(&port->lock); |
| 478 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 479 | if (stm32_port->rx_ch) |
| 480 | return IRQ_WAKE_THREAD; |
| 481 | else |
| 482 | return IRQ_HANDLED; |
| 483 | } |
| 484 | |
| 485 | static irqreturn_t stm32_threaded_interrupt(int irq, void *ptr) |
| 486 | { |
| 487 | struct uart_port *port = ptr; |
| 488 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 489 | |
| 490 | spin_lock(&port->lock); |
| 491 | |
| 492 | if (stm32_port->rx_ch) |
| 493 | stm32_receive_chars(port, true); |
| 494 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 495 | spin_unlock(&port->lock); |
| 496 | |
| 497 | return IRQ_HANDLED; |
| 498 | } |
| 499 | |
| 500 | static unsigned int stm32_tx_empty(struct uart_port *port) |
| 501 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 502 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 503 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 504 | |
| 505 | return readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 506 | } |
| 507 | |
| 508 | static void stm32_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 509 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 510 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 511 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 512 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 513 | if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS)) |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 514 | stm32_set_bits(port, ofs->cr3, USART_CR3_RTSE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 515 | else |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 516 | stm32_clr_bits(port, ofs->cr3, USART_CR3_RTSE); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 517 | } |
| 518 | |
| 519 | static unsigned int stm32_get_mctrl(struct uart_port *port) |
| 520 | { |
| 521 | /* This routine is used to get signals of: DCD, DSR, RI, and CTS */ |
| 522 | return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; |
| 523 | } |
| 524 | |
| 525 | /* Transmit stop */ |
| 526 | static void stm32_stop_tx(struct uart_port *port) |
| 527 | { |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 528 | stm32_tx_interrupt_disable(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 529 | } |
| 530 | |
| 531 | /* There are probably characters waiting to be transmitted. */ |
| 532 | static void stm32_start_tx(struct uart_port *port) |
| 533 | { |
| 534 | struct circ_buf *xmit = &port->state->xmit; |
| 535 | |
| 536 | if (uart_circ_empty(xmit)) |
| 537 | return; |
| 538 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 539 | stm32_transmit_chars(port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 540 | } |
| 541 | |
| 542 | /* Throttle the remote when input buffer is about to overflow. */ |
| 543 | static void stm32_throttle(struct uart_port *port) |
| 544 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 545 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 546 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 547 | unsigned long flags; |
| 548 | |
| 549 | spin_lock_irqsave(&port->lock, flags); |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 550 | stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 551 | if (stm32_port->cr3_irq) |
| 552 | stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); |
| 553 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 554 | spin_unlock_irqrestore(&port->lock, flags); |
| 555 | } |
| 556 | |
| 557 | /* Unthrottle the remote, the input buffer can now accept data. */ |
| 558 | static void stm32_unthrottle(struct uart_port *port) |
| 559 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 560 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 561 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 562 | unsigned long flags; |
| 563 | |
| 564 | spin_lock_irqsave(&port->lock, flags); |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 565 | stm32_set_bits(port, ofs->cr1, stm32_port->cr1_irq); |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 566 | if (stm32_port->cr3_irq) |
| 567 | stm32_set_bits(port, ofs->cr3, stm32_port->cr3_irq); |
| 568 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 569 | spin_unlock_irqrestore(&port->lock, flags); |
| 570 | } |
| 571 | |
| 572 | /* Receive stop */ |
| 573 | static void stm32_stop_rx(struct uart_port *port) |
| 574 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 575 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 576 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 577 | |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 578 | stm32_clr_bits(port, ofs->cr1, stm32_port->cr1_irq); |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 579 | if (stm32_port->cr3_irq) |
| 580 | stm32_clr_bits(port, ofs->cr3, stm32_port->cr3_irq); |
| 581 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 582 | } |
| 583 | |
| 584 | /* Handle breaks - ignored by us */ |
| 585 | static void stm32_break_ctl(struct uart_port *port, int break_state) |
| 586 | { |
| 587 | } |
| 588 | |
| 589 | static int stm32_startup(struct uart_port *port) |
| 590 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 591 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 592 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 593 | const char *name = to_platform_device(port->dev)->name; |
| 594 | u32 val; |
| 595 | int ret; |
| 596 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 597 | ret = request_threaded_irq(port->irq, stm32_interrupt, |
| 598 | stm32_threaded_interrupt, |
| 599 | IRQF_NO_SUSPEND, name, port); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 600 | if (ret) |
| 601 | return ret; |
| 602 | |
Erwan Le Ray | 84872dc | 2019-06-18 12:02:26 +0200 | [diff] [blame] | 603 | /* RX FIFO Flush */ |
| 604 | if (ofs->rqr != UNDEF_REG) |
| 605 | stm32_set_bits(port, ofs->rqr, USART_RQR_RXFRQ); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 606 | |
Erwan Le Ray | 84872dc | 2019-06-18 12:02:26 +0200 | [diff] [blame] | 607 | /* Tx and RX FIFO configuration */ |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 608 | if (stm32_port->fifoen) { |
| 609 | val = readl_relaxed(port->membase + ofs->cr3); |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 610 | val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK); |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 611 | val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT; |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 612 | val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT; |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 613 | writel_relaxed(val, port->membase + ofs->cr3); |
| 614 | } |
| 615 | |
Erwan Le Ray | 84872dc | 2019-06-18 12:02:26 +0200 | [diff] [blame] | 616 | /* RX FIFO enabling */ |
| 617 | val = stm32_port->cr1_irq | USART_CR1_RE; |
| 618 | if (stm32_port->fifoen) |
| 619 | val |= USART_CR1_FIFOEN; |
| 620 | stm32_set_bits(port, ofs->cr1, val); |
| 621 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 622 | return 0; |
| 623 | } |
| 624 | |
| 625 | static void stm32_shutdown(struct uart_port *port) |
| 626 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 627 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 628 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 629 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
Erwan Le Ray | 64c32ea | 2019-05-21 17:45:45 +0200 | [diff] [blame] | 630 | u32 val, isr; |
| 631 | int ret; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 632 | |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 633 | val = USART_CR1_TXEIE | USART_CR1_TE; |
| 634 | val |= stm32_port->cr1_irq | USART_CR1_RE; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 635 | val |= BIT(cfg->uart_enable_bit); |
Gerald Baeza | 351a762 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 636 | if (stm32_port->fifoen) |
| 637 | val |= USART_CR1_FIFOEN; |
Erwan Le Ray | 64c32ea | 2019-05-21 17:45:45 +0200 | [diff] [blame] | 638 | |
| 639 | ret = readl_relaxed_poll_timeout(port->membase + ofs->isr, |
| 640 | isr, (isr & USART_SR_TC), |
| 641 | 10, 100000); |
| 642 | |
| 643 | if (ret) |
| 644 | dev_err(port->dev, "transmission complete not set\n"); |
| 645 | |
Alexandre TORGUE | a14f66a | 2016-09-15 18:42:36 +0200 | [diff] [blame] | 646 | stm32_clr_bits(port, ofs->cr1, val); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 647 | |
| 648 | free_irq(port->irq, port); |
| 649 | } |
| 650 | |
YueHaibing | 929ffa4 | 2019-05-28 17:04:49 +0800 | [diff] [blame] | 651 | static unsigned int stm32_get_databits(struct ktermios *termios) |
Erwan Le Ray | c8a9d04 | 2019-05-21 17:45:41 +0200 | [diff] [blame] | 652 | { |
| 653 | unsigned int bits; |
| 654 | |
| 655 | tcflag_t cflag = termios->c_cflag; |
| 656 | |
| 657 | switch (cflag & CSIZE) { |
| 658 | /* |
| 659 | * CSIZE settings are not necessarily supported in hardware. |
| 660 | * CSIZE unsupported configurations are handled here to set word length |
| 661 | * to 8 bits word as default configuration and to print debug message. |
| 662 | */ |
| 663 | case CS5: |
| 664 | bits = 5; |
| 665 | break; |
| 666 | case CS6: |
| 667 | bits = 6; |
| 668 | break; |
| 669 | case CS7: |
| 670 | bits = 7; |
| 671 | break; |
| 672 | /* default including CS8 */ |
| 673 | default: |
| 674 | bits = 8; |
| 675 | break; |
| 676 | } |
| 677 | |
| 678 | return bits; |
| 679 | } |
| 680 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 681 | static void stm32_set_termios(struct uart_port *port, struct ktermios *termios, |
| 682 | struct ktermios *old) |
| 683 | { |
| 684 | struct stm32_port *stm32_port = to_stm32_port(port); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 685 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 686 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 687 | struct serial_rs485 *rs485conf = &port->rs485; |
Erwan Le Ray | c8a9d04 | 2019-05-21 17:45:41 +0200 | [diff] [blame] | 688 | unsigned int baud, bits; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 689 | u32 usartdiv, mantissa, fraction, oversampling; |
| 690 | tcflag_t cflag = termios->c_cflag; |
| 691 | u32 cr1, cr2, cr3; |
| 692 | unsigned long flags; |
| 693 | |
| 694 | if (!stm32_port->hw_flow_control) |
| 695 | cflag &= ~CRTSCTS; |
| 696 | |
| 697 | baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 8); |
| 698 | |
| 699 | spin_lock_irqsave(&port->lock, flags); |
| 700 | |
| 701 | /* Stop serial port and reset value */ |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 702 | writel_relaxed(0, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 703 | |
Erwan Le Ray | 84872dc | 2019-06-18 12:02:26 +0200 | [diff] [blame] | 704 | /* flush RX & TX FIFO */ |
| 705 | if (ofs->rqr != UNDEF_REG) |
| 706 | stm32_set_bits(port, ofs->rqr, |
| 707 | USART_RQR_TXFRQ | USART_RQR_RXFRQ); |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 708 | |
Erwan Le Ray | 84872dc | 2019-06-18 12:02:26 +0200 | [diff] [blame] | 709 | cr1 = USART_CR1_TE | USART_CR1_RE; |
Gerald Baeza | 351a762 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 710 | if (stm32_port->fifoen) |
| 711 | cr1 |= USART_CR1_FIFOEN; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 712 | cr2 = 0; |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 713 | cr3 = readl_relaxed(port->membase + ofs->cr3); |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 714 | cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 715 | | USART_CR3_TXFTCFG_MASK; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 716 | |
| 717 | if (cflag & CSTOPB) |
| 718 | cr2 |= USART_CR2_STOP_2B; |
| 719 | |
Erwan Le Ray | c8a9d04 | 2019-05-21 17:45:41 +0200 | [diff] [blame] | 720 | bits = stm32_get_databits(termios); |
Erwan Le Ray | 6c5962f | 2019-05-21 17:45:43 +0200 | [diff] [blame] | 721 | stm32_port->rdr_mask = (BIT(bits) - 1); |
Erwan Le Ray | c8a9d04 | 2019-05-21 17:45:41 +0200 | [diff] [blame] | 722 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 723 | if (cflag & PARENB) { |
Erwan Le Ray | c8a9d04 | 2019-05-21 17:45:41 +0200 | [diff] [blame] | 724 | bits++; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 725 | cr1 |= USART_CR1_PCE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 726 | } |
| 727 | |
Erwan Le Ray | c8a9d04 | 2019-05-21 17:45:41 +0200 | [diff] [blame] | 728 | /* |
| 729 | * Word length configuration: |
| 730 | * CS8 + parity, 9 bits word aka [M1:M0] = 0b01 |
| 731 | * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10 |
| 732 | * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00 |
| 733 | * M0 and M1 already cleared by cr1 initialization. |
| 734 | */ |
| 735 | if (bits == 9) |
| 736 | cr1 |= USART_CR1_M0; |
| 737 | else if ((bits == 7) && cfg->has_7bits_data) |
| 738 | cr1 |= USART_CR1_M1; |
| 739 | else if (bits != 8) |
| 740 | dev_dbg(port->dev, "Unsupported data bits config: %u bits\n" |
| 741 | , bits); |
| 742 | |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 743 | if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch || |
| 744 | stm32_port->fifoen)) { |
| 745 | if (cflag & CSTOPB) |
| 746 | bits = bits + 3; /* 1 start bit + 2 stop bits */ |
| 747 | else |
| 748 | bits = bits + 2; /* 1 start bit + 1 stop bit */ |
| 749 | |
| 750 | /* RX timeout irq to occur after last stop bit + bits */ |
| 751 | stm32_port->cr1_irq = USART_CR1_RTOIE; |
| 752 | writel_relaxed(bits, port->membase + ofs->rtor); |
| 753 | cr2 |= USART_CR2_RTOEN; |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 754 | /* Not using dma, enable fifo threshold irq */ |
| 755 | if (!stm32_port->rx_ch) |
| 756 | stm32_port->cr3_irq = USART_CR3_RXFTIE; |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 757 | } |
| 758 | |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 759 | cr1 |= stm32_port->cr1_irq; |
| 760 | cr3 |= stm32_port->cr3_irq; |
| 761 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 762 | if (cflag & PARODD) |
| 763 | cr1 |= USART_CR1_PS; |
| 764 | |
| 765 | port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS); |
| 766 | if (cflag & CRTSCTS) { |
| 767 | port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; |
Bich HEMON | 35abe98 | 2017-07-13 15:08:28 +0000 | [diff] [blame] | 768 | cr3 |= USART_CR3_CTSE | USART_CR3_RTSE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 769 | } |
| 770 | |
| 771 | usartdiv = DIV_ROUND_CLOSEST(port->uartclk, baud); |
| 772 | |
| 773 | /* |
| 774 | * The USART supports 16 or 8 times oversampling. |
| 775 | * By default we prefer 16 times oversampling, so that the receiver |
| 776 | * has a better tolerance to clock deviations. |
| 777 | * 8 times oversampling is only used to achieve higher speeds. |
| 778 | */ |
| 779 | if (usartdiv < 16) { |
| 780 | oversampling = 8; |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 781 | cr1 |= USART_CR1_OVER8; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 782 | stm32_set_bits(port, ofs->cr1, USART_CR1_OVER8); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 783 | } else { |
| 784 | oversampling = 16; |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 785 | cr1 &= ~USART_CR1_OVER8; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 786 | stm32_clr_bits(port, ofs->cr1, USART_CR1_OVER8); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 787 | } |
| 788 | |
| 789 | mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT; |
| 790 | fraction = usartdiv % oversampling; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 791 | writel_relaxed(mantissa | fraction, port->membase + ofs->brr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 792 | |
| 793 | uart_update_timeout(port, cflag, baud); |
| 794 | |
| 795 | port->read_status_mask = USART_SR_ORE; |
| 796 | if (termios->c_iflag & INPCK) |
| 797 | port->read_status_mask |= USART_SR_PE | USART_SR_FE; |
| 798 | if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 799 | port->read_status_mask |= USART_SR_FE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 800 | |
| 801 | /* Characters to ignore */ |
| 802 | port->ignore_status_mask = 0; |
| 803 | if (termios->c_iflag & IGNPAR) |
| 804 | port->ignore_status_mask = USART_SR_PE | USART_SR_FE; |
| 805 | if (termios->c_iflag & IGNBRK) { |
Erwan Le Ray | 4f01d83 | 2019-05-21 17:45:42 +0200 | [diff] [blame] | 806 | port->ignore_status_mask |= USART_SR_FE; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 807 | /* |
| 808 | * If we're ignoring parity and break indicators, |
| 809 | * ignore overruns too (for real raw support). |
| 810 | */ |
| 811 | if (termios->c_iflag & IGNPAR) |
| 812 | port->ignore_status_mask |= USART_SR_ORE; |
| 813 | } |
| 814 | |
| 815 | /* Ignore all characters if CREAD is not set */ |
| 816 | if ((termios->c_cflag & CREAD) == 0) |
| 817 | port->ignore_status_mask |= USART_SR_DUMMY_RX; |
| 818 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 819 | if (stm32_port->rx_ch) |
| 820 | cr3 |= USART_CR3_DMAR; |
| 821 | |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 822 | if (rs485conf->flags & SER_RS485_ENABLED) { |
| 823 | stm32_config_reg_rs485(&cr1, &cr3, |
| 824 | rs485conf->delay_rts_before_send, |
| 825 | rs485conf->delay_rts_after_send, baud); |
| 826 | if (rs485conf->flags & SER_RS485_RTS_ON_SEND) { |
| 827 | cr3 &= ~USART_CR3_DEP; |
| 828 | rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND; |
| 829 | } else { |
| 830 | cr3 |= USART_CR3_DEP; |
| 831 | rs485conf->flags |= SER_RS485_RTS_AFTER_SEND; |
| 832 | } |
| 833 | |
| 834 | } else { |
| 835 | cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP); |
| 836 | cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); |
| 837 | } |
| 838 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 839 | writel_relaxed(cr3, port->membase + ofs->cr3); |
| 840 | writel_relaxed(cr2, port->membase + ofs->cr2); |
| 841 | writel_relaxed(cr1, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 842 | |
Bich HEMON | 1bcda09 | 2018-03-12 09:50:05 +0000 | [diff] [blame] | 843 | stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 844 | spin_unlock_irqrestore(&port->lock, flags); |
| 845 | } |
| 846 | |
| 847 | static const char *stm32_type(struct uart_port *port) |
| 848 | { |
| 849 | return (port->type == PORT_STM32) ? DRIVER_NAME : NULL; |
| 850 | } |
| 851 | |
| 852 | static void stm32_release_port(struct uart_port *port) |
| 853 | { |
| 854 | } |
| 855 | |
| 856 | static int stm32_request_port(struct uart_port *port) |
| 857 | { |
| 858 | return 0; |
| 859 | } |
| 860 | |
| 861 | static void stm32_config_port(struct uart_port *port, int flags) |
| 862 | { |
| 863 | if (flags & UART_CONFIG_TYPE) |
| 864 | port->type = PORT_STM32; |
| 865 | } |
| 866 | |
| 867 | static int |
| 868 | stm32_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 869 | { |
| 870 | /* No user changeable parameters */ |
| 871 | return -EINVAL; |
| 872 | } |
| 873 | |
| 874 | static void stm32_pm(struct uart_port *port, unsigned int state, |
| 875 | unsigned int oldstate) |
| 876 | { |
| 877 | struct stm32_port *stm32port = container_of(port, |
| 878 | struct stm32_port, port); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 879 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 880 | struct stm32_usart_config *cfg = &stm32port->info->cfg; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 881 | unsigned long flags = 0; |
| 882 | |
| 883 | switch (state) { |
| 884 | case UART_PM_STATE_ON: |
| 885 | clk_prepare_enable(stm32port->clk); |
| 886 | break; |
| 887 | case UART_PM_STATE_OFF: |
| 888 | spin_lock_irqsave(&port->lock, flags); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 889 | stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 890 | spin_unlock_irqrestore(&port->lock, flags); |
| 891 | clk_disable_unprepare(stm32port->clk); |
| 892 | break; |
| 893 | } |
| 894 | } |
| 895 | |
| 896 | static const struct uart_ops stm32_uart_ops = { |
| 897 | .tx_empty = stm32_tx_empty, |
| 898 | .set_mctrl = stm32_set_mctrl, |
| 899 | .get_mctrl = stm32_get_mctrl, |
| 900 | .stop_tx = stm32_stop_tx, |
| 901 | .start_tx = stm32_start_tx, |
| 902 | .throttle = stm32_throttle, |
| 903 | .unthrottle = stm32_unthrottle, |
| 904 | .stop_rx = stm32_stop_rx, |
| 905 | .break_ctl = stm32_break_ctl, |
| 906 | .startup = stm32_startup, |
| 907 | .shutdown = stm32_shutdown, |
| 908 | .set_termios = stm32_set_termios, |
| 909 | .pm = stm32_pm, |
| 910 | .type = stm32_type, |
| 911 | .release_port = stm32_release_port, |
| 912 | .request_port = stm32_request_port, |
| 913 | .config_port = stm32_config_port, |
| 914 | .verify_port = stm32_verify_port, |
| 915 | }; |
| 916 | |
| 917 | static int stm32_init_port(struct stm32_port *stm32port, |
| 918 | struct platform_device *pdev) |
| 919 | { |
| 920 | struct uart_port *port = &stm32port->port; |
| 921 | struct resource *res; |
| 922 | int ret; |
| 923 | |
| 924 | port->iotype = UPIO_MEM; |
| 925 | port->flags = UPF_BOOT_AUTOCONF; |
| 926 | port->ops = &stm32_uart_ops; |
| 927 | port->dev = &pdev->dev; |
Erwan Le Ray | d075719 | 2019-06-18 12:02:24 +0200 | [diff] [blame] | 928 | port->fifosize = stm32port->info->cfg.fifosize; |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 929 | |
| 930 | ret = platform_get_irq(pdev, 0); |
| 931 | if (ret <= 0) { |
| 932 | if (ret != -EPROBE_DEFER) |
| 933 | dev_err(&pdev->dev, "Can't get event IRQ: %d\n", ret); |
| 934 | return ret ? ret : -ENODEV; |
| 935 | } |
| 936 | port->irq = ret; |
| 937 | |
Bich HEMON | 7d8f686 | 2018-03-15 08:44:46 +0000 | [diff] [blame] | 938 | port->rs485_config = stm32_config_rs485; |
| 939 | |
| 940 | stm32_init_rs485(port, pdev); |
| 941 | |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 942 | if (stm32port->info->cfg.has_wakeup) { |
| 943 | stm32port->wakeirq = platform_get_irq(pdev, 1); |
| 944 | if (stm32port->wakeirq <= 0 && stm32port->wakeirq != -ENXIO) { |
| 945 | if (stm32port->wakeirq != -EPROBE_DEFER) |
| 946 | dev_err(&pdev->dev, |
| 947 | "Can't get event wake IRQ: %d\n", |
| 948 | stm32port->wakeirq); |
| 949 | return stm32port->wakeirq ? stm32port->wakeirq : |
| 950 | -ENODEV; |
| 951 | } |
| 952 | } |
| 953 | |
Gerald Baeza | 351a762 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 954 | stm32port->fifoen = stm32port->info->cfg.has_fifo; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 955 | |
| 956 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 957 | port->membase = devm_ioremap_resource(&pdev->dev, res); |
| 958 | if (IS_ERR(port->membase)) |
| 959 | return PTR_ERR(port->membase); |
| 960 | port->mapbase = res->start; |
| 961 | |
| 962 | spin_lock_init(&port->lock); |
| 963 | |
| 964 | stm32port->clk = devm_clk_get(&pdev->dev, NULL); |
| 965 | if (IS_ERR(stm32port->clk)) |
| 966 | return PTR_ERR(stm32port->clk); |
| 967 | |
| 968 | /* Ensure that clk rate is correct by enabling the clk */ |
| 969 | ret = clk_prepare_enable(stm32port->clk); |
| 970 | if (ret) |
| 971 | return ret; |
| 972 | |
| 973 | stm32port->port.uartclk = clk_get_rate(stm32port->clk); |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 974 | if (!stm32port->port.uartclk) { |
| 975 | clk_disable_unprepare(stm32port->clk); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 976 | ret = -EINVAL; |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 977 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 978 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 979 | return ret; |
| 980 | } |
| 981 | |
| 982 | static struct stm32_port *stm32_of_get_stm32_port(struct platform_device *pdev) |
| 983 | { |
| 984 | struct device_node *np = pdev->dev.of_node; |
| 985 | int id; |
| 986 | |
| 987 | if (!np) |
| 988 | return NULL; |
| 989 | |
| 990 | id = of_alias_get_id(np, "serial"); |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 991 | if (id < 0) { |
| 992 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id); |
| 993 | return NULL; |
| 994 | } |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 995 | |
| 996 | if (WARN_ON(id >= STM32_MAX_PORTS)) |
| 997 | return NULL; |
| 998 | |
| 999 | stm32_ports[id].hw_flow_control = of_property_read_bool(np, |
Alexandre TORGUE | 59bed2d | 2016-09-15 18:42:37 +0200 | [diff] [blame] | 1000 | "st,hw-flow-ctrl"); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1001 | stm32_ports[id].port.line = id; |
Erwan Le Ray | 4cc0ed6 | 2019-06-18 12:02:22 +0200 | [diff] [blame] | 1002 | stm32_ports[id].cr1_irq = USART_CR1_RXNEIE; |
Erwan Le Ray | d0a6a7b | 2019-06-18 12:02:25 +0200 | [diff] [blame] | 1003 | stm32_ports[id].cr3_irq = 0; |
Gerald Baeza | e570791 | 2017-07-13 15:08:27 +0000 | [diff] [blame] | 1004 | stm32_ports[id].last_res = RX_BUF_L; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1005 | return &stm32_ports[id]; |
| 1006 | } |
| 1007 | |
| 1008 | #ifdef CONFIG_OF |
| 1009 | static const struct of_device_id stm32_match[] = { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1010 | { .compatible = "st,stm32-uart", .data = &stm32f4_info}, |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1011 | { .compatible = "st,stm32f7-uart", .data = &stm32f7_info}, |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1012 | { .compatible = "st,stm32h7-uart", .data = &stm32h7_info}, |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1013 | {}, |
| 1014 | }; |
| 1015 | |
| 1016 | MODULE_DEVICE_TABLE(of, stm32_match); |
| 1017 | #endif |
| 1018 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 1019 | static int stm32_of_dma_rx_probe(struct stm32_port *stm32port, |
| 1020 | struct platform_device *pdev) |
| 1021 | { |
| 1022 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 1023 | struct uart_port *port = &stm32port->port; |
| 1024 | struct device *dev = &pdev->dev; |
| 1025 | struct dma_slave_config config; |
| 1026 | struct dma_async_tx_descriptor *desc = NULL; |
| 1027 | dma_cookie_t cookie; |
| 1028 | int ret; |
| 1029 | |
| 1030 | /* Request DMA RX channel */ |
| 1031 | stm32port->rx_ch = dma_request_slave_channel(dev, "rx"); |
| 1032 | if (!stm32port->rx_ch) { |
| 1033 | dev_info(dev, "rx dma alloc failed\n"); |
| 1034 | return -ENODEV; |
| 1035 | } |
| 1036 | stm32port->rx_buf = dma_alloc_coherent(&pdev->dev, RX_BUF_L, |
| 1037 | &stm32port->rx_dma_buf, |
| 1038 | GFP_KERNEL); |
| 1039 | if (!stm32port->rx_buf) { |
| 1040 | ret = -ENOMEM; |
| 1041 | goto alloc_err; |
| 1042 | } |
| 1043 | |
| 1044 | /* Configure DMA channel */ |
| 1045 | memset(&config, 0, sizeof(config)); |
Arnd Bergmann | 8e5481d | 2016-09-23 21:38:51 +0200 | [diff] [blame] | 1046 | config.src_addr = port->mapbase + ofs->rdr; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 1047 | config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 1048 | |
| 1049 | ret = dmaengine_slave_config(stm32port->rx_ch, &config); |
| 1050 | if (ret < 0) { |
| 1051 | dev_err(dev, "rx dma channel config failed\n"); |
| 1052 | ret = -ENODEV; |
| 1053 | goto config_err; |
| 1054 | } |
| 1055 | |
| 1056 | /* Prepare a DMA cyclic transaction */ |
| 1057 | desc = dmaengine_prep_dma_cyclic(stm32port->rx_ch, |
| 1058 | stm32port->rx_dma_buf, |
| 1059 | RX_BUF_L, RX_BUF_P, DMA_DEV_TO_MEM, |
| 1060 | DMA_PREP_INTERRUPT); |
| 1061 | if (!desc) { |
| 1062 | dev_err(dev, "rx dma prep cyclic failed\n"); |
| 1063 | ret = -ENODEV; |
| 1064 | goto config_err; |
| 1065 | } |
| 1066 | |
| 1067 | /* No callback as dma buffer is drained on usart interrupt */ |
| 1068 | desc->callback = NULL; |
| 1069 | desc->callback_param = NULL; |
| 1070 | |
| 1071 | /* Push current DMA transaction in the pending queue */ |
| 1072 | cookie = dmaengine_submit(desc); |
| 1073 | |
| 1074 | /* Issue pending DMA requests */ |
| 1075 | dma_async_issue_pending(stm32port->rx_ch); |
| 1076 | |
| 1077 | return 0; |
| 1078 | |
| 1079 | config_err: |
| 1080 | dma_free_coherent(&pdev->dev, |
| 1081 | RX_BUF_L, stm32port->rx_buf, |
| 1082 | stm32port->rx_dma_buf); |
| 1083 | |
| 1084 | alloc_err: |
| 1085 | dma_release_channel(stm32port->rx_ch); |
| 1086 | stm32port->rx_ch = NULL; |
| 1087 | |
| 1088 | return ret; |
| 1089 | } |
| 1090 | |
| 1091 | static int stm32_of_dma_tx_probe(struct stm32_port *stm32port, |
| 1092 | struct platform_device *pdev) |
| 1093 | { |
| 1094 | struct stm32_usart_offsets *ofs = &stm32port->info->ofs; |
| 1095 | struct uart_port *port = &stm32port->port; |
| 1096 | struct device *dev = &pdev->dev; |
| 1097 | struct dma_slave_config config; |
| 1098 | int ret; |
| 1099 | |
| 1100 | stm32port->tx_dma_busy = false; |
| 1101 | |
| 1102 | /* Request DMA TX channel */ |
| 1103 | stm32port->tx_ch = dma_request_slave_channel(dev, "tx"); |
| 1104 | if (!stm32port->tx_ch) { |
| 1105 | dev_info(dev, "tx dma alloc failed\n"); |
| 1106 | return -ENODEV; |
| 1107 | } |
| 1108 | stm32port->tx_buf = dma_alloc_coherent(&pdev->dev, TX_BUF_L, |
| 1109 | &stm32port->tx_dma_buf, |
| 1110 | GFP_KERNEL); |
| 1111 | if (!stm32port->tx_buf) { |
| 1112 | ret = -ENOMEM; |
| 1113 | goto alloc_err; |
| 1114 | } |
| 1115 | |
| 1116 | /* Configure DMA channel */ |
| 1117 | memset(&config, 0, sizeof(config)); |
Arnd Bergmann | 8e5481d | 2016-09-23 21:38:51 +0200 | [diff] [blame] | 1118 | config.dst_addr = port->mapbase + ofs->tdr; |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 1119 | config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 1120 | |
| 1121 | ret = dmaengine_slave_config(stm32port->tx_ch, &config); |
| 1122 | if (ret < 0) { |
| 1123 | dev_err(dev, "tx dma channel config failed\n"); |
| 1124 | ret = -ENODEV; |
| 1125 | goto config_err; |
| 1126 | } |
| 1127 | |
| 1128 | return 0; |
| 1129 | |
| 1130 | config_err: |
| 1131 | dma_free_coherent(&pdev->dev, |
| 1132 | TX_BUF_L, stm32port->tx_buf, |
| 1133 | stm32port->tx_dma_buf); |
| 1134 | |
| 1135 | alloc_err: |
| 1136 | dma_release_channel(stm32port->tx_ch); |
| 1137 | stm32port->tx_ch = NULL; |
| 1138 | |
| 1139 | return ret; |
| 1140 | } |
| 1141 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1142 | static int stm32_serial_probe(struct platform_device *pdev) |
| 1143 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1144 | const struct of_device_id *match; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1145 | struct stm32_port *stm32port; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1146 | int ret; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1147 | |
| 1148 | stm32port = stm32_of_get_stm32_port(pdev); |
| 1149 | if (!stm32port) |
| 1150 | return -ENODEV; |
| 1151 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1152 | match = of_match_device(stm32_match, &pdev->dev); |
| 1153 | if (match && match->data) |
| 1154 | stm32port->info = (struct stm32_usart_info *)match->data; |
| 1155 | else |
| 1156 | return -EINVAL; |
| 1157 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1158 | ret = stm32_init_port(stm32port, pdev); |
| 1159 | if (ret) |
| 1160 | return ret; |
| 1161 | |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 1162 | if (stm32port->wakeirq > 0) { |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1163 | ret = device_init_wakeup(&pdev->dev, true); |
| 1164 | if (ret) |
| 1165 | goto err_uninit; |
Erwan Le Ray | 5297f27 | 2019-05-21 17:45:46 +0200 | [diff] [blame] | 1166 | |
| 1167 | ret = dev_pm_set_dedicated_wake_irq(&pdev->dev, |
| 1168 | stm32port->wakeirq); |
| 1169 | if (ret) |
| 1170 | goto err_nowup; |
| 1171 | |
| 1172 | device_set_wakeup_enable(&pdev->dev, false); |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1173 | } |
| 1174 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1175 | ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port); |
| 1176 | if (ret) |
Erwan Le Ray | 5297f27 | 2019-05-21 17:45:46 +0200 | [diff] [blame] | 1177 | goto err_wirq; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1178 | |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 1179 | ret = stm32_of_dma_rx_probe(stm32port, pdev); |
| 1180 | if (ret) |
| 1181 | dev_info(&pdev->dev, "interrupt mode used for rx (no dma)\n"); |
| 1182 | |
| 1183 | ret = stm32_of_dma_tx_probe(stm32port, pdev); |
| 1184 | if (ret) |
| 1185 | dev_info(&pdev->dev, "interrupt mode used for tx (no dma)\n"); |
| 1186 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1187 | platform_set_drvdata(pdev, &stm32port->port); |
| 1188 | |
| 1189 | return 0; |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 1190 | |
Erwan Le Ray | 5297f27 | 2019-05-21 17:45:46 +0200 | [diff] [blame] | 1191 | err_wirq: |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 1192 | if (stm32port->wakeirq > 0) |
Erwan Le Ray | 5297f27 | 2019-05-21 17:45:46 +0200 | [diff] [blame] | 1193 | dev_pm_clear_wake_irq(&pdev->dev); |
| 1194 | |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1195 | err_nowup: |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 1196 | if (stm32port->wakeirq > 0) |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1197 | device_init_wakeup(&pdev->dev, false); |
| 1198 | |
Fabrice Gasnier | ada8004 | 2017-07-13 15:08:29 +0000 | [diff] [blame] | 1199 | err_uninit: |
| 1200 | clk_disable_unprepare(stm32port->clk); |
| 1201 | |
| 1202 | return ret; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1203 | } |
| 1204 | |
| 1205 | static int stm32_serial_remove(struct platform_device *pdev) |
| 1206 | { |
| 1207 | struct uart_port *port = platform_get_drvdata(pdev); |
Alexandre TORGUE | 511c7b1 | 2016-09-15 18:42:38 +0200 | [diff] [blame] | 1208 | struct stm32_port *stm32_port = to_stm32_port(port); |
Alexandre TORGUE | 3489187 | 2016-09-15 18:42:40 +0200 | [diff] [blame] | 1209 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 1210 | |
| 1211 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAR); |
| 1212 | |
| 1213 | if (stm32_port->rx_ch) |
| 1214 | dma_release_channel(stm32_port->rx_ch); |
| 1215 | |
| 1216 | if (stm32_port->rx_dma_buf) |
| 1217 | dma_free_coherent(&pdev->dev, |
| 1218 | RX_BUF_L, stm32_port->rx_buf, |
| 1219 | stm32_port->rx_dma_buf); |
| 1220 | |
| 1221 | stm32_clr_bits(port, ofs->cr3, USART_CR3_DMAT); |
| 1222 | |
| 1223 | if (stm32_port->tx_ch) |
| 1224 | dma_release_channel(stm32_port->tx_ch); |
| 1225 | |
| 1226 | if (stm32_port->tx_dma_buf) |
| 1227 | dma_free_coherent(&pdev->dev, |
| 1228 | TX_BUF_L, stm32_port->tx_buf, |
| 1229 | stm32_port->tx_dma_buf); |
Alexandre TORGUE | 511c7b1 | 2016-09-15 18:42:38 +0200 | [diff] [blame] | 1230 | |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 1231 | if (stm32_port->wakeirq > 0) { |
Erwan Le Ray | 5297f27 | 2019-05-21 17:45:46 +0200 | [diff] [blame] | 1232 | dev_pm_clear_wake_irq(&pdev->dev); |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1233 | device_init_wakeup(&pdev->dev, false); |
Erwan Le Ray | 5297f27 | 2019-05-21 17:45:46 +0200 | [diff] [blame] | 1234 | } |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1235 | |
Alexandre TORGUE | 511c7b1 | 2016-09-15 18:42:38 +0200 | [diff] [blame] | 1236 | clk_disable_unprepare(stm32_port->clk); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1237 | |
| 1238 | return uart_remove_one_port(&stm32_usart_driver, port); |
| 1239 | } |
| 1240 | |
| 1241 | |
| 1242 | #ifdef CONFIG_SERIAL_STM32_CONSOLE |
| 1243 | static void stm32_console_putchar(struct uart_port *port, int ch) |
| 1244 | { |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1245 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 1246 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 1247 | |
| 1248 | while (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE)) |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1249 | cpu_relax(); |
| 1250 | |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1251 | writel_relaxed(ch, port->membase + ofs->tdr); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1252 | } |
| 1253 | |
| 1254 | static void stm32_console_write(struct console *co, const char *s, unsigned cnt) |
| 1255 | { |
| 1256 | struct uart_port *port = &stm32_ports[co->index].port; |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1257 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 1258 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 1259 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1260 | unsigned long flags; |
| 1261 | u32 old_cr1, new_cr1; |
| 1262 | int locked = 1; |
| 1263 | |
| 1264 | local_irq_save(flags); |
| 1265 | if (port->sysrq) |
| 1266 | locked = 0; |
| 1267 | else if (oops_in_progress) |
| 1268 | locked = spin_trylock(&port->lock); |
| 1269 | else |
| 1270 | spin_lock(&port->lock); |
| 1271 | |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 1272 | /* Save and disable interrupts, enable the transmitter */ |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1273 | old_cr1 = readl_relaxed(port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1274 | new_cr1 = old_cr1 & ~USART_CR1_IE_MASK; |
Alexandre TORGUE | 87f1f80 | 2016-09-15 18:42:42 +0200 | [diff] [blame] | 1275 | new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit); |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1276 | writel_relaxed(new_cr1, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1277 | |
| 1278 | uart_console_write(port, s, cnt, stm32_console_putchar); |
| 1279 | |
| 1280 | /* Restore interrupt state */ |
Alexandre TORGUE | ada8618 | 2016-09-15 18:42:33 +0200 | [diff] [blame] | 1281 | writel_relaxed(old_cr1, port->membase + ofs->cr1); |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1282 | |
| 1283 | if (locked) |
| 1284 | spin_unlock(&port->lock); |
| 1285 | local_irq_restore(flags); |
| 1286 | } |
| 1287 | |
| 1288 | static int stm32_console_setup(struct console *co, char *options) |
| 1289 | { |
| 1290 | struct stm32_port *stm32port; |
| 1291 | int baud = 9600; |
| 1292 | int bits = 8; |
| 1293 | int parity = 'n'; |
| 1294 | int flow = 'n'; |
| 1295 | |
| 1296 | if (co->index >= STM32_MAX_PORTS) |
| 1297 | return -ENODEV; |
| 1298 | |
| 1299 | stm32port = &stm32_ports[co->index]; |
| 1300 | |
| 1301 | /* |
| 1302 | * This driver does not support early console initialization |
| 1303 | * (use ARM early printk support instead), so we only expect |
| 1304 | * this to be called during the uart port registration when the |
| 1305 | * driver gets probed and the port should be mapped at that point. |
| 1306 | */ |
| 1307 | if (stm32port->port.mapbase == 0 || stm32port->port.membase == NULL) |
| 1308 | return -ENXIO; |
| 1309 | |
| 1310 | if (options) |
| 1311 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 1312 | |
| 1313 | return uart_set_options(&stm32port->port, co, baud, parity, bits, flow); |
| 1314 | } |
| 1315 | |
| 1316 | static struct console stm32_console = { |
| 1317 | .name = STM32_SERIAL_NAME, |
| 1318 | .device = uart_console_device, |
| 1319 | .write = stm32_console_write, |
| 1320 | .setup = stm32_console_setup, |
| 1321 | .flags = CON_PRINTBUFFER, |
| 1322 | .index = -1, |
| 1323 | .data = &stm32_usart_driver, |
| 1324 | }; |
| 1325 | |
| 1326 | #define STM32_SERIAL_CONSOLE (&stm32_console) |
| 1327 | |
| 1328 | #else |
| 1329 | #define STM32_SERIAL_CONSOLE NULL |
| 1330 | #endif /* CONFIG_SERIAL_STM32_CONSOLE */ |
| 1331 | |
| 1332 | static struct uart_driver stm32_usart_driver = { |
| 1333 | .driver_name = DRIVER_NAME, |
| 1334 | .dev_name = STM32_SERIAL_NAME, |
| 1335 | .major = 0, |
| 1336 | .minor = 0, |
| 1337 | .nr = STM32_MAX_PORTS, |
| 1338 | .cons = STM32_SERIAL_CONSOLE, |
| 1339 | }; |
| 1340 | |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1341 | #ifdef CONFIG_PM_SLEEP |
| 1342 | static void stm32_serial_enable_wakeup(struct uart_port *port, bool enable) |
| 1343 | { |
| 1344 | struct stm32_port *stm32_port = to_stm32_port(port); |
| 1345 | struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; |
| 1346 | struct stm32_usart_config *cfg = &stm32_port->info->cfg; |
| 1347 | u32 val; |
| 1348 | |
Erwan Le Ray | 2c58e56 | 2019-05-21 17:45:47 +0200 | [diff] [blame] | 1349 | if (stm32_port->wakeirq <= 0) |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1350 | return; |
| 1351 | |
| 1352 | if (enable) { |
| 1353 | stm32_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
| 1354 | stm32_set_bits(port, ofs->cr1, USART_CR1_UESM); |
| 1355 | val = readl_relaxed(port->membase + ofs->cr3); |
| 1356 | val &= ~USART_CR3_WUS_MASK; |
| 1357 | /* Enable Wake up interrupt from low power on start bit */ |
| 1358 | val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE; |
| 1359 | writel_relaxed(val, port->membase + ofs->cr3); |
| 1360 | stm32_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); |
| 1361 | } else { |
| 1362 | stm32_clr_bits(port, ofs->cr1, USART_CR1_UESM); |
| 1363 | } |
| 1364 | } |
| 1365 | |
| 1366 | static int stm32_serial_suspend(struct device *dev) |
| 1367 | { |
| 1368 | struct uart_port *port = dev_get_drvdata(dev); |
| 1369 | |
| 1370 | uart_suspend_port(&stm32_usart_driver, port); |
| 1371 | |
| 1372 | if (device_may_wakeup(dev)) |
| 1373 | stm32_serial_enable_wakeup(port, true); |
| 1374 | else |
| 1375 | stm32_serial_enable_wakeup(port, false); |
| 1376 | |
Erwan Le Ray | 94616d9 | 2019-06-13 15:49:53 +0200 | [diff] [blame^] | 1377 | pinctrl_pm_select_sleep_state(dev); |
| 1378 | |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1379 | return 0; |
| 1380 | } |
| 1381 | |
| 1382 | static int stm32_serial_resume(struct device *dev) |
| 1383 | { |
| 1384 | struct uart_port *port = dev_get_drvdata(dev); |
| 1385 | |
Erwan Le Ray | 94616d9 | 2019-06-13 15:49:53 +0200 | [diff] [blame^] | 1386 | pinctrl_pm_select_default_state(dev); |
| 1387 | |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1388 | if (device_may_wakeup(dev)) |
| 1389 | stm32_serial_enable_wakeup(port, false); |
| 1390 | |
| 1391 | return uart_resume_port(&stm32_usart_driver, port); |
| 1392 | } |
| 1393 | #endif /* CONFIG_PM_SLEEP */ |
| 1394 | |
| 1395 | static const struct dev_pm_ops stm32_serial_pm_ops = { |
| 1396 | SET_SYSTEM_SLEEP_PM_OPS(stm32_serial_suspend, stm32_serial_resume) |
| 1397 | }; |
| 1398 | |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1399 | static struct platform_driver stm32_serial_driver = { |
| 1400 | .probe = stm32_serial_probe, |
| 1401 | .remove = stm32_serial_remove, |
| 1402 | .driver = { |
| 1403 | .name = DRIVER_NAME, |
Fabrice Gasnier | 270e5a7 | 2017-07-13 15:08:30 +0000 | [diff] [blame] | 1404 | .pm = &stm32_serial_pm_ops, |
Maxime Coquelin | 48a6092 | 2015-06-10 21:19:36 +0200 | [diff] [blame] | 1405 | .of_match_table = of_match_ptr(stm32_match), |
| 1406 | }, |
| 1407 | }; |
| 1408 | |
| 1409 | static int __init usart_init(void) |
| 1410 | { |
| 1411 | static char banner[] __initdata = "STM32 USART driver initialized"; |
| 1412 | int ret; |
| 1413 | |
| 1414 | pr_info("%s\n", banner); |
| 1415 | |
| 1416 | ret = uart_register_driver(&stm32_usart_driver); |
| 1417 | if (ret) |
| 1418 | return ret; |
| 1419 | |
| 1420 | ret = platform_driver_register(&stm32_serial_driver); |
| 1421 | if (ret) |
| 1422 | uart_unregister_driver(&stm32_usart_driver); |
| 1423 | |
| 1424 | return ret; |
| 1425 | } |
| 1426 | |
| 1427 | static void __exit usart_exit(void) |
| 1428 | { |
| 1429 | platform_driver_unregister(&stm32_serial_driver); |
| 1430 | uart_unregister_driver(&stm32_usart_driver); |
| 1431 | } |
| 1432 | |
| 1433 | module_init(usart_init); |
| 1434 | module_exit(usart_exit); |
| 1435 | |
| 1436 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 1437 | MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver"); |
| 1438 | MODULE_LICENSE("GPL v2"); |