Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 1 | /* |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 2 | * Copyright (C) 2002 ARM Limited, All Rights Reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * Interrupt architecture for the GIC: |
| 9 | * |
| 10 | * o There is one Interrupt Distributor, which receives interrupts |
| 11 | * from system devices and sends them to the Interrupt Controllers. |
| 12 | * |
| 13 | * o There is one CPU Interface per CPU, which sends interrupts sent |
| 14 | * by the Distributor, and interrupts generated locally, to the |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 15 | * associated CPU. The base address of the CPU interface is usually |
| 16 | * aliased so that the same address points to different chips depending |
| 17 | * on the CPU it is accessed from. |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 18 | * |
| 19 | * Note that IRQs 0-31 are special - they are local to each CPU. |
| 20 | * As such, the enable set/clear, pending set/clear and active bit |
| 21 | * registers are banked per-cpu for these sources. |
| 22 | */ |
| 23 | #include <linux/init.h> |
| 24 | #include <linux/kernel.h> |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 25 | #include <linux/err.h> |
Arnd Bergmann | 7e1efcf | 2011-11-01 00:28:37 +0100 | [diff] [blame] | 26 | #include <linux/module.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 27 | #include <linux/list.h> |
| 28 | #include <linux/smp.h> |
Catalin Marinas | c011470 | 2013-01-14 18:05:37 +0000 | [diff] [blame] | 29 | #include <linux/cpu.h> |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 30 | #include <linux/cpu_pm.h> |
Catalin Marinas | dcb86e8 | 2005-08-31 21:45:14 +0100 | [diff] [blame] | 31 | #include <linux/cpumask.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 32 | #include <linux/io.h> |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 33 | #include <linux/of.h> |
| 34 | #include <linux/of_address.h> |
| 35 | #include <linux/of_irq.h> |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 36 | #include <linux/acpi.h> |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 37 | #include <linux/irqdomain.h> |
Marc Zyngier | 292b293 | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 38 | #include <linux/interrupt.h> |
| 39 | #include <linux/percpu.h> |
| 40 | #include <linux/slab.h> |
Joel Porquet | 41a83e06 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 41 | #include <linux/irqchip.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 42 | #include <linux/irqchip/chained_irq.h> |
Rob Herring | 520f7bd | 2012-12-27 13:10:24 -0600 | [diff] [blame] | 43 | #include <linux/irqchip/arm-gic.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 44 | |
Tomasz Figa | 29e697b | 2014-07-17 17:23:44 +0200 | [diff] [blame] | 45 | #include <asm/cputype.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 46 | #include <asm/irq.h> |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 47 | #include <asm/exception.h> |
Will Deacon | eb50439 | 2012-01-20 12:01:12 +0100 | [diff] [blame] | 48 | #include <asm/smp_plat.h> |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 49 | #include <asm/virt.h> |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 50 | |
Marc Zyngier | d51d0af | 2014-06-30 16:01:30 +0100 | [diff] [blame] | 51 | #include "irq-gic-common.h" |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 52 | |
Marc Zyngier | 76e52dd | 2015-09-30 12:01:16 +0100 | [diff] [blame] | 53 | #ifdef CONFIG_ARM64 |
| 54 | #include <asm/cpufeature.h> |
| 55 | |
| 56 | static void gic_check_cpu_features(void) |
| 57 | { |
Marc Zyngier | 25fc11a | 2016-04-22 12:25:33 +0100 | [diff] [blame] | 58 | WARN_TAINT_ONCE(this_cpu_has_cap(ARM64_HAS_SYSREG_GIC_CPUIF), |
Marc Zyngier | 76e52dd | 2015-09-30 12:01:16 +0100 | [diff] [blame] | 59 | TAINT_CPU_OUT_OF_SPEC, |
| 60 | "GICv3 system registers enabled, broken firmware!\n"); |
| 61 | } |
| 62 | #else |
| 63 | #define gic_check_cpu_features() do { } while(0) |
| 64 | #endif |
| 65 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 66 | union gic_base { |
| 67 | void __iomem *common_base; |
Stephen Boyd | 6859358 | 2014-03-04 17:02:01 -0800 | [diff] [blame] | 68 | void __percpu * __iomem *percpu_base; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 69 | }; |
| 70 | |
| 71 | struct gic_chip_data { |
Linus Walleij | 58b8964 | 2015-10-24 00:15:53 +0200 | [diff] [blame] | 72 | struct irq_chip chip; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 73 | union gic_base dist_base; |
| 74 | union gic_base cpu_base; |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 75 | void __iomem *raw_dist_base; |
| 76 | void __iomem *raw_cpu_base; |
| 77 | u32 percpu_offset; |
Jon Hunter | 9c8eddd | 2016-06-07 16:12:34 +0100 | [diff] [blame] | 78 | #if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM) |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 79 | u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)]; |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 80 | u32 saved_spi_active[DIV_ROUND_UP(1020, 32)]; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 81 | u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)]; |
| 82 | u32 saved_spi_target[DIV_ROUND_UP(1020, 4)]; |
| 83 | u32 __percpu *saved_ppi_enable; |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 84 | u32 __percpu *saved_ppi_active; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 85 | u32 __percpu *saved_ppi_conf; |
| 86 | #endif |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 87 | struct irq_domain *domain; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 88 | unsigned int gic_irqs; |
| 89 | #ifdef CONFIG_GIC_NON_BANKED |
| 90 | void __iomem *(*get_base)(union gic_base *); |
| 91 | #endif |
| 92 | }; |
| 93 | |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 94 | #ifdef CONFIG_BL_SWITCHER |
| 95 | |
| 96 | static DEFINE_RAW_SPINLOCK(cpu_map_lock); |
| 97 | |
| 98 | #define gic_lock_irqsave(f) \ |
| 99 | raw_spin_lock_irqsave(&cpu_map_lock, (f)) |
| 100 | #define gic_unlock_irqrestore(f) \ |
| 101 | raw_spin_unlock_irqrestore(&cpu_map_lock, (f)) |
| 102 | |
| 103 | #define gic_lock() raw_spin_lock(&cpu_map_lock) |
| 104 | #define gic_unlock() raw_spin_unlock(&cpu_map_lock) |
| 105 | |
| 106 | #else |
| 107 | |
| 108 | #define gic_lock_irqsave(f) do { (void)(f); } while(0) |
| 109 | #define gic_unlock_irqrestore(f) do { (void)(f); } while(0) |
| 110 | |
| 111 | #define gic_lock() do { } while(0) |
| 112 | #define gic_unlock() do { } while(0) |
| 113 | |
| 114 | #endif |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 115 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 116 | /* |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 117 | * The GIC mapping of CPU interfaces does not necessarily match |
| 118 | * the logical CPU numbering. Let's use a mapping as returned |
| 119 | * by the GIC itself. |
| 120 | */ |
| 121 | #define NR_GIC_CPU_IF 8 |
| 122 | static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly; |
| 123 | |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 124 | static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key); |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 125 | |
Linus Walleij | a27d21e | 2015-12-18 10:44:53 +0100 | [diff] [blame] | 126 | static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 127 | |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 128 | static struct gic_kvm_info gic_v2_kvm_info; |
| 129 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 130 | #ifdef CONFIG_GIC_NON_BANKED |
| 131 | static void __iomem *gic_get_percpu_base(union gic_base *base) |
| 132 | { |
Christoph Lameter | 513d1a2 | 2014-09-02 10:00:07 -0500 | [diff] [blame] | 133 | return raw_cpu_read(*base->percpu_base); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | static void __iomem *gic_get_common_base(union gic_base *base) |
| 137 | { |
| 138 | return base->common_base; |
| 139 | } |
| 140 | |
| 141 | static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data) |
| 142 | { |
| 143 | return data->get_base(&data->dist_base); |
| 144 | } |
| 145 | |
| 146 | static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data) |
| 147 | { |
| 148 | return data->get_base(&data->cpu_base); |
| 149 | } |
| 150 | |
| 151 | static inline void gic_set_base_accessor(struct gic_chip_data *data, |
| 152 | void __iomem *(*f)(union gic_base *)) |
| 153 | { |
| 154 | data->get_base = f; |
| 155 | } |
| 156 | #else |
| 157 | #define gic_data_dist_base(d) ((d)->dist_base.common_base) |
| 158 | #define gic_data_cpu_base(d) ((d)->cpu_base.common_base) |
Sachin Kamat | 46f101d | 2013-03-13 15:05:15 +0530 | [diff] [blame] | 159 | #define gic_set_base_accessor(d, f) |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 160 | #endif |
| 161 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 162 | static inline void __iomem *gic_dist_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 163 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 164 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 165 | return gic_data_dist_base(gic_data); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 166 | } |
| 167 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 168 | static inline void __iomem *gic_cpu_base(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 169 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 170 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 171 | return gic_data_cpu_base(gic_data); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 172 | } |
| 173 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 174 | static inline unsigned int gic_irq(struct irq_data *d) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 175 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 176 | return d->hwirq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 177 | } |
| 178 | |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 179 | static inline bool cascading_gic_irq(struct irq_data *d) |
| 180 | { |
| 181 | void *data = irq_data_get_irq_handler_data(d); |
| 182 | |
| 183 | /* |
Thomas Gleixner | 71466535 | 2015-09-15 12:37:36 +0200 | [diff] [blame] | 184 | * If handler_data is set, this is a cascading interrupt, and |
| 185 | * it cannot possibly be forwarded. |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 186 | */ |
Thomas Gleixner | 71466535 | 2015-09-15 12:37:36 +0200 | [diff] [blame] | 187 | return data != NULL; |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 188 | } |
| 189 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 190 | /* |
| 191 | * Routines to acknowledge, disable and enable interrupts |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 192 | */ |
Marc Zyngier | 5671780 | 2015-03-18 11:01:23 +0000 | [diff] [blame] | 193 | static void gic_poke_irq(struct irq_data *d, u32 offset) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 194 | { |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 195 | u32 mask = 1 << (gic_irq(d) % 32); |
Marc Zyngier | 5671780 | 2015-03-18 11:01:23 +0000 | [diff] [blame] | 196 | writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4); |
| 197 | } |
| 198 | |
| 199 | static int gic_peek_irq(struct irq_data *d, u32 offset) |
| 200 | { |
| 201 | u32 mask = 1 << (gic_irq(d) % 32); |
| 202 | return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask); |
| 203 | } |
| 204 | |
| 205 | static void gic_mask_irq(struct irq_data *d) |
| 206 | { |
Marc Zyngier | 5671780 | 2015-03-18 11:01:23 +0000 | [diff] [blame] | 207 | gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 208 | } |
| 209 | |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 210 | static void gic_eoimode1_mask_irq(struct irq_data *d) |
| 211 | { |
| 212 | gic_mask_irq(d); |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 213 | /* |
| 214 | * When masking a forwarded interrupt, make sure it is |
| 215 | * deactivated as well. |
| 216 | * |
| 217 | * This ensures that an interrupt that is getting |
| 218 | * disabled/masked will not get "stuck", because there is |
| 219 | * noone to deactivate it (guest is being terminated). |
| 220 | */ |
Thomas Gleixner | 71466535 | 2015-09-15 12:37:36 +0200 | [diff] [blame] | 221 | if (irqd_is_forwarded_to_vcpu(d)) |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 222 | gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR); |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 223 | } |
| 224 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 225 | static void gic_unmask_irq(struct irq_data *d) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 226 | { |
Marc Zyngier | 5671780 | 2015-03-18 11:01:23 +0000 | [diff] [blame] | 227 | gic_poke_irq(d, GIC_DIST_ENABLE_SET); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 228 | } |
| 229 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 230 | static void gic_eoi_irq(struct irq_data *d) |
| 231 | { |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 232 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI); |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 233 | } |
| 234 | |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 235 | static void gic_eoimode1_eoi_irq(struct irq_data *d) |
| 236 | { |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 237 | /* Do not deactivate an IRQ forwarded to a vcpu. */ |
Thomas Gleixner | 71466535 | 2015-09-15 12:37:36 +0200 | [diff] [blame] | 238 | if (irqd_is_forwarded_to_vcpu(d)) |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 239 | return; |
| 240 | |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 241 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE); |
| 242 | } |
| 243 | |
Marc Zyngier | 5671780 | 2015-03-18 11:01:23 +0000 | [diff] [blame] | 244 | static int gic_irq_set_irqchip_state(struct irq_data *d, |
| 245 | enum irqchip_irq_state which, bool val) |
| 246 | { |
| 247 | u32 reg; |
| 248 | |
| 249 | switch (which) { |
| 250 | case IRQCHIP_STATE_PENDING: |
| 251 | reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR; |
| 252 | break; |
| 253 | |
| 254 | case IRQCHIP_STATE_ACTIVE: |
| 255 | reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR; |
| 256 | break; |
| 257 | |
| 258 | case IRQCHIP_STATE_MASKED: |
| 259 | reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET; |
| 260 | break; |
| 261 | |
| 262 | default: |
| 263 | return -EINVAL; |
| 264 | } |
| 265 | |
| 266 | gic_poke_irq(d, reg); |
| 267 | return 0; |
| 268 | } |
| 269 | |
| 270 | static int gic_irq_get_irqchip_state(struct irq_data *d, |
| 271 | enum irqchip_irq_state which, bool *val) |
| 272 | { |
| 273 | switch (which) { |
| 274 | case IRQCHIP_STATE_PENDING: |
| 275 | *val = gic_peek_irq(d, GIC_DIST_PENDING_SET); |
| 276 | break; |
| 277 | |
| 278 | case IRQCHIP_STATE_ACTIVE: |
| 279 | *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET); |
| 280 | break; |
| 281 | |
| 282 | case IRQCHIP_STATE_MASKED: |
| 283 | *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET); |
| 284 | break; |
| 285 | |
| 286 | default: |
| 287 | return -EINVAL; |
| 288 | } |
| 289 | |
| 290 | return 0; |
| 291 | } |
| 292 | |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 293 | static int gic_set_type(struct irq_data *d, unsigned int type) |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 294 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 295 | void __iomem *base = gic_dist_base(d); |
| 296 | unsigned int gicirq = gic_irq(d); |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 297 | |
| 298 | /* Interrupt configuration for SGIs can't be changed */ |
| 299 | if (gicirq < 16) |
| 300 | return -EINVAL; |
| 301 | |
Liviu Dudau | fb7e7de | 2015-01-20 16:52:59 +0000 | [diff] [blame] | 302 | /* SPIs have restrictions on the supported types */ |
| 303 | if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH && |
| 304 | type != IRQ_TYPE_EDGE_RISING) |
Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 305 | return -EINVAL; |
| 306 | |
Marc Zyngier | 1dcc73d | 2015-04-22 18:20:04 +0100 | [diff] [blame] | 307 | return gic_configure_irq(gicirq, type, base, NULL); |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 308 | } |
| 309 | |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 310 | static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu) |
| 311 | { |
| 312 | /* Only interrupts on the primary GIC can be forwarded to a vcpu. */ |
| 313 | if (cascading_gic_irq(d)) |
| 314 | return -EINVAL; |
| 315 | |
Thomas Gleixner | 71466535 | 2015-09-15 12:37:36 +0200 | [diff] [blame] | 316 | if (vcpu) |
| 317 | irqd_set_forwarded_to_vcpu(d); |
| 318 | else |
| 319 | irqd_clr_forwarded_to_vcpu(d); |
Marc Zyngier | 01f779f | 2015-08-26 17:00:45 +0100 | [diff] [blame] | 320 | return 0; |
| 321 | } |
| 322 | |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 323 | #ifdef CONFIG_SMP |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 324 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, |
| 325 | bool force) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 326 | { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 327 | void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3); |
Thomas Gleixner | ffde1de | 2014-04-16 14:36:44 +0000 | [diff] [blame] | 328 | unsigned int cpu, shift = (gic_irq(d) % 4) * 8; |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 329 | u32 val, mask, bit; |
Marc Zyngier | cf61387 | 2015-03-06 16:37:44 +0000 | [diff] [blame] | 330 | unsigned long flags; |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 331 | |
Thomas Gleixner | ffde1de | 2014-04-16 14:36:44 +0000 | [diff] [blame] | 332 | if (!force) |
| 333 | cpu = cpumask_any_and(mask_val, cpu_online_mask); |
| 334 | else |
| 335 | cpu = cpumask_first(mask_val); |
| 336 | |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 337 | if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids) |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 338 | return -EINVAL; |
| 339 | |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 340 | gic_lock_irqsave(flags); |
Russell King | c191789 | 2011-01-23 12:12:01 +0000 | [diff] [blame] | 341 | mask = 0xff << shift; |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 342 | bit = gic_cpu_map[cpu] << shift; |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 343 | val = readl_relaxed(reg) & ~mask; |
| 344 | writel_relaxed(val | bit, reg); |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 345 | gic_unlock_irqrestore(flags); |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 346 | |
Marc Zyngier | 0c9e498 | 2017-08-18 09:39:16 +0100 | [diff] [blame] | 347 | irq_data_update_effective_affinity(d, cpumask_of(cpu)); |
| 348 | |
Marc Zyngier | 0407dac | 2016-02-19 15:00:29 +0000 | [diff] [blame] | 349 | return IRQ_SET_MASK_OK_DONE; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 350 | } |
Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 351 | #endif |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 352 | |
Stephen Boyd | 8783dd3 | 2014-03-04 16:40:30 -0800 | [diff] [blame] | 353 | static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs) |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 354 | { |
| 355 | u32 irqstat, irqnr; |
| 356 | struct gic_chip_data *gic = &gic_data[0]; |
| 357 | void __iomem *cpu_base = gic_data_cpu_base(gic); |
| 358 | |
| 359 | do { |
| 360 | irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK); |
Haojian Zhuang | b8802f7 | 2014-05-11 16:05:58 +0800 | [diff] [blame] | 361 | irqnr = irqstat & GICC_IAR_INT_ID_MASK; |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 362 | |
Marc Zyngier | 327ebe1 | 2015-12-16 14:11:22 +0000 | [diff] [blame] | 363 | if (likely(irqnr > 15 && irqnr < 1020)) { |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 364 | if (static_branch_likely(&supports_deactivate_key)) |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 365 | writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI); |
Will Deacon | 39a06b6 | 2017-07-18 18:37:55 +0100 | [diff] [blame] | 366 | isb(); |
Marc Zyngier | 60031b4 | 2014-08-26 11:03:20 +0100 | [diff] [blame] | 367 | handle_domain_irq(gic->domain, irqnr, regs); |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 368 | continue; |
| 369 | } |
| 370 | if (irqnr < 16) { |
| 371 | writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI); |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 372 | if (static_branch_likely(&supports_deactivate_key)) |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 373 | writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE); |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 374 | #ifdef CONFIG_SMP |
Will Deacon | f86c4fb | 2016-04-26 12:00:00 +0100 | [diff] [blame] | 375 | /* |
| 376 | * Ensure any shared data written by the CPU sending |
| 377 | * the IPI is read after we've read the ACK register |
| 378 | * on the GIC. |
| 379 | * |
| 380 | * Pairs with the write barrier in gic_raise_softirq |
| 381 | */ |
| 382 | smp_rmb(); |
Marc Zyngier | 562e002 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 383 | handle_IPI(irqnr, regs); |
| 384 | #endif |
| 385 | continue; |
| 386 | } |
| 387 | break; |
| 388 | } while (1); |
| 389 | } |
| 390 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 391 | static void gic_handle_cascade_irq(struct irq_desc *desc) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 392 | { |
Jiang Liu | 5b29264 | 2015-06-04 12:13:20 +0800 | [diff] [blame] | 393 | struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc); |
| 394 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 395 | unsigned int cascade_irq, gic_irq; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 396 | unsigned long status; |
| 397 | |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 398 | chained_irq_enter(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 399 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 400 | status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 401 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 402 | gic_irq = (status & GICC_IAR_INT_ID_MASK); |
| 403 | if (gic_irq == GICC_INT_SPURIOUS) |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 404 | goto out; |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 405 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 406 | cascade_irq = irq_find_mapping(chip_data->domain, gic_irq); |
Will Deacon | 39a06b6 | 2017-07-18 18:37:55 +0100 | [diff] [blame] | 407 | if (unlikely(gic_irq < 32 || gic_irq > 1020)) { |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 408 | handle_bad_irq(desc); |
Will Deacon | 39a06b6 | 2017-07-18 18:37:55 +0100 | [diff] [blame] | 409 | } else { |
| 410 | isb(); |
Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 411 | generic_handle_irq(cascade_irq); |
Will Deacon | 39a06b6 | 2017-07-18 18:37:55 +0100 | [diff] [blame] | 412 | } |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 413 | |
| 414 | out: |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 415 | chained_irq_exit(chip, desc); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 416 | } |
| 417 | |
Bhumika Goyal | 73c4c37 | 2017-08-19 16:22:37 +0530 | [diff] [blame] | 418 | static const struct irq_chip gic_chip = { |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 419 | .irq_mask = gic_mask_irq, |
| 420 | .irq_unmask = gic_unmask_irq, |
Will Deacon | 1a01753 | 2011-02-09 12:01:12 +0000 | [diff] [blame] | 421 | .irq_eoi = gic_eoi_irq, |
Lennert Buytenhek | 7d1f428 | 2010-11-29 10:18:20 +0100 | [diff] [blame] | 422 | .irq_set_type = gic_set_type, |
Marc Zyngier | 5671780 | 2015-03-18 11:01:23 +0000 | [diff] [blame] | 423 | .irq_get_irqchip_state = gic_irq_get_irqchip_state, |
| 424 | .irq_set_irqchip_state = gic_irq_set_irqchip_state, |
Sudeep Holla | aec89ef | 2015-07-15 15:38:28 +0100 | [diff] [blame] | 425 | .flags = IRQCHIP_SET_TYPE_MASKED | |
| 426 | IRQCHIP_SKIP_SET_WAKE | |
| 427 | IRQCHIP_MASK_ON_SUSPEND, |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 428 | }; |
| 429 | |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 430 | void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq) |
| 431 | { |
Linus Walleij | a27d21e | 2015-12-18 10:44:53 +0100 | [diff] [blame] | 432 | BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR); |
Thomas Gleixner | 4d83fcf | 2015-06-21 21:10:53 +0200 | [diff] [blame] | 433 | irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, |
| 434 | &gic_data[gic_nr]); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 435 | } |
| 436 | |
Russell King | 2bb3135 | 2013-01-30 23:49:57 +0000 | [diff] [blame] | 437 | static u8 gic_get_cpumask(struct gic_chip_data *gic) |
| 438 | { |
| 439 | void __iomem *base = gic_data_dist_base(gic); |
| 440 | u32 mask, i; |
| 441 | |
| 442 | for (i = mask = 0; i < 32; i += 4) { |
| 443 | mask = readl_relaxed(base + GIC_DIST_TARGET + i); |
| 444 | mask |= mask >> 16; |
| 445 | mask |= mask >> 8; |
| 446 | if (mask) |
| 447 | break; |
| 448 | } |
| 449 | |
Stephen Boyd | 6e3aca4 | 2015-03-11 23:21:31 -0700 | [diff] [blame] | 450 | if (!mask && num_possible_cpus() > 1) |
Russell King | 2bb3135 | 2013-01-30 23:49:57 +0000 | [diff] [blame] | 451 | pr_crit("GIC CPU mask not found - kernel will fail to boot.\n"); |
| 452 | |
| 453 | return mask; |
| 454 | } |
| 455 | |
Marc Zyngier | c5e1035 | 2018-03-09 14:53:19 +0000 | [diff] [blame] | 456 | static bool gic_check_gicv2(void __iomem *base) |
| 457 | { |
| 458 | u32 val = readl_relaxed(base + GIC_CPU_IDENT); |
| 459 | return (val & 0xff0fff) == 0x02043B; |
| 460 | } |
| 461 | |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 462 | static void gic_cpu_if_up(struct gic_chip_data *gic) |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 463 | { |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 464 | void __iomem *cpu_base = gic_data_cpu_base(gic); |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 465 | u32 bypass = 0; |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 466 | u32 mode = 0; |
Marc Zyngier | c5e1035 | 2018-03-09 14:53:19 +0000 | [diff] [blame] | 467 | int i; |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 468 | |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 469 | if (gic == &gic_data[0] && static_branch_likely(&supports_deactivate_key)) |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 470 | mode = GIC_CPU_CTRL_EOImodeNS; |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 471 | |
Marc Zyngier | c5e1035 | 2018-03-09 14:53:19 +0000 | [diff] [blame] | 472 | if (gic_check_gicv2(cpu_base)) |
| 473 | for (i = 0; i < 4; i++) |
| 474 | writel_relaxed(0, cpu_base + GIC_CPU_ACTIVEPRIO + i * 4); |
| 475 | |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 476 | /* |
| 477 | * Preserve bypass disable bits to be written back later |
| 478 | */ |
| 479 | bypass = readl(cpu_base + GIC_CPU_CTRL); |
| 480 | bypass &= GICC_DIS_BYPASS_MASK; |
| 481 | |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 482 | writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL); |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 483 | } |
| 484 | |
| 485 | |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 486 | static void gic_dist_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 487 | { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 488 | unsigned int i; |
Will Deacon | 267840f | 2011-08-23 22:20:03 +0100 | [diff] [blame] | 489 | u32 cpumask; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 490 | unsigned int gic_irqs = gic->gic_irqs; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 491 | void __iomem *base = gic_data_dist_base(gic); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 492 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 493 | writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 494 | |
| 495 | /* |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 496 | * Set all global interrupts to this CPU only. |
| 497 | */ |
Russell King | 2bb3135 | 2013-01-30 23:49:57 +0000 | [diff] [blame] | 498 | cpumask = gic_get_cpumask(gic); |
| 499 | cpumask |= cpumask << 8; |
| 500 | cpumask |= cpumask << 16; |
Pawel Moll | e6afec9 | 2010-11-26 13:45:43 +0100 | [diff] [blame] | 501 | for (i = 32; i < gic_irqs; i += 4) |
Santosh Shilimkar | 6ac77e4 | 2011-03-28 19:27:46 +0530 | [diff] [blame] | 502 | writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 503 | |
Marc Zyngier | d51d0af | 2014-06-30 16:01:30 +0100 | [diff] [blame] | 504 | gic_dist_config(base, gic_irqs, NULL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 505 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 506 | writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL); |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 507 | } |
| 508 | |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 509 | static int gic_cpu_init(struct gic_chip_data *gic) |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 510 | { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 511 | void __iomem *dist_base = gic_data_dist_base(gic); |
| 512 | void __iomem *base = gic_data_cpu_base(gic); |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 513 | unsigned int cpu_mask, cpu = smp_processor_id(); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 514 | int i; |
| 515 | |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 516 | /* |
Jon Hunter | 567e5a0 | 2015-07-31 09:44:11 +0100 | [diff] [blame] | 517 | * Setting up the CPU map is only relevant for the primary GIC |
| 518 | * because any nested/secondary GICs do not directly interface |
| 519 | * with the CPU(s). |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 520 | */ |
Jon Hunter | 567e5a0 | 2015-07-31 09:44:11 +0100 | [diff] [blame] | 521 | if (gic == &gic_data[0]) { |
| 522 | /* |
| 523 | * Get what the GIC says our CPU mask is. |
| 524 | */ |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 525 | if (WARN_ON(cpu >= NR_GIC_CPU_IF)) |
| 526 | return -EINVAL; |
| 527 | |
Marc Zyngier | 25fc11a | 2016-04-22 12:25:33 +0100 | [diff] [blame] | 528 | gic_check_cpu_features(); |
Jon Hunter | 567e5a0 | 2015-07-31 09:44:11 +0100 | [diff] [blame] | 529 | cpu_mask = gic_get_cpumask(gic); |
| 530 | gic_cpu_map[cpu] = cpu_mask; |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 531 | |
Jon Hunter | 567e5a0 | 2015-07-31 09:44:11 +0100 | [diff] [blame] | 532 | /* |
| 533 | * Clear our mask from the other map entries in case they're |
| 534 | * still undefined. |
| 535 | */ |
| 536 | for (i = 0; i < NR_GIC_CPU_IF; i++) |
| 537 | if (i != cpu) |
| 538 | gic_cpu_map[i] &= ~cpu_mask; |
| 539 | } |
Nicolas Pitre | 384a290 | 2012-04-11 18:55:48 -0400 | [diff] [blame] | 540 | |
Marc Zyngier | d51d0af | 2014-06-30 16:01:30 +0100 | [diff] [blame] | 541 | gic_cpu_config(dist_base, NULL); |
Russell King | 9395f6e | 2010-11-11 23:10:30 +0000 | [diff] [blame] | 542 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 543 | writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK); |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 544 | gic_cpu_if_up(gic); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 545 | |
| 546 | return 0; |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 547 | } |
| 548 | |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 549 | int gic_cpu_if_down(unsigned int gic_nr) |
Nicolas Pitre | 10d9eb8 | 2013-03-19 23:59:04 -0400 | [diff] [blame] | 550 | { |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 551 | void __iomem *cpu_base; |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 552 | u32 val = 0; |
| 553 | |
Linus Walleij | a27d21e | 2015-12-18 10:44:53 +0100 | [diff] [blame] | 554 | if (gic_nr >= CONFIG_ARM_GIC_MAX_NR) |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 555 | return -EINVAL; |
| 556 | |
| 557 | cpu_base = gic_data_cpu_base(&gic_data[gic_nr]); |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 558 | val = readl(cpu_base + GIC_CPU_CTRL); |
| 559 | val &= ~GICC_ENABLE; |
| 560 | writel_relaxed(val, cpu_base + GIC_CPU_CTRL); |
Jon Hunter | 4c2880b | 2015-07-31 09:44:12 +0100 | [diff] [blame] | 561 | |
| 562 | return 0; |
Nicolas Pitre | 10d9eb8 | 2013-03-19 23:59:04 -0400 | [diff] [blame] | 563 | } |
| 564 | |
Jon Hunter | 9c8eddd | 2016-06-07 16:12:34 +0100 | [diff] [blame] | 565 | #if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 566 | /* |
| 567 | * Saves the GIC distributor registers during suspend or idle. Must be called |
| 568 | * with interrupts disabled but before powering down the GIC. After calling |
| 569 | * this function, no interrupts will be delivered by the GIC, and another |
| 570 | * platform-specific wakeup source must be enabled. |
| 571 | */ |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 572 | void gic_dist_save(struct gic_chip_data *gic) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 573 | { |
| 574 | unsigned int gic_irqs; |
| 575 | void __iomem *dist_base; |
| 576 | int i; |
| 577 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 578 | if (WARN_ON(!gic)) |
| 579 | return; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 580 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 581 | gic_irqs = gic->gic_irqs; |
| 582 | dist_base = gic_data_dist_base(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 583 | |
| 584 | if (!dist_base) |
| 585 | return; |
| 586 | |
| 587 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 588 | gic->saved_spi_conf[i] = |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 589 | readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 590 | |
| 591 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 592 | gic->saved_spi_target[i] = |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 593 | readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); |
| 594 | |
| 595 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 596 | gic->saved_spi_enable[i] = |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 597 | readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 598 | |
| 599 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 600 | gic->saved_spi_active[i] = |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 601 | readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 602 | } |
| 603 | |
| 604 | /* |
| 605 | * Restores the GIC distributor registers during resume or when coming out of |
| 606 | * idle. Must be called before enabling interrupts. If a level interrupt |
| 607 | * that occured while the GIC was suspended is still present, it will be |
| 608 | * handled normally, but any edge interrupts that occured will not be seen by |
| 609 | * the GIC and need to be handled by the platform-specific wakeup source. |
| 610 | */ |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 611 | void gic_dist_restore(struct gic_chip_data *gic) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 612 | { |
| 613 | unsigned int gic_irqs; |
| 614 | unsigned int i; |
| 615 | void __iomem *dist_base; |
| 616 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 617 | if (WARN_ON(!gic)) |
| 618 | return; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 619 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 620 | gic_irqs = gic->gic_irqs; |
| 621 | dist_base = gic_data_dist_base(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 622 | |
| 623 | if (!dist_base) |
| 624 | return; |
| 625 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 626 | writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 627 | |
| 628 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 629 | writel_relaxed(gic->saved_spi_conf[i], |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 630 | dist_base + GIC_DIST_CONFIG + i * 4); |
| 631 | |
| 632 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 633 | writel_relaxed(GICD_INT_DEF_PRI_X4, |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 634 | dist_base + GIC_DIST_PRI + i * 4); |
| 635 | |
| 636 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 637 | writel_relaxed(gic->saved_spi_target[i], |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 638 | dist_base + GIC_DIST_TARGET + i * 4); |
| 639 | |
Marc Zyngier | 92eda4a | 2015-11-16 19:13:27 +0000 | [diff] [blame] | 640 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) { |
| 641 | writel_relaxed(GICD_INT_EN_CLR_X32, |
| 642 | dist_base + GIC_DIST_ENABLE_CLEAR + i * 4); |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 643 | writel_relaxed(gic->saved_spi_enable[i], |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 644 | dist_base + GIC_DIST_ENABLE_SET + i * 4); |
Marc Zyngier | 92eda4a | 2015-11-16 19:13:27 +0000 | [diff] [blame] | 645 | } |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 646 | |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 647 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) { |
| 648 | writel_relaxed(GICD_INT_EN_CLR_X32, |
| 649 | dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4); |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 650 | writel_relaxed(gic->saved_spi_active[i], |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 651 | dist_base + GIC_DIST_ACTIVE_SET + i * 4); |
| 652 | } |
| 653 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 654 | writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 655 | } |
| 656 | |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 657 | void gic_cpu_save(struct gic_chip_data *gic) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 658 | { |
| 659 | int i; |
| 660 | u32 *ptr; |
| 661 | void __iomem *dist_base; |
| 662 | void __iomem *cpu_base; |
| 663 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 664 | if (WARN_ON(!gic)) |
| 665 | return; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 666 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 667 | dist_base = gic_data_dist_base(gic); |
| 668 | cpu_base = gic_data_cpu_base(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 669 | |
| 670 | if (!dist_base || !cpu_base) |
| 671 | return; |
| 672 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 673 | ptr = raw_cpu_ptr(gic->saved_ppi_enable); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 674 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 675 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
| 676 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 677 | ptr = raw_cpu_ptr(gic->saved_ppi_active); |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 678 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
| 679 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4); |
| 680 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 681 | ptr = raw_cpu_ptr(gic->saved_ppi_conf); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 682 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 683 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
| 684 | |
| 685 | } |
| 686 | |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 687 | void gic_cpu_restore(struct gic_chip_data *gic) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 688 | { |
| 689 | int i; |
| 690 | u32 *ptr; |
| 691 | void __iomem *dist_base; |
| 692 | void __iomem *cpu_base; |
| 693 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 694 | if (WARN_ON(!gic)) |
| 695 | return; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 696 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 697 | dist_base = gic_data_dist_base(gic); |
| 698 | cpu_base = gic_data_cpu_base(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 699 | |
| 700 | if (!dist_base || !cpu_base) |
| 701 | return; |
| 702 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 703 | ptr = raw_cpu_ptr(gic->saved_ppi_enable); |
Marc Zyngier | 92eda4a | 2015-11-16 19:13:27 +0000 | [diff] [blame] | 704 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) { |
| 705 | writel_relaxed(GICD_INT_EN_CLR_X32, |
| 706 | dist_base + GIC_DIST_ENABLE_CLEAR + i * 4); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 707 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4); |
Marc Zyngier | 92eda4a | 2015-11-16 19:13:27 +0000 | [diff] [blame] | 708 | } |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 709 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 710 | ptr = raw_cpu_ptr(gic->saved_ppi_active); |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 711 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) { |
| 712 | writel_relaxed(GICD_INT_EN_CLR_X32, |
| 713 | dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4); |
| 714 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4); |
| 715 | } |
| 716 | |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 717 | ptr = raw_cpu_ptr(gic->saved_ppi_conf); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 718 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
| 719 | writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4); |
| 720 | |
| 721 | for (i = 0; i < DIV_ROUND_UP(32, 4); i++) |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 722 | writel_relaxed(GICD_INT_DEF_PRI_X4, |
| 723 | dist_base + GIC_DIST_PRI + i * 4); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 724 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 725 | writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK); |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 726 | gic_cpu_if_up(gic); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 727 | } |
| 728 | |
| 729 | static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v) |
| 730 | { |
| 731 | int i; |
| 732 | |
Linus Walleij | a27d21e | 2015-12-18 10:44:53 +0100 | [diff] [blame] | 733 | for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) { |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 734 | #ifdef CONFIG_GIC_NON_BANKED |
| 735 | /* Skip over unused GICs */ |
| 736 | if (!gic_data[i].get_base) |
| 737 | continue; |
| 738 | #endif |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 739 | switch (cmd) { |
| 740 | case CPU_PM_ENTER: |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 741 | gic_cpu_save(&gic_data[i]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 742 | break; |
| 743 | case CPU_PM_ENTER_FAILED: |
| 744 | case CPU_PM_EXIT: |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 745 | gic_cpu_restore(&gic_data[i]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 746 | break; |
| 747 | case CPU_CLUSTER_PM_ENTER: |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 748 | gic_dist_save(&gic_data[i]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 749 | break; |
| 750 | case CPU_CLUSTER_PM_ENTER_FAILED: |
| 751 | case CPU_CLUSTER_PM_EXIT: |
Jon Hunter | 6e5b592 | 2016-05-10 16:14:43 +0100 | [diff] [blame] | 752 | gic_dist_restore(&gic_data[i]); |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 753 | break; |
| 754 | } |
| 755 | } |
| 756 | |
| 757 | return NOTIFY_OK; |
| 758 | } |
| 759 | |
| 760 | static struct notifier_block gic_notifier_block = { |
| 761 | .notifier_call = gic_notifier, |
| 762 | }; |
| 763 | |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 764 | static int gic_pm_init(struct gic_chip_data *gic) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 765 | { |
| 766 | gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, |
| 767 | sizeof(u32)); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 768 | if (WARN_ON(!gic->saved_ppi_enable)) |
| 769 | return -ENOMEM; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 770 | |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 771 | gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, |
| 772 | sizeof(u32)); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 773 | if (WARN_ON(!gic->saved_ppi_active)) |
| 774 | goto free_ppi_enable; |
Marc Zyngier | 1c7d4dd | 2015-11-16 19:13:28 +0000 | [diff] [blame] | 775 | |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 776 | gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4, |
| 777 | sizeof(u32)); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 778 | if (WARN_ON(!gic->saved_ppi_conf)) |
| 779 | goto free_ppi_active; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 780 | |
Marc Zyngier | abdd7b9 | 2011-11-25 17:58:19 +0100 | [diff] [blame] | 781 | if (gic == &gic_data[0]) |
| 782 | cpu_pm_register_notifier(&gic_notifier_block); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 783 | |
| 784 | return 0; |
| 785 | |
| 786 | free_ppi_active: |
| 787 | free_percpu(gic->saved_ppi_active); |
| 788 | free_ppi_enable: |
| 789 | free_percpu(gic->saved_ppi_enable); |
| 790 | |
| 791 | return -ENOMEM; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 792 | } |
| 793 | #else |
Jon Hunter | cdbb813 | 2016-06-07 16:12:32 +0100 | [diff] [blame] | 794 | static int gic_pm_init(struct gic_chip_data *gic) |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 795 | { |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 796 | return 0; |
Colin Cross | 254056f | 2011-02-10 12:54:10 -0800 | [diff] [blame] | 797 | } |
| 798 | #endif |
| 799 | |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 800 | #ifdef CONFIG_SMP |
Stephen Boyd | 6859358 | 2014-03-04 17:02:01 -0800 | [diff] [blame] | 801 | static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 802 | { |
| 803 | int cpu; |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 804 | unsigned long flags, map = 0; |
| 805 | |
Marc Zyngier | 059e232 | 2016-08-09 07:50:44 +0100 | [diff] [blame] | 806 | if (unlikely(nr_cpu_ids == 1)) { |
| 807 | /* Only one CPU? let's do a self-IPI... */ |
| 808 | writel_relaxed(2 << 24 | irq, |
| 809 | gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); |
| 810 | return; |
| 811 | } |
| 812 | |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 813 | gic_lock_irqsave(flags); |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 814 | |
| 815 | /* Convert our logical CPU mask into a physical one. */ |
| 816 | for_each_cpu(cpu, mask) |
Javi Merino | 91bdf0d | 2013-02-19 13:52:22 +0000 | [diff] [blame] | 817 | map |= gic_cpu_map[cpu]; |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 818 | |
| 819 | /* |
| 820 | * Ensure that stores to Normal memory are visible to the |
Will Deacon | 8adbf57 | 2014-02-20 17:42:07 +0000 | [diff] [blame] | 821 | * other CPUs before they observe us issuing the IPI. |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 822 | */ |
Will Deacon | 8adbf57 | 2014-02-20 17:42:07 +0000 | [diff] [blame] | 823 | dmb(ishst); |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 824 | |
| 825 | /* this always happens on GIC0 */ |
| 826 | writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 827 | |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 828 | gic_unlock_irqrestore(flags); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 829 | } |
| 830 | #endif |
| 831 | |
| 832 | #ifdef CONFIG_BL_SWITCHER |
| 833 | /* |
Nicolas Pitre | 14d2ca6 | 2012-11-28 18:48:19 -0500 | [diff] [blame] | 834 | * gic_send_sgi - send a SGI directly to given CPU interface number |
| 835 | * |
| 836 | * cpu_id: the ID for the destination CPU interface |
| 837 | * irq: the IPI number to send a SGI for |
| 838 | */ |
| 839 | void gic_send_sgi(unsigned int cpu_id, unsigned int irq) |
| 840 | { |
| 841 | BUG_ON(cpu_id >= NR_GIC_CPU_IF); |
| 842 | cpu_id = 1 << cpu_id; |
| 843 | /* this always happens on GIC0 */ |
| 844 | writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); |
| 845 | } |
| 846 | |
| 847 | /* |
Nicolas Pitre | ed96762 | 2012-07-05 21:33:26 -0400 | [diff] [blame] | 848 | * gic_get_cpu_id - get the CPU interface ID for the specified CPU |
| 849 | * |
| 850 | * @cpu: the logical CPU number to get the GIC ID for. |
| 851 | * |
| 852 | * Return the CPU interface ID for the given logical CPU number, |
| 853 | * or -1 if the CPU number is too large or the interface ID is |
| 854 | * unknown (more than one bit set). |
| 855 | */ |
| 856 | int gic_get_cpu_id(unsigned int cpu) |
| 857 | { |
| 858 | unsigned int cpu_bit; |
| 859 | |
| 860 | if (cpu >= NR_GIC_CPU_IF) |
| 861 | return -1; |
| 862 | cpu_bit = gic_cpu_map[cpu]; |
| 863 | if (cpu_bit & (cpu_bit - 1)) |
| 864 | return -1; |
| 865 | return __ffs(cpu_bit); |
| 866 | } |
| 867 | |
| 868 | /* |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 869 | * gic_migrate_target - migrate IRQs to another CPU interface |
| 870 | * |
| 871 | * @new_cpu_id: the CPU target ID to migrate IRQs to |
| 872 | * |
| 873 | * Migrate all peripheral interrupts with a target matching the current CPU |
| 874 | * to the interface corresponding to @new_cpu_id. The CPU interface mapping |
| 875 | * is also updated. Targets to other CPU interfaces are unchanged. |
| 876 | * This must be called with IRQs locally disabled. |
| 877 | */ |
| 878 | void gic_migrate_target(unsigned int new_cpu_id) |
| 879 | { |
| 880 | unsigned int cur_cpu_id, gic_irqs, gic_nr = 0; |
| 881 | void __iomem *dist_base; |
| 882 | int i, ror_val, cpu = smp_processor_id(); |
| 883 | u32 val, cur_target_mask, active_mask; |
| 884 | |
Linus Walleij | a27d21e | 2015-12-18 10:44:53 +0100 | [diff] [blame] | 885 | BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 886 | |
| 887 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); |
| 888 | if (!dist_base) |
| 889 | return; |
| 890 | gic_irqs = gic_data[gic_nr].gic_irqs; |
| 891 | |
| 892 | cur_cpu_id = __ffs(gic_cpu_map[cpu]); |
| 893 | cur_target_mask = 0x01010101 << cur_cpu_id; |
| 894 | ror_val = (cur_cpu_id - new_cpu_id) & 31; |
| 895 | |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 896 | gic_lock(); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 897 | |
| 898 | /* Update the target interface for this logical CPU */ |
| 899 | gic_cpu_map[cpu] = 1 << new_cpu_id; |
| 900 | |
| 901 | /* |
| 902 | * Find all the peripheral interrupts targetting the current |
| 903 | * CPU interface and migrate them to the new CPU interface. |
| 904 | * We skip DIST_TARGET 0 to 7 as they are read-only. |
| 905 | */ |
| 906 | for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) { |
| 907 | val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); |
| 908 | active_mask = val & cur_target_mask; |
| 909 | if (active_mask) { |
| 910 | val &= ~active_mask; |
| 911 | val |= ror32(active_mask, ror_val); |
| 912 | writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4); |
| 913 | } |
| 914 | } |
| 915 | |
Marc Zyngier | 04c8b0f | 2016-06-27 18:11:43 +0100 | [diff] [blame] | 916 | gic_unlock(); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 917 | |
| 918 | /* |
| 919 | * Now let's migrate and clear any potential SGIs that might be |
| 920 | * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET |
| 921 | * is a banked register, we can only forward the SGI using |
| 922 | * GIC_DIST_SOFTINT. The original SGI source is lost but Linux |
| 923 | * doesn't use that information anyway. |
| 924 | * |
| 925 | * For the same reason we do not adjust SGI source information |
| 926 | * for previously sent SGIs by us to other CPUs either. |
| 927 | */ |
| 928 | for (i = 0; i < 16; i += 4) { |
| 929 | int j; |
| 930 | val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i); |
| 931 | if (!val) |
| 932 | continue; |
| 933 | writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i); |
| 934 | for (j = i; j < i + 4; j++) { |
| 935 | if (val & 0xff) |
| 936 | writel_relaxed((1 << (new_cpu_id + 16)) | j, |
| 937 | dist_base + GIC_DIST_SOFTINT); |
| 938 | val >>= 8; |
| 939 | } |
| 940 | } |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 941 | } |
Nicolas Pitre | eeb4465 | 2012-11-28 18:17:25 -0500 | [diff] [blame] | 942 | |
| 943 | /* |
| 944 | * gic_get_sgir_physaddr - get the physical address for the SGI register |
| 945 | * |
| 946 | * REturn the physical address of the SGI register to be used |
| 947 | * by some early assembly code when the kernel is not yet available. |
| 948 | */ |
| 949 | static unsigned long gic_dist_physaddr; |
| 950 | |
| 951 | unsigned long gic_get_sgir_physaddr(void) |
| 952 | { |
| 953 | if (!gic_dist_physaddr) |
| 954 | return 0; |
| 955 | return gic_dist_physaddr + GIC_DIST_SOFTINT; |
| 956 | } |
| 957 | |
Baoyou Xie | 89c59cc | 2016-09-07 19:26:45 +0800 | [diff] [blame] | 958 | static void __init gic_init_physaddr(struct device_node *node) |
Nicolas Pitre | eeb4465 | 2012-11-28 18:17:25 -0500 | [diff] [blame] | 959 | { |
| 960 | struct resource res; |
| 961 | if (of_address_to_resource(node, 0, &res) == 0) { |
| 962 | gic_dist_physaddr = res.start; |
| 963 | pr_info("GIC physical location is %#lx\n", gic_dist_physaddr); |
| 964 | } |
| 965 | } |
| 966 | |
| 967 | #else |
| 968 | #define gic_init_physaddr(node) do { } while (0) |
Rob Herring | b1cffeb | 2012-11-26 15:05:48 -0600 | [diff] [blame] | 969 | #endif |
| 970 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 971 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq, |
| 972 | irq_hw_number_t hw) |
| 973 | { |
Linus Walleij | 58b8964 | 2015-10-24 00:15:53 +0200 | [diff] [blame] | 974 | struct gic_chip_data *gic = d->host_data; |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 975 | |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 976 | if (hw < 32) { |
| 977 | irq_set_percpu_devid(irq); |
Linus Walleij | 58b8964 | 2015-10-24 00:15:53 +0200 | [diff] [blame] | 978 | irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data, |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 979 | handle_percpu_devid_irq, NULL, NULL); |
Rob Herring | d17cab4 | 2015-08-29 18:01:22 -0500 | [diff] [blame] | 980 | irq_set_status_flags(irq, IRQ_NOAUTOEN); |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 981 | } else { |
Linus Walleij | 58b8964 | 2015-10-24 00:15:53 +0200 | [diff] [blame] | 982 | irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data, |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 983 | handle_fasteoi_irq, NULL, NULL); |
Rob Herring | d17cab4 | 2015-08-29 18:01:22 -0500 | [diff] [blame] | 984 | irq_set_probe(irq); |
Marc Zyngier | 0c9e498 | 2017-08-18 09:39:16 +0100 | [diff] [blame] | 985 | irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(irq))); |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 986 | } |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 987 | return 0; |
| 988 | } |
| 989 | |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 990 | static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq) |
| 991 | { |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 992 | } |
| 993 | |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 994 | static int gic_irq_domain_translate(struct irq_domain *d, |
| 995 | struct irq_fwspec *fwspec, |
| 996 | unsigned long *hwirq, |
| 997 | unsigned int *type) |
| 998 | { |
| 999 | if (is_of_node(fwspec->fwnode)) { |
| 1000 | if (fwspec->param_count < 3) |
| 1001 | return -EINVAL; |
| 1002 | |
| 1003 | /* Get the interrupt number and add 16 to skip over SGIs */ |
| 1004 | *hwirq = fwspec->param[1] + 16; |
| 1005 | |
| 1006 | /* |
| 1007 | * For SPIs, we need to add 16 more to get the GIC irq |
| 1008 | * ID number |
| 1009 | */ |
| 1010 | if (!fwspec->param[0]) |
| 1011 | *hwirq += 16; |
| 1012 | |
| 1013 | *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; |
Marc Zyngier | 83a86fb | 2018-03-16 14:35:17 +0000 | [diff] [blame] | 1014 | |
| 1015 | /* Make it clear that broken DTs are... broken */ |
| 1016 | WARN_ON(*type == IRQ_TYPE_NONE); |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 1017 | return 0; |
| 1018 | } |
| 1019 | |
Suravee Suthikulpanit | 75aba7b | 2015-12-10 08:55:28 -0800 | [diff] [blame] | 1020 | if (is_fwnode_irqchip(fwspec->fwnode)) { |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1021 | if(fwspec->param_count != 2) |
| 1022 | return -EINVAL; |
| 1023 | |
| 1024 | *hwirq = fwspec->param[0]; |
| 1025 | *type = fwspec->param[1]; |
Marc Zyngier | 83a86fb | 2018-03-16 14:35:17 +0000 | [diff] [blame] | 1026 | |
| 1027 | WARN_ON(*type == IRQ_TYPE_NONE); |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1028 | return 0; |
| 1029 | } |
| 1030 | |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 1031 | return -EINVAL; |
| 1032 | } |
| 1033 | |
Richard Cochran | 93131f7 | 2016-07-13 17:16:04 +0000 | [diff] [blame] | 1034 | static int gic_starting_cpu(unsigned int cpu) |
Catalin Marinas | c011470 | 2013-01-14 18:05:37 +0000 | [diff] [blame] | 1035 | { |
Richard Cochran | 93131f7 | 2016-07-13 17:16:04 +0000 | [diff] [blame] | 1036 | gic_cpu_init(&gic_data[0]); |
| 1037 | return 0; |
Catalin Marinas | c011470 | 2013-01-14 18:05:37 +0000 | [diff] [blame] | 1038 | } |
| 1039 | |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1040 | static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, |
| 1041 | unsigned int nr_irqs, void *arg) |
| 1042 | { |
| 1043 | int i, ret; |
| 1044 | irq_hw_number_t hwirq; |
| 1045 | unsigned int type = IRQ_TYPE_NONE; |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 1046 | struct irq_fwspec *fwspec = arg; |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1047 | |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 1048 | ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type); |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1049 | if (ret) |
| 1050 | return ret; |
| 1051 | |
Suzuki K Poulose | 456c59c | 2017-07-04 10:56:34 +0100 | [diff] [blame] | 1052 | for (i = 0; i < nr_irqs; i++) { |
| 1053 | ret = gic_irq_domain_map(domain, virq + i, hwirq + i); |
| 1054 | if (ret) |
| 1055 | return ret; |
| 1056 | } |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1057 | |
| 1058 | return 0; |
| 1059 | } |
| 1060 | |
| 1061 | static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = { |
Marc Zyngier | f833f57 | 2015-10-13 12:51:33 +0100 | [diff] [blame] | 1062 | .translate = gic_irq_domain_translate, |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1063 | .alloc = gic_irq_domain_alloc, |
| 1064 | .free = irq_domain_free_irqs_top, |
| 1065 | }; |
| 1066 | |
Stephen Boyd | 6859358 | 2014-03-04 17:02:01 -0800 | [diff] [blame] | 1067 | static const struct irq_domain_ops gic_irq_domain_ops = { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 1068 | .map = gic_irq_domain_map, |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 1069 | .unmap = gic_irq_domain_unmap, |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 1070 | }; |
| 1071 | |
Jon Hunter | faea645 | 2016-06-07 16:12:31 +0100 | [diff] [blame] | 1072 | static void gic_init_chip(struct gic_chip_data *gic, struct device *dev, |
| 1073 | const char *name, bool use_eoimode1) |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 1074 | { |
Linus Walleij | 58b8964 | 2015-10-24 00:15:53 +0200 | [diff] [blame] | 1075 | /* Initialize irq_chip */ |
Jon Hunter | c2baa2f | 2016-05-10 16:14:41 +0100 | [diff] [blame] | 1076 | gic->chip = gic_chip; |
Jon Hunter | faea645 | 2016-06-07 16:12:31 +0100 | [diff] [blame] | 1077 | gic->chip.name = name; |
| 1078 | gic->chip.parent_device = dev; |
Jon Hunter | c2baa2f | 2016-05-10 16:14:41 +0100 | [diff] [blame] | 1079 | |
Jon Hunter | faea645 | 2016-06-07 16:12:31 +0100 | [diff] [blame] | 1080 | if (use_eoimode1) { |
Jon Hunter | c2baa2f | 2016-05-10 16:14:41 +0100 | [diff] [blame] | 1081 | gic->chip.irq_mask = gic_eoimode1_mask_irq; |
| 1082 | gic->chip.irq_eoi = gic_eoimode1_eoi_irq; |
| 1083 | gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity; |
Linus Walleij | 58b8964 | 2015-10-24 00:15:53 +0200 | [diff] [blame] | 1084 | } |
| 1085 | |
Jon Hunter | 7bf29d3 | 2016-02-09 15:24:56 +0000 | [diff] [blame] | 1086 | #ifdef CONFIG_SMP |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1087 | if (gic == &gic_data[0]) |
Jon Hunter | 7bf29d3 | 2016-02-09 15:24:56 +0000 | [diff] [blame] | 1088 | gic->chip.irq_set_affinity = gic_set_affinity; |
| 1089 | #endif |
Jon Hunter | faea645 | 2016-06-07 16:12:31 +0100 | [diff] [blame] | 1090 | } |
| 1091 | |
| 1092 | static int gic_init_bases(struct gic_chip_data *gic, int irq_start, |
| 1093 | struct fwnode_handle *handle) |
| 1094 | { |
| 1095 | irq_hw_number_t hwirq_base; |
| 1096 | int gic_irqs, irq_base, ret; |
Jon Hunter | 7bf29d3 | 2016-02-09 15:24:56 +0000 | [diff] [blame] | 1097 | |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1098 | if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) { |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1099 | /* Frankein-GIC without banked registers... */ |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1100 | unsigned int cpu; |
| 1101 | |
| 1102 | gic->dist_base.percpu_base = alloc_percpu(void __iomem *); |
| 1103 | gic->cpu_base.percpu_base = alloc_percpu(void __iomem *); |
| 1104 | if (WARN_ON(!gic->dist_base.percpu_base || |
| 1105 | !gic->cpu_base.percpu_base)) { |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1106 | ret = -ENOMEM; |
| 1107 | goto error; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1108 | } |
| 1109 | |
| 1110 | for_each_possible_cpu(cpu) { |
Tomasz Figa | 29e697b | 2014-07-17 17:23:44 +0200 | [diff] [blame] | 1111 | u32 mpidr = cpu_logical_map(cpu); |
| 1112 | u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0); |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1113 | unsigned long offset = gic->percpu_offset * core_id; |
| 1114 | *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = |
| 1115 | gic->raw_dist_base + offset; |
| 1116 | *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = |
| 1117 | gic->raw_cpu_base + offset; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1118 | } |
| 1119 | |
| 1120 | gic_set_base_accessor(gic, gic_get_percpu_base); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1121 | } else { |
| 1122 | /* Normal, sane GIC... */ |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1123 | WARN(gic->percpu_offset, |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1124 | "GIC_NON_BANKED not enabled, ignoring %08x offset!", |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1125 | gic->percpu_offset); |
| 1126 | gic->dist_base.common_base = gic->raw_dist_base; |
| 1127 | gic->cpu_base.common_base = gic->raw_cpu_base; |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1128 | gic_set_base_accessor(gic, gic_get_common_base); |
| 1129 | } |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 1130 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 1131 | /* |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 1132 | * Find out how many interrupts are supported. |
| 1133 | * The GIC only supports up to 1020 interrupt sources. |
| 1134 | */ |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1135 | gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f; |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 1136 | gic_irqs = (gic_irqs + 1) * 32; |
| 1137 | if (gic_irqs > 1020) |
| 1138 | gic_irqs = 1020; |
| 1139 | gic->gic_irqs = gic_irqs; |
| 1140 | |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1141 | if (handle) { /* DT/ACPI */ |
| 1142 | gic->domain = irq_domain_create_linear(handle, gic_irqs, |
| 1143 | &gic_irq_domain_hierarchy_ops, |
| 1144 | gic); |
| 1145 | } else { /* Legacy support */ |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1146 | /* |
| 1147 | * For primary GICs, skip over SGIs. |
| 1148 | * For secondary GICs, skip over PPIs, too. |
| 1149 | */ |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1150 | if (gic == &gic_data[0] && (irq_start & 31) > 0) { |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 1151 | hwirq_base = 16; |
| 1152 | if (irq_start != -1) |
| 1153 | irq_start = (irq_start & ~31) + 16; |
| 1154 | } else { |
| 1155 | hwirq_base = 32; |
| 1156 | } |
| 1157 | |
| 1158 | gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */ |
| 1159 | |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 1160 | irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, |
| 1161 | numa_node_id()); |
Arnd Bergmann | 287980e | 2016-05-27 23:23:25 +0200 | [diff] [blame] | 1162 | if (irq_base < 0) { |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 1163 | WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n", |
| 1164 | irq_start); |
| 1165 | irq_base = irq_start; |
| 1166 | } |
| 1167 | |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1168 | gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base, |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 1169 | hwirq_base, &gic_irq_domain_ops, gic); |
Rob Herring | f37a53c | 2011-10-21 17:14:27 -0500 | [diff] [blame] | 1170 | } |
Sricharan R | 006e983 | 2013-12-03 15:57:22 +0530 | [diff] [blame] | 1171 | |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1172 | if (WARN_ON(!gic->domain)) { |
| 1173 | ret = -ENODEV; |
| 1174 | goto error; |
| 1175 | } |
Russell King | bef8f9e | 2010-12-04 16:50:58 +0000 | [diff] [blame] | 1176 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 1177 | gic_dist_init(gic); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1178 | ret = gic_cpu_init(gic); |
| 1179 | if (ret) |
| 1180 | goto error; |
| 1181 | |
| 1182 | ret = gic_pm_init(gic); |
| 1183 | if (ret) |
| 1184 | goto error; |
| 1185 | |
| 1186 | return 0; |
| 1187 | |
| 1188 | error: |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1189 | if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) { |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1190 | free_percpu(gic->dist_base.percpu_base); |
| 1191 | free_percpu(gic->cpu_base.percpu_base); |
| 1192 | } |
| 1193 | |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1194 | return ret; |
Russell King | b580b89 | 2010-12-04 15:55:14 +0000 | [diff] [blame] | 1195 | } |
| 1196 | |
Jon Hunter | d6ce564 | 2016-06-07 16:12:30 +0100 | [diff] [blame] | 1197 | static int __init __gic_init_bases(struct gic_chip_data *gic, |
| 1198 | int irq_start, |
| 1199 | struct fwnode_handle *handle) |
| 1200 | { |
Jon Hunter | faea645 | 2016-06-07 16:12:31 +0100 | [diff] [blame] | 1201 | char *name; |
| 1202 | int i, ret; |
Jon Hunter | d6ce564 | 2016-06-07 16:12:30 +0100 | [diff] [blame] | 1203 | |
| 1204 | if (WARN_ON(!gic || gic->domain)) |
| 1205 | return -EINVAL; |
| 1206 | |
| 1207 | if (gic == &gic_data[0]) { |
| 1208 | /* |
| 1209 | * Initialize the CPU interface map to all CPUs. |
| 1210 | * It will be refined as each CPU probes its ID. |
| 1211 | * This is only necessary for the primary GIC. |
| 1212 | */ |
| 1213 | for (i = 0; i < NR_GIC_CPU_IF; i++) |
| 1214 | gic_cpu_map[i] = 0xff; |
| 1215 | #ifdef CONFIG_SMP |
| 1216 | set_smp_cross_call(gic_raise_softirq); |
Jon Hunter | d6ce564 | 2016-06-07 16:12:30 +0100 | [diff] [blame] | 1217 | #endif |
Richard Cochran | 93131f7 | 2016-07-13 17:16:04 +0000 | [diff] [blame] | 1218 | cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING, |
Thomas Gleixner | 73c1b41 | 2016-12-21 20:19:54 +0100 | [diff] [blame] | 1219 | "irqchip/arm/gic:starting", |
Richard Cochran | 93131f7 | 2016-07-13 17:16:04 +0000 | [diff] [blame] | 1220 | gic_starting_cpu, NULL); |
Jon Hunter | d6ce564 | 2016-06-07 16:12:30 +0100 | [diff] [blame] | 1221 | set_handle_irq(gic_handle_irq); |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1222 | if (static_branch_likely(&supports_deactivate_key)) |
Jon Hunter | d6ce564 | 2016-06-07 16:12:30 +0100 | [diff] [blame] | 1223 | pr_info("GIC: Using split EOI/Deactivate mode\n"); |
| 1224 | } |
| 1225 | |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1226 | if (static_branch_likely(&supports_deactivate_key) && gic == &gic_data[0]) { |
Jon Hunter | faea645 | 2016-06-07 16:12:31 +0100 | [diff] [blame] | 1227 | name = kasprintf(GFP_KERNEL, "GICv2"); |
| 1228 | gic_init_chip(gic, NULL, name, true); |
| 1229 | } else { |
| 1230 | name = kasprintf(GFP_KERNEL, "GIC-%d", (int)(gic-&gic_data[0])); |
| 1231 | gic_init_chip(gic, NULL, name, false); |
| 1232 | } |
| 1233 | |
| 1234 | ret = gic_init_bases(gic, irq_start, handle); |
| 1235 | if (ret) |
| 1236 | kfree(name); |
| 1237 | |
| 1238 | return ret; |
Jon Hunter | d6ce564 | 2016-06-07 16:12:30 +0100 | [diff] [blame] | 1239 | } |
| 1240 | |
Marc Zyngier | e81a7cd | 2015-10-13 12:51:39 +0100 | [diff] [blame] | 1241 | void __init gic_init(unsigned int gic_nr, int irq_start, |
| 1242 | void __iomem *dist_base, void __iomem *cpu_base) |
Marc Zyngier | 4a6ac30 | 2015-09-01 10:08:53 +0100 | [diff] [blame] | 1243 | { |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1244 | struct gic_chip_data *gic; |
| 1245 | |
| 1246 | if (WARN_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR)) |
| 1247 | return; |
| 1248 | |
Marc Zyngier | 4a6ac30 | 2015-09-01 10:08:53 +0100 | [diff] [blame] | 1249 | /* |
| 1250 | * Non-DT/ACPI systems won't run a hypervisor, so let's not |
| 1251 | * bother with these... |
| 1252 | */ |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1253 | static_branch_disable(&supports_deactivate_key); |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1254 | |
| 1255 | gic = &gic_data[gic_nr]; |
| 1256 | gic->raw_dist_base = dist_base; |
| 1257 | gic->raw_cpu_base = cpu_base; |
| 1258 | |
| 1259 | __gic_init_bases(gic, irq_start, NULL); |
Marc Zyngier | 4a6ac30 | 2015-09-01 10:08:53 +0100 | [diff] [blame] | 1260 | } |
| 1261 | |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1262 | static void gic_teardown(struct gic_chip_data *gic) |
| 1263 | { |
| 1264 | if (WARN_ON(!gic)) |
| 1265 | return; |
| 1266 | |
| 1267 | if (gic->raw_dist_base) |
| 1268 | iounmap(gic->raw_dist_base); |
| 1269 | if (gic->raw_cpu_base) |
| 1270 | iounmap(gic->raw_cpu_base); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 1271 | } |
| 1272 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1273 | #ifdef CONFIG_OF |
Sachin Kamat | 46f101d | 2013-03-13 15:05:15 +0530 | [diff] [blame] | 1274 | static int gic_cnt __initdata; |
Marc Zyngier | 0962289 | 2017-10-27 10:34:22 +0200 | [diff] [blame] | 1275 | static bool gicv2_force_probe; |
| 1276 | |
| 1277 | static int __init gicv2_force_probe_cfg(char *buf) |
| 1278 | { |
| 1279 | return strtobool(buf, &gicv2_force_probe); |
| 1280 | } |
| 1281 | early_param("irqchip.gicv2_force_probe", gicv2_force_probe_cfg); |
| 1282 | |
Marc Zyngier | 12e1406 | 2015-09-13 12:14:31 +0100 | [diff] [blame] | 1283 | static bool gic_check_eoimode(struct device_node *node, void __iomem **base) |
| 1284 | { |
| 1285 | struct resource cpuif_res; |
| 1286 | |
| 1287 | of_address_to_resource(node, 1, &cpuif_res); |
| 1288 | |
| 1289 | if (!is_hyp_mode_available()) |
| 1290 | return false; |
Marc Zyngier | 0962289 | 2017-10-27 10:34:22 +0200 | [diff] [blame] | 1291 | if (resource_size(&cpuif_res) < SZ_8K) { |
| 1292 | void __iomem *alt; |
| 1293 | /* |
| 1294 | * Check for a stupid firmware that only exposes the |
| 1295 | * first page of a GICv2. |
| 1296 | */ |
| 1297 | if (!gic_check_gicv2(*base)) |
| 1298 | return false; |
| 1299 | |
| 1300 | if (!gicv2_force_probe) { |
| 1301 | pr_warn("GIC: GICv2 detected, but range too small and irqchip.gicv2_force_probe not set\n"); |
| 1302 | return false; |
| 1303 | } |
| 1304 | |
| 1305 | alt = ioremap(cpuif_res.start, SZ_8K); |
| 1306 | if (!alt) |
| 1307 | return false; |
| 1308 | if (!gic_check_gicv2(alt + SZ_4K)) { |
| 1309 | /* |
| 1310 | * The first page was that of a GICv2, and |
| 1311 | * the second was *something*. Let's trust it |
| 1312 | * to be a GICv2, and update the mapping. |
| 1313 | */ |
| 1314 | pr_warn("GIC: GICv2 at %pa, but range is too small (broken DT?), assuming 8kB\n", |
| 1315 | &cpuif_res.start); |
| 1316 | iounmap(*base); |
| 1317 | *base = alt; |
| 1318 | return true; |
| 1319 | } |
Marc Zyngier | 12e1406 | 2015-09-13 12:14:31 +0100 | [diff] [blame] | 1320 | |
| 1321 | /* |
Marc Zyngier | 0962289 | 2017-10-27 10:34:22 +0200 | [diff] [blame] | 1322 | * We detected *two* initial GICv2 pages in a |
| 1323 | * row. Could be a GICv2 aliased over two 64kB |
| 1324 | * pages. Update the resource, map the iospace, and |
| 1325 | * pray. |
| 1326 | */ |
| 1327 | iounmap(alt); |
| 1328 | alt = ioremap(cpuif_res.start, SZ_128K); |
| 1329 | if (!alt) |
| 1330 | return false; |
| 1331 | pr_warn("GIC: Aliased GICv2 at %pa, trying to find the canonical range over 128kB\n", |
| 1332 | &cpuif_res.start); |
| 1333 | cpuif_res.end = cpuif_res.start + SZ_128K -1; |
| 1334 | iounmap(*base); |
| 1335 | *base = alt; |
| 1336 | } |
| 1337 | if (resource_size(&cpuif_res) == SZ_128K) { |
| 1338 | /* |
| 1339 | * Verify that we have the first 4kB of a GICv2 |
Marc Zyngier | 12e1406 | 2015-09-13 12:14:31 +0100 | [diff] [blame] | 1340 | * aliased over the first 64kB by checking the |
| 1341 | * GICC_IIDR register on both ends. |
| 1342 | */ |
Marc Zyngier | 0962289 | 2017-10-27 10:34:22 +0200 | [diff] [blame] | 1343 | if (!gic_check_gicv2(*base) || |
| 1344 | !gic_check_gicv2(*base + 0xf000)) |
Marc Zyngier | 12e1406 | 2015-09-13 12:14:31 +0100 | [diff] [blame] | 1345 | return false; |
| 1346 | |
| 1347 | /* |
| 1348 | * Move the base up by 60kB, so that we have a 8kB |
| 1349 | * contiguous region, which allows us to use GICC_DIR |
| 1350 | * at its normal offset. Please pass me that bucket. |
| 1351 | */ |
| 1352 | *base += 0xf000; |
| 1353 | cpuif_res.start += 0xf000; |
Marc Zyngier | fd5bed4 | 2016-10-20 11:21:01 +0100 | [diff] [blame] | 1354 | pr_warn("GIC: Adjusting CPU interface base to %pa\n", |
Marc Zyngier | 12e1406 | 2015-09-13 12:14:31 +0100 | [diff] [blame] | 1355 | &cpuif_res.start); |
| 1356 | } |
| 1357 | |
| 1358 | return true; |
| 1359 | } |
| 1360 | |
Jon Hunter | 9c8eddd | 2016-06-07 16:12:34 +0100 | [diff] [blame] | 1361 | static int gic_of_setup(struct gic_chip_data *gic, struct device_node *node) |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1362 | { |
| 1363 | if (!gic || !node) |
| 1364 | return -EINVAL; |
| 1365 | |
| 1366 | gic->raw_dist_base = of_iomap(node, 0); |
| 1367 | if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n")) |
| 1368 | goto error; |
| 1369 | |
| 1370 | gic->raw_cpu_base = of_iomap(node, 1); |
| 1371 | if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n")) |
| 1372 | goto error; |
| 1373 | |
| 1374 | if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset)) |
| 1375 | gic->percpu_offset = 0; |
| 1376 | |
| 1377 | return 0; |
| 1378 | |
| 1379 | error: |
| 1380 | gic_teardown(gic); |
| 1381 | |
| 1382 | return -ENOMEM; |
| 1383 | } |
| 1384 | |
Jon Hunter | 9c8eddd | 2016-06-07 16:12:34 +0100 | [diff] [blame] | 1385 | int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq) |
| 1386 | { |
| 1387 | int ret; |
| 1388 | |
| 1389 | if (!dev || !dev->of_node || !gic || !irq) |
| 1390 | return -EINVAL; |
| 1391 | |
| 1392 | *gic = devm_kzalloc(dev, sizeof(**gic), GFP_KERNEL); |
| 1393 | if (!*gic) |
| 1394 | return -ENOMEM; |
| 1395 | |
| 1396 | gic_init_chip(*gic, dev, dev->of_node->name, false); |
| 1397 | |
| 1398 | ret = gic_of_setup(*gic, dev->of_node); |
| 1399 | if (ret) |
| 1400 | return ret; |
| 1401 | |
| 1402 | ret = gic_init_bases(*gic, -1, &dev->of_node->fwnode); |
| 1403 | if (ret) { |
| 1404 | gic_teardown(*gic); |
| 1405 | return ret; |
| 1406 | } |
| 1407 | |
| 1408 | irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, *gic); |
| 1409 | |
| 1410 | return 0; |
| 1411 | } |
| 1412 | |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1413 | static void __init gic_of_setup_kvm_info(struct device_node *node) |
| 1414 | { |
| 1415 | int ret; |
| 1416 | struct resource *vctrl_res = &gic_v2_kvm_info.vctrl; |
| 1417 | struct resource *vcpu_res = &gic_v2_kvm_info.vcpu; |
| 1418 | |
| 1419 | gic_v2_kvm_info.type = GIC_V2; |
| 1420 | |
| 1421 | gic_v2_kvm_info.maint_irq = irq_of_parse_and_map(node, 0); |
| 1422 | if (!gic_v2_kvm_info.maint_irq) |
| 1423 | return; |
| 1424 | |
| 1425 | ret = of_address_to_resource(node, 2, vctrl_res); |
| 1426 | if (ret) |
| 1427 | return; |
| 1428 | |
| 1429 | ret = of_address_to_resource(node, 3, vcpu_res); |
| 1430 | if (ret) |
| 1431 | return; |
| 1432 | |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1433 | if (static_branch_likely(&supports_deactivate_key)) |
Christoffer Dall | d33a3c8 | 2016-12-06 22:00:52 +0100 | [diff] [blame] | 1434 | gic_set_kvm_info(&gic_v2_kvm_info); |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1435 | } |
| 1436 | |
Linus Walleij | 8673c1d | 2015-10-24 00:15:52 +0200 | [diff] [blame] | 1437 | int __init |
Stephen Boyd | 6859358 | 2014-03-04 17:02:01 -0800 | [diff] [blame] | 1438 | gic_of_init(struct device_node *node, struct device_node *parent) |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1439 | { |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1440 | struct gic_chip_data *gic; |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1441 | int irq, ret; |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1442 | |
| 1443 | if (WARN_ON(!node)) |
| 1444 | return -ENODEV; |
| 1445 | |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1446 | if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR)) |
| 1447 | return -EINVAL; |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1448 | |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1449 | gic = &gic_data[gic_cnt]; |
| 1450 | |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1451 | ret = gic_of_setup(gic, node); |
| 1452 | if (ret) |
| 1453 | return ret; |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1454 | |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 1455 | /* |
| 1456 | * Disable split EOI/Deactivate if either HYP is not available |
| 1457 | * or the CPU interface is too small. |
| 1458 | */ |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1459 | if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base)) |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1460 | static_branch_disable(&supports_deactivate_key); |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 1461 | |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1462 | ret = __gic_init_bases(gic, -1, &node->fwnode); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1463 | if (ret) { |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1464 | gic_teardown(gic); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1465 | return ret; |
| 1466 | } |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 1467 | |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1468 | if (!gic_cnt) { |
Nicolas Pitre | eeb4465 | 2012-11-28 18:17:25 -0500 | [diff] [blame] | 1469 | gic_init_physaddr(node); |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1470 | gic_of_setup_kvm_info(node); |
| 1471 | } |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1472 | |
| 1473 | if (parent) { |
| 1474 | irq = irq_of_parse_and_map(node, 0); |
| 1475 | gic_cascade_irq(gic_cnt, irq); |
| 1476 | } |
Suravee Suthikulpanit | 853a33c | 2014-11-25 18:47:22 +0000 | [diff] [blame] | 1477 | |
| 1478 | if (IS_ENABLED(CONFIG_ARM_GIC_V2M)) |
Suravee Suthikulpanit | 0644b3d | 2015-12-10 08:55:30 -0800 | [diff] [blame] | 1479 | gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain); |
Suravee Suthikulpanit | 853a33c | 2014-11-25 18:47:22 +0000 | [diff] [blame] | 1480 | |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1481 | gic_cnt++; |
| 1482 | return 0; |
| 1483 | } |
Suravee Suthikulpanit | 144cb08 | 2014-07-15 00:03:03 +0200 | [diff] [blame] | 1484 | IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init); |
Linus Walleij | fa6e2ee | 2014-10-01 09:29:22 +0200 | [diff] [blame] | 1485 | IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init); |
| 1486 | IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init); |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 1487 | IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init); |
| 1488 | IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init); |
Matthias Brugger | a97e8027 | 2014-07-03 13:58:52 +0200 | [diff] [blame] | 1489 | IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init); |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 1490 | IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init); |
| 1491 | IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init); |
Geert Uytterhoeven | 8709b9e | 2015-09-14 22:06:43 +0200 | [diff] [blame] | 1492 | IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init); |
Jon Hunter | 9c8eddd | 2016-06-07 16:12:34 +0100 | [diff] [blame] | 1493 | #else |
| 1494 | int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq) |
| 1495 | { |
| 1496 | return -ENOTSUPP; |
| 1497 | } |
Rob Herring | b3f7ed0 | 2011-09-28 21:27:52 -0500 | [diff] [blame] | 1498 | #endif |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1499 | |
| 1500 | #ifdef CONFIG_ACPI |
Julien Grall | bafa919 | 2016-04-11 16:32:53 +0100 | [diff] [blame] | 1501 | static struct |
| 1502 | { |
| 1503 | phys_addr_t cpu_phys_base; |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1504 | u32 maint_irq; |
| 1505 | int maint_irq_mode; |
| 1506 | phys_addr_t vctrl_base; |
| 1507 | phys_addr_t vcpu_base; |
Julien Grall | bafa919 | 2016-04-11 16:32:53 +0100 | [diff] [blame] | 1508 | } acpi_data __initdata; |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1509 | |
| 1510 | static int __init |
| 1511 | gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header, |
| 1512 | const unsigned long end) |
| 1513 | { |
| 1514 | struct acpi_madt_generic_interrupt *processor; |
| 1515 | phys_addr_t gic_cpu_base; |
| 1516 | static int cpu_base_assigned; |
| 1517 | |
| 1518 | processor = (struct acpi_madt_generic_interrupt *)header; |
| 1519 | |
Al Stone | 99e3e3a | 2015-07-06 17:16:48 -0600 | [diff] [blame] | 1520 | if (BAD_MADT_GICC_ENTRY(processor, end)) |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1521 | return -EINVAL; |
| 1522 | |
| 1523 | /* |
| 1524 | * There is no support for non-banked GICv1/2 register in ACPI spec. |
| 1525 | * All CPU interface addresses have to be the same. |
| 1526 | */ |
| 1527 | gic_cpu_base = processor->base_address; |
Julien Grall | bafa919 | 2016-04-11 16:32:53 +0100 | [diff] [blame] | 1528 | if (cpu_base_assigned && gic_cpu_base != acpi_data.cpu_phys_base) |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1529 | return -EINVAL; |
| 1530 | |
Julien Grall | bafa919 | 2016-04-11 16:32:53 +0100 | [diff] [blame] | 1531 | acpi_data.cpu_phys_base = gic_cpu_base; |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1532 | acpi_data.maint_irq = processor->vgic_interrupt; |
| 1533 | acpi_data.maint_irq_mode = (processor->flags & ACPI_MADT_VGIC_IRQ_MODE) ? |
| 1534 | ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE; |
| 1535 | acpi_data.vctrl_base = processor->gich_base_address; |
| 1536 | acpi_data.vcpu_base = processor->gicv_base_address; |
| 1537 | |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1538 | cpu_base_assigned = 1; |
| 1539 | return 0; |
| 1540 | } |
| 1541 | |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1542 | /* The things you have to do to just *count* something... */ |
| 1543 | static int __init acpi_dummy_func(struct acpi_subtable_header *header, |
| 1544 | const unsigned long end) |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1545 | { |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1546 | return 0; |
| 1547 | } |
| 1548 | |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1549 | static bool __init acpi_gic_redist_is_present(void) |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1550 | { |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1551 | return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, |
| 1552 | acpi_dummy_func, 0) > 0; |
| 1553 | } |
| 1554 | |
| 1555 | static bool __init gic_validate_dist(struct acpi_subtable_header *header, |
| 1556 | struct acpi_probe_entry *ape) |
| 1557 | { |
| 1558 | struct acpi_madt_generic_distributor *dist; |
| 1559 | dist = (struct acpi_madt_generic_distributor *)header; |
| 1560 | |
| 1561 | return (dist->version == ape->driver_data && |
| 1562 | (dist->version != ACPI_MADT_GIC_VERSION_NONE || |
| 1563 | !acpi_gic_redist_is_present())); |
| 1564 | } |
| 1565 | |
| 1566 | #define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K) |
| 1567 | #define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K) |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1568 | #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K) |
| 1569 | #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K) |
| 1570 | |
| 1571 | static void __init gic_acpi_setup_kvm_info(void) |
| 1572 | { |
| 1573 | int irq; |
| 1574 | struct resource *vctrl_res = &gic_v2_kvm_info.vctrl; |
| 1575 | struct resource *vcpu_res = &gic_v2_kvm_info.vcpu; |
| 1576 | |
| 1577 | gic_v2_kvm_info.type = GIC_V2; |
| 1578 | |
| 1579 | if (!acpi_data.vctrl_base) |
| 1580 | return; |
| 1581 | |
| 1582 | vctrl_res->flags = IORESOURCE_MEM; |
| 1583 | vctrl_res->start = acpi_data.vctrl_base; |
| 1584 | vctrl_res->end = vctrl_res->start + ACPI_GICV2_VCTRL_MEM_SIZE - 1; |
| 1585 | |
| 1586 | if (!acpi_data.vcpu_base) |
| 1587 | return; |
| 1588 | |
| 1589 | vcpu_res->flags = IORESOURCE_MEM; |
| 1590 | vcpu_res->start = acpi_data.vcpu_base; |
| 1591 | vcpu_res->end = vcpu_res->start + ACPI_GICV2_VCPU_MEM_SIZE - 1; |
| 1592 | |
| 1593 | irq = acpi_register_gsi(NULL, acpi_data.maint_irq, |
| 1594 | acpi_data.maint_irq_mode, |
| 1595 | ACPI_ACTIVE_HIGH); |
| 1596 | if (irq <= 0) |
| 1597 | return; |
| 1598 | |
| 1599 | gic_v2_kvm_info.maint_irq = irq; |
| 1600 | |
| 1601 | gic_set_kvm_info(&gic_v2_kvm_info); |
| 1602 | } |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1603 | |
| 1604 | static int __init gic_v2_acpi_init(struct acpi_subtable_header *header, |
| 1605 | const unsigned long end) |
| 1606 | { |
| 1607 | struct acpi_madt_generic_distributor *dist; |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1608 | struct fwnode_handle *domain_handle; |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1609 | struct gic_chip_data *gic = &gic_data[0]; |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1610 | int count, ret; |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1611 | |
| 1612 | /* Collect CPU base addresses */ |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1613 | count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, |
| 1614 | gic_acpi_parse_madt_cpu, 0); |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1615 | if (count <= 0) { |
| 1616 | pr_err("No valid GICC entries exist\n"); |
| 1617 | return -EINVAL; |
| 1618 | } |
| 1619 | |
Linus Torvalds | 7beaa24 | 2016-05-19 11:27:09 -0700 | [diff] [blame] | 1620 | gic->raw_cpu_base = ioremap(acpi_data.cpu_phys_base, ACPI_GIC_CPU_IF_MEM_SIZE); |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1621 | if (!gic->raw_cpu_base) { |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1622 | pr_err("Unable to map GICC registers\n"); |
| 1623 | return -ENOMEM; |
| 1624 | } |
| 1625 | |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1626 | dist = (struct acpi_madt_generic_distributor *)header; |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1627 | gic->raw_dist_base = ioremap(dist->base_address, |
| 1628 | ACPI_GICV2_DIST_MEM_SIZE); |
| 1629 | if (!gic->raw_dist_base) { |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1630 | pr_err("Unable to map GICD registers\n"); |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1631 | gic_teardown(gic); |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1632 | return -ENOMEM; |
| 1633 | } |
| 1634 | |
| 1635 | /* |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 1636 | * Disable split EOI/Deactivate if HYP is not available. ACPI |
| 1637 | * guarantees that we'll always have a GICv2, so the CPU |
| 1638 | * interface will always be the right size. |
| 1639 | */ |
| 1640 | if (!is_hyp_mode_available()) |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1641 | static_branch_disable(&supports_deactivate_key); |
Marc Zyngier | 0b996fd | 2015-08-26 17:00:44 +0100 | [diff] [blame] | 1642 | |
| 1643 | /* |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1644 | * Initialize GIC instance zero (no multi-GIC support). |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1645 | */ |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1646 | domain_handle = irq_domain_alloc_fwnode(gic->raw_dist_base); |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1647 | if (!domain_handle) { |
| 1648 | pr_err("Unable to allocate domain handle\n"); |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1649 | gic_teardown(gic); |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1650 | return -ENOMEM; |
| 1651 | } |
Lorenzo Pieralisi | d8f4f16 | 2015-03-24 17:58:51 +0000 | [diff] [blame] | 1652 | |
Jon Hunter | f673b9b | 2016-05-10 16:14:44 +0100 | [diff] [blame] | 1653 | ret = __gic_init_bases(gic, -1, domain_handle); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1654 | if (ret) { |
| 1655 | pr_err("Failed to initialise GIC\n"); |
| 1656 | irq_domain_free_fwnode(domain_handle); |
Jon Hunter | d649046 | 2016-05-10 16:14:45 +0100 | [diff] [blame] | 1657 | gic_teardown(gic); |
Jon Hunter | dc9722c | 2016-05-10 16:14:42 +0100 | [diff] [blame] | 1658 | return ret; |
| 1659 | } |
Marc Zyngier | 891ae76 | 2015-10-13 12:51:40 +0100 | [diff] [blame] | 1660 | |
| 1661 | acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle); |
Suravee Suthikulpanit | 0644b3d | 2015-12-10 08:55:30 -0800 | [diff] [blame] | 1662 | |
| 1663 | if (IS_ENABLED(CONFIG_ARM_GIC_V2M)) |
| 1664 | gicv2m_init(NULL, gic_data[0].domain); |
| 1665 | |
Davidlohr Bueso | d01d327 | 2018-03-26 14:09:25 -0700 | [diff] [blame] | 1666 | if (static_branch_likely(&supports_deactivate_key)) |
Christoffer Dall | d33a3c8 | 2016-12-06 22:00:52 +0100 | [diff] [blame] | 1667 | gic_acpi_setup_kvm_info(); |
Julien Grall | 502d6df | 2016-04-11 16:32:54 +0100 | [diff] [blame] | 1668 | |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1669 | return 0; |
| 1670 | } |
Marc Zyngier | f26527b | 2015-09-28 15:49:14 +0100 | [diff] [blame] | 1671 | IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, |
| 1672 | gic_validate_dist, ACPI_MADT_GIC_VERSION_V2, |
| 1673 | gic_v2_acpi_init); |
| 1674 | IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, |
| 1675 | gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE, |
| 1676 | gic_v2_acpi_init); |
Tomasz Nowicki | d60fc38 | 2015-03-24 14:02:49 +0000 | [diff] [blame] | 1677 | #endif |