Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * KVM/MIPS: MIPS specific KVM APIs |
| 7 | * |
| 8 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 9 | * Authors: Sanjay Lal <sanjayl@kymasys.com> |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 10 | */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 11 | |
James Hogan | 0510870 | 2016-06-15 19:29:56 +0100 | [diff] [blame] | 12 | #include <linux/bitops.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 13 | #include <linux/errno.h> |
| 14 | #include <linux/err.h> |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 15 | #include <linux/kdebug.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 16 | #include <linux/module.h> |
James Hogan | d852b5f | 2016-10-19 00:24:27 +0100 | [diff] [blame] | 17 | #include <linux/uaccess.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 18 | #include <linux/vmalloc.h> |
Ingo Molnar | 174cd4b | 2017-02-02 19:15:33 +0100 | [diff] [blame] | 19 | #include <linux/sched/signal.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 20 | #include <linux/fs.h> |
Mike Rapoport | 57c8a66 | 2018-10-30 15:09:49 -0700 | [diff] [blame] | 21 | #include <linux/memblock.h> |
Mike Rapoport | 65fddcf | 2020-06-08 21:32:42 -0700 | [diff] [blame] | 22 | #include <linux/pgtable.h> |
Ingo Molnar | 174cd4b | 2017-02-02 19:15:33 +0100 | [diff] [blame] | 23 | |
James Hogan | f798217 | 2015-02-04 17:06:37 +0000 | [diff] [blame] | 24 | #include <asm/fpu.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 25 | #include <asm/page.h> |
| 26 | #include <asm/cacheflush.h> |
| 27 | #include <asm/mmu_context.h> |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 28 | #include <asm/pgalloc.h> |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 29 | |
| 30 | #include <linux/kvm_host.h> |
| 31 | |
Deng-Cheng Zhu | d7d5b05 | 2014-06-26 12:11:38 -0700 | [diff] [blame] | 32 | #include "interrupt.h" |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 33 | |
| 34 | #define CREATE_TRACE_POINTS |
| 35 | #include "trace.h" |
| 36 | |
| 37 | #ifndef VECTORSPACING |
| 38 | #define VECTORSPACING 0x100 /* for EI/VI mode */ |
| 39 | #endif |
| 40 | |
Jing Zhang | fcfe1ba | 2021-06-18 22:27:05 +0000 | [diff] [blame] | 41 | const struct _kvm_stats_desc kvm_vm_stats_desc[] = { |
| 42 | KVM_GENERIC_VM_STATS() |
| 43 | }; |
Jing Zhang | fcfe1ba | 2021-06-18 22:27:05 +0000 | [diff] [blame] | 44 | |
| 45 | const struct kvm_stats_header kvm_vm_stats_header = { |
| 46 | .name_size = KVM_STATS_NAME_SIZE, |
| 47 | .num_desc = ARRAY_SIZE(kvm_vm_stats_desc), |
| 48 | .id_offset = sizeof(struct kvm_stats_header), |
| 49 | .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE, |
| 50 | .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE + |
| 51 | sizeof(kvm_vm_stats_desc), |
| 52 | }; |
| 53 | |
Jing Zhang | ce55c04 | 2021-06-18 22:27:06 +0000 | [diff] [blame] | 54 | const struct _kvm_stats_desc kvm_vcpu_stats_desc[] = { |
| 55 | KVM_GENERIC_VCPU_STATS(), |
| 56 | STATS_DESC_COUNTER(VCPU, wait_exits), |
| 57 | STATS_DESC_COUNTER(VCPU, cache_exits), |
| 58 | STATS_DESC_COUNTER(VCPU, signal_exits), |
| 59 | STATS_DESC_COUNTER(VCPU, int_exits), |
| 60 | STATS_DESC_COUNTER(VCPU, cop_unusable_exits), |
| 61 | STATS_DESC_COUNTER(VCPU, tlbmod_exits), |
| 62 | STATS_DESC_COUNTER(VCPU, tlbmiss_ld_exits), |
| 63 | STATS_DESC_COUNTER(VCPU, tlbmiss_st_exits), |
| 64 | STATS_DESC_COUNTER(VCPU, addrerr_st_exits), |
| 65 | STATS_DESC_COUNTER(VCPU, addrerr_ld_exits), |
| 66 | STATS_DESC_COUNTER(VCPU, syscall_exits), |
| 67 | STATS_DESC_COUNTER(VCPU, resvd_inst_exits), |
| 68 | STATS_DESC_COUNTER(VCPU, break_inst_exits), |
| 69 | STATS_DESC_COUNTER(VCPU, trap_inst_exits), |
| 70 | STATS_DESC_COUNTER(VCPU, msa_fpe_exits), |
| 71 | STATS_DESC_COUNTER(VCPU, fpe_exits), |
| 72 | STATS_DESC_COUNTER(VCPU, msa_disabled_exits), |
| 73 | STATS_DESC_COUNTER(VCPU, flush_dcache_exits), |
| 74 | STATS_DESC_COUNTER(VCPU, vz_gpsi_exits), |
| 75 | STATS_DESC_COUNTER(VCPU, vz_gsfc_exits), |
| 76 | STATS_DESC_COUNTER(VCPU, vz_hc_exits), |
| 77 | STATS_DESC_COUNTER(VCPU, vz_grr_exits), |
| 78 | STATS_DESC_COUNTER(VCPU, vz_gva_exits), |
| 79 | STATS_DESC_COUNTER(VCPU, vz_ghfc_exits), |
| 80 | STATS_DESC_COUNTER(VCPU, vz_gpa_exits), |
| 81 | STATS_DESC_COUNTER(VCPU, vz_resvd_exits), |
| 82 | #ifdef CONFIG_CPU_LOONGSON64 |
| 83 | STATS_DESC_COUNTER(VCPU, vz_cpucfg_exits), |
| 84 | #endif |
| 85 | }; |
Jing Zhang | ce55c04 | 2021-06-18 22:27:06 +0000 | [diff] [blame] | 86 | |
| 87 | const struct kvm_stats_header kvm_vcpu_stats_header = { |
| 88 | .name_size = KVM_STATS_NAME_SIZE, |
| 89 | .num_desc = ARRAY_SIZE(kvm_vcpu_stats_desc), |
| 90 | .id_offset = sizeof(struct kvm_stats_header), |
| 91 | .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE, |
| 92 | .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE + |
| 93 | sizeof(kvm_vcpu_stats_desc), |
| 94 | }; |
| 95 | |
James Hogan | edec9d7 | 2017-03-14 10:15:40 +0000 | [diff] [blame] | 96 | bool kvm_trace_guest_mode_change; |
| 97 | |
| 98 | int kvm_guest_mode_change_trace_reg(void) |
| 99 | { |
Jason Yan | 04146f2 | 2020-04-29 22:09:35 +0800 | [diff] [blame] | 100 | kvm_trace_guest_mode_change = true; |
James Hogan | edec9d7 | 2017-03-14 10:15:40 +0000 | [diff] [blame] | 101 | return 0; |
| 102 | } |
| 103 | |
| 104 | void kvm_guest_mode_change_trace_unreg(void) |
| 105 | { |
Jason Yan | 04146f2 | 2020-04-29 22:09:35 +0800 | [diff] [blame] | 106 | kvm_trace_guest_mode_change = false; |
James Hogan | edec9d7 | 2017-03-14 10:15:40 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 109 | /* |
| 110 | * XXXKYMA: We are simulatoring a processor that has the WII bit set in |
| 111 | * Config7, so we are "runnable" if interrupts are pending |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 112 | */ |
| 113 | int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu) |
| 114 | { |
| 115 | return !!(vcpu->arch.pending_exceptions); |
| 116 | } |
| 117 | |
Longpeng(Mike) | 199b576 | 2017-08-08 12:05:32 +0800 | [diff] [blame] | 118 | bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu) |
| 119 | { |
| 120 | return false; |
| 121 | } |
| 122 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 123 | int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu) |
| 124 | { |
| 125 | return 1; |
| 126 | } |
| 127 | |
Radim Krčmář | 13a34e0 | 2014-08-28 15:13:03 +0200 | [diff] [blame] | 128 | int kvm_arch_hardware_enable(void) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 129 | { |
James Hogan | edab4fe | 2017-03-14 10:15:23 +0000 | [diff] [blame] | 130 | return kvm_mips_callbacks->hardware_enable(); |
| 131 | } |
| 132 | |
| 133 | void kvm_arch_hardware_disable(void) |
| 134 | { |
| 135 | kvm_mips_callbacks->hardware_disable(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 136 | } |
| 137 | |
Sean Christopherson | b990408 | 2020-03-21 13:25:55 -0700 | [diff] [blame] | 138 | int kvm_arch_hardware_setup(void *opaque) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 139 | { |
| 140 | return 0; |
| 141 | } |
| 142 | |
Sean Christopherson | b990408 | 2020-03-21 13:25:55 -0700 | [diff] [blame] | 143 | int kvm_arch_check_processor_compat(void *opaque) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 144 | { |
Sean Christopherson | f257d6d | 2019-04-19 22:18:17 -0700 | [diff] [blame] | 145 | return 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 146 | } |
| 147 | |
Huacai Chen | f21db30 | 2020-05-23 15:56:37 +0800 | [diff] [blame] | 148 | extern void kvm_init_loongson_ipi(struct kvm *kvm); |
| 149 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 150 | int kvm_arch_init_vm(struct kvm *kvm, unsigned long type) |
| 151 | { |
James Hogan | a8a3c42 | 2017-03-14 10:15:19 +0000 | [diff] [blame] | 152 | switch (type) { |
Huacai Chen | 15e9e35 | 2020-09-10 18:33:51 +0800 | [diff] [blame] | 153 | case KVM_VM_MIPS_AUTO: |
| 154 | break; |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 155 | case KVM_VM_MIPS_VZ: |
James Hogan | a8a3c42 | 2017-03-14 10:15:19 +0000 | [diff] [blame] | 156 | break; |
| 157 | default: |
| 158 | /* Unsupported KVM type */ |
| 159 | return -EINVAL; |
Yang Li | 6732a1f | 2021-02-02 10:15:35 +0800 | [diff] [blame] | 160 | } |
James Hogan | a8a3c42 | 2017-03-14 10:15:19 +0000 | [diff] [blame] | 161 | |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 162 | /* Allocate page table to map GPA -> RPA */ |
| 163 | kvm->arch.gpa_mm.pgd = kvm_pgd_alloc(); |
| 164 | if (!kvm->arch.gpa_mm.pgd) |
| 165 | return -ENOMEM; |
| 166 | |
Huacai Chen | f21db30 | 2020-05-23 15:56:37 +0800 | [diff] [blame] | 167 | #ifdef CONFIG_CPU_LOONGSON64 |
| 168 | kvm_init_loongson_ipi(kvm); |
| 169 | #endif |
| 170 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 171 | return 0; |
| 172 | } |
| 173 | |
| 174 | void kvm_mips_free_vcpus(struct kvm *kvm) |
| 175 | { |
| 176 | unsigned int i; |
| 177 | struct kvm_vcpu *vcpu; |
| 178 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 179 | kvm_for_each_vcpu(i, vcpu, kvm) { |
Sean Christopherson | 4543bdc | 2019-12-18 13:55:14 -0800 | [diff] [blame] | 180 | kvm_vcpu_destroy(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | mutex_lock(&kvm->lock); |
| 184 | |
| 185 | for (i = 0; i < atomic_read(&kvm->online_vcpus); i++) |
| 186 | kvm->vcpus[i] = NULL; |
| 187 | |
| 188 | atomic_set(&kvm->online_vcpus, 0); |
| 189 | |
| 190 | mutex_unlock(&kvm->lock); |
| 191 | } |
| 192 | |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 193 | static void kvm_mips_free_gpa_pt(struct kvm *kvm) |
| 194 | { |
| 195 | /* It should always be safe to remove after flushing the whole range */ |
| 196 | WARN_ON(!kvm_mips_flush_gpa_pt(kvm, 0, ~0)); |
| 197 | pgd_free(NULL, kvm->arch.gpa_mm.pgd); |
| 198 | } |
| 199 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 200 | void kvm_arch_destroy_vm(struct kvm *kvm) |
| 201 | { |
| 202 | kvm_mips_free_vcpus(kvm); |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 203 | kvm_mips_free_gpa_pt(kvm); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 204 | } |
| 205 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 206 | long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl, |
| 207 | unsigned long arg) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 208 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 209 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 210 | } |
| 211 | |
James Hogan | b620911 | 2016-10-25 00:01:37 +0100 | [diff] [blame] | 212 | void kvm_arch_flush_shadow_all(struct kvm *kvm) |
| 213 | { |
| 214 | /* Flush whole GPA */ |
| 215 | kvm_mips_flush_gpa_pt(kvm, 0, ~0); |
Paolo Bonzini | 5194552f | 2021-03-31 09:38:16 +0200 | [diff] [blame] | 216 | kvm_flush_remote_tlbs(kvm); |
James Hogan | b620911 | 2016-10-25 00:01:37 +0100 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | void kvm_arch_flush_shadow_memslot(struct kvm *kvm, |
| 220 | struct kvm_memory_slot *slot) |
| 221 | { |
| 222 | /* |
| 223 | * The slot has been made invalid (ready for moving or deletion), so we |
| 224 | * need to ensure that it can no longer be accessed by any guest VCPUs. |
| 225 | */ |
| 226 | |
| 227 | spin_lock(&kvm->mmu_lock); |
| 228 | /* Flush slot from GPA */ |
| 229 | kvm_mips_flush_gpa_pt(kvm, slot->base_gfn, |
| 230 | slot->base_gfn + slot->npages - 1); |
Paolo Bonzini | 5194552f | 2021-03-31 09:38:16 +0200 | [diff] [blame] | 231 | kvm_arch_flush_remote_tlbs_memslot(kvm, slot); |
James Hogan | b620911 | 2016-10-25 00:01:37 +0100 | [diff] [blame] | 232 | spin_unlock(&kvm->mmu_lock); |
| 233 | } |
| 234 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 235 | int kvm_arch_prepare_memory_region(struct kvm *kvm, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 236 | struct kvm_memory_slot *memslot, |
Paolo Bonzini | 09170a4 | 2015-05-18 13:59:39 +0200 | [diff] [blame] | 237 | const struct kvm_userspace_memory_region *mem, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 238 | enum kvm_mr_change change) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 239 | { |
| 240 | return 0; |
| 241 | } |
| 242 | |
| 243 | void kvm_arch_commit_memory_region(struct kvm *kvm, |
Paolo Bonzini | 09170a4 | 2015-05-18 13:59:39 +0200 | [diff] [blame] | 244 | const struct kvm_userspace_memory_region *mem, |
Sean Christopherson | 9d4c197 | 2020-02-18 13:07:24 -0800 | [diff] [blame] | 245 | struct kvm_memory_slot *old, |
Paolo Bonzini | f36f3f2 | 2015-05-18 13:20:23 +0200 | [diff] [blame] | 246 | const struct kvm_memory_slot *new, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 247 | enum kvm_mr_change change) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 248 | { |
James Hogan | a1ac9e1 | 2016-12-06 14:56:20 +0000 | [diff] [blame] | 249 | int needs_flush; |
| 250 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 251 | kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n", |
| 252 | __func__, kvm, mem->slot, mem->guest_phys_addr, |
| 253 | mem->memory_size, mem->userspace_addr); |
James Hogan | a1ac9e1 | 2016-12-06 14:56:20 +0000 | [diff] [blame] | 254 | |
| 255 | /* |
| 256 | * If dirty page logging is enabled, write protect all pages in the slot |
| 257 | * ready for dirty logging. |
| 258 | * |
| 259 | * There is no need to do this in any of the following cases: |
| 260 | * CREATE: No dirty mappings will already exist. |
| 261 | * MOVE/DELETE: The old mappings will already have been cleaned up by |
| 262 | * kvm_arch_flush_shadow_memslot() |
| 263 | */ |
| 264 | if (change == KVM_MR_FLAGS_ONLY && |
| 265 | (!(old->flags & KVM_MEM_LOG_DIRTY_PAGES) && |
| 266 | new->flags & KVM_MEM_LOG_DIRTY_PAGES)) { |
| 267 | spin_lock(&kvm->mmu_lock); |
| 268 | /* Write protect GPA page table entries */ |
| 269 | needs_flush = kvm_mips_mkclean_gpa_pt(kvm, new->base_gfn, |
| 270 | new->base_gfn + new->npages - 1); |
James Hogan | a1ac9e1 | 2016-12-06 14:56:20 +0000 | [diff] [blame] | 271 | if (needs_flush) |
Paolo Bonzini | 5194552f | 2021-03-31 09:38:16 +0200 | [diff] [blame] | 272 | kvm_arch_flush_remote_tlbs_memslot(kvm, new); |
James Hogan | a1ac9e1 | 2016-12-06 14:56:20 +0000 | [diff] [blame] | 273 | spin_unlock(&kvm->mmu_lock); |
| 274 | } |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 275 | } |
| 276 | |
James Hogan | d7b8f89 | 2016-06-23 17:34:40 +0100 | [diff] [blame] | 277 | static inline void dump_handler(const char *symbol, void *start, void *end) |
| 278 | { |
| 279 | u32 *p; |
| 280 | |
| 281 | pr_debug("LEAF(%s)\n", symbol); |
| 282 | |
| 283 | pr_debug("\t.set push\n"); |
| 284 | pr_debug("\t.set noreorder\n"); |
| 285 | |
| 286 | for (p = start; p < (u32 *)end; ++p) |
| 287 | pr_debug("\t.word\t0x%08x\t\t# %p\n", *p, p); |
| 288 | |
| 289 | pr_debug("\t.set\tpop\n"); |
| 290 | |
| 291 | pr_debug("\tEND(%s)\n", symbol); |
| 292 | } |
| 293 | |
Sean Christopherson | 09df630 | 2020-02-03 10:41:59 -0800 | [diff] [blame] | 294 | /* low level hrtimer wake routine */ |
| 295 | static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer) |
| 296 | { |
| 297 | struct kvm_vcpu *vcpu; |
| 298 | |
| 299 | vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer); |
Sean Christopherson | 879a376 | 2020-02-03 10:42:00 -0800 | [diff] [blame] | 300 | |
| 301 | kvm_mips_callbacks->queue_timer_int(vcpu); |
| 302 | |
| 303 | vcpu->arch.wait = 0; |
Davidlohr Bueso | da4ad88 | 2020-04-23 22:48:37 -0700 | [diff] [blame] | 304 | rcuwait_wake_up(&vcpu->wait); |
Sean Christopherson | 879a376 | 2020-02-03 10:42:00 -0800 | [diff] [blame] | 305 | |
Sean Christopherson | 09df630 | 2020-02-03 10:41:59 -0800 | [diff] [blame] | 306 | return kvm_mips_count_timeout(vcpu); |
| 307 | } |
| 308 | |
Sean Christopherson | 897cc38 | 2019-12-18 13:55:09 -0800 | [diff] [blame] | 309 | int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id) |
| 310 | { |
| 311 | return 0; |
| 312 | } |
| 313 | |
Sean Christopherson | e529ef6 | 2019-12-18 13:55:15 -0800 | [diff] [blame] | 314 | int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 315 | { |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 316 | int err, size; |
James Hogan | a7cfa7a | 2016-09-10 23:56:46 +0100 | [diff] [blame] | 317 | void *gebase, *p, *handler, *refill_start, *refill_end; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 318 | int i; |
| 319 | |
Sean Christopherson | e529ef6 | 2019-12-18 13:55:15 -0800 | [diff] [blame] | 320 | kvm_debug("kvm @ %p: create cpu %d at %p\n", |
| 321 | vcpu->kvm, vcpu->vcpu_id, vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 322 | |
Sean Christopherson | d11dfed | 2019-12-18 13:55:24 -0800 | [diff] [blame] | 323 | err = kvm_mips_callbacks->vcpu_init(vcpu); |
| 324 | if (err) |
| 325 | return err; |
| 326 | |
| 327 | hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC, |
| 328 | HRTIMER_MODE_REL); |
| 329 | vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup; |
| 330 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 331 | /* |
| 332 | * Allocate space for host mode exception handlers that handle |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 333 | * guest mode exits |
| 334 | */ |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 335 | if (cpu_has_veic || cpu_has_vint) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 336 | size = 0x200 + VECTORSPACING * 64; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 337 | else |
James Hogan | 7006e2d | 2014-05-29 10:16:23 +0100 | [diff] [blame] | 338 | size = 0x4000; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 339 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 340 | gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL); |
| 341 | |
| 342 | if (!gebase) { |
| 343 | err = -ENOMEM; |
Sean Christopherson | d11dfed | 2019-12-18 13:55:24 -0800 | [diff] [blame] | 344 | goto out_uninit_vcpu; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 345 | } |
James Hogan | 6e95bfd | 2014-05-29 10:16:43 +0100 | [diff] [blame] | 346 | kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n", |
| 347 | ALIGN(size, PAGE_SIZE), gebase); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 348 | |
James Hogan | 2a06dab | 2016-07-08 11:53:26 +0100 | [diff] [blame] | 349 | /* |
| 350 | * Check new ebase actually fits in CP0_EBase. The lack of a write gate |
| 351 | * limits us to the low 512MB of physical address space. If the memory |
| 352 | * we allocate is out of range, just give up now. |
| 353 | */ |
| 354 | if (!cpu_has_ebase_wg && virt_to_phys(gebase) >= 0x20000000) { |
| 355 | kvm_err("CP0_EBase.WG required for guest exception base %pK\n", |
| 356 | gebase); |
| 357 | err = -ENOMEM; |
| 358 | goto out_free_gebase; |
| 359 | } |
| 360 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 361 | /* Save new ebase */ |
| 362 | vcpu->arch.guest_ebase = gebase; |
| 363 | |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 364 | /* Build guest exception vectors dynamically in unmapped memory */ |
James Hogan | 1f9ca62 | 2016-06-23 17:34:46 +0100 | [diff] [blame] | 365 | handler = gebase + 0x2000; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 366 | |
James Hogan | 1934a3a | 2017-03-14 10:15:26 +0000 | [diff] [blame] | 367 | /* TLB refill (or XTLB refill on 64-bit VZ where KX=1) */ |
James Hogan | a7cfa7a | 2016-09-10 23:56:46 +0100 | [diff] [blame] | 368 | refill_start = gebase; |
Thomas Bogendoerfer | 45c7e8a | 2021-03-01 16:29:57 +0100 | [diff] [blame] | 369 | if (IS_ENABLED(CONFIG_64BIT)) |
James Hogan | 1934a3a | 2017-03-14 10:15:26 +0000 | [diff] [blame] | 370 | refill_start += 0x080; |
James Hogan | a7cfa7a | 2016-09-10 23:56:46 +0100 | [diff] [blame] | 371 | refill_end = kvm_mips_build_tlb_refill_exception(refill_start, handler); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 372 | |
| 373 | /* General Exception Entry point */ |
James Hogan | 1f9ca62 | 2016-06-23 17:34:46 +0100 | [diff] [blame] | 374 | kvm_mips_build_exception(gebase + 0x180, handler); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 375 | |
| 376 | /* For vectored interrupts poke the exception code @ all offsets 0-7 */ |
| 377 | for (i = 0; i < 8; i++) { |
| 378 | kvm_debug("L1 Vectored handler @ %p\n", |
| 379 | gebase + 0x200 + (i * VECTORSPACING)); |
James Hogan | 1f9ca62 | 2016-06-23 17:34:46 +0100 | [diff] [blame] | 380 | kvm_mips_build_exception(gebase + 0x200 + i * VECTORSPACING, |
| 381 | handler); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 382 | } |
| 383 | |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 384 | /* General exit handler */ |
James Hogan | 1f9ca62 | 2016-06-23 17:34:46 +0100 | [diff] [blame] | 385 | p = handler; |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 386 | p = kvm_mips_build_exit(p); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 387 | |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 388 | /* Guest entry routine */ |
| 389 | vcpu->arch.vcpu_run = p; |
| 390 | p = kvm_mips_build_vcpu_run(p); |
James Hogan | 797179b | 2016-06-09 10:50:43 +0100 | [diff] [blame] | 391 | |
James Hogan | d7b8f89 | 2016-06-23 17:34:40 +0100 | [diff] [blame] | 392 | /* Dump the generated code */ |
| 393 | pr_debug("#include <asm/asm.h>\n"); |
| 394 | pr_debug("#include <asm/regdef.h>\n"); |
| 395 | pr_debug("\n"); |
| 396 | dump_handler("kvm_vcpu_run", vcpu->arch.vcpu_run, p); |
James Hogan | a7cfa7a | 2016-09-10 23:56:46 +0100 | [diff] [blame] | 397 | dump_handler("kvm_tlb_refill", refill_start, refill_end); |
James Hogan | d7b8f89 | 2016-06-23 17:34:40 +0100 | [diff] [blame] | 398 | dump_handler("kvm_gen_exc", gebase + 0x180, gebase + 0x200); |
| 399 | dump_handler("kvm_exit", gebase + 0x2000, vcpu->arch.vcpu_run); |
| 400 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 401 | /* Invalidate the icache for these ranges */ |
James Hogan | 32eb12a | 2017-01-03 17:43:01 +0000 | [diff] [blame] | 402 | flush_icache_range((unsigned long)gebase, |
| 403 | (unsigned long)gebase + ALIGN(size, PAGE_SIZE)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 404 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 405 | /* Init */ |
| 406 | vcpu->arch.last_sched_cpu = -1; |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 407 | vcpu->arch.last_exec_cpu = -1; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 408 | |
Sean Christopherson | 5259878 | 2019-12-18 13:55:19 -0800 | [diff] [blame] | 409 | /* Initial guest state */ |
| 410 | err = kvm_mips_callbacks->vcpu_setup(vcpu); |
| 411 | if (err) |
Thomas Bogendoerfer | 45c7e8a | 2021-03-01 16:29:57 +0100 | [diff] [blame] | 412 | goto out_free_gebase; |
Sean Christopherson | 5259878 | 2019-12-18 13:55:19 -0800 | [diff] [blame] | 413 | |
Sean Christopherson | e529ef6 | 2019-12-18 13:55:15 -0800 | [diff] [blame] | 414 | return 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 415 | |
| 416 | out_free_gebase: |
| 417 | kfree(gebase); |
Sean Christopherson | d11dfed | 2019-12-18 13:55:24 -0800 | [diff] [blame] | 418 | out_uninit_vcpu: |
| 419 | kvm_mips_callbacks->vcpu_uninit(vcpu); |
Sean Christopherson | e529ef6 | 2019-12-18 13:55:15 -0800 | [diff] [blame] | 420 | return err; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 421 | } |
| 422 | |
Sean Christopherson | 47d51e5 | 2019-12-18 13:55:02 -0800 | [diff] [blame] | 423 | void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 424 | { |
| 425 | hrtimer_cancel(&vcpu->arch.comparecount_timer); |
| 426 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 427 | kvm_mips_dump_stats(vcpu); |
| 428 | |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 429 | kvm_mmu_free_memory_caches(vcpu); |
James Hogan | c6c0a66 | 2014-05-29 10:16:44 +0100 | [diff] [blame] | 430 | kfree(vcpu->arch.guest_ebase); |
Sean Christopherson | d11dfed | 2019-12-18 13:55:24 -0800 | [diff] [blame] | 431 | |
| 432 | kvm_mips_callbacks->vcpu_uninit(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 433 | } |
| 434 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 435 | int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, |
| 436 | struct kvm_guest_debug *dbg) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 437 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 438 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 439 | } |
| 440 | |
Tianjia Zhang | 1b94f6f | 2020-04-16 13:10:57 +0800 | [diff] [blame] | 441 | int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 442 | { |
Paolo Bonzini | 460df4c | 2017-02-08 11:50:15 +0100 | [diff] [blame] | 443 | int r = -EINTR; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 444 | |
Christoffer Dall | accb757 | 2017-12-04 21:35:25 +0100 | [diff] [blame] | 445 | vcpu_load(vcpu); |
| 446 | |
Jan H. Schönherr | 20b7035 | 2017-11-24 22:39:01 +0100 | [diff] [blame] | 447 | kvm_sigset_activate(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 448 | |
| 449 | if (vcpu->mmio_needed) { |
| 450 | if (!vcpu->mmio_is_write) |
Tianjia Zhang | c34b26b | 2020-06-23 21:14:17 +0800 | [diff] [blame] | 451 | kvm_mips_complete_mmio_load(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 452 | vcpu->mmio_needed = 0; |
| 453 | } |
| 454 | |
Tianjia Zhang | c34b26b | 2020-06-23 21:14:17 +0800 | [diff] [blame] | 455 | if (vcpu->run->immediate_exit) |
Paolo Bonzini | 460df4c | 2017-02-08 11:50:15 +0100 | [diff] [blame] | 456 | goto out; |
| 457 | |
James Hogan | f798217 | 2015-02-04 17:06:37 +0000 | [diff] [blame] | 458 | lose_fpu(1); |
| 459 | |
James Hogan | 044f0f0 | 2014-05-29 10:16:32 +0100 | [diff] [blame] | 460 | local_irq_disable(); |
Paolo Bonzini | 6edaa53 | 2016-06-15 15:18:26 +0200 | [diff] [blame] | 461 | guest_enter_irqoff(); |
James Hogan | 9325860 | 2016-06-14 09:40:14 +0100 | [diff] [blame] | 462 | trace_kvm_enter(vcpu); |
James Hogan | 25b08c7 | 2016-09-16 00:06:43 +0100 | [diff] [blame] | 463 | |
James Hogan | 4841e0d | 2016-11-28 22:45:04 +0000 | [diff] [blame] | 464 | /* |
| 465 | * Make sure the read of VCPU requests in vcpu_run() callback is not |
| 466 | * reordered ahead of the write to vcpu->mode, or we could miss a TLB |
| 467 | * flush request while the requester sees the VCPU as outside of guest |
| 468 | * mode and not needing an IPI. |
| 469 | */ |
| 470 | smp_store_mb(vcpu->mode, IN_GUEST_MODE); |
| 471 | |
Tianjia Zhang | c34b26b | 2020-06-23 21:14:17 +0800 | [diff] [blame] | 472 | r = kvm_mips_callbacks->vcpu_run(vcpu); |
James Hogan | 25b08c7 | 2016-09-16 00:06:43 +0100 | [diff] [blame] | 473 | |
James Hogan | 9325860 | 2016-06-14 09:40:14 +0100 | [diff] [blame] | 474 | trace_kvm_out(vcpu); |
Paolo Bonzini | 6edaa53 | 2016-06-15 15:18:26 +0200 | [diff] [blame] | 475 | guest_exit_irqoff(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 476 | local_irq_enable(); |
| 477 | |
Paolo Bonzini | 460df4c | 2017-02-08 11:50:15 +0100 | [diff] [blame] | 478 | out: |
Jan H. Schönherr | 20b7035 | 2017-11-24 22:39:01 +0100 | [diff] [blame] | 479 | kvm_sigset_deactivate(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 480 | |
Christoffer Dall | accb757 | 2017-12-04 21:35:25 +0100 | [diff] [blame] | 481 | vcpu_put(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 482 | return r; |
| 483 | } |
| 484 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 485 | int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu, |
| 486 | struct kvm_mips_interrupt *irq) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 487 | { |
| 488 | int intr = (int)irq->irq; |
| 489 | struct kvm_vcpu *dvcpu = NULL; |
| 490 | |
Huacai Chen | 3f51d8f | 2020-05-23 15:56:36 +0800 | [diff] [blame] | 491 | if (intr == kvm_priority_to_irq[MIPS_EXC_INT_IPI_1] || |
| 492 | intr == kvm_priority_to_irq[MIPS_EXC_INT_IPI_2] || |
| 493 | intr == (-kvm_priority_to_irq[MIPS_EXC_INT_IPI_1]) || |
| 494 | intr == (-kvm_priority_to_irq[MIPS_EXC_INT_IPI_2])) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 495 | kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu, |
| 496 | (int)intr); |
| 497 | |
| 498 | if (irq->cpu == -1) |
| 499 | dvcpu = vcpu; |
| 500 | else |
| 501 | dvcpu = vcpu->kvm->vcpus[irq->cpu]; |
| 502 | |
Huacai Chen | 3f51d8f | 2020-05-23 15:56:36 +0800 | [diff] [blame] | 503 | if (intr == 2 || intr == 3 || intr == 4 || intr == 6) { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 504 | kvm_mips_callbacks->queue_io_int(dvcpu, irq); |
| 505 | |
Huacai Chen | 3f51d8f | 2020-05-23 15:56:36 +0800 | [diff] [blame] | 506 | } else if (intr == -2 || intr == -3 || intr == -4 || intr == -6) { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 507 | kvm_mips_callbacks->dequeue_io_int(dvcpu, irq); |
| 508 | } else { |
| 509 | kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__, |
| 510 | irq->cpu, irq->irq); |
| 511 | return -EINVAL; |
| 512 | } |
| 513 | |
| 514 | dvcpu->arch.wait = 0; |
| 515 | |
Davidlohr Bueso | da4ad88 | 2020-04-23 22:48:37 -0700 | [diff] [blame] | 516 | rcuwait_wake_up(&dvcpu->wait); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 517 | |
| 518 | return 0; |
| 519 | } |
| 520 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 521 | int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu, |
| 522 | struct kvm_mp_state *mp_state) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 523 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 524 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 525 | } |
| 526 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 527 | int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu, |
| 528 | struct kvm_mp_state *mp_state) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 529 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 530 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 531 | } |
| 532 | |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 533 | static u64 kvm_mips_get_one_regs[] = { |
| 534 | KVM_REG_MIPS_R0, |
| 535 | KVM_REG_MIPS_R1, |
| 536 | KVM_REG_MIPS_R2, |
| 537 | KVM_REG_MIPS_R3, |
| 538 | KVM_REG_MIPS_R4, |
| 539 | KVM_REG_MIPS_R5, |
| 540 | KVM_REG_MIPS_R6, |
| 541 | KVM_REG_MIPS_R7, |
| 542 | KVM_REG_MIPS_R8, |
| 543 | KVM_REG_MIPS_R9, |
| 544 | KVM_REG_MIPS_R10, |
| 545 | KVM_REG_MIPS_R11, |
| 546 | KVM_REG_MIPS_R12, |
| 547 | KVM_REG_MIPS_R13, |
| 548 | KVM_REG_MIPS_R14, |
| 549 | KVM_REG_MIPS_R15, |
| 550 | KVM_REG_MIPS_R16, |
| 551 | KVM_REG_MIPS_R17, |
| 552 | KVM_REG_MIPS_R18, |
| 553 | KVM_REG_MIPS_R19, |
| 554 | KVM_REG_MIPS_R20, |
| 555 | KVM_REG_MIPS_R21, |
| 556 | KVM_REG_MIPS_R22, |
| 557 | KVM_REG_MIPS_R23, |
| 558 | KVM_REG_MIPS_R24, |
| 559 | KVM_REG_MIPS_R25, |
| 560 | KVM_REG_MIPS_R26, |
| 561 | KVM_REG_MIPS_R27, |
| 562 | KVM_REG_MIPS_R28, |
| 563 | KVM_REG_MIPS_R29, |
| 564 | KVM_REG_MIPS_R30, |
| 565 | KVM_REG_MIPS_R31, |
| 566 | |
James Hogan | 70e92c7e | 2016-07-04 19:35:11 +0100 | [diff] [blame] | 567 | #ifndef CONFIG_CPU_MIPSR6 |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 568 | KVM_REG_MIPS_HI, |
| 569 | KVM_REG_MIPS_LO, |
James Hogan | 70e92c7e | 2016-07-04 19:35:11 +0100 | [diff] [blame] | 570 | #endif |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 571 | KVM_REG_MIPS_PC, |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 572 | }; |
| 573 | |
James Hogan | e577593 | 2016-06-15 19:29:51 +0100 | [diff] [blame] | 574 | static u64 kvm_mips_get_one_regs_fpu[] = { |
| 575 | KVM_REG_MIPS_FCR_IR, |
| 576 | KVM_REG_MIPS_FCR_CSR, |
| 577 | }; |
| 578 | |
| 579 | static u64 kvm_mips_get_one_regs_msa[] = { |
| 580 | KVM_REG_MIPS_MSA_IR, |
| 581 | KVM_REG_MIPS_MSA_CSR, |
| 582 | }; |
| 583 | |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 584 | static unsigned long kvm_mips_num_regs(struct kvm_vcpu *vcpu) |
| 585 | { |
| 586 | unsigned long ret; |
| 587 | |
| 588 | ret = ARRAY_SIZE(kvm_mips_get_one_regs); |
James Hogan | e577593 | 2016-06-15 19:29:51 +0100 | [diff] [blame] | 589 | if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) { |
| 590 | ret += ARRAY_SIZE(kvm_mips_get_one_regs_fpu) + 48; |
| 591 | /* odd doubles */ |
| 592 | if (boot_cpu_data.fpu_id & MIPS_FPIR_F64) |
| 593 | ret += 16; |
| 594 | } |
| 595 | if (kvm_mips_guest_can_have_msa(&vcpu->arch)) |
| 596 | ret += ARRAY_SIZE(kvm_mips_get_one_regs_msa) + 32; |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 597 | ret += kvm_mips_callbacks->num_regs(vcpu); |
| 598 | |
| 599 | return ret; |
| 600 | } |
| 601 | |
| 602 | static int kvm_mips_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices) |
| 603 | { |
James Hogan | e577593 | 2016-06-15 19:29:51 +0100 | [diff] [blame] | 604 | u64 index; |
| 605 | unsigned int i; |
| 606 | |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 607 | if (copy_to_user(indices, kvm_mips_get_one_regs, |
| 608 | sizeof(kvm_mips_get_one_regs))) |
| 609 | return -EFAULT; |
| 610 | indices += ARRAY_SIZE(kvm_mips_get_one_regs); |
| 611 | |
James Hogan | e577593 | 2016-06-15 19:29:51 +0100 | [diff] [blame] | 612 | if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) { |
| 613 | if (copy_to_user(indices, kvm_mips_get_one_regs_fpu, |
| 614 | sizeof(kvm_mips_get_one_regs_fpu))) |
| 615 | return -EFAULT; |
| 616 | indices += ARRAY_SIZE(kvm_mips_get_one_regs_fpu); |
| 617 | |
| 618 | for (i = 0; i < 32; ++i) { |
| 619 | index = KVM_REG_MIPS_FPR_32(i); |
| 620 | if (copy_to_user(indices, &index, sizeof(index))) |
| 621 | return -EFAULT; |
| 622 | ++indices; |
| 623 | |
| 624 | /* skip odd doubles if no F64 */ |
| 625 | if (i & 1 && !(boot_cpu_data.fpu_id & MIPS_FPIR_F64)) |
| 626 | continue; |
| 627 | |
| 628 | index = KVM_REG_MIPS_FPR_64(i); |
| 629 | if (copy_to_user(indices, &index, sizeof(index))) |
| 630 | return -EFAULT; |
| 631 | ++indices; |
| 632 | } |
| 633 | } |
| 634 | |
| 635 | if (kvm_mips_guest_can_have_msa(&vcpu->arch)) { |
| 636 | if (copy_to_user(indices, kvm_mips_get_one_regs_msa, |
| 637 | sizeof(kvm_mips_get_one_regs_msa))) |
| 638 | return -EFAULT; |
| 639 | indices += ARRAY_SIZE(kvm_mips_get_one_regs_msa); |
| 640 | |
| 641 | for (i = 0; i < 32; ++i) { |
| 642 | index = KVM_REG_MIPS_VEC_128(i); |
| 643 | if (copy_to_user(indices, &index, sizeof(index))) |
| 644 | return -EFAULT; |
| 645 | ++indices; |
| 646 | } |
| 647 | } |
| 648 | |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 649 | return kvm_mips_callbacks->copy_reg_indices(vcpu, indices); |
| 650 | } |
| 651 | |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 652 | static int kvm_mips_get_reg(struct kvm_vcpu *vcpu, |
| 653 | const struct kvm_one_reg *reg) |
| 654 | { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 655 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 656 | struct mips_fpu_struct *fpu = &vcpu->arch.fpu; |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 657 | int ret; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 658 | s64 v; |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 659 | s64 vs[2]; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 660 | unsigned int idx; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 661 | |
| 662 | switch (reg->id) { |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 663 | /* General purpose registers */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 664 | case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31: |
| 665 | v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0]; |
| 666 | break; |
James Hogan | 70e92c7e | 2016-07-04 19:35:11 +0100 | [diff] [blame] | 667 | #ifndef CONFIG_CPU_MIPSR6 |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 668 | case KVM_REG_MIPS_HI: |
| 669 | v = (long)vcpu->arch.hi; |
| 670 | break; |
| 671 | case KVM_REG_MIPS_LO: |
| 672 | v = (long)vcpu->arch.lo; |
| 673 | break; |
James Hogan | 70e92c7e | 2016-07-04 19:35:11 +0100 | [diff] [blame] | 674 | #endif |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 675 | case KVM_REG_MIPS_PC: |
| 676 | v = (long)vcpu->arch.pc; |
| 677 | break; |
| 678 | |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 679 | /* Floating point registers */ |
| 680 | case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31): |
| 681 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 682 | return -EINVAL; |
| 683 | idx = reg->id - KVM_REG_MIPS_FPR_32(0); |
| 684 | /* Odd singles in top of even double when FR=0 */ |
| 685 | if (kvm_read_c0_guest_status(cop0) & ST0_FR) |
| 686 | v = get_fpr32(&fpu->fpr[idx], 0); |
| 687 | else |
| 688 | v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1); |
| 689 | break; |
| 690 | case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31): |
| 691 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 692 | return -EINVAL; |
| 693 | idx = reg->id - KVM_REG_MIPS_FPR_64(0); |
| 694 | /* Can't access odd doubles in FR=0 mode */ |
| 695 | if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR)) |
| 696 | return -EINVAL; |
| 697 | v = get_fpr64(&fpu->fpr[idx], 0); |
| 698 | break; |
| 699 | case KVM_REG_MIPS_FCR_IR: |
| 700 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 701 | return -EINVAL; |
| 702 | v = boot_cpu_data.fpu_id; |
| 703 | break; |
| 704 | case KVM_REG_MIPS_FCR_CSR: |
| 705 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 706 | return -EINVAL; |
| 707 | v = fpu->fcr31; |
| 708 | break; |
| 709 | |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 710 | /* MIPS SIMD Architecture (MSA) registers */ |
| 711 | case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31): |
| 712 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 713 | return -EINVAL; |
| 714 | /* Can't access MSA registers in FR=0 mode */ |
| 715 | if (!(kvm_read_c0_guest_status(cop0) & ST0_FR)) |
| 716 | return -EINVAL; |
| 717 | idx = reg->id - KVM_REG_MIPS_VEC_128(0); |
| 718 | #ifdef CONFIG_CPU_LITTLE_ENDIAN |
| 719 | /* least significant byte first */ |
| 720 | vs[0] = get_fpr64(&fpu->fpr[idx], 0); |
| 721 | vs[1] = get_fpr64(&fpu->fpr[idx], 1); |
| 722 | #else |
| 723 | /* most significant byte first */ |
| 724 | vs[0] = get_fpr64(&fpu->fpr[idx], 1); |
| 725 | vs[1] = get_fpr64(&fpu->fpr[idx], 0); |
| 726 | #endif |
| 727 | break; |
| 728 | case KVM_REG_MIPS_MSA_IR: |
| 729 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 730 | return -EINVAL; |
| 731 | v = boot_cpu_data.msa_id; |
| 732 | break; |
| 733 | case KVM_REG_MIPS_MSA_CSR: |
| 734 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 735 | return -EINVAL; |
| 736 | v = fpu->msacsr; |
| 737 | break; |
| 738 | |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 739 | /* registers to be handled specially */ |
James Hogan | cc68d22 | 2016-06-15 19:29:48 +0100 | [diff] [blame] | 740 | default: |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 741 | ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v); |
| 742 | if (ret) |
| 743 | return ret; |
| 744 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 745 | } |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 746 | if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) { |
| 747 | u64 __user *uaddr64 = (u64 __user *)(long)reg->addr; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 748 | |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 749 | return put_user(v, uaddr64); |
| 750 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) { |
| 751 | u32 __user *uaddr32 = (u32 __user *)(long)reg->addr; |
| 752 | u32 v32 = (u32)v; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 753 | |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 754 | return put_user(v32, uaddr32); |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 755 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) { |
| 756 | void __user *uaddr = (void __user *)(long)reg->addr; |
| 757 | |
Michael S. Tsirkin | 0178fd7 | 2016-02-28 17:35:59 +0200 | [diff] [blame] | 758 | return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0; |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 759 | } else { |
| 760 | return -EINVAL; |
| 761 | } |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | static int kvm_mips_set_reg(struct kvm_vcpu *vcpu, |
| 765 | const struct kvm_one_reg *reg) |
| 766 | { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 767 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 768 | struct mips_fpu_struct *fpu = &vcpu->arch.fpu; |
| 769 | s64 v; |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 770 | s64 vs[2]; |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 771 | unsigned int idx; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 772 | |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 773 | if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) { |
| 774 | u64 __user *uaddr64 = (u64 __user *)(long)reg->addr; |
| 775 | |
| 776 | if (get_user(v, uaddr64) != 0) |
| 777 | return -EFAULT; |
| 778 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) { |
| 779 | u32 __user *uaddr32 = (u32 __user *)(long)reg->addr; |
| 780 | s32 v32; |
| 781 | |
| 782 | if (get_user(v32, uaddr32) != 0) |
| 783 | return -EFAULT; |
| 784 | v = (s64)v32; |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 785 | } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) { |
| 786 | void __user *uaddr = (void __user *)(long)reg->addr; |
| 787 | |
Michael S. Tsirkin | 0178fd7 | 2016-02-28 17:35:59 +0200 | [diff] [blame] | 788 | return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0; |
David Daney | 681865d | 2013-06-10 12:33:48 -0700 | [diff] [blame] | 789 | } else { |
| 790 | return -EINVAL; |
| 791 | } |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 792 | |
| 793 | switch (reg->id) { |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 794 | /* General purpose registers */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 795 | case KVM_REG_MIPS_R0: |
| 796 | /* Silently ignore requests to set $0 */ |
| 797 | break; |
| 798 | case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31: |
| 799 | vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v; |
| 800 | break; |
James Hogan | 70e92c7e | 2016-07-04 19:35:11 +0100 | [diff] [blame] | 801 | #ifndef CONFIG_CPU_MIPSR6 |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 802 | case KVM_REG_MIPS_HI: |
| 803 | vcpu->arch.hi = v; |
| 804 | break; |
| 805 | case KVM_REG_MIPS_LO: |
| 806 | vcpu->arch.lo = v; |
| 807 | break; |
James Hogan | 70e92c7e | 2016-07-04 19:35:11 +0100 | [diff] [blame] | 808 | #endif |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 809 | case KVM_REG_MIPS_PC: |
| 810 | vcpu->arch.pc = v; |
| 811 | break; |
| 812 | |
James Hogan | 379245c | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 813 | /* Floating point registers */ |
| 814 | case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31): |
| 815 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 816 | return -EINVAL; |
| 817 | idx = reg->id - KVM_REG_MIPS_FPR_32(0); |
| 818 | /* Odd singles in top of even double when FR=0 */ |
| 819 | if (kvm_read_c0_guest_status(cop0) & ST0_FR) |
| 820 | set_fpr32(&fpu->fpr[idx], 0, v); |
| 821 | else |
| 822 | set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v); |
| 823 | break; |
| 824 | case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31): |
| 825 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 826 | return -EINVAL; |
| 827 | idx = reg->id - KVM_REG_MIPS_FPR_64(0); |
| 828 | /* Can't access odd doubles in FR=0 mode */ |
| 829 | if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR)) |
| 830 | return -EINVAL; |
| 831 | set_fpr64(&fpu->fpr[idx], 0, v); |
| 832 | break; |
| 833 | case KVM_REG_MIPS_FCR_IR: |
| 834 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 835 | return -EINVAL; |
| 836 | /* Read-only */ |
| 837 | break; |
| 838 | case KVM_REG_MIPS_FCR_CSR: |
| 839 | if (!kvm_mips_guest_has_fpu(&vcpu->arch)) |
| 840 | return -EINVAL; |
| 841 | fpu->fcr31 = v; |
| 842 | break; |
| 843 | |
James Hogan | ab86bd6 | 2014-12-02 15:48:24 +0000 | [diff] [blame] | 844 | /* MIPS SIMD Architecture (MSA) registers */ |
| 845 | case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31): |
| 846 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 847 | return -EINVAL; |
| 848 | idx = reg->id - KVM_REG_MIPS_VEC_128(0); |
| 849 | #ifdef CONFIG_CPU_LITTLE_ENDIAN |
| 850 | /* least significant byte first */ |
| 851 | set_fpr64(&fpu->fpr[idx], 0, vs[0]); |
| 852 | set_fpr64(&fpu->fpr[idx], 1, vs[1]); |
| 853 | #else |
| 854 | /* most significant byte first */ |
| 855 | set_fpr64(&fpu->fpr[idx], 1, vs[0]); |
| 856 | set_fpr64(&fpu->fpr[idx], 0, vs[1]); |
| 857 | #endif |
| 858 | break; |
| 859 | case KVM_REG_MIPS_MSA_IR: |
| 860 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 861 | return -EINVAL; |
| 862 | /* Read-only */ |
| 863 | break; |
| 864 | case KVM_REG_MIPS_MSA_CSR: |
| 865 | if (!kvm_mips_guest_has_msa(&vcpu->arch)) |
| 866 | return -EINVAL; |
| 867 | fpu->msacsr = v; |
| 868 | break; |
| 869 | |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 870 | /* registers to be handled specially */ |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 871 | default: |
James Hogan | cc68d22 | 2016-06-15 19:29:48 +0100 | [diff] [blame] | 872 | return kvm_mips_callbacks->set_one_reg(vcpu, reg, v); |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 873 | } |
| 874 | return 0; |
| 875 | } |
| 876 | |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 877 | static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu, |
| 878 | struct kvm_enable_cap *cap) |
| 879 | { |
| 880 | int r = 0; |
| 881 | |
| 882 | if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap)) |
| 883 | return -EINVAL; |
| 884 | if (cap->flags) |
| 885 | return -EINVAL; |
| 886 | if (cap->args[0]) |
| 887 | return -EINVAL; |
| 888 | |
| 889 | switch (cap->cap) { |
| 890 | case KVM_CAP_MIPS_FPU: |
| 891 | vcpu->arch.fpu_enabled = true; |
| 892 | break; |
James Hogan | d952bd0 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 893 | case KVM_CAP_MIPS_MSA: |
| 894 | vcpu->arch.msa_enabled = true; |
| 895 | break; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 896 | default: |
| 897 | r = -EINVAL; |
| 898 | break; |
| 899 | } |
| 900 | |
| 901 | return r; |
| 902 | } |
| 903 | |
Paolo Bonzini | 5cb0944 | 2017-12-12 17:41:34 +0100 | [diff] [blame] | 904 | long kvm_arch_vcpu_async_ioctl(struct file *filp, unsigned int ioctl, |
| 905 | unsigned long arg) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 906 | { |
| 907 | struct kvm_vcpu *vcpu = filp->private_data; |
| 908 | void __user *argp = (void __user *)arg; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 909 | |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 910 | if (ioctl == KVM_INTERRUPT) { |
| 911 | struct kvm_mips_interrupt irq; |
| 912 | |
| 913 | if (copy_from_user(&irq, argp, sizeof(irq))) |
| 914 | return -EFAULT; |
| 915 | kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__, |
| 916 | irq.irq); |
| 917 | |
| 918 | return kvm_vcpu_ioctl_interrupt(vcpu, &irq); |
| 919 | } |
| 920 | |
Paolo Bonzini | 5cb0944 | 2017-12-12 17:41:34 +0100 | [diff] [blame] | 921 | return -ENOIOCTLCMD; |
| 922 | } |
| 923 | |
| 924 | long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl, |
| 925 | unsigned long arg) |
| 926 | { |
| 927 | struct kvm_vcpu *vcpu = filp->private_data; |
| 928 | void __user *argp = (void __user *)arg; |
| 929 | long r; |
| 930 | |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 931 | vcpu_load(vcpu); |
| 932 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 933 | switch (ioctl) { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 934 | case KVM_SET_ONE_REG: |
| 935 | case KVM_GET_ONE_REG: { |
| 936 | struct kvm_one_reg reg; |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 937 | |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 938 | r = -EFAULT; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 939 | if (copy_from_user(®, argp, sizeof(reg))) |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 940 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 941 | if (ioctl == KVM_SET_ONE_REG) |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 942 | r = kvm_mips_set_reg(vcpu, ®); |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 943 | else |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 944 | r = kvm_mips_get_reg(vcpu, ®); |
| 945 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 946 | } |
| 947 | case KVM_GET_REG_LIST: { |
| 948 | struct kvm_reg_list __user *user_list = argp; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 949 | struct kvm_reg_list reg_list; |
| 950 | unsigned n; |
| 951 | |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 952 | r = -EFAULT; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 953 | if (copy_from_user(®_list, user_list, sizeof(reg_list))) |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 954 | break; |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 955 | n = reg_list.n; |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 956 | reg_list.n = kvm_mips_num_regs(vcpu); |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 957 | if (copy_to_user(user_list, ®_list, sizeof(reg_list))) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 958 | break; |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 959 | r = -E2BIG; |
| 960 | if (n < reg_list.n) |
| 961 | break; |
| 962 | r = kvm_mips_copy_reg_indices(vcpu, user_list->reg); |
| 963 | break; |
| 964 | } |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 965 | case KVM_ENABLE_CAP: { |
| 966 | struct kvm_enable_cap cap; |
| 967 | |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 968 | r = -EFAULT; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 969 | if (copy_from_user(&cap, argp, sizeof(cap))) |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 970 | break; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 971 | r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap); |
| 972 | break; |
| 973 | } |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 974 | default: |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 975 | r = -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 976 | } |
Christoffer Dall | 9b062471 | 2017-12-04 21:35:36 +0100 | [diff] [blame] | 977 | |
| 978 | vcpu_put(vcpu); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 979 | return r; |
| 980 | } |
| 981 | |
Sean Christopherson | 0dff084 | 2020-02-18 13:07:29 -0800 | [diff] [blame] | 982 | void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 983 | { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 984 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 985 | } |
| 986 | |
Paolo Bonzini | 566a0be | 2021-04-02 11:44:56 +0200 | [diff] [blame] | 987 | int kvm_arch_flush_remote_tlb(struct kvm *kvm) |
Paolo Bonzini | 2a31b9d | 2018-10-23 02:36:47 +0200 | [diff] [blame] | 988 | { |
Paolo Bonzini | 566a0be | 2021-04-02 11:44:56 +0200 | [diff] [blame] | 989 | kvm_mips_callbacks->prepare_flush_shadow(kvm); |
| 990 | return 1; |
| 991 | } |
| 992 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 993 | void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm, |
Paolo Bonzini | 6c9dd6d | 2021-04-02 17:53:09 +0200 | [diff] [blame] | 994 | const struct kvm_memory_slot *memslot) |
Paolo Bonzini | 2a31b9d | 2018-10-23 02:36:47 +0200 | [diff] [blame] | 995 | { |
Paolo Bonzini | 5194552f | 2021-03-31 09:38:16 +0200 | [diff] [blame] | 996 | kvm_flush_remote_tlbs(kvm); |
Paolo Bonzini | 2a31b9d | 2018-10-23 02:36:47 +0200 | [diff] [blame] | 997 | } |
| 998 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 999 | long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg) |
| 1000 | { |
| 1001 | long r; |
| 1002 | |
| 1003 | switch (ioctl) { |
| 1004 | default: |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1005 | r = -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1006 | } |
| 1007 | |
| 1008 | return r; |
| 1009 | } |
| 1010 | |
| 1011 | int kvm_arch_init(void *opaque) |
| 1012 | { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1013 | if (kvm_mips_callbacks) { |
| 1014 | kvm_err("kvm: module already exists\n"); |
| 1015 | return -EEXIST; |
| 1016 | } |
| 1017 | |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 1018 | return kvm_mips_emulation_init(&kvm_mips_callbacks); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1019 | } |
| 1020 | |
| 1021 | void kvm_arch_exit(void) |
| 1022 | { |
| 1023 | kvm_mips_callbacks = NULL; |
| 1024 | } |
| 1025 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1026 | int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, |
| 1027 | struct kvm_sregs *sregs) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1028 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1029 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1030 | } |
| 1031 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1032 | int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, |
| 1033 | struct kvm_sregs *sregs) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1034 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1035 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1036 | } |
| 1037 | |
Dominik Dingel | 31928aa | 2014-12-04 15:47:07 +0100 | [diff] [blame] | 1038 | void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1039 | { |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1040 | } |
| 1041 | |
| 1042 | int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) |
| 1043 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1044 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1045 | } |
| 1046 | |
| 1047 | int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) |
| 1048 | { |
David Daney | ed82985 | 2013-05-23 09:49:10 -0700 | [diff] [blame] | 1049 | return -ENOIOCTLCMD; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1050 | } |
| 1051 | |
Souptick Joarder | 1499fa8 | 2018-04-19 00:49:58 +0530 | [diff] [blame] | 1052 | vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1053 | { |
| 1054 | return VM_FAULT_SIGBUS; |
| 1055 | } |
| 1056 | |
Alexander Graf | 784aa3d | 2014-07-14 18:27:35 +0200 | [diff] [blame] | 1057 | int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1058 | { |
| 1059 | int r; |
| 1060 | |
| 1061 | switch (ext) { |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1062 | case KVM_CAP_ONE_REG: |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1063 | case KVM_CAP_ENABLE_CAP: |
James Hogan | 230c572 | 2015-05-08 17:11:49 +0100 | [diff] [blame] | 1064 | case KVM_CAP_READONLY_MEM: |
James Hogan | 411740f | 2016-12-13 16:32:39 +0000 | [diff] [blame] | 1065 | case KVM_CAP_SYNC_MMU: |
Paolo Bonzini | 460df4c | 2017-02-08 11:50:15 +0100 | [diff] [blame] | 1066 | case KVM_CAP_IMMEDIATE_EXIT: |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1067 | r = 1; |
| 1068 | break; |
James Hogan | 12ed1fa | 2016-12-13 22:39:39 +0000 | [diff] [blame] | 1069 | case KVM_CAP_NR_VCPUS: |
| 1070 | r = num_online_cpus(); |
| 1071 | break; |
| 1072 | case KVM_CAP_MAX_VCPUS: |
| 1073 | r = KVM_MAX_VCPUS; |
| 1074 | break; |
Thomas Huth | a86cb41 | 2019-05-23 18:43:08 +0200 | [diff] [blame] | 1075 | case KVM_CAP_MAX_VCPU_ID: |
Juergen Gross | a1c42dd | 2021-09-13 15:57:44 +0200 | [diff] [blame] | 1076 | r = KVM_MAX_VCPU_IDS; |
Thomas Huth | a86cb41 | 2019-05-23 18:43:08 +0200 | [diff] [blame] | 1077 | break; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1078 | case KVM_CAP_MIPS_FPU: |
James Hogan | 556f2a5 | 2016-04-22 10:38:48 +0100 | [diff] [blame] | 1079 | /* We don't handle systems with inconsistent cpu_has_fpu */ |
| 1080 | r = !!raw_cpu_has_fpu; |
James Hogan | 5fafd874 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1081 | break; |
James Hogan | d952bd0 | 2014-12-08 23:07:56 +0000 | [diff] [blame] | 1082 | case KVM_CAP_MIPS_MSA: |
| 1083 | /* |
| 1084 | * We don't support MSA vector partitioning yet: |
| 1085 | * 1) It would require explicit support which can't be tested |
| 1086 | * yet due to lack of support in current hardware. |
| 1087 | * 2) It extends the state that would need to be saved/restored |
| 1088 | * by e.g. QEMU for migration. |
| 1089 | * |
| 1090 | * When vector partitioning hardware becomes available, support |
| 1091 | * could be added by requiring a flag when enabling |
| 1092 | * KVM_CAP_MIPS_MSA capability to indicate that userland knows |
| 1093 | * to save/restore the appropriate extra state. |
| 1094 | */ |
| 1095 | r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF); |
| 1096 | break; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1097 | default: |
James Hogan | 607ef2f | 2017-03-14 10:15:22 +0000 | [diff] [blame] | 1098 | r = kvm_mips_callbacks->check_extension(kvm, ext); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1099 | break; |
| 1100 | } |
| 1101 | return r; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1102 | } |
| 1103 | |
| 1104 | int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu) |
| 1105 | { |
James Hogan | f4474d5 | 2017-03-14 10:15:39 +0000 | [diff] [blame] | 1106 | return kvm_mips_pending_timer(vcpu) || |
| 1107 | kvm_read_c0_guest_cause(vcpu->arch.cop0) & C_TI; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1108 | } |
| 1109 | |
| 1110 | int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu) |
| 1111 | { |
| 1112 | int i; |
| 1113 | struct mips_coproc *cop0; |
| 1114 | |
| 1115 | if (!vcpu) |
| 1116 | return -1; |
| 1117 | |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1118 | kvm_debug("VCPU Register Dump:\n"); |
| 1119 | kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc); |
| 1120 | kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1121 | |
| 1122 | for (i = 0; i < 32; i += 4) { |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1123 | kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i, |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1124 | vcpu->arch.gprs[i], |
| 1125 | vcpu->arch.gprs[i + 1], |
| 1126 | vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]); |
| 1127 | } |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1128 | kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi); |
| 1129 | kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1130 | |
| 1131 | cop0 = vcpu->arch.cop0; |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 1132 | kvm_debug("\tStatus: 0x%08x, Cause: 0x%08x\n", |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1133 | kvm_read_c0_guest_status(cop0), |
| 1134 | kvm_read_c0_guest_cause(cop0)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1135 | |
Deng-Cheng Zhu | 6ad78a5 | 2014-06-26 12:11:35 -0700 | [diff] [blame] | 1136 | kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1137 | |
| 1138 | return 0; |
| 1139 | } |
| 1140 | |
| 1141 | int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) |
| 1142 | { |
| 1143 | int i; |
| 1144 | |
Christoffer Dall | 875656f | 2017-12-04 21:35:27 +0100 | [diff] [blame] | 1145 | vcpu_load(vcpu); |
| 1146 | |
David Daney | 8d17dd0 | 2013-05-23 09:49:08 -0700 | [diff] [blame] | 1147 | for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++) |
David Daney | bf32ebf | 2013-05-23 09:49:07 -0700 | [diff] [blame] | 1148 | vcpu->arch.gprs[i] = regs->gpr[i]; |
David Daney | 8d17dd0 | 2013-05-23 09:49:08 -0700 | [diff] [blame] | 1149 | vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1150 | vcpu->arch.hi = regs->hi; |
| 1151 | vcpu->arch.lo = regs->lo; |
| 1152 | vcpu->arch.pc = regs->pc; |
| 1153 | |
Christoffer Dall | 875656f | 2017-12-04 21:35:27 +0100 | [diff] [blame] | 1154 | vcpu_put(vcpu); |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1155 | return 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1156 | } |
| 1157 | |
| 1158 | int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) |
| 1159 | { |
| 1160 | int i; |
| 1161 | |
Christoffer Dall | 1fc9b76 | 2017-12-04 21:35:26 +0100 | [diff] [blame] | 1162 | vcpu_load(vcpu); |
| 1163 | |
David Daney | 8d17dd0 | 2013-05-23 09:49:08 -0700 | [diff] [blame] | 1164 | for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++) |
David Daney | bf32ebf | 2013-05-23 09:49:07 -0700 | [diff] [blame] | 1165 | regs->gpr[i] = vcpu->arch.gprs[i]; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1166 | |
| 1167 | regs->hi = vcpu->arch.hi; |
| 1168 | regs->lo = vcpu->arch.lo; |
| 1169 | regs->pc = vcpu->arch.pc; |
| 1170 | |
Christoffer Dall | 1fc9b76 | 2017-12-04 21:35:26 +0100 | [diff] [blame] | 1171 | vcpu_put(vcpu); |
David Daney | 4c73fb2 | 2013-05-23 09:49:09 -0700 | [diff] [blame] | 1172 | return 0; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1173 | } |
| 1174 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1175 | int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, |
| 1176 | struct kvm_translation *tr) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1177 | { |
| 1178 | return 0; |
| 1179 | } |
| 1180 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1181 | static void kvm_mips_set_c0_status(void) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1182 | { |
James Hogan | 8cffd19 | 2016-06-09 14:19:08 +0100 | [diff] [blame] | 1183 | u32 status = read_c0_status(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1184 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1185 | if (cpu_has_dsp) |
| 1186 | status |= (ST0_MX); |
| 1187 | |
| 1188 | write_c0_status(status); |
| 1189 | ehb(); |
| 1190 | } |
| 1191 | |
| 1192 | /* |
| 1193 | * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) |
| 1194 | */ |
Tianjia Zhang | 0b7aa58 | 2020-06-23 21:14:18 +0800 | [diff] [blame] | 1195 | int kvm_mips_handle_exit(struct kvm_vcpu *vcpu) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1196 | { |
Tianjia Zhang | 0b7aa58 | 2020-06-23 21:14:18 +0800 | [diff] [blame] | 1197 | struct kvm_run *run = vcpu->run; |
James Hogan | 8cffd19 | 2016-06-09 14:19:08 +0100 | [diff] [blame] | 1198 | u32 cause = vcpu->arch.host_cp0_cause; |
| 1199 | u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f; |
| 1200 | u32 __user *opc = (u32 __user *) vcpu->arch.pc; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1201 | unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr; |
| 1202 | enum emulation_result er = EMULATE_DONE; |
James Hogan | 122e51d | 2016-11-28 17:23:14 +0000 | [diff] [blame] | 1203 | u32 inst; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1204 | int ret = RESUME_GUEST; |
| 1205 | |
James Hogan | 4841e0d | 2016-11-28 22:45:04 +0000 | [diff] [blame] | 1206 | vcpu->mode = OUTSIDE_GUEST_MODE; |
| 1207 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1208 | /* Set a default exit reason */ |
| 1209 | run->exit_reason = KVM_EXIT_UNKNOWN; |
| 1210 | run->ready_for_interrupt_injection = 1; |
| 1211 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1212 | /* |
| 1213 | * Set the appropriate status bits based on host CPU features, |
| 1214 | * before we hit the scheduler |
| 1215 | */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1216 | kvm_mips_set_c0_status(); |
| 1217 | |
| 1218 | local_irq_enable(); |
| 1219 | |
| 1220 | kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n", |
| 1221 | cause, opc, run, vcpu); |
James Hogan | 1e09e86 | 2016-06-14 09:40:12 +0100 | [diff] [blame] | 1222 | trace_kvm_exit(vcpu, exccode); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1223 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1224 | switch (exccode) { |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1225 | case EXCCODE_INT: |
| 1226 | kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1227 | |
| 1228 | ++vcpu->stat.int_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1229 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1230 | if (need_resched()) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1231 | cond_resched(); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1232 | |
| 1233 | ret = RESUME_GUEST; |
| 1234 | break; |
| 1235 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1236 | case EXCCODE_CPU: |
| 1237 | kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1238 | |
| 1239 | ++vcpu->stat.cop_unusable_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1240 | ret = kvm_mips_callbacks->handle_cop_unusable(vcpu); |
| 1241 | /* XXXKYMA: Might need to return to user space */ |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1242 | if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1243 | ret = RESUME_HOST; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1244 | break; |
| 1245 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1246 | case EXCCODE_MOD: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1247 | ++vcpu->stat.tlbmod_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1248 | ret = kvm_mips_callbacks->handle_tlb_mod(vcpu); |
| 1249 | break; |
| 1250 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1251 | case EXCCODE_TLBS: |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 1252 | kvm_debug("TLB ST fault: cause %#x, status %#x, PC: %p, BadVaddr: %#lx\n", |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1253 | cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc, |
| 1254 | badvaddr); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1255 | |
| 1256 | ++vcpu->stat.tlbmiss_st_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1257 | ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu); |
| 1258 | break; |
| 1259 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1260 | case EXCCODE_TLBL: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1261 | kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n", |
| 1262 | cause, opc, badvaddr); |
| 1263 | |
| 1264 | ++vcpu->stat.tlbmiss_ld_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1265 | ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu); |
| 1266 | break; |
| 1267 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1268 | case EXCCODE_ADES: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1269 | ++vcpu->stat.addrerr_st_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1270 | ret = kvm_mips_callbacks->handle_addr_err_st(vcpu); |
| 1271 | break; |
| 1272 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1273 | case EXCCODE_ADEL: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1274 | ++vcpu->stat.addrerr_ld_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1275 | ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu); |
| 1276 | break; |
| 1277 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1278 | case EXCCODE_SYS: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1279 | ++vcpu->stat.syscall_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1280 | ret = kvm_mips_callbacks->handle_syscall(vcpu); |
| 1281 | break; |
| 1282 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1283 | case EXCCODE_RI: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1284 | ++vcpu->stat.resvd_inst_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1285 | ret = kvm_mips_callbacks->handle_res_inst(vcpu); |
| 1286 | break; |
| 1287 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1288 | case EXCCODE_BP: |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1289 | ++vcpu->stat.break_inst_exits; |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1290 | ret = kvm_mips_callbacks->handle_break(vcpu); |
| 1291 | break; |
| 1292 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1293 | case EXCCODE_TR: |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 1294 | ++vcpu->stat.trap_inst_exits; |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 1295 | ret = kvm_mips_callbacks->handle_trap(vcpu); |
| 1296 | break; |
| 1297 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1298 | case EXCCODE_MSAFPE: |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1299 | ++vcpu->stat.msa_fpe_exits; |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1300 | ret = kvm_mips_callbacks->handle_msa_fpe(vcpu); |
| 1301 | break; |
| 1302 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1303 | case EXCCODE_FPE: |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1304 | ++vcpu->stat.fpe_exits; |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1305 | ret = kvm_mips_callbacks->handle_fpe(vcpu); |
| 1306 | break; |
| 1307 | |
James Hogan | 16d100db | 2015-12-16 23:49:33 +0000 | [diff] [blame] | 1308 | case EXCCODE_MSADIS: |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1309 | ++vcpu->stat.msa_disabled_exits; |
James Hogan | 98119ad | 2015-02-06 11:11:56 +0000 | [diff] [blame] | 1310 | ret = kvm_mips_callbacks->handle_msa_disabled(vcpu); |
| 1311 | break; |
| 1312 | |
James Hogan | 28c1e76 | 2017-03-14 10:15:24 +0000 | [diff] [blame] | 1313 | case EXCCODE_GE: |
| 1314 | /* defer exit accounting to handler */ |
| 1315 | ret = kvm_mips_callbacks->handle_guest_exit(vcpu); |
| 1316 | break; |
| 1317 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1318 | default: |
James Hogan | 122e51d | 2016-11-28 17:23:14 +0000 | [diff] [blame] | 1319 | if (cause & CAUSEF_BD) |
| 1320 | opc += 1; |
| 1321 | inst = 0; |
James Hogan | 6a97c77 | 2015-04-23 16:54:35 +0100 | [diff] [blame] | 1322 | kvm_get_badinstr(opc, vcpu, &inst); |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 1323 | kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#x\n", |
James Hogan | 122e51d | 2016-11-28 17:23:14 +0000 | [diff] [blame] | 1324 | exccode, opc, inst, badvaddr, |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1325 | kvm_read_c0_guest_status(vcpu->arch.cop0)); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1326 | kvm_arch_vcpu_dump_regs(vcpu); |
| 1327 | run->exit_reason = KVM_EXIT_INTERNAL_ERROR; |
| 1328 | ret = RESUME_HOST; |
| 1329 | break; |
| 1330 | |
| 1331 | } |
| 1332 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1333 | local_irq_disable(); |
| 1334 | |
James Hogan | f4474d5 | 2017-03-14 10:15:39 +0000 | [diff] [blame] | 1335 | if (ret == RESUME_GUEST) |
| 1336 | kvm_vz_acquire_htimer(vcpu); |
| 1337 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1338 | if (er == EMULATE_DONE && !(ret & RESUME_HOST)) |
| 1339 | kvm_mips_deliver_interrupts(vcpu, cause); |
| 1340 | |
| 1341 | if (!(ret & RESUME_HOST)) { |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 1342 | /* Only check for signals if not already exiting to userspace */ |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1343 | if (signal_pending(current)) { |
| 1344 | run->exit_reason = KVM_EXIT_INTR; |
| 1345 | ret = (-EINTR << 2) | RESUME_HOST; |
| 1346 | ++vcpu->stat.signal_exits; |
James Hogan | 1e09e86 | 2016-06-14 09:40:12 +0100 | [diff] [blame] | 1347 | trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1348 | } |
| 1349 | } |
| 1350 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1351 | if (ret == RESUME_GUEST) { |
James Hogan | 9325860 | 2016-06-14 09:40:14 +0100 | [diff] [blame] | 1352 | trace_kvm_reenter(vcpu); |
| 1353 | |
James Hogan | 4841e0d | 2016-11-28 22:45:04 +0000 | [diff] [blame] | 1354 | /* |
| 1355 | * Make sure the read of VCPU requests in vcpu_reenter() |
| 1356 | * callback is not reordered ahead of the write to vcpu->mode, |
| 1357 | * or we could miss a TLB flush request while the requester sees |
| 1358 | * the VCPU as outside of guest mode and not needing an IPI. |
| 1359 | */ |
| 1360 | smp_store_mb(vcpu->mode, IN_GUEST_MODE); |
| 1361 | |
Tianjia Zhang | c34b26b | 2020-06-23 21:14:17 +0800 | [diff] [blame] | 1362 | kvm_mips_callbacks->vcpu_reenter(vcpu); |
James Hogan | 25b08c7 | 2016-09-16 00:06:43 +0100 | [diff] [blame] | 1363 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1364 | /* |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1365 | * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context |
| 1366 | * is live), restore FCR31 / MSACSR. |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1367 | * |
| 1368 | * This should be before returning to the guest exception |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1369 | * vector, as it may well cause an [MSA] FP exception if there |
| 1370 | * are pending exception bits unmasked. (see |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1371 | * kvm_mips_csr_die_notifier() for how that is handled). |
| 1372 | */ |
| 1373 | if (kvm_mips_guest_has_fpu(&vcpu->arch) && |
| 1374 | read_c0_status() & ST0_CU1) |
| 1375 | __kvm_restore_fcsr(&vcpu->arch); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1376 | |
| 1377 | if (kvm_mips_guest_has_msa(&vcpu->arch) && |
| 1378 | read_c0_config5() & MIPS_CONF5_MSAEN) |
| 1379 | __kvm_restore_msacsr(&vcpu->arch); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1380 | } |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1381 | return ret; |
| 1382 | } |
| 1383 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1384 | /* Enable FPU for guest and restore context */ |
| 1385 | void kvm_own_fpu(struct kvm_vcpu *vcpu) |
| 1386 | { |
| 1387 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
| 1388 | unsigned int sr, cfg5; |
| 1389 | |
| 1390 | preempt_disable(); |
| 1391 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1392 | sr = kvm_read_c0_guest_status(cop0); |
| 1393 | |
| 1394 | /* |
| 1395 | * If MSA state is already live, it is undefined how it interacts with |
| 1396 | * FR=0 FPU state, and we don't want to hit reserved instruction |
| 1397 | * exceptions trying to save the MSA state later when CU=1 && FR=1, so |
| 1398 | * play it safe and save it first. |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1399 | */ |
| 1400 | if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) && |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1401 | vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1402 | kvm_lose_fpu(vcpu); |
| 1403 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1404 | /* |
| 1405 | * Enable FPU for guest |
| 1406 | * We set FR and FRE according to guest context |
| 1407 | */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1408 | change_c0_status(ST0_CU1 | ST0_FR, sr); |
| 1409 | if (cpu_has_fre) { |
| 1410 | cfg5 = kvm_read_c0_guest_config5(cop0); |
| 1411 | change_c0_config5(MIPS_CONF5_FRE, cfg5); |
| 1412 | } |
| 1413 | enable_fpu_hazard(); |
| 1414 | |
| 1415 | /* If guest FPU state not active, restore it now */ |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1416 | if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) { |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1417 | __kvm_restore_fpu(&vcpu->arch); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1418 | vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU; |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1419 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU); |
| 1420 | } else { |
| 1421 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1422 | } |
| 1423 | |
| 1424 | preempt_enable(); |
| 1425 | } |
| 1426 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1427 | #ifdef CONFIG_CPU_HAS_MSA |
| 1428 | /* Enable MSA for guest and restore context */ |
| 1429 | void kvm_own_msa(struct kvm_vcpu *vcpu) |
| 1430 | { |
| 1431 | struct mips_coproc *cop0 = vcpu->arch.cop0; |
| 1432 | unsigned int sr, cfg5; |
| 1433 | |
| 1434 | preempt_disable(); |
| 1435 | |
| 1436 | /* |
| 1437 | * Enable FPU if enabled in guest, since we're restoring FPU context |
| 1438 | * anyway. We set FR and FRE according to guest context. |
| 1439 | */ |
| 1440 | if (kvm_mips_guest_has_fpu(&vcpu->arch)) { |
| 1441 | sr = kvm_read_c0_guest_status(cop0); |
| 1442 | |
| 1443 | /* |
| 1444 | * If FR=0 FPU state is already live, it is undefined how it |
| 1445 | * interacts with MSA state, so play it safe and save it first. |
| 1446 | */ |
| 1447 | if (!(sr & ST0_FR) && |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1448 | (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | |
| 1449 | KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU) |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1450 | kvm_lose_fpu(vcpu); |
| 1451 | |
| 1452 | change_c0_status(ST0_CU1 | ST0_FR, sr); |
| 1453 | if (sr & ST0_CU1 && cpu_has_fre) { |
| 1454 | cfg5 = kvm_read_c0_guest_config5(cop0); |
| 1455 | change_c0_config5(MIPS_CONF5_FRE, cfg5); |
| 1456 | } |
| 1457 | } |
| 1458 | |
| 1459 | /* Enable MSA for guest */ |
| 1460 | set_c0_config5(MIPS_CONF5_MSAEN); |
| 1461 | enable_fpu_hazard(); |
| 1462 | |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1463 | switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) { |
| 1464 | case KVM_MIPS_AUX_FPU: |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1465 | /* |
| 1466 | * Guest FPU state already loaded, only restore upper MSA state |
| 1467 | */ |
| 1468 | __kvm_restore_msa_upper(&vcpu->arch); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1469 | vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA; |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1470 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1471 | break; |
| 1472 | case 0: |
| 1473 | /* Neither FPU or MSA already active, restore full MSA state */ |
| 1474 | __kvm_restore_msa(&vcpu->arch); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1475 | vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA; |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1476 | if (kvm_mips_guest_has_fpu(&vcpu->arch)) |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1477 | vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU; |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1478 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, |
| 1479 | KVM_TRACE_AUX_FPU_MSA); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1480 | break; |
| 1481 | default: |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1482 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1483 | break; |
| 1484 | } |
| 1485 | |
| 1486 | preempt_enable(); |
| 1487 | } |
| 1488 | #endif |
| 1489 | |
| 1490 | /* Drop FPU & MSA without saving it */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1491 | void kvm_drop_fpu(struct kvm_vcpu *vcpu) |
| 1492 | { |
| 1493 | preempt_disable(); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1494 | if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) { |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1495 | disable_msa(); |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1496 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1497 | vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA; |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1498 | } |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1499 | if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) { |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1500 | clear_c0_status(ST0_CU1 | ST0_FR); |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1501 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1502 | vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU; |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1503 | } |
| 1504 | preempt_enable(); |
| 1505 | } |
| 1506 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1507 | /* Save and disable FPU & MSA */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1508 | void kvm_lose_fpu(struct kvm_vcpu *vcpu) |
| 1509 | { |
| 1510 | /* |
James Hogan | c58cf74 | 2017-03-14 10:15:17 +0000 | [diff] [blame] | 1511 | * With T&E, FPU & MSA get disabled in root context (hardware) when it |
| 1512 | * is disabled in guest context (software), but the register state in |
| 1513 | * the hardware may still be in use. |
| 1514 | * This is why we explicitly re-enable the hardware before saving. |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1515 | */ |
| 1516 | |
| 1517 | preempt_disable(); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1518 | if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) { |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1519 | __kvm_save_msa(&vcpu->arch); |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1520 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1521 | |
| 1522 | /* Disable MSA & FPU */ |
| 1523 | disable_msa(); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1524 | if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) { |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1525 | clear_c0_status(ST0_CU1 | ST0_FR); |
James Hogan | 4ac3342 | 2016-04-22 10:38:49 +0100 | [diff] [blame] | 1526 | disable_fpu_hazard(); |
| 1527 | } |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1528 | vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA); |
| 1529 | } else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) { |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1530 | __kvm_save_fpu(&vcpu->arch); |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 1531 | vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU; |
James Hogan | 04ebebf | 2016-06-14 09:40:11 +0100 | [diff] [blame] | 1532 | trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1533 | |
| 1534 | /* Disable FPU */ |
| 1535 | clear_c0_status(ST0_CU1 | ST0_FR); |
James Hogan | 4ac3342 | 2016-04-22 10:38:49 +0100 | [diff] [blame] | 1536 | disable_fpu_hazard(); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1537 | } |
| 1538 | preempt_enable(); |
| 1539 | } |
| 1540 | |
| 1541 | /* |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1542 | * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are |
| 1543 | * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP |
| 1544 | * exception if cause bits are set in the value being written. |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1545 | */ |
| 1546 | static int kvm_mips_csr_die_notify(struct notifier_block *self, |
| 1547 | unsigned long cmd, void *ptr) |
| 1548 | { |
| 1549 | struct die_args *args = (struct die_args *)ptr; |
| 1550 | struct pt_regs *regs = args->regs; |
| 1551 | unsigned long pc; |
| 1552 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1553 | /* Only interested in FPE and MSAFPE */ |
| 1554 | if (cmd != DIE_FP && cmd != DIE_MSAFP) |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1555 | return NOTIFY_DONE; |
| 1556 | |
| 1557 | /* Return immediately if guest context isn't active */ |
| 1558 | if (!(current->flags & PF_VCPU)) |
| 1559 | return NOTIFY_DONE; |
| 1560 | |
| 1561 | /* Should never get here from user mode */ |
| 1562 | BUG_ON(user_mode(regs)); |
| 1563 | |
| 1564 | pc = instruction_pointer(regs); |
| 1565 | switch (cmd) { |
| 1566 | case DIE_FP: |
| 1567 | /* match 2nd instruction in __kvm_restore_fcsr */ |
| 1568 | if (pc != (unsigned long)&__kvm_restore_fcsr + 4) |
| 1569 | return NOTIFY_DONE; |
| 1570 | break; |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 1571 | case DIE_MSAFP: |
| 1572 | /* match 2nd/3rd instruction in __kvm_restore_msacsr */ |
| 1573 | if (!cpu_has_msa || |
| 1574 | pc < (unsigned long)&__kvm_restore_msacsr + 4 || |
| 1575 | pc > (unsigned long)&__kvm_restore_msacsr + 8) |
| 1576 | return NOTIFY_DONE; |
| 1577 | break; |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1578 | } |
| 1579 | |
| 1580 | /* Move PC forward a little and continue executing */ |
| 1581 | instruction_pointer(regs) += 4; |
| 1582 | |
| 1583 | return NOTIFY_STOP; |
| 1584 | } |
| 1585 | |
| 1586 | static struct notifier_block kvm_mips_csr_die_notifier = { |
| 1587 | .notifier_call = kvm_mips_csr_die_notify, |
| 1588 | }; |
| 1589 | |
Huacai Chen | 3f51d8f | 2020-05-23 15:56:36 +0800 | [diff] [blame] | 1590 | static u32 kvm_default_priority_to_irq[MIPS_EXC_MAX] = { |
| 1591 | [MIPS_EXC_INT_TIMER] = C_IRQ5, |
| 1592 | [MIPS_EXC_INT_IO_1] = C_IRQ0, |
| 1593 | [MIPS_EXC_INT_IPI_1] = C_IRQ1, |
| 1594 | [MIPS_EXC_INT_IPI_2] = C_IRQ2, |
| 1595 | }; |
| 1596 | |
| 1597 | static u32 kvm_loongson3_priority_to_irq[MIPS_EXC_MAX] = { |
| 1598 | [MIPS_EXC_INT_TIMER] = C_IRQ5, |
| 1599 | [MIPS_EXC_INT_IO_1] = C_IRQ0, |
| 1600 | [MIPS_EXC_INT_IO_2] = C_IRQ1, |
| 1601 | [MIPS_EXC_INT_IPI_1] = C_IRQ4, |
| 1602 | }; |
| 1603 | |
| 1604 | u32 *kvm_priority_to_irq = kvm_default_priority_to_irq; |
| 1605 | |
| 1606 | u32 kvm_irq_to_priority(u32 irq) |
| 1607 | { |
| 1608 | int i; |
| 1609 | |
| 1610 | for (i = MIPS_EXC_INT_TIMER; i < MIPS_EXC_MAX; i++) { |
| 1611 | if (kvm_priority_to_irq[i] == (1 << (irq + 8))) |
| 1612 | return i; |
| 1613 | } |
| 1614 | |
| 1615 | return MIPS_EXC_MAX; |
| 1616 | } |
| 1617 | |
James Hogan | 2db9d23 | 2015-12-16 23:49:32 +0000 | [diff] [blame] | 1618 | static int __init kvm_mips_init(void) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1619 | { |
| 1620 | int ret; |
| 1621 | |
Paul Burton | c8790d6 | 2019-02-02 01:43:28 +0000 | [diff] [blame] | 1622 | if (cpu_has_mmid) { |
| 1623 | pr_warn("KVM does not yet support MMIDs. KVM Disabled\n"); |
| 1624 | return -EOPNOTSUPP; |
| 1625 | } |
| 1626 | |
James Hogan | 1e5217f5 | 2016-06-23 17:34:45 +0100 | [diff] [blame] | 1627 | ret = kvm_mips_entry_setup(); |
| 1628 | if (ret) |
| 1629 | return ret; |
| 1630 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1631 | ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE); |
| 1632 | |
| 1633 | if (ret) |
| 1634 | return ret; |
| 1635 | |
Huacai Chen | 3f51d8f | 2020-05-23 15:56:36 +0800 | [diff] [blame] | 1636 | if (boot_cpu_type() == CPU_LOONGSON64) |
| 1637 | kvm_priority_to_irq = kvm_loongson3_priority_to_irq; |
| 1638 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1639 | register_die_notifier(&kvm_mips_csr_die_notifier); |
| 1640 | |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1641 | return 0; |
| 1642 | } |
| 1643 | |
James Hogan | 2db9d23 | 2015-12-16 23:49:32 +0000 | [diff] [blame] | 1644 | static void __exit kvm_mips_exit(void) |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1645 | { |
| 1646 | kvm_exit(); |
| 1647 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 1648 | unregister_die_notifier(&kvm_mips_csr_die_notifier); |
Sanjay Lal | 669e846 | 2012-11-21 18:34:02 -0800 | [diff] [blame] | 1649 | } |
| 1650 | |
| 1651 | module_init(kvm_mips_init); |
| 1652 | module_exit(kvm_mips_exit); |
| 1653 | |
| 1654 | EXPORT_TRACEPOINT_SYMBOL(kvm_exit); |