Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 1 | /* |
Vivien Didelot | 0d3cd4b | 2016-06-21 12:28:19 -0400 | [diff] [blame] | 2 | * Marvell 88e6xxx common definitions |
| 3 | * |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 4 | * Copyright (c) 2008 Marvell Semiconductor |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | */ |
| 11 | |
| 12 | #ifndef __MV88E6XXX_H |
| 13 | #define __MV88E6XXX_H |
| 14 | |
Vivien Didelot | 194fea7 | 2015-08-10 09:09:47 -0400 | [diff] [blame] | 15 | #include <linux/if_vlan.h> |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 16 | #include <linux/irq.h> |
Andrew Lunn | 52638f7 | 2016-05-10 23:27:22 +0200 | [diff] [blame] | 17 | #include <linux/gpio/consumer.h> |
Russell King | 4d56a29 | 2017-02-07 15:03:05 -0800 | [diff] [blame] | 18 | #include <linux/phy.h> |
Andrew Lunn | c6e970a | 2017-03-28 23:45:06 +0200 | [diff] [blame] | 19 | #include <net/dsa.h> |
Vivien Didelot | 194fea7 | 2015-08-10 09:09:47 -0400 | [diff] [blame] | 20 | |
Andrew Lunn | 80c4627 | 2015-06-20 18:42:30 +0200 | [diff] [blame] | 21 | #ifndef UINT64_MAX |
| 22 | #define UINT64_MAX (u64)(~((u64)0)) |
| 23 | #endif |
| 24 | |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 25 | #define SMI_CMD 0x00 |
| 26 | #define SMI_CMD_BUSY BIT(15) |
| 27 | #define SMI_CMD_CLAUSE_22 BIT(12) |
| 28 | #define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22) |
| 29 | #define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22) |
| 30 | #define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY) |
| 31 | #define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY) |
| 32 | #define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY) |
| 33 | #define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY) |
| 34 | #define SMI_DATA 0x01 |
Guenter Roeck | b2eb066 | 2015-04-02 04:06:30 +0200 | [diff] [blame] | 35 | |
Vivien Didelot | 09cb7df | 2016-08-15 17:19:01 -0400 | [diff] [blame] | 36 | /* PHY Registers */ |
| 37 | #define PHY_PAGE 0x16 |
| 38 | #define PHY_PAGE_COPPER 0x00 |
| 39 | |
| 40 | #define ADDR_SERDES 0x0f |
| 41 | #define SERDES_PAGE_FIBER 0x01 |
Patrick Uiterwijk | 13a7ebb | 2016-03-30 01:39:41 +0000 | [diff] [blame] | 42 | |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 43 | #define PORT_STATUS 0x00 |
| 44 | #define PORT_STATUS_PAUSE_EN BIT(15) |
| 45 | #define PORT_STATUS_MY_PAUSE BIT(14) |
| 46 | #define PORT_STATUS_HD_FLOW BIT(13) |
| 47 | #define PORT_STATUS_PHY_DETECT BIT(12) |
| 48 | #define PORT_STATUS_LINK BIT(11) |
| 49 | #define PORT_STATUS_DUPLEX BIT(10) |
| 50 | #define PORT_STATUS_SPEED_MASK 0x0300 |
| 51 | #define PORT_STATUS_SPEED_10 0x0000 |
| 52 | #define PORT_STATUS_SPEED_100 0x0100 |
| 53 | #define PORT_STATUS_SPEED_1000 0x0200 |
| 54 | #define PORT_STATUS_EEE BIT(6) /* 6352 */ |
| 55 | #define PORT_STATUS_AM_DIS BIT(6) /* 6165 */ |
| 56 | #define PORT_STATUS_MGMII BIT(6) /* 6185 */ |
| 57 | #define PORT_STATUS_TX_PAUSED BIT(5) |
| 58 | #define PORT_STATUS_FLOW_CTRL BIT(4) |
Patrick Uiterwijk | 13a7ebb | 2016-03-30 01:39:41 +0000 | [diff] [blame] | 59 | #define PORT_STATUS_CMODE_MASK 0x0f |
| 60 | #define PORT_STATUS_CMODE_100BASE_X 0x8 |
| 61 | #define PORT_STATUS_CMODE_1000BASE_X 0x9 |
| 62 | #define PORT_STATUS_CMODE_SGMII 0xa |
Andrew Lunn | f39908d | 2017-02-04 20:02:50 +0100 | [diff] [blame] | 63 | #define PORT_STATUS_CMODE_2500BASEX 0xb |
| 64 | #define PORT_STATUS_CMODE_XAUI 0xc |
| 65 | #define PORT_STATUS_CMODE_RXAUI 0xd |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 66 | #define PORT_PCS_CTRL 0x01 |
Andrew Lunn | e7e72ac | 2015-08-31 15:56:51 +0200 | [diff] [blame] | 67 | #define PORT_PCS_CTRL_RGMII_DELAY_RXCLK BIT(15) |
| 68 | #define PORT_PCS_CTRL_RGMII_DELAY_TXCLK BIT(14) |
Vivien Didelot | 96a2b40 | 2016-11-04 03:23:35 +0100 | [diff] [blame] | 69 | #define PORT_PCS_CTRL_FORCE_SPEED BIT(13) /* 6390 */ |
| 70 | #define PORT_PCS_CTRL_ALTSPEED BIT(12) /* 6390 */ |
| 71 | #define PORT_PCS_CTRL_200BASE BIT(12) /* 6352 */ |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 72 | #define PORT_PCS_CTRL_FC BIT(7) |
| 73 | #define PORT_PCS_CTRL_FORCE_FC BIT(6) |
| 74 | #define PORT_PCS_CTRL_LINK_UP BIT(5) |
| 75 | #define PORT_PCS_CTRL_FORCE_LINK BIT(4) |
| 76 | #define PORT_PCS_CTRL_DUPLEX_FULL BIT(3) |
| 77 | #define PORT_PCS_CTRL_FORCE_DUPLEX BIT(2) |
Vivien Didelot | 96a2b40 | 2016-11-04 03:23:35 +0100 | [diff] [blame] | 78 | #define PORT_PCS_CTRL_SPEED_MASK (0x03) |
| 79 | #define PORT_PCS_CTRL_SPEED_10 (0x00) |
| 80 | #define PORT_PCS_CTRL_SPEED_100 (0x01) |
| 81 | #define PORT_PCS_CTRL_SPEED_200 (0x02) /* 6065 and non Gb chips */ |
| 82 | #define PORT_PCS_CTRL_SPEED_1000 (0x02) |
| 83 | #define PORT_PCS_CTRL_SPEED_10000 (0x03) /* 6390X */ |
| 84 | #define PORT_PCS_CTRL_SPEED_UNFORCED (0x03) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 85 | #define PORT_PAUSE_CTRL 0x02 |
Andrew Lunn | 3ce0e65 | 2016-12-03 04:45:20 +0100 | [diff] [blame] | 86 | #define PORT_FLOW_CTRL_LIMIT_IN ((0x00 << 8) | BIT(15)) |
| 87 | #define PORT_FLOW_CTRL_LIMIT_OUT ((0x01 << 8) | BIT(15)) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 88 | #define PORT_SWITCH_ID 0x03 |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 89 | #define PORT_SWITCH_ID_PROD_NUM_6085 0x04a |
| 90 | #define PORT_SWITCH_ID_PROD_NUM_6095 0x095 |
Stefan Eichenberger | 7d381a0 | 2016-11-22 17:47:21 +0100 | [diff] [blame] | 91 | #define PORT_SWITCH_ID_PROD_NUM_6097 0x099 |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 92 | #define PORT_SWITCH_ID_PROD_NUM_6131 0x106 |
| 93 | #define PORT_SWITCH_ID_PROD_NUM_6320 0x115 |
| 94 | #define PORT_SWITCH_ID_PROD_NUM_6123 0x121 |
Gregory CLEMENT | 1558727 | 2017-01-30 20:29:35 +0100 | [diff] [blame] | 95 | #define PORT_SWITCH_ID_PROD_NUM_6141 0x340 |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 96 | #define PORT_SWITCH_ID_PROD_NUM_6161 0x161 |
| 97 | #define PORT_SWITCH_ID_PROD_NUM_6165 0x165 |
| 98 | #define PORT_SWITCH_ID_PROD_NUM_6171 0x171 |
| 99 | #define PORT_SWITCH_ID_PROD_NUM_6172 0x172 |
| 100 | #define PORT_SWITCH_ID_PROD_NUM_6175 0x175 |
| 101 | #define PORT_SWITCH_ID_PROD_NUM_6176 0x176 |
| 102 | #define PORT_SWITCH_ID_PROD_NUM_6185 0x1a7 |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 103 | #define PORT_SWITCH_ID_PROD_NUM_6190 0x190 |
| 104 | #define PORT_SWITCH_ID_PROD_NUM_6190X 0x0a0 |
| 105 | #define PORT_SWITCH_ID_PROD_NUM_6191 0x191 |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 106 | #define PORT_SWITCH_ID_PROD_NUM_6240 0x240 |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 107 | #define PORT_SWITCH_ID_PROD_NUM_6290 0x290 |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 108 | #define PORT_SWITCH_ID_PROD_NUM_6321 0x310 |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 109 | #define PORT_SWITCH_ID_PROD_NUM_6341 0x341 |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 110 | #define PORT_SWITCH_ID_PROD_NUM_6352 0x352 |
| 111 | #define PORT_SWITCH_ID_PROD_NUM_6350 0x371 |
| 112 | #define PORT_SWITCH_ID_PROD_NUM_6351 0x375 |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 113 | #define PORT_SWITCH_ID_PROD_NUM_6390 0x390 |
| 114 | #define PORT_SWITCH_ID_PROD_NUM_6390X 0x0a1 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 115 | #define PORT_CONTROL 0x04 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 116 | #define PORT_CONTROL_USE_CORE_TAG BIT(15) |
| 117 | #define PORT_CONTROL_DROP_ON_LOCK BIT(14) |
| 118 | #define PORT_CONTROL_EGRESS_UNMODIFIED (0x0 << 12) |
| 119 | #define PORT_CONTROL_EGRESS_UNTAGGED (0x1 << 12) |
| 120 | #define PORT_CONTROL_EGRESS_TAGGED (0x2 << 12) |
| 121 | #define PORT_CONTROL_EGRESS_ADD_TAG (0x3 << 12) |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 122 | #define PORT_CONTROL_EGRESS_MASK (0x3 << 12) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 123 | #define PORT_CONTROL_HEADER BIT(11) |
| 124 | #define PORT_CONTROL_IGMP_MLD_SNOOP BIT(10) |
| 125 | #define PORT_CONTROL_DOUBLE_TAG BIT(9) |
| 126 | #define PORT_CONTROL_FRAME_MODE_NORMAL (0x0 << 8) |
| 127 | #define PORT_CONTROL_FRAME_MODE_DSA (0x1 << 8) |
| 128 | #define PORT_CONTROL_FRAME_MODE_PROVIDER (0x2 << 8) |
| 129 | #define PORT_CONTROL_FRAME_ETHER_TYPE_DSA (0x3 << 8) |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 130 | #define PORT_CONTROL_FRAME_MASK (0x3 << 8) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 131 | #define PORT_CONTROL_DSA_TAG BIT(8) |
| 132 | #define PORT_CONTROL_VLAN_TUNNEL BIT(7) |
| 133 | #define PORT_CONTROL_TAG_IF_BOTH BIT(6) |
| 134 | #define PORT_CONTROL_USE_IP BIT(5) |
| 135 | #define PORT_CONTROL_USE_TAG BIT(4) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 136 | #define PORT_CONTROL_FORWARD_UNKNOWN BIT(2) |
Vivien Didelot | 601aeed | 2017-03-11 16:13:00 -0500 | [diff] [blame] | 137 | #define PORT_CONTROL_EGRESS_FLOODS_MASK (0x3 << 2) |
| 138 | #define PORT_CONTROL_EGRESS_FLOODS_NO_UNKNOWN_DA (0x0 << 2) |
| 139 | #define PORT_CONTROL_EGRESS_FLOODS_NO_UNKNOWN_MC_DA (0x1 << 2) |
| 140 | #define PORT_CONTROL_EGRESS_FLOODS_NO_UNKNOWN_UC_DA (0x2 << 2) |
| 141 | #define PORT_CONTROL_EGRESS_FLOODS_ALL_UNKNOWN_DA (0x3 << 2) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 142 | #define PORT_CONTROL_STATE_MASK 0x03 |
| 143 | #define PORT_CONTROL_STATE_DISABLED 0x00 |
| 144 | #define PORT_CONTROL_STATE_BLOCKING 0x01 |
| 145 | #define PORT_CONTROL_STATE_LEARNING 0x02 |
| 146 | #define PORT_CONTROL_STATE_FORWARDING 0x03 |
| 147 | #define PORT_CONTROL_1 0x05 |
Vivien Didelot | ea698f4 | 2017-03-11 16:12:50 -0500 | [diff] [blame] | 148 | #define PORT_CONTROL_1_MESSAGE_PORT BIT(15) |
Vivien Didelot | 2db9ce1 | 2016-02-26 13:16:04 -0500 | [diff] [blame] | 149 | #define PORT_CONTROL_1_FID_11_4_MASK (0xff << 0) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 150 | #define PORT_BASE_VLAN 0x06 |
Vivien Didelot | 2db9ce1 | 2016-02-26 13:16:04 -0500 | [diff] [blame] | 151 | #define PORT_BASE_VLAN_FID_3_0_MASK (0xf << 12) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 152 | #define PORT_DEFAULT_VLAN 0x07 |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 153 | #define PORT_DEFAULT_VLAN_MASK 0xfff |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 154 | #define PORT_CONTROL_2 0x08 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 155 | #define PORT_CONTROL_2_IGNORE_FCS BIT(15) |
| 156 | #define PORT_CONTROL_2_VTU_PRI_OVERRIDE BIT(14) |
| 157 | #define PORT_CONTROL_2_SA_PRIO_OVERRIDE BIT(13) |
| 158 | #define PORT_CONTROL_2_DA_PRIO_OVERRIDE BIT(12) |
| 159 | #define PORT_CONTROL_2_JUMBO_1522 (0x00 << 12) |
| 160 | #define PORT_CONTROL_2_JUMBO_2048 (0x01 << 12) |
| 161 | #define PORT_CONTROL_2_JUMBO_10240 (0x02 << 12) |
Vivien Didelot | 8efdda4 | 2015-08-13 12:52:23 -0400 | [diff] [blame] | 162 | #define PORT_CONTROL_2_8021Q_MASK (0x03 << 10) |
| 163 | #define PORT_CONTROL_2_8021Q_DISABLED (0x00 << 10) |
| 164 | #define PORT_CONTROL_2_8021Q_FALLBACK (0x01 << 10) |
| 165 | #define PORT_CONTROL_2_8021Q_CHECK (0x02 << 10) |
| 166 | #define PORT_CONTROL_2_8021Q_SECURE (0x03 << 10) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 167 | #define PORT_CONTROL_2_DISCARD_TAGGED BIT(9) |
| 168 | #define PORT_CONTROL_2_DISCARD_UNTAGGED BIT(8) |
| 169 | #define PORT_CONTROL_2_MAP_DA BIT(7) |
| 170 | #define PORT_CONTROL_2_DEFAULT_FORWARD BIT(6) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 171 | #define PORT_CONTROL_2_EGRESS_MONITOR BIT(5) |
| 172 | #define PORT_CONTROL_2_INGRESS_MONITOR BIT(4) |
Andrew Lunn | a23b296 | 2017-02-04 20:15:28 +0100 | [diff] [blame] | 173 | #define PORT_CONTROL_2_UPSTREAM_MASK 0x0f |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 174 | #define PORT_RATE_CONTROL 0x09 |
| 175 | #define PORT_RATE_CONTROL_2 0x0a |
| 176 | #define PORT_ASSOC_VECTOR 0x0b |
Andrew Lunn | 4c7ea3c | 2015-11-03 10:52:36 -0500 | [diff] [blame] | 177 | #define PORT_ASSOC_VECTOR_HOLD_AT_1 BIT(15) |
| 178 | #define PORT_ASSOC_VECTOR_INT_AGE_OUT BIT(14) |
| 179 | #define PORT_ASSOC_VECTOR_LOCKED_PORT BIT(13) |
| 180 | #define PORT_ASSOC_VECTOR_IGNORE_WRONG BIT(12) |
| 181 | #define PORT_ASSOC_VECTOR_REFRESH_LOCKED BIT(11) |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 182 | #define PORT_ATU_CONTROL 0x0c |
| 183 | #define PORT_PRI_OVERRIDE 0x0d |
| 184 | #define PORT_ETH_TYPE 0x0f |
Vivien Didelot | 4314557 | 2017-03-11 16:12:59 -0500 | [diff] [blame] | 185 | #define PORT_ETH_TYPE_DEFAULT 0x9100 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 186 | #define PORT_IN_DISCARD_LO 0x10 |
| 187 | #define PORT_IN_DISCARD_HI 0x11 |
| 188 | #define PORT_IN_FILTERED 0x12 |
| 189 | #define PORT_OUT_FILTERED 0x13 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 190 | #define PORT_TAG_REGMAP_0123 0x18 |
| 191 | #define PORT_TAG_REGMAP_4567 0x19 |
Andrew Lunn | ef0a731 | 2016-12-03 04:35:16 +0100 | [diff] [blame] | 192 | #define PORT_IEEE_PRIO_MAP_TABLE 0x18 /* 6390 */ |
| 193 | #define PORT_IEEE_PRIO_MAP_TABLE_UPDATE BIT(15) |
| 194 | #define PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP (0x0 << 12) |
| 195 | #define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP (0x1 << 12) |
| 196 | #define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP (0x2 << 12) |
| 197 | #define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP (0x3 << 12) |
| 198 | #define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_DSCP (0x5 << 12) |
| 199 | #define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_DSCP (0x6 << 12) |
| 200 | #define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_DSCP (0x7 << 12) |
| 201 | #define PORT_IEEE_PRIO_MAP_TABLE_POINTER_SHIFT 9 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 202 | |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 203 | #define GLOBAL_STATUS 0x00 |
| 204 | #define GLOBAL_STATUS_PPU_STATE BIT(15) /* 6351 and 6171 */ |
Vivien Didelot | 17e708b | 2016-12-05 17:30:27 -0500 | [diff] [blame] | 205 | #define GLOBAL_STATUS_PPU_STATE_MASK (0x3 << 14) /* 6165 6185 */ |
| 206 | #define GLOBAL_STATUS_PPU_STATE_DISABLED_RST (0x0 << 14) |
| 207 | #define GLOBAL_STATUS_PPU_STATE_INITIALIZING (0x1 << 14) |
| 208 | #define GLOBAL_STATUS_PPU_STATE_DISABLED (0x2 << 14) |
| 209 | #define GLOBAL_STATUS_PPU_STATE_POLLING (0x3 << 14) |
| 210 | #define GLOBAL_STATUS_INIT_READY BIT(11) |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 211 | #define GLOBAL_STATUS_IRQ_AVB 8 |
| 212 | #define GLOBAL_STATUS_IRQ_DEVICE 7 |
| 213 | #define GLOBAL_STATUS_IRQ_STATS 6 |
| 214 | #define GLOBAL_STATUS_IRQ_VTU_PROBLEM 5 |
| 215 | #define GLOBAL_STATUS_IRQ_VTU_DONE 4 |
| 216 | #define GLOBAL_STATUS_IRQ_ATU_PROBLEM 3 |
| 217 | #define GLOBAL_STATUS_IRQ_ATU_DONE 2 |
| 218 | #define GLOBAL_STATUS_IRQ_TCAM_DONE 1 |
| 219 | #define GLOBAL_STATUS_IRQ_EEPROM_DONE 0 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 220 | #define GLOBAL_MAC_01 0x01 |
| 221 | #define GLOBAL_MAC_23 0x02 |
| 222 | #define GLOBAL_MAC_45 0x03 |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 223 | #define GLOBAL_ATU_FID 0x01 |
| 224 | #define GLOBAL_VTU_FID 0x02 |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 225 | #define GLOBAL_VTU_FID_MASK 0xfff |
| 226 | #define GLOBAL_VTU_SID 0x03 /* 6097 6165 6351 6352 */ |
| 227 | #define GLOBAL_VTU_SID_MASK 0x3f |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 228 | #define GLOBAL_CONTROL 0x04 |
| 229 | #define GLOBAL_CONTROL_SW_RESET BIT(15) |
| 230 | #define GLOBAL_CONTROL_PPU_ENABLE BIT(14) |
| 231 | #define GLOBAL_CONTROL_DISCARD_EXCESS BIT(13) /* 6352 */ |
| 232 | #define GLOBAL_CONTROL_SCHED_PRIO BIT(11) /* 6152 */ |
| 233 | #define GLOBAL_CONTROL_MAX_FRAME_1632 BIT(10) /* 6152 */ |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 234 | #define GLOBAL_CONTROL_RELOAD_EEPROM BIT(9) /* 6152 */ |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 235 | #define GLOBAL_CONTROL_DEVICE_EN BIT(7) |
| 236 | #define GLOBAL_CONTROL_STATS_DONE_EN BIT(6) |
| 237 | #define GLOBAL_CONTROL_VTU_PROBLEM_EN BIT(5) |
| 238 | #define GLOBAL_CONTROL_VTU_DONE_EN BIT(4) |
| 239 | #define GLOBAL_CONTROL_ATU_PROBLEM_EN BIT(3) |
| 240 | #define GLOBAL_CONTROL_ATU_DONE_EN BIT(2) |
| 241 | #define GLOBAL_CONTROL_TCAM_EN BIT(1) |
| 242 | #define GLOBAL_CONTROL_EEPROM_DONE_EN BIT(0) |
| 243 | #define GLOBAL_VTU_OP 0x05 |
Vivien Didelot | 6b17e86 | 2015-08-13 12:52:18 -0400 | [diff] [blame] | 244 | #define GLOBAL_VTU_OP_BUSY BIT(15) |
| 245 | #define GLOBAL_VTU_OP_FLUSH_ALL ((0x01 << 12) | GLOBAL_VTU_OP_BUSY) |
Vivien Didelot | 7dad08d | 2015-08-13 12:52:21 -0400 | [diff] [blame] | 246 | #define GLOBAL_VTU_OP_VTU_LOAD_PURGE ((0x03 << 12) | GLOBAL_VTU_OP_BUSY) |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 247 | #define GLOBAL_VTU_OP_VTU_GET_NEXT ((0x04 << 12) | GLOBAL_VTU_OP_BUSY) |
Vivien Didelot | 0d3b33e | 2015-08-13 12:52:22 -0400 | [diff] [blame] | 248 | #define GLOBAL_VTU_OP_STU_LOAD_PURGE ((0x05 << 12) | GLOBAL_VTU_OP_BUSY) |
| 249 | #define GLOBAL_VTU_OP_STU_GET_NEXT ((0x06 << 12) | GLOBAL_VTU_OP_BUSY) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 250 | #define GLOBAL_VTU_VID 0x06 |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 251 | #define GLOBAL_VTU_VID_MASK 0xfff |
| 252 | #define GLOBAL_VTU_VID_VALID BIT(12) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 253 | #define GLOBAL_VTU_DATA_0_3 0x07 |
| 254 | #define GLOBAL_VTU_DATA_4_7 0x08 |
| 255 | #define GLOBAL_VTU_DATA_8_11 0x09 |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 256 | #define GLOBAL_VTU_STU_DATA_MASK 0x03 |
| 257 | #define GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED 0x00 |
| 258 | #define GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED 0x01 |
| 259 | #define GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED 0x02 |
| 260 | #define GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER 0x03 |
Vivien Didelot | 0d3b33e | 2015-08-13 12:52:22 -0400 | [diff] [blame] | 261 | #define GLOBAL_STU_DATA_PORT_STATE_DISABLED 0x00 |
| 262 | #define GLOBAL_STU_DATA_PORT_STATE_BLOCKING 0x01 |
| 263 | #define GLOBAL_STU_DATA_PORT_STATE_LEARNING 0x02 |
| 264 | #define GLOBAL_STU_DATA_PORT_STATE_FORWARDING 0x03 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 265 | #define GLOBAL_ATU_CONTROL 0x0a |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 266 | #define GLOBAL_ATU_CONTROL_LEARN2ALL BIT(3) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 267 | #define GLOBAL_ATU_OP 0x0b |
| 268 | #define GLOBAL_ATU_OP_BUSY BIT(15) |
| 269 | #define GLOBAL_ATU_OP_NOP (0 << 12) |
Vivien Didelot | 7fb5e75 | 2015-09-04 14:34:12 -0400 | [diff] [blame] | 270 | #define GLOBAL_ATU_OP_FLUSH_MOVE_ALL ((1 << 12) | GLOBAL_ATU_OP_BUSY) |
| 271 | #define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC ((2 << 12) | GLOBAL_ATU_OP_BUSY) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 272 | #define GLOBAL_ATU_OP_LOAD_DB ((3 << 12) | GLOBAL_ATU_OP_BUSY) |
| 273 | #define GLOBAL_ATU_OP_GET_NEXT_DB ((4 << 12) | GLOBAL_ATU_OP_BUSY) |
Vivien Didelot | 7fb5e75 | 2015-09-04 14:34:12 -0400 | [diff] [blame] | 274 | #define GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB ((5 << 12) | GLOBAL_ATU_OP_BUSY) |
| 275 | #define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB ((6 << 12) | GLOBAL_ATU_OP_BUSY) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 276 | #define GLOBAL_ATU_OP_GET_CLR_VIOLATION ((7 << 12) | GLOBAL_ATU_OP_BUSY) |
| 277 | #define GLOBAL_ATU_DATA 0x0c |
Andrew Lunn | 8a0a265 | 2015-06-20 18:42:29 +0200 | [diff] [blame] | 278 | #define GLOBAL_ATU_DATA_TRUNK BIT(15) |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 279 | #define GLOBAL_ATU_DATA_TRUNK_ID_MASK 0x00f0 |
| 280 | #define GLOBAL_ATU_DATA_TRUNK_ID_SHIFT 4 |
Andrew Lunn | 8a0a265 | 2015-06-20 18:42:29 +0200 | [diff] [blame] | 281 | #define GLOBAL_ATU_DATA_PORT_VECTOR_MASK 0x3ff0 |
| 282 | #define GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT 4 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 283 | #define GLOBAL_ATU_DATA_STATE_MASK 0x0f |
| 284 | #define GLOBAL_ATU_DATA_STATE_UNUSED 0x00 |
| 285 | #define GLOBAL_ATU_DATA_STATE_UC_MGMT 0x0d |
| 286 | #define GLOBAL_ATU_DATA_STATE_UC_STATIC 0x0e |
| 287 | #define GLOBAL_ATU_DATA_STATE_UC_PRIO_OVER 0x0f |
| 288 | #define GLOBAL_ATU_DATA_STATE_MC_NONE_RATE 0x05 |
| 289 | #define GLOBAL_ATU_DATA_STATE_MC_STATIC 0x07 |
| 290 | #define GLOBAL_ATU_DATA_STATE_MC_MGMT 0x0e |
| 291 | #define GLOBAL_ATU_DATA_STATE_MC_PRIO_OVER 0x0f |
| 292 | #define GLOBAL_ATU_MAC_01 0x0d |
| 293 | #define GLOBAL_ATU_MAC_23 0x0e |
| 294 | #define GLOBAL_ATU_MAC_45 0x0f |
| 295 | #define GLOBAL_IP_PRI_0 0x10 |
| 296 | #define GLOBAL_IP_PRI_1 0x11 |
| 297 | #define GLOBAL_IP_PRI_2 0x12 |
| 298 | #define GLOBAL_IP_PRI_3 0x13 |
| 299 | #define GLOBAL_IP_PRI_4 0x14 |
| 300 | #define GLOBAL_IP_PRI_5 0x15 |
| 301 | #define GLOBAL_IP_PRI_6 0x16 |
| 302 | #define GLOBAL_IP_PRI_7 0x17 |
| 303 | #define GLOBAL_IEEE_PRI 0x18 |
| 304 | #define GLOBAL_CORE_TAG_TYPE 0x19 |
| 305 | #define GLOBAL_MONITOR_CONTROL 0x1a |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 306 | #define GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT 12 |
Andrew Lunn | 3364199 | 2016-12-03 04:35:17 +0100 | [diff] [blame] | 307 | #define GLOBAL_MONITOR_CONTROL_INGRESS_MASK (0xf << 12) |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 308 | #define GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT 8 |
Andrew Lunn | 3364199 | 2016-12-03 04:35:17 +0100 | [diff] [blame] | 309 | #define GLOBAL_MONITOR_CONTROL_EGRESS_MASK (0xf << 8) |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 310 | #define GLOBAL_MONITOR_CONTROL_ARP_SHIFT 4 |
Andrew Lunn | 3364199 | 2016-12-03 04:35:17 +0100 | [diff] [blame] | 311 | #define GLOBAL_MONITOR_CONTROL_ARP_MASK (0xf << 4) |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 312 | #define GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT 0 |
| 313 | #define GLOBAL_MONITOR_CONTROL_ARP_DISABLED (0xf0) |
Andrew Lunn | 3364199 | 2016-12-03 04:35:17 +0100 | [diff] [blame] | 314 | #define GLOBAL_MONITOR_CONTROL_UPDATE BIT(15) |
| 315 | #define GLOBAL_MONITOR_CONTROL_0180C280000000XLO (0x00 << 8) |
| 316 | #define GLOBAL_MONITOR_CONTROL_0180C280000000XHI (0x01 << 8) |
| 317 | #define GLOBAL_MONITOR_CONTROL_0180C280000002XLO (0x02 << 8) |
| 318 | #define GLOBAL_MONITOR_CONTROL_0180C280000002XHI (0x03 << 8) |
| 319 | #define GLOBAL_MONITOR_CONTROL_INGRESS (0x20 << 8) |
| 320 | #define GLOBAL_MONITOR_CONTROL_EGRESS (0x21 << 8) |
| 321 | #define GLOBAL_MONITOR_CONTROL_CPU_DEST (0x30 << 8) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 322 | #define GLOBAL_CONTROL_2 0x1c |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 323 | #define GLOBAL_CONTROL_2_NO_CASCADE 0xe000 |
| 324 | #define GLOBAL_CONTROL_2_MULTIPLE_CASCADE 0xf000 |
Andrew Lunn | 7952347 | 2016-11-21 23:27:00 +0100 | [diff] [blame] | 325 | #define GLOBAL_CONTROL_2_HIST_RX (0x1 << 6) |
| 326 | #define GLOBAL_CONTROL_2_HIST_TX (0x2 << 6) |
| 327 | #define GLOBAL_CONTROL_2_HIST_RX_TX (0x3 << 6) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 328 | #define GLOBAL_STATS_OP 0x1d |
| 329 | #define GLOBAL_STATS_OP_BUSY BIT(15) |
| 330 | #define GLOBAL_STATS_OP_NOP (0 << 12) |
| 331 | #define GLOBAL_STATS_OP_FLUSH_ALL ((1 << 12) | GLOBAL_STATS_OP_BUSY) |
| 332 | #define GLOBAL_STATS_OP_FLUSH_PORT ((2 << 12) | GLOBAL_STATS_OP_BUSY) |
| 333 | #define GLOBAL_STATS_OP_READ_CAPTURED ((4 << 12) | GLOBAL_STATS_OP_BUSY) |
| 334 | #define GLOBAL_STATS_OP_CAPTURE_PORT ((5 << 12) | GLOBAL_STATS_OP_BUSY) |
| 335 | #define GLOBAL_STATS_OP_HIST_RX ((1 << 10) | GLOBAL_STATS_OP_BUSY) |
| 336 | #define GLOBAL_STATS_OP_HIST_TX ((2 << 10) | GLOBAL_STATS_OP_BUSY) |
| 337 | #define GLOBAL_STATS_OP_HIST_RX_TX ((3 << 10) | GLOBAL_STATS_OP_BUSY) |
Andrew Lunn | e0d8b61 | 2016-11-21 23:27:04 +0100 | [diff] [blame] | 338 | #define GLOBAL_STATS_OP_BANK_1_BIT_9 BIT(9) |
| 339 | #define GLOBAL_STATS_OP_BANK_1_BIT_10 BIT(10) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 340 | #define GLOBAL_STATS_COUNTER_32 0x1e |
| 341 | #define GLOBAL_STATS_COUNTER_01 0x1f |
| 342 | |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 343 | #define GLOBAL2_INT_SOURCE 0x00 |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 344 | #define GLOBAL2_INT_SOURCE_WATCHDOG 15 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 345 | #define GLOBAL2_INT_MASK 0x01 |
| 346 | #define GLOBAL2_MGMT_EN_2X 0x02 |
| 347 | #define GLOBAL2_MGMT_EN_0X 0x03 |
| 348 | #define GLOBAL2_FLOW_CONTROL 0x04 |
| 349 | #define GLOBAL2_SWITCH_MGMT 0x05 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 350 | #define GLOBAL2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA BIT(15) |
| 351 | #define GLOBAL2_SWITCH_MGMT_PREVENT_LOOPS BIT(14) |
| 352 | #define GLOBAL2_SWITCH_MGMT_FLOW_CONTROL_MSG BIT(13) |
| 353 | #define GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI BIT(7) |
| 354 | #define GLOBAL2_SWITCH_MGMT_RSVD2CPU BIT(3) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 355 | #define GLOBAL2_DEVICE_MAPPING 0x06 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 356 | #define GLOBAL2_DEVICE_MAPPING_UPDATE BIT(15) |
| 357 | #define GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT 8 |
Andrew Lunn | d35bd87 | 2015-06-20 18:42:32 +0200 | [diff] [blame] | 358 | #define GLOBAL2_DEVICE_MAPPING_PORT_MASK 0x0f |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 359 | #define GLOBAL2_TRUNK_MASK 0x07 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 360 | #define GLOBAL2_TRUNK_MASK_UPDATE BIT(15) |
| 361 | #define GLOBAL2_TRUNK_MASK_NUM_SHIFT 12 |
Vivien Didelot | 5154041 | 2016-07-18 20:45:32 -0400 | [diff] [blame] | 362 | #define GLOBAL2_TRUNK_MASK_HASK BIT(11) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 363 | #define GLOBAL2_TRUNK_MAPPING 0x08 |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 364 | #define GLOBAL2_TRUNK_MAPPING_UPDATE BIT(15) |
| 365 | #define GLOBAL2_TRUNK_MAPPING_ID_SHIFT 11 |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 366 | #define GLOBAL2_IRL_CMD 0x09 |
| 367 | #define GLOBAL2_IRL_CMD_BUSY BIT(15) |
| 368 | #define GLOBAL2_IRL_CMD_OP_INIT_ALL ((0x001 << 12) | GLOBAL2_IRL_CMD_BUSY) |
| 369 | #define GLOBAL2_IRL_CMD_OP_INIT_SEL ((0x010 << 12) | GLOBAL2_IRL_CMD_BUSY) |
| 370 | #define GLOBAL2_IRL_CMD_OP_WRITE_SEL ((0x011 << 12) | GLOBAL2_IRL_CMD_BUSY) |
| 371 | #define GLOBAL2_IRL_CMD_OP_READ_SEL ((0x100 << 12) | GLOBAL2_IRL_CMD_BUSY) |
| 372 | #define GLOBAL2_IRL_DATA 0x0a |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 373 | #define GLOBAL2_PVT_ADDR 0x0b |
Vivien Didelot | 63ed880 | 2016-07-18 20:45:35 -0400 | [diff] [blame] | 374 | #define GLOBAL2_PVT_ADDR_BUSY BIT(15) |
| 375 | #define GLOBAL2_PVT_ADDR_OP_INIT_ONES ((0x01 << 12) | GLOBAL2_PVT_ADDR_BUSY) |
| 376 | #define GLOBAL2_PVT_ADDR_OP_WRITE_PVLAN ((0x03 << 12) | GLOBAL2_PVT_ADDR_BUSY) |
| 377 | #define GLOBAL2_PVT_ADDR_OP_READ ((0x04 << 12) | GLOBAL2_PVT_ADDR_BUSY) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 378 | #define GLOBAL2_PVT_DATA 0x0c |
| 379 | #define GLOBAL2_SWITCH_MAC 0x0d |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 380 | #define GLOBAL2_ATU_STATS 0x0e |
| 381 | #define GLOBAL2_PRIO_OVERRIDE 0x0f |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 382 | #define GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP BIT(7) |
| 383 | #define GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT 4 |
| 384 | #define GLOBAL2_PRIO_OVERRIDE_FORCE_ARP BIT(3) |
| 385 | #define GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT 0 |
Vivien Didelot | 855b193 | 2016-07-20 18:18:35 -0400 | [diff] [blame] | 386 | #define GLOBAL2_EEPROM_CMD 0x14 |
| 387 | #define GLOBAL2_EEPROM_CMD_BUSY BIT(15) |
| 388 | #define GLOBAL2_EEPROM_CMD_OP_WRITE ((0x3 << 12) | GLOBAL2_EEPROM_CMD_BUSY) |
| 389 | #define GLOBAL2_EEPROM_CMD_OP_READ ((0x4 << 12) | GLOBAL2_EEPROM_CMD_BUSY) |
| 390 | #define GLOBAL2_EEPROM_CMD_OP_LOAD ((0x6 << 12) | GLOBAL2_EEPROM_CMD_BUSY) |
| 391 | #define GLOBAL2_EEPROM_CMD_RUNNING BIT(11) |
| 392 | #define GLOBAL2_EEPROM_CMD_WRITE_EN BIT(10) |
| 393 | #define GLOBAL2_EEPROM_CMD_ADDR_MASK 0xff |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 394 | #define GLOBAL2_EEPROM_DATA 0x15 |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 395 | #define GLOBAL2_EEPROM_ADDR 0x15 /* 6390, 6341 */ |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 396 | #define GLOBAL2_PTP_AVB_OP 0x16 |
| 397 | #define GLOBAL2_PTP_AVB_DATA 0x17 |
Vivien Didelot | 57c67cf | 2016-08-15 17:18:59 -0400 | [diff] [blame] | 398 | #define GLOBAL2_SMI_PHY_CMD 0x18 |
| 399 | #define GLOBAL2_SMI_PHY_CMD_BUSY BIT(15) |
Andrew Lunn | c61a6a7 | 2017-01-24 14:53:51 +0100 | [diff] [blame] | 400 | #define GLOBAL2_SMI_PHY_CMD_EXTERNAL BIT(13) |
Vivien Didelot | 57c67cf | 2016-08-15 17:18:59 -0400 | [diff] [blame] | 401 | #define GLOBAL2_SMI_PHY_CMD_MODE_22 BIT(12) |
| 402 | #define GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA ((0x1 << 10) | \ |
| 403 | GLOBAL2_SMI_PHY_CMD_MODE_22 | \ |
| 404 | GLOBAL2_SMI_PHY_CMD_BUSY) |
| 405 | #define GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA ((0x2 << 10) | \ |
| 406 | GLOBAL2_SMI_PHY_CMD_MODE_22 | \ |
| 407 | GLOBAL2_SMI_PHY_CMD_BUSY) |
Andrew Lunn | cf3e80d | 2017-02-04 20:12:24 +0100 | [diff] [blame] | 408 | #define GLOBAL2_SMI_PHY_CMD_OP_45_WRITE_ADDR ((0x0 << 10) | \ |
| 409 | GLOBAL2_SMI_PHY_CMD_BUSY) |
| 410 | #define GLOBAL2_SMI_PHY_CMD_OP_45_WRITE_DATA ((0x1 << 10) | \ |
| 411 | GLOBAL2_SMI_PHY_CMD_BUSY) |
| 412 | #define GLOBAL2_SMI_PHY_CMD_OP_45_READ_DATA ((0x3 << 10) | \ |
| 413 | GLOBAL2_SMI_PHY_CMD_BUSY) |
| 414 | |
Vivien Didelot | 57c67cf | 2016-08-15 17:18:59 -0400 | [diff] [blame] | 415 | #define GLOBAL2_SMI_PHY_DATA 0x19 |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 416 | #define GLOBAL2_SCRATCH_MISC 0x1a |
Andrew Lunn | 56d95e2 | 2015-06-20 18:42:33 +0200 | [diff] [blame] | 417 | #define GLOBAL2_SCRATCH_BUSY BIT(15) |
| 418 | #define GLOBAL2_SCRATCH_REGISTER_SHIFT 8 |
| 419 | #define GLOBAL2_SCRATCH_VALUE_MASK 0xff |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 420 | #define GLOBAL2_WDOG_CONTROL 0x1b |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 421 | #define GLOBAL2_WDOG_CONTROL_EGRESS_EVENT BIT(7) |
| 422 | #define GLOBAL2_WDOG_CONTROL_RMU_TIMEOUT BIT(6) |
| 423 | #define GLOBAL2_WDOG_CONTROL_QC_ENABLE BIT(5) |
| 424 | #define GLOBAL2_WDOG_CONTROL_EGRESS_HISTORY BIT(4) |
| 425 | #define GLOBAL2_WDOG_CONTROL_EGRESS_ENABLE BIT(3) |
| 426 | #define GLOBAL2_WDOG_CONTROL_FORCE_IRQ BIT(2) |
| 427 | #define GLOBAL2_WDOG_CONTROL_HISTORY BIT(1) |
| 428 | #define GLOBAL2_WDOG_CONTROL_SWRESET BIT(0) |
Andrew Lunn | 6130373 | 2017-02-09 00:03:43 +0100 | [diff] [blame] | 429 | #define GLOBAL2_WDOG_UPDATE BIT(15) |
| 430 | #define GLOBAL2_WDOG_INT_SOURCE (0x00 << 8) |
| 431 | #define GLOBAL2_WDOG_INT_STATUS (0x10 << 8) |
| 432 | #define GLOBAL2_WDOG_INT_ENABLE (0x11 << 8) |
| 433 | #define GLOBAL2_WDOG_EVENT (0x12 << 8) |
| 434 | #define GLOBAL2_WDOG_HISTORY (0x13 << 8) |
| 435 | #define GLOBAL2_WDOG_DATA_MASK 0xff |
| 436 | #define GLOBAL2_WDOG_CUT_THROUGH BIT(3) |
| 437 | #define GLOBAL2_WDOG_QUEUE_CONTROLLER BIT(2) |
| 438 | #define GLOBAL2_WDOG_EGRESS BIT(1) |
| 439 | #define GLOBAL2_WDOG_FORCE_IRQ BIT(0) |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 440 | #define GLOBAL2_QOS_WEIGHT 0x1c |
| 441 | #define GLOBAL2_MISC 0x1d |
Vivien Didelot | 8122899 | 2017-03-30 17:37:08 -0400 | [diff] [blame] | 442 | #define GLOBAL2_MISC_5_BIT_PORT BIT(14) |
Guenter Roeck | defb05b | 2015-03-26 18:36:38 -0700 | [diff] [blame] | 443 | |
Vivien Didelot | 3285f9e | 2016-02-26 13:16:03 -0500 | [diff] [blame] | 444 | #define MV88E6XXX_N_FID 4096 |
| 445 | |
Vivien Didelot | 17a1594 | 2017-03-30 17:37:09 -0400 | [diff] [blame] | 446 | /* PVT limits for 4-bit port and 5-bit switch */ |
| 447 | #define MV88E6XXX_MAX_PVT_SWITCHES 32 |
| 448 | #define MV88E6XXX_MAX_PVT_PORTS 16 |
| 449 | |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 450 | enum mv88e6xxx_frame_mode { |
| 451 | MV88E6XXX_FRAME_MODE_NORMAL, |
| 452 | MV88E6XXX_FRAME_MODE_DSA, |
| 453 | MV88E6XXX_FRAME_MODE_PROVIDER, |
| 454 | MV88E6XXX_FRAME_MODE_ETHERTYPE, |
| 455 | }; |
| 456 | |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 457 | /* List of supported models */ |
| 458 | enum mv88e6xxx_model { |
| 459 | MV88E6085, |
| 460 | MV88E6095, |
Stefan Eichenberger | 7d381a0 | 2016-11-22 17:47:21 +0100 | [diff] [blame] | 461 | MV88E6097, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 462 | MV88E6123, |
| 463 | MV88E6131, |
Gregory CLEMENT | 1558727 | 2017-01-30 20:29:35 +0100 | [diff] [blame] | 464 | MV88E6141, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 465 | MV88E6161, |
| 466 | MV88E6165, |
| 467 | MV88E6171, |
| 468 | MV88E6172, |
| 469 | MV88E6175, |
| 470 | MV88E6176, |
| 471 | MV88E6185, |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 472 | MV88E6190, |
| 473 | MV88E6190X, |
| 474 | MV88E6191, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 475 | MV88E6240, |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 476 | MV88E6290, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 477 | MV88E6320, |
| 478 | MV88E6321, |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 479 | MV88E6341, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 480 | MV88E6350, |
| 481 | MV88E6351, |
| 482 | MV88E6352, |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 483 | MV88E6390, |
| 484 | MV88E6390X, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 485 | }; |
| 486 | |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 487 | enum mv88e6xxx_family { |
| 488 | MV88E6XXX_FAMILY_NONE, |
| 489 | MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */ |
| 490 | MV88E6XXX_FAMILY_6095, /* 6092 6095 */ |
| 491 | MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */ |
| 492 | MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */ |
| 493 | MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */ |
| 494 | MV88E6XXX_FAMILY_6320, /* 6320 6321 */ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 495 | MV88E6XXX_FAMILY_6341, /* 6141 6341 */ |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 496 | MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */ |
| 497 | MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */ |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 498 | MV88E6XXX_FAMILY_6390, /* 6190 6190X 6191 6290 6390 6390X */ |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 499 | }; |
| 500 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 501 | enum mv88e6xxx_cap { |
Vivien Didelot | aadbdb8 | 2016-05-09 13:22:44 -0400 | [diff] [blame] | 502 | /* Energy Efficient Ethernet. |
| 503 | */ |
| 504 | MV88E6XXX_CAP_EEE, |
| 505 | |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 506 | /* Multi-chip Addressing Mode. |
| 507 | * Some chips respond to only 2 registers of its own SMI device address |
| 508 | * when it is non-zero, and use indirect access to internal registers. |
| 509 | */ |
| 510 | MV88E6XXX_CAP_SMI_CMD, /* (0x00) SMI Command */ |
| 511 | MV88E6XXX_CAP_SMI_DATA, /* (0x01) SMI Data */ |
| 512 | |
Vivien Didelot | 09cb7df | 2016-08-15 17:19:01 -0400 | [diff] [blame] | 513 | /* PHY Registers. |
| 514 | */ |
| 515 | MV88E6XXX_CAP_PHY_PAGE, /* (0x16) Page Register */ |
| 516 | |
| 517 | /* Fiber/SERDES Registers (SMI address F). |
| 518 | */ |
| 519 | MV88E6XXX_CAP_SERDES, |
| 520 | |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 521 | /* Switch Global (1) Registers. |
| 522 | */ |
| 523 | MV88E6XXX_CAP_G1_ATU_FID, /* (0x01) ATU FID Register */ |
| 524 | MV88E6XXX_CAP_G1_VTU_FID, /* (0x02) VTU FID Register */ |
| 525 | |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 526 | /* Switch Global 2 Registers. |
| 527 | * The device contains a second set of global 16-bit registers. |
| 528 | */ |
| 529 | MV88E6XXX_CAP_GLOBAL2, |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 530 | MV88E6XXX_CAP_G2_INT, /* (0x00) Interrupt Status */ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 531 | MV88E6XXX_CAP_G2_MGMT_EN_2X, /* (0x02) MGMT Enable Register 2x */ |
| 532 | MV88E6XXX_CAP_G2_MGMT_EN_0X, /* (0x03) MGMT Enable Register 0x */ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 533 | MV88E6XXX_CAP_G2_IRL_CMD, /* (0x09) Ingress Rate Command */ |
| 534 | MV88E6XXX_CAP_G2_IRL_DATA, /* (0x0a) Ingress Rate Data */ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 535 | MV88E6XXX_CAP_G2_POT, /* (0x0f) Priority Override Table */ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 536 | |
Vivien Didelot | cb9b902 | 2016-05-10 15:44:29 -0400 | [diff] [blame] | 537 | /* Per VLAN Spanning Tree Unit (STU). |
| 538 | * The Port State database, if present, is accessed through VTU |
| 539 | * operations and dedicated SID registers. See GLOBAL_VTU_SID. |
| 540 | */ |
| 541 | MV88E6XXX_CAP_STU, |
| 542 | |
Vivien Didelot | 54d77b5 | 2016-05-09 13:22:47 -0400 | [diff] [blame] | 543 | /* VLAN Table Unit. |
| 544 | * The VTU is used to program 802.1Q VLANs. See GLOBAL_VTU_OP. |
| 545 | */ |
| 546 | MV88E6XXX_CAP_VTU, |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 547 | }; |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 548 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 549 | /* Bitmask of capabilities */ |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 550 | #define MV88E6XXX_FLAG_EEE BIT_ULL(MV88E6XXX_CAP_EEE) |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 551 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 552 | #define MV88E6XXX_FLAG_SMI_CMD BIT_ULL(MV88E6XXX_CAP_SMI_CMD) |
| 553 | #define MV88E6XXX_FLAG_SMI_DATA BIT_ULL(MV88E6XXX_CAP_SMI_DATA) |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 554 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 555 | #define MV88E6XXX_FLAG_PHY_PAGE BIT_ULL(MV88E6XXX_CAP_PHY_PAGE) |
Vivien Didelot | 09cb7df | 2016-08-15 17:19:01 -0400 | [diff] [blame] | 556 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 557 | #define MV88E6XXX_FLAG_SERDES BIT_ULL(MV88E6XXX_CAP_SERDES) |
Vivien Didelot | 09cb7df | 2016-08-15 17:19:01 -0400 | [diff] [blame] | 558 | |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 559 | #define MV88E6XXX_FLAG_G1_VTU_FID BIT_ULL(MV88E6XXX_CAP_G1_VTU_FID) |
| 560 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 561 | #define MV88E6XXX_FLAG_GLOBAL2 BIT_ULL(MV88E6XXX_CAP_GLOBAL2) |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 562 | #define MV88E6XXX_FLAG_G2_INT BIT_ULL(MV88E6XXX_CAP_G2_INT) |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 563 | #define MV88E6XXX_FLAG_G2_MGMT_EN_2X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_2X) |
| 564 | #define MV88E6XXX_FLAG_G2_MGMT_EN_0X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_0X) |
| 565 | #define MV88E6XXX_FLAG_G2_IRL_CMD BIT_ULL(MV88E6XXX_CAP_G2_IRL_CMD) |
| 566 | #define MV88E6XXX_FLAG_G2_IRL_DATA BIT_ULL(MV88E6XXX_CAP_G2_IRL_DATA) |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 567 | #define MV88E6XXX_FLAG_G2_POT BIT_ULL(MV88E6XXX_CAP_G2_POT) |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 568 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 569 | #define MV88E6XXX_FLAG_STU BIT_ULL(MV88E6XXX_CAP_STU) |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 570 | |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 571 | /* Ingress Rate Limit unit */ |
| 572 | #define MV88E6XXX_FLAGS_IRL \ |
| 573 | (MV88E6XXX_FLAG_G2_IRL_CMD | \ |
| 574 | MV88E6XXX_FLAG_G2_IRL_DATA) |
| 575 | |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 576 | /* Multi-chip Addressing Mode */ |
| 577 | #define MV88E6XXX_FLAGS_MULTI_CHIP \ |
| 578 | (MV88E6XXX_FLAG_SMI_CMD | \ |
| 579 | MV88E6XXX_FLAG_SMI_DATA) |
| 580 | |
Vivien Didelot | 09cb7df | 2016-08-15 17:19:01 -0400 | [diff] [blame] | 581 | /* Fiber/SERDES Registers at SMI address F, page 1 */ |
| 582 | #define MV88E6XXX_FLAGS_SERDES \ |
| 583 | (MV88E6XXX_FLAG_PHY_PAGE | \ |
| 584 | MV88E6XXX_FLAG_SERDES) |
| 585 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 586 | #define MV88E6XXX_FLAGS_FAMILY_6095 \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 587 | (MV88E6XXX_FLAG_GLOBAL2 | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 588 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 589 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 590 | |
| 591 | #define MV88E6XXX_FLAGS_FAMILY_6097 \ |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 592 | (MV88E6XXX_FLAG_G1_VTU_FID | \ |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 593 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Volodymyr Bendiuga | 56b46b4 | 2017-01-05 10:44:18 +0100 | [diff] [blame] | 594 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 595 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 596 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 597 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | cb9b902 | 2016-05-10 15:44:29 -0400 | [diff] [blame] | 598 | MV88E6XXX_FLAG_STU | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 599 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 600 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 601 | |
Vivien Didelot | 6594f61 | 2016-05-09 13:22:42 -0400 | [diff] [blame] | 602 | #define MV88E6XXX_FLAGS_FAMILY_6165 \ |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 603 | (MV88E6XXX_FLAG_G1_VTU_FID | \ |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 604 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 605 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 606 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 607 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 608 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 914b32f | 2016-06-20 13:14:11 -0400 | [diff] [blame] | 609 | MV88E6XXX_FLAG_STU | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 610 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 611 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 612 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 613 | #define MV88E6XXX_FLAGS_FAMILY_6185 \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 614 | (MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 615 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 616 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 3cf3c84 | 2017-05-01 14:05:10 -0400 | [diff] [blame] | 617 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 618 | |
Vivien Didelot | 6d5834a | 2016-05-09 13:22:40 -0400 | [diff] [blame] | 619 | #define MV88E6XXX_FLAGS_FAMILY_6320 \ |
Andrew Lunn | 443d5a1 | 2016-12-03 04:35:18 +0100 | [diff] [blame] | 620 | (MV88E6XXX_FLAG_EEE | \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 621 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 622 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 623 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 624 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 625 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 626 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 627 | |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 628 | #define MV88E6XXX_FLAGS_FAMILY_6341 \ |
| 629 | (MV88E6XXX_FLAG_EEE | \ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 630 | MV88E6XXX_FLAG_G1_VTU_FID | \ |
| 631 | MV88E6XXX_FLAG_GLOBAL2 | \ |
| 632 | MV88E6XXX_FLAG_G2_INT | \ |
| 633 | MV88E6XXX_FLAG_G2_POT | \ |
| 634 | MV88E6XXX_FLAG_STU | \ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 635 | MV88E6XXX_FLAGS_IRL | \ |
| 636 | MV88E6XXX_FLAGS_MULTI_CHIP | \ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 637 | MV88E6XXX_FLAGS_SERDES) |
| 638 | |
Vivien Didelot | 6d5834a | 2016-05-09 13:22:40 -0400 | [diff] [blame] | 639 | #define MV88E6XXX_FLAGS_FAMILY_6351 \ |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 640 | (MV88E6XXX_FLAG_G1_VTU_FID | \ |
Andrew Lunn | 2bbb33b | 2016-08-22 16:01:02 +0200 | [diff] [blame] | 641 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 642 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 643 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 644 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 645 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | cb9b902 | 2016-05-10 15:44:29 -0400 | [diff] [blame] | 646 | MV88E6XXX_FLAG_STU | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 647 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 648 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 649 | |
Vivien Didelot | 6d5834a | 2016-05-09 13:22:40 -0400 | [diff] [blame] | 650 | #define MV88E6XXX_FLAGS_FAMILY_6352 \ |
Andrew Lunn | 443d5a1 | 2016-12-03 04:35:18 +0100 | [diff] [blame] | 651 | (MV88E6XXX_FLAG_EEE | \ |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 652 | MV88E6XXX_FLAG_G1_VTU_FID | \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 653 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 654 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 655 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 656 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 657 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | cb9b902 | 2016-05-10 15:44:29 -0400 | [diff] [blame] | 658 | MV88E6XXX_FLAG_STU | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 659 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 660 | MV88E6XXX_FLAGS_MULTI_CHIP | \ |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 661 | MV88E6XXX_FLAGS_SERDES) |
| 662 | |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 663 | #define MV88E6XXX_FLAGS_FAMILY_6390 \ |
| 664 | (MV88E6XXX_FLAG_EEE | \ |
| 665 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | 6130373 | 2017-02-09 00:03:43 +0100 | [diff] [blame] | 666 | MV88E6XXX_FLAG_G2_INT | \ |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 667 | MV88E6XXX_FLAG_STU | \ |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 668 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 669 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 670 | |
Andrew Lunn | c0e4dad | 2017-02-09 00:00:43 +0100 | [diff] [blame] | 671 | struct mv88e6xxx_ops; |
| 672 | |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 673 | struct mv88e6xxx_info { |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 674 | enum mv88e6xxx_family family; |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 675 | u16 prod_num; |
| 676 | const char *name; |
Vivien Didelot | cd5a2c8 | 2016-04-17 13:24:02 -0400 | [diff] [blame] | 677 | unsigned int num_databases; |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame] | 678 | unsigned int num_ports; |
Vivien Didelot | 3cf3c84 | 2017-05-01 14:05:10 -0400 | [diff] [blame] | 679 | unsigned int max_vid; |
Vivien Didelot | 9dddd47 | 2016-06-20 13:14:10 -0400 | [diff] [blame] | 680 | unsigned int port_base_addr; |
Vivien Didelot | a935c05 | 2016-09-29 12:21:53 -0400 | [diff] [blame] | 681 | unsigned int global1_addr; |
Vivien Didelot | acddbd2 | 2016-07-18 20:45:39 -0400 | [diff] [blame] | 682 | unsigned int age_time_coeff; |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 683 | unsigned int g1_irqs; |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 684 | bool pvt; |
Andrew Lunn | 443d5a1 | 2016-12-03 04:35:18 +0100 | [diff] [blame] | 685 | enum dsa_tag_protocol tag_protocol; |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 686 | unsigned long long flags; |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 687 | |
| 688 | /* Mask for FromPort and ToPort value of PortVec used in ATU Move |
| 689 | * operation. 0 means that the ATU Move operation is not supported. |
| 690 | */ |
| 691 | u8 atu_move_port_mask; |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 692 | const struct mv88e6xxx_ops *ops; |
Vivien Didelot | b9b3771 | 2015-10-30 19:39:48 -0400 | [diff] [blame] | 693 | }; |
| 694 | |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 695 | struct mv88e6xxx_atu_entry { |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 696 | u8 state; |
| 697 | bool trunk; |
Vivien Didelot | 01bd96c | 2017-03-11 16:12:57 -0500 | [diff] [blame] | 698 | u16 portvec; |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 699 | u8 mac[ETH_ALEN]; |
| 700 | }; |
| 701 | |
Vivien Didelot | b4e47c0 | 2016-09-29 12:21:58 -0400 | [diff] [blame] | 702 | struct mv88e6xxx_vtu_entry { |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 703 | u16 vid; |
| 704 | u16 fid; |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 705 | u8 sid; |
| 706 | bool valid; |
Vivien Didelot | bd00e05 | 2017-05-01 14:05:11 -0400 | [diff] [blame] | 707 | u8 member[DSA_MAX_PORTS]; |
| 708 | u8 state[DSA_MAX_PORTS]; |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 709 | }; |
| 710 | |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 711 | struct mv88e6xxx_bus_ops; |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 712 | struct mv88e6xxx_irq_ops; |
Vivien Didelot | 914b32f | 2016-06-20 13:14:11 -0400 | [diff] [blame] | 713 | |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 714 | struct mv88e6xxx_irq { |
| 715 | u16 masked; |
| 716 | struct irq_chip chip; |
| 717 | struct irq_domain *domain; |
| 718 | unsigned int nirqs; |
| 719 | }; |
| 720 | |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 721 | struct mv88e6xxx_chip { |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 722 | const struct mv88e6xxx_info *info; |
| 723 | |
Andrew Lunn | 7543a6d | 2016-04-13 02:40:40 +0200 | [diff] [blame] | 724 | /* The dsa_switch this private structure is related to */ |
| 725 | struct dsa_switch *ds; |
| 726 | |
Andrew Lunn | 158bc06 | 2016-04-28 21:24:06 -0400 | [diff] [blame] | 727 | /* The device this structure is associated to */ |
| 728 | struct device *dev; |
| 729 | |
Vivien Didelot | 9f8b3ee | 2016-06-20 13:14:05 -0400 | [diff] [blame] | 730 | /* This mutex protects the access to the switch registers */ |
| 731 | struct mutex reg_lock; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 732 | |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 733 | /* The MII bus and the address on the bus that is used to |
| 734 | * communication with the switch |
| 735 | */ |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 736 | const struct mv88e6xxx_bus_ops *smi_ops; |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 737 | struct mii_bus *bus; |
| 738 | int sw_addr; |
| 739 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 740 | /* Handles automatic disabling and re-enabling of the PHY |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 741 | * polling unit. |
| 742 | */ |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 743 | const struct mv88e6xxx_bus_ops *phy_ops; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 744 | struct mutex ppu_mutex; |
| 745 | int ppu_disabled; |
| 746 | struct work_struct ppu_work; |
| 747 | struct timer_list ppu_timer; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 748 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 749 | /* This mutex serialises access to the statistics unit. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 750 | * Hold this mutex over snapshot + dump sequences. |
| 751 | */ |
| 752 | struct mutex stats_mutex; |
Peter Korsgaard | ec80bfc | 2011-04-05 03:03:56 +0000 | [diff] [blame] | 753 | |
Andrew Lunn | 52638f7 | 2016-05-10 23:27:22 +0200 | [diff] [blame] | 754 | /* A switch may have a GPIO line tied to its reset pin. Parse |
| 755 | * this from the device tree, and use it before performing |
| 756 | * switch soft reset. |
| 757 | */ |
| 758 | struct gpio_desc *reset; |
Andrew Lunn | f8cd875 | 2016-05-10 23:27:25 +0200 | [diff] [blame] | 759 | |
| 760 | /* set to size of eeprom if supported by the switch */ |
| 761 | int eeprom_len; |
Andrew Lunn | b516d45 | 2016-06-04 21:17:06 +0200 | [diff] [blame] | 762 | |
Andrew Lunn | a3c53be5 | 2017-01-24 14:53:50 +0100 | [diff] [blame] | 763 | /* List of mdio busses */ |
| 764 | struct list_head mdios; |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 765 | |
| 766 | /* There can be two interrupt controllers, which are chained |
| 767 | * off a GPIO as interrupt source |
| 768 | */ |
| 769 | struct mv88e6xxx_irq g1_irq; |
| 770 | struct mv88e6xxx_irq g2_irq; |
| 771 | int irq; |
Andrew Lunn | 8e757eb | 2016-11-20 20:14:18 +0100 | [diff] [blame] | 772 | int device_irq; |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 773 | int watchdog_irq; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 774 | }; |
| 775 | |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 776 | struct mv88e6xxx_bus_ops { |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 777 | int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val); |
| 778 | int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val); |
Vivien Didelot | 914b32f | 2016-06-20 13:14:11 -0400 | [diff] [blame] | 779 | }; |
| 780 | |
Andrew Lunn | 0dd12d5 | 2017-01-24 14:53:49 +0100 | [diff] [blame] | 781 | struct mv88e6xxx_mdio_bus { |
Andrew Lunn | a3c53be5 | 2017-01-24 14:53:50 +0100 | [diff] [blame] | 782 | struct mii_bus *bus; |
Andrew Lunn | 0dd12d5 | 2017-01-24 14:53:49 +0100 | [diff] [blame] | 783 | struct mv88e6xxx_chip *chip; |
Andrew Lunn | a3c53be5 | 2017-01-24 14:53:50 +0100 | [diff] [blame] | 784 | struct list_head list; |
| 785 | bool external; |
Andrew Lunn | 0dd12d5 | 2017-01-24 14:53:49 +0100 | [diff] [blame] | 786 | }; |
| 787 | |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 788 | struct mv88e6xxx_ops { |
Vivien Didelot | ee4dc2e7 | 2016-09-29 12:22:02 -0400 | [diff] [blame] | 789 | int (*get_eeprom)(struct mv88e6xxx_chip *chip, |
| 790 | struct ethtool_eeprom *eeprom, u8 *data); |
| 791 | int (*set_eeprom)(struct mv88e6xxx_chip *chip, |
| 792 | struct ethtool_eeprom *eeprom, u8 *data); |
| 793 | |
Vivien Didelot | b073d4e | 2016-09-29 12:22:01 -0400 | [diff] [blame] | 794 | int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr); |
| 795 | |
Andrew Lunn | ee26a22 | 2017-01-24 14:53:48 +0100 | [diff] [blame] | 796 | int (*phy_read)(struct mv88e6xxx_chip *chip, |
| 797 | struct mii_bus *bus, |
| 798 | int addr, int reg, u16 *val); |
| 799 | int (*phy_write)(struct mv88e6xxx_chip *chip, |
| 800 | struct mii_bus *bus, |
| 801 | int addr, int reg, u16 val); |
Vivien Didelot | 08ef7f1 | 2016-11-04 03:23:32 +0100 | [diff] [blame] | 802 | |
Vivien Didelot | a199d8b | 2016-12-05 17:30:28 -0500 | [diff] [blame] | 803 | /* PHY Polling Unit (PPU) operations */ |
| 804 | int (*ppu_enable)(struct mv88e6xxx_chip *chip); |
| 805 | int (*ppu_disable)(struct mv88e6xxx_chip *chip); |
| 806 | |
Vivien Didelot | 17e708b | 2016-12-05 17:30:27 -0500 | [diff] [blame] | 807 | /* Switch Software Reset */ |
| 808 | int (*reset)(struct mv88e6xxx_chip *chip); |
| 809 | |
Vivien Didelot | a0a0f62 | 2016-11-04 03:23:34 +0100 | [diff] [blame] | 810 | /* RGMII Receive/Transmit Timing Control |
| 811 | * Add delay on PHY_INTERFACE_MODE_RGMII_*ID, no delay otherwise. |
| 812 | */ |
| 813 | int (*port_set_rgmii_delay)(struct mv88e6xxx_chip *chip, int port, |
| 814 | phy_interface_t mode); |
| 815 | |
Vivien Didelot | 08ef7f1 | 2016-11-04 03:23:32 +0100 | [diff] [blame] | 816 | #define LINK_FORCED_DOWN 0 |
| 817 | #define LINK_FORCED_UP 1 |
| 818 | #define LINK_UNFORCED -2 |
| 819 | |
| 820 | /* Port's MAC link state |
| 821 | * Use LINK_FORCED_UP or LINK_FORCED_DOWN to force link up or down, |
| 822 | * or LINK_UNFORCED for normal link detection. |
| 823 | */ |
| 824 | int (*port_set_link)(struct mv88e6xxx_chip *chip, int port, int link); |
Vivien Didelot | 7f1ae07 | 2016-11-04 03:23:33 +0100 | [diff] [blame] | 825 | |
| 826 | #define DUPLEX_UNFORCED -2 |
| 827 | |
| 828 | /* Port's MAC duplex mode |
| 829 | * |
| 830 | * Use DUPLEX_HALF or DUPLEX_FULL to force half or full duplex, |
| 831 | * or DUPLEX_UNFORCED for normal duplex detection. |
| 832 | */ |
| 833 | int (*port_set_duplex)(struct mv88e6xxx_chip *chip, int port, int dup); |
Vivien Didelot | 96a2b40 | 2016-11-04 03:23:35 +0100 | [diff] [blame] | 834 | |
| 835 | #define SPEED_MAX INT_MAX |
| 836 | #define SPEED_UNFORCED -2 |
| 837 | |
| 838 | /* Port's MAC speed (in Mbps) |
| 839 | * |
| 840 | * Depending on the chip, 10, 100, 200, 1000, 2500, 10000 are valid. |
| 841 | * Use SPEED_UNFORCED for normal detection, SPEED_MAX for max value. |
| 842 | */ |
| 843 | int (*port_set_speed)(struct mv88e6xxx_chip *chip, int port, int speed); |
Andrew Lunn | a605a0f | 2016-11-21 23:26:58 +0100 | [diff] [blame] | 844 | |
Andrew Lunn | ef0a731 | 2016-12-03 04:35:16 +0100 | [diff] [blame] | 845 | int (*port_tag_remap)(struct mv88e6xxx_chip *chip, int port); |
| 846 | |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 847 | int (*port_set_frame_mode)(struct mv88e6xxx_chip *chip, int port, |
| 848 | enum mv88e6xxx_frame_mode mode); |
Vivien Didelot | 601aeed | 2017-03-11 16:13:00 -0500 | [diff] [blame] | 849 | int (*port_set_egress_floods)(struct mv88e6xxx_chip *chip, int port, |
| 850 | bool unicast, bool multicast); |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 851 | int (*port_set_ether_type)(struct mv88e6xxx_chip *chip, int port, |
| 852 | u16 etype); |
Andrew Lunn | 5f43666 | 2016-12-03 04:45:17 +0100 | [diff] [blame] | 853 | int (*port_jumbo_config)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 854 | |
Andrew Lunn | ef70b11 | 2016-12-03 04:45:18 +0100 | [diff] [blame] | 855 | int (*port_egress_rate_limiting)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | b35d322a | 2016-12-03 04:45:19 +0100 | [diff] [blame] | 856 | int (*port_pause_config)(struct mv88e6xxx_chip *chip, int port); |
Vivien Didelot | c8c9489 | 2017-03-11 16:13:01 -0500 | [diff] [blame] | 857 | int (*port_disable_learn_limit)(struct mv88e6xxx_chip *chip, int port); |
Vivien Didelot | 9dbfb4e | 2017-03-11 16:13:02 -0500 | [diff] [blame] | 858 | int (*port_disable_pri_override)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | ef70b11 | 2016-12-03 04:45:18 +0100 | [diff] [blame] | 859 | |
Andrew Lunn | f39908d | 2017-02-04 20:02:50 +0100 | [diff] [blame] | 860 | /* CMODE control what PHY mode the MAC will use, eg. SGMII, RGMII, etc. |
| 861 | * Some chips allow this to be configured on specific ports. |
| 862 | */ |
| 863 | int (*port_set_cmode)(struct mv88e6xxx_chip *chip, int port, |
| 864 | phy_interface_t mode); |
| 865 | |
Andrew Lunn | a23b296 | 2017-02-04 20:15:28 +0100 | [diff] [blame] | 866 | /* Some devices have a per port register indicating what is |
| 867 | * the upstream port this port should forward to. |
| 868 | */ |
| 869 | int (*port_set_upstream_port)(struct mv88e6xxx_chip *chip, int port, |
| 870 | int upstream_port); |
| 871 | |
Andrew Lunn | a605a0f | 2016-11-21 23:26:58 +0100 | [diff] [blame] | 872 | /* Snapshot the statistics for a port. The statistics can then |
| 873 | * be read back a leisure but still with a consistent view. |
| 874 | */ |
| 875 | int (*stats_snapshot)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | de227387 | 2016-11-21 23:27:01 +0100 | [diff] [blame] | 876 | |
| 877 | /* Set the histogram mode for statistics, when the control registers |
| 878 | * are separated out of the STATS_OP register. |
| 879 | */ |
| 880 | int (*stats_set_histogram)(struct mv88e6xxx_chip *chip); |
Andrew Lunn | dfafe44 | 2016-11-21 23:27:02 +0100 | [diff] [blame] | 881 | |
| 882 | /* Return the number of strings describing statistics */ |
| 883 | int (*stats_get_sset_count)(struct mv88e6xxx_chip *chip); |
| 884 | void (*stats_get_strings)(struct mv88e6xxx_chip *chip, uint8_t *data); |
Andrew Lunn | 052f947 | 2016-11-21 23:27:03 +0100 | [diff] [blame] | 885 | void (*stats_get_stats)(struct mv88e6xxx_chip *chip, int port, |
| 886 | uint64_t *data); |
Andrew Lunn | 3364199 | 2016-12-03 04:35:17 +0100 | [diff] [blame] | 887 | int (*g1_set_cpu_port)(struct mv88e6xxx_chip *chip, int port); |
| 888 | int (*g1_set_egress_port)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 889 | const struct mv88e6xxx_irq_ops *watchdog_ops; |
Andrew Lunn | 6e55f69 | 2016-12-03 04:45:16 +0100 | [diff] [blame] | 890 | |
| 891 | /* Can be either in g1 or g2, so don't use a prefix */ |
| 892 | int (*mgmt_rsvd2cpu)(struct mv88e6xxx_chip *chip); |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 893 | }; |
| 894 | |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 895 | struct mv88e6xxx_irq_ops { |
| 896 | /* Action to be performed when the interrupt happens */ |
| 897 | int (*irq_action)(struct mv88e6xxx_chip *chip, int irq); |
| 898 | /* Setup the hardware to generate the interrupt */ |
| 899 | int (*irq_setup)(struct mv88e6xxx_chip *chip); |
| 900 | /* Reset the hardware to stop generating the interrupt */ |
| 901 | void (*irq_free)(struct mv88e6xxx_chip *chip); |
| 902 | }; |
| 903 | |
Andrew Lunn | dfafe44 | 2016-11-21 23:27:02 +0100 | [diff] [blame] | 904 | #define STATS_TYPE_PORT BIT(0) |
| 905 | #define STATS_TYPE_BANK0 BIT(1) |
| 906 | #define STATS_TYPE_BANK1 BIT(2) |
Andrew Lunn | f5e2ed0 | 2015-12-23 13:23:17 +0100 | [diff] [blame] | 907 | |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 908 | struct mv88e6xxx_hw_stat { |
| 909 | char string[ETH_GSTRING_LEN]; |
| 910 | int sizeof_stat; |
| 911 | int reg; |
Andrew Lunn | dfafe44 | 2016-11-21 23:27:02 +0100 | [diff] [blame] | 912 | int type; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 913 | }; |
| 914 | |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 915 | static inline bool mv88e6xxx_has(struct mv88e6xxx_chip *chip, |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 916 | unsigned long flags) |
| 917 | { |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 918 | return (chip->info->flags & flags) == flags; |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 919 | } |
| 920 | |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 921 | static inline bool mv88e6xxx_has_pvt(struct mv88e6xxx_chip *chip) |
| 922 | { |
| 923 | return chip->info->pvt; |
| 924 | } |
| 925 | |
Vivien Didelot | de33376 | 2016-09-29 12:21:56 -0400 | [diff] [blame] | 926 | static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip) |
| 927 | { |
| 928 | return chip->info->num_databases; |
| 929 | } |
| 930 | |
Vivien Didelot | 370b4ff | 2016-09-29 12:21:57 -0400 | [diff] [blame] | 931 | static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip) |
| 932 | { |
| 933 | return chip->info->num_ports; |
| 934 | } |
| 935 | |
Vivien Didelot | 4d294af | 2017-03-11 16:12:47 -0500 | [diff] [blame] | 936 | static inline u16 mv88e6xxx_port_mask(struct mv88e6xxx_chip *chip) |
| 937 | { |
| 938 | return GENMASK(mv88e6xxx_num_ports(chip) - 1, 0); |
| 939 | } |
| 940 | |
Vivien Didelot | ec56127 | 2016-09-02 14:45:33 -0400 | [diff] [blame] | 941 | int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val); |
| 942 | int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val); |
| 943 | int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, |
| 944 | u16 update); |
| 945 | int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask); |
| 946 | |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 947 | #endif |