blob: 6033f2f6260a464418fcc981e5430e155e836bc3 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx common definitions
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
12#ifndef __MV88E6XXX_H
13#define __MV88E6XXX_H
14
Vivien Didelot194fea72015-08-10 09:09:47 -040015#include <linux/if_vlan.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020016#include <linux/irq.h>
Andrew Lunn52638f72016-05-10 23:27:22 +020017#include <linux/gpio/consumer.h>
Russell King4d56a292017-02-07 15:03:05 -080018#include <linux/phy.h>
Vivien Didelot194fea72015-08-10 09:09:47 -040019
Andrew Lunn80c46272015-06-20 18:42:30 +020020#ifndef UINT64_MAX
21#define UINT64_MAX (u64)(~((u64)0))
22#endif
23
Andrew Lunncca8b132015-04-02 04:06:39 +020024#define SMI_CMD 0x00
25#define SMI_CMD_BUSY BIT(15)
26#define SMI_CMD_CLAUSE_22 BIT(12)
27#define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
28#define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
29#define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY)
30#define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY)
31#define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY)
32#define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY)
33#define SMI_DATA 0x01
Guenter Roeckb2eb0662015-04-02 04:06:30 +020034
Vivien Didelot09cb7df2016-08-15 17:19:01 -040035/* PHY Registers */
36#define PHY_PAGE 0x16
37#define PHY_PAGE_COPPER 0x00
38
39#define ADDR_SERDES 0x0f
40#define SERDES_PAGE_FIBER 0x01
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +000041
Andrew Lunncca8b132015-04-02 04:06:39 +020042#define PORT_STATUS 0x00
43#define PORT_STATUS_PAUSE_EN BIT(15)
44#define PORT_STATUS_MY_PAUSE BIT(14)
45#define PORT_STATUS_HD_FLOW BIT(13)
46#define PORT_STATUS_PHY_DETECT BIT(12)
47#define PORT_STATUS_LINK BIT(11)
48#define PORT_STATUS_DUPLEX BIT(10)
49#define PORT_STATUS_SPEED_MASK 0x0300
50#define PORT_STATUS_SPEED_10 0x0000
51#define PORT_STATUS_SPEED_100 0x0100
52#define PORT_STATUS_SPEED_1000 0x0200
53#define PORT_STATUS_EEE BIT(6) /* 6352 */
54#define PORT_STATUS_AM_DIS BIT(6) /* 6165 */
55#define PORT_STATUS_MGMII BIT(6) /* 6185 */
56#define PORT_STATUS_TX_PAUSED BIT(5)
57#define PORT_STATUS_FLOW_CTRL BIT(4)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +000058#define PORT_STATUS_CMODE_MASK 0x0f
59#define PORT_STATUS_CMODE_100BASE_X 0x8
60#define PORT_STATUS_CMODE_1000BASE_X 0x9
61#define PORT_STATUS_CMODE_SGMII 0xa
Andrew Lunnf39908d2017-02-04 20:02:50 +010062#define PORT_STATUS_CMODE_2500BASEX 0xb
63#define PORT_STATUS_CMODE_XAUI 0xc
64#define PORT_STATUS_CMODE_RXAUI 0xd
Andrew Lunncca8b132015-04-02 04:06:39 +020065#define PORT_PCS_CTRL 0x01
Andrew Lunne7e72ac2015-08-31 15:56:51 +020066#define PORT_PCS_CTRL_RGMII_DELAY_RXCLK BIT(15)
67#define PORT_PCS_CTRL_RGMII_DELAY_TXCLK BIT(14)
Vivien Didelot96a2b402016-11-04 03:23:35 +010068#define PORT_PCS_CTRL_FORCE_SPEED BIT(13) /* 6390 */
69#define PORT_PCS_CTRL_ALTSPEED BIT(12) /* 6390 */
70#define PORT_PCS_CTRL_200BASE BIT(12) /* 6352 */
Andrew Lunn54d792f2015-05-06 01:09:47 +020071#define PORT_PCS_CTRL_FC BIT(7)
72#define PORT_PCS_CTRL_FORCE_FC BIT(6)
73#define PORT_PCS_CTRL_LINK_UP BIT(5)
74#define PORT_PCS_CTRL_FORCE_LINK BIT(4)
75#define PORT_PCS_CTRL_DUPLEX_FULL BIT(3)
76#define PORT_PCS_CTRL_FORCE_DUPLEX BIT(2)
Vivien Didelot96a2b402016-11-04 03:23:35 +010077#define PORT_PCS_CTRL_SPEED_MASK (0x03)
78#define PORT_PCS_CTRL_SPEED_10 (0x00)
79#define PORT_PCS_CTRL_SPEED_100 (0x01)
80#define PORT_PCS_CTRL_SPEED_200 (0x02) /* 6065 and non Gb chips */
81#define PORT_PCS_CTRL_SPEED_1000 (0x02)
82#define PORT_PCS_CTRL_SPEED_10000 (0x03) /* 6390X */
83#define PORT_PCS_CTRL_SPEED_UNFORCED (0x03)
Andrew Lunn54d792f2015-05-06 01:09:47 +020084#define PORT_PAUSE_CTRL 0x02
Andrew Lunn3ce0e652016-12-03 04:45:20 +010085#define PORT_FLOW_CTRL_LIMIT_IN ((0x00 << 8) | BIT(15))
86#define PORT_FLOW_CTRL_LIMIT_OUT ((0x01 << 8) | BIT(15))
Andrew Lunncca8b132015-04-02 04:06:39 +020087#define PORT_SWITCH_ID 0x03
Vivien Didelotf6271e62016-04-17 13:23:59 -040088#define PORT_SWITCH_ID_PROD_NUM_6085 0x04a
89#define PORT_SWITCH_ID_PROD_NUM_6095 0x095
Stefan Eichenberger7d381a02016-11-22 17:47:21 +010090#define PORT_SWITCH_ID_PROD_NUM_6097 0x099
Vivien Didelotf6271e62016-04-17 13:23:59 -040091#define PORT_SWITCH_ID_PROD_NUM_6131 0x106
92#define PORT_SWITCH_ID_PROD_NUM_6320 0x115
93#define PORT_SWITCH_ID_PROD_NUM_6123 0x121
Gregory CLEMENT15587272017-01-30 20:29:35 +010094#define PORT_SWITCH_ID_PROD_NUM_6141 0x340
Vivien Didelotf6271e62016-04-17 13:23:59 -040095#define PORT_SWITCH_ID_PROD_NUM_6161 0x161
96#define PORT_SWITCH_ID_PROD_NUM_6165 0x165
97#define PORT_SWITCH_ID_PROD_NUM_6171 0x171
98#define PORT_SWITCH_ID_PROD_NUM_6172 0x172
99#define PORT_SWITCH_ID_PROD_NUM_6175 0x175
100#define PORT_SWITCH_ID_PROD_NUM_6176 0x176
101#define PORT_SWITCH_ID_PROD_NUM_6185 0x1a7
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100102#define PORT_SWITCH_ID_PROD_NUM_6190 0x190
103#define PORT_SWITCH_ID_PROD_NUM_6190X 0x0a0
104#define PORT_SWITCH_ID_PROD_NUM_6191 0x191
Vivien Didelotf6271e62016-04-17 13:23:59 -0400105#define PORT_SWITCH_ID_PROD_NUM_6240 0x240
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100106#define PORT_SWITCH_ID_PROD_NUM_6290 0x290
Vivien Didelotf6271e62016-04-17 13:23:59 -0400107#define PORT_SWITCH_ID_PROD_NUM_6321 0x310
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100108#define PORT_SWITCH_ID_PROD_NUM_6341 0x341
Vivien Didelotf6271e62016-04-17 13:23:59 -0400109#define PORT_SWITCH_ID_PROD_NUM_6352 0x352
110#define PORT_SWITCH_ID_PROD_NUM_6350 0x371
111#define PORT_SWITCH_ID_PROD_NUM_6351 0x375
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100112#define PORT_SWITCH_ID_PROD_NUM_6390 0x390
113#define PORT_SWITCH_ID_PROD_NUM_6390X 0x0a1
Andrew Lunncca8b132015-04-02 04:06:39 +0200114#define PORT_CONTROL 0x04
Andrew Lunn54d792f2015-05-06 01:09:47 +0200115#define PORT_CONTROL_USE_CORE_TAG BIT(15)
116#define PORT_CONTROL_DROP_ON_LOCK BIT(14)
117#define PORT_CONTROL_EGRESS_UNMODIFIED (0x0 << 12)
118#define PORT_CONTROL_EGRESS_UNTAGGED (0x1 << 12)
119#define PORT_CONTROL_EGRESS_TAGGED (0x2 << 12)
120#define PORT_CONTROL_EGRESS_ADD_TAG (0x3 << 12)
Andrew Lunn56995cb2016-12-03 04:35:19 +0100121#define PORT_CONTROL_EGRESS_MASK (0x3 << 12)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200122#define PORT_CONTROL_HEADER BIT(11)
123#define PORT_CONTROL_IGMP_MLD_SNOOP BIT(10)
124#define PORT_CONTROL_DOUBLE_TAG BIT(9)
125#define PORT_CONTROL_FRAME_MODE_NORMAL (0x0 << 8)
126#define PORT_CONTROL_FRAME_MODE_DSA (0x1 << 8)
127#define PORT_CONTROL_FRAME_MODE_PROVIDER (0x2 << 8)
128#define PORT_CONTROL_FRAME_ETHER_TYPE_DSA (0x3 << 8)
Andrew Lunn56995cb2016-12-03 04:35:19 +0100129#define PORT_CONTROL_FRAME_MASK (0x3 << 8)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200130#define PORT_CONTROL_DSA_TAG BIT(8)
131#define PORT_CONTROL_VLAN_TUNNEL BIT(7)
132#define PORT_CONTROL_TAG_IF_BOTH BIT(6)
133#define PORT_CONTROL_USE_IP BIT(5)
134#define PORT_CONTROL_USE_TAG BIT(4)
135#define PORT_CONTROL_FORWARD_UNKNOWN_MC BIT(3)
136#define PORT_CONTROL_FORWARD_UNKNOWN BIT(2)
Andrew Lunn56995cb2016-12-03 04:35:19 +0100137#define PORT_CONTROL_NOT_EGRESS_UNKNOWN_DA (0x0 << 2)
138#define PORT_CONTROL_NOT_EGRESS_UNKNOWN_MULTICAST_DA (0x1 << 2)
139#define PORT_CONTROL_NOT_EGRESS_UNKNOWN_UNITCAST_DA (0x2 << 2)
140#define PORT_CONTROL_EGRESS_ALL_UNKNOWN_DA (0x3 << 2)
Andrew Lunncca8b132015-04-02 04:06:39 +0200141#define PORT_CONTROL_STATE_MASK 0x03
142#define PORT_CONTROL_STATE_DISABLED 0x00
143#define PORT_CONTROL_STATE_BLOCKING 0x01
144#define PORT_CONTROL_STATE_LEARNING 0x02
145#define PORT_CONTROL_STATE_FORWARDING 0x03
146#define PORT_CONTROL_1 0x05
Vivien Didelot2db9ce12016-02-26 13:16:04 -0500147#define PORT_CONTROL_1_FID_11_4_MASK (0xff << 0)
Andrew Lunncca8b132015-04-02 04:06:39 +0200148#define PORT_BASE_VLAN 0x06
Vivien Didelot2db9ce12016-02-26 13:16:04 -0500149#define PORT_BASE_VLAN_FID_3_0_MASK (0xf << 12)
Andrew Lunncca8b132015-04-02 04:06:39 +0200150#define PORT_DEFAULT_VLAN 0x07
Vivien Didelotb8fee952015-08-13 12:52:19 -0400151#define PORT_DEFAULT_VLAN_MASK 0xfff
Andrew Lunncca8b132015-04-02 04:06:39 +0200152#define PORT_CONTROL_2 0x08
Andrew Lunn54d792f2015-05-06 01:09:47 +0200153#define PORT_CONTROL_2_IGNORE_FCS BIT(15)
154#define PORT_CONTROL_2_VTU_PRI_OVERRIDE BIT(14)
155#define PORT_CONTROL_2_SA_PRIO_OVERRIDE BIT(13)
156#define PORT_CONTROL_2_DA_PRIO_OVERRIDE BIT(12)
157#define PORT_CONTROL_2_JUMBO_1522 (0x00 << 12)
158#define PORT_CONTROL_2_JUMBO_2048 (0x01 << 12)
159#define PORT_CONTROL_2_JUMBO_10240 (0x02 << 12)
Vivien Didelot8efdda42015-08-13 12:52:23 -0400160#define PORT_CONTROL_2_8021Q_MASK (0x03 << 10)
161#define PORT_CONTROL_2_8021Q_DISABLED (0x00 << 10)
162#define PORT_CONTROL_2_8021Q_FALLBACK (0x01 << 10)
163#define PORT_CONTROL_2_8021Q_CHECK (0x02 << 10)
164#define PORT_CONTROL_2_8021Q_SECURE (0x03 << 10)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200165#define PORT_CONTROL_2_DISCARD_TAGGED BIT(9)
166#define PORT_CONTROL_2_DISCARD_UNTAGGED BIT(8)
167#define PORT_CONTROL_2_MAP_DA BIT(7)
168#define PORT_CONTROL_2_DEFAULT_FORWARD BIT(6)
169#define PORT_CONTROL_2_FORWARD_UNKNOWN BIT(6)
170#define PORT_CONTROL_2_EGRESS_MONITOR BIT(5)
171#define PORT_CONTROL_2_INGRESS_MONITOR BIT(4)
Andrew Lunna23b2962017-02-04 20:15:28 +0100172#define PORT_CONTROL_2_UPSTREAM_MASK 0x0f
Andrew Lunncca8b132015-04-02 04:06:39 +0200173#define PORT_RATE_CONTROL 0x09
174#define PORT_RATE_CONTROL_2 0x0a
175#define PORT_ASSOC_VECTOR 0x0b
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -0500176#define PORT_ASSOC_VECTOR_HOLD_AT_1 BIT(15)
177#define PORT_ASSOC_VECTOR_INT_AGE_OUT BIT(14)
178#define PORT_ASSOC_VECTOR_LOCKED_PORT BIT(13)
179#define PORT_ASSOC_VECTOR_IGNORE_WRONG BIT(12)
180#define PORT_ASSOC_VECTOR_REFRESH_LOCKED BIT(11)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200181#define PORT_ATU_CONTROL 0x0c
182#define PORT_PRI_OVERRIDE 0x0d
183#define PORT_ETH_TYPE 0x0f
Andrew Lunncca8b132015-04-02 04:06:39 +0200184#define PORT_IN_DISCARD_LO 0x10
185#define PORT_IN_DISCARD_HI 0x11
186#define PORT_IN_FILTERED 0x12
187#define PORT_OUT_FILTERED 0x13
Andrew Lunn54d792f2015-05-06 01:09:47 +0200188#define PORT_TAG_REGMAP_0123 0x18
189#define PORT_TAG_REGMAP_4567 0x19
Andrew Lunnef0a7312016-12-03 04:35:16 +0100190#define PORT_IEEE_PRIO_MAP_TABLE 0x18 /* 6390 */
191#define PORT_IEEE_PRIO_MAP_TABLE_UPDATE BIT(15)
192#define PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP (0x0 << 12)
193#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP (0x1 << 12)
194#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP (0x2 << 12)
195#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP (0x3 << 12)
196#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_DSCP (0x5 << 12)
197#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_DSCP (0x6 << 12)
198#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_DSCP (0x7 << 12)
199#define PORT_IEEE_PRIO_MAP_TABLE_POINTER_SHIFT 9
Andrew Lunncca8b132015-04-02 04:06:39 +0200200
Andrew Lunncca8b132015-04-02 04:06:39 +0200201#define GLOBAL_STATUS 0x00
202#define GLOBAL_STATUS_PPU_STATE BIT(15) /* 6351 and 6171 */
Vivien Didelot17e708b2016-12-05 17:30:27 -0500203#define GLOBAL_STATUS_PPU_STATE_MASK (0x3 << 14) /* 6165 6185 */
204#define GLOBAL_STATUS_PPU_STATE_DISABLED_RST (0x0 << 14)
205#define GLOBAL_STATUS_PPU_STATE_INITIALIZING (0x1 << 14)
206#define GLOBAL_STATUS_PPU_STATE_DISABLED (0x2 << 14)
207#define GLOBAL_STATUS_PPU_STATE_POLLING (0x3 << 14)
208#define GLOBAL_STATUS_INIT_READY BIT(11)
Andrew Lunndc30c352016-10-16 19:56:49 +0200209#define GLOBAL_STATUS_IRQ_AVB 8
210#define GLOBAL_STATUS_IRQ_DEVICE 7
211#define GLOBAL_STATUS_IRQ_STATS 6
212#define GLOBAL_STATUS_IRQ_VTU_PROBLEM 5
213#define GLOBAL_STATUS_IRQ_VTU_DONE 4
214#define GLOBAL_STATUS_IRQ_ATU_PROBLEM 3
215#define GLOBAL_STATUS_IRQ_ATU_DONE 2
216#define GLOBAL_STATUS_IRQ_TCAM_DONE 1
217#define GLOBAL_STATUS_IRQ_EEPROM_DONE 0
Andrew Lunncca8b132015-04-02 04:06:39 +0200218#define GLOBAL_MAC_01 0x01
219#define GLOBAL_MAC_23 0x02
220#define GLOBAL_MAC_45 0x03
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400221#define GLOBAL_ATU_FID 0x01
222#define GLOBAL_VTU_FID 0x02
Vivien Didelotb8fee952015-08-13 12:52:19 -0400223#define GLOBAL_VTU_FID_MASK 0xfff
224#define GLOBAL_VTU_SID 0x03 /* 6097 6165 6351 6352 */
225#define GLOBAL_VTU_SID_MASK 0x3f
Andrew Lunncca8b132015-04-02 04:06:39 +0200226#define GLOBAL_CONTROL 0x04
227#define GLOBAL_CONTROL_SW_RESET BIT(15)
228#define GLOBAL_CONTROL_PPU_ENABLE BIT(14)
229#define GLOBAL_CONTROL_DISCARD_EXCESS BIT(13) /* 6352 */
230#define GLOBAL_CONTROL_SCHED_PRIO BIT(11) /* 6152 */
231#define GLOBAL_CONTROL_MAX_FRAME_1632 BIT(10) /* 6152 */
Andrew Lunn54d792f2015-05-06 01:09:47 +0200232#define GLOBAL_CONTROL_RELOAD_EEPROM BIT(9) /* 6152 */
Andrew Lunncca8b132015-04-02 04:06:39 +0200233#define GLOBAL_CONTROL_DEVICE_EN BIT(7)
234#define GLOBAL_CONTROL_STATS_DONE_EN BIT(6)
235#define GLOBAL_CONTROL_VTU_PROBLEM_EN BIT(5)
236#define GLOBAL_CONTROL_VTU_DONE_EN BIT(4)
237#define GLOBAL_CONTROL_ATU_PROBLEM_EN BIT(3)
238#define GLOBAL_CONTROL_ATU_DONE_EN BIT(2)
239#define GLOBAL_CONTROL_TCAM_EN BIT(1)
240#define GLOBAL_CONTROL_EEPROM_DONE_EN BIT(0)
241#define GLOBAL_VTU_OP 0x05
Vivien Didelot6b17e862015-08-13 12:52:18 -0400242#define GLOBAL_VTU_OP_BUSY BIT(15)
243#define GLOBAL_VTU_OP_FLUSH_ALL ((0x01 << 12) | GLOBAL_VTU_OP_BUSY)
Vivien Didelot7dad08d2015-08-13 12:52:21 -0400244#define GLOBAL_VTU_OP_VTU_LOAD_PURGE ((0x03 << 12) | GLOBAL_VTU_OP_BUSY)
Vivien Didelotb8fee952015-08-13 12:52:19 -0400245#define GLOBAL_VTU_OP_VTU_GET_NEXT ((0x04 << 12) | GLOBAL_VTU_OP_BUSY)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -0400246#define GLOBAL_VTU_OP_STU_LOAD_PURGE ((0x05 << 12) | GLOBAL_VTU_OP_BUSY)
247#define GLOBAL_VTU_OP_STU_GET_NEXT ((0x06 << 12) | GLOBAL_VTU_OP_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200248#define GLOBAL_VTU_VID 0x06
Vivien Didelotb8fee952015-08-13 12:52:19 -0400249#define GLOBAL_VTU_VID_MASK 0xfff
250#define GLOBAL_VTU_VID_VALID BIT(12)
Andrew Lunncca8b132015-04-02 04:06:39 +0200251#define GLOBAL_VTU_DATA_0_3 0x07
252#define GLOBAL_VTU_DATA_4_7 0x08
253#define GLOBAL_VTU_DATA_8_11 0x09
Vivien Didelotb8fee952015-08-13 12:52:19 -0400254#define GLOBAL_VTU_STU_DATA_MASK 0x03
255#define GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED 0x00
256#define GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED 0x01
257#define GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED 0x02
258#define GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER 0x03
Vivien Didelot0d3b33e2015-08-13 12:52:22 -0400259#define GLOBAL_STU_DATA_PORT_STATE_DISABLED 0x00
260#define GLOBAL_STU_DATA_PORT_STATE_BLOCKING 0x01
261#define GLOBAL_STU_DATA_PORT_STATE_LEARNING 0x02
262#define GLOBAL_STU_DATA_PORT_STATE_FORWARDING 0x03
Andrew Lunncca8b132015-04-02 04:06:39 +0200263#define GLOBAL_ATU_CONTROL 0x0a
Andrew Lunn54d792f2015-05-06 01:09:47 +0200264#define GLOBAL_ATU_CONTROL_LEARN2ALL BIT(3)
Andrew Lunncca8b132015-04-02 04:06:39 +0200265#define GLOBAL_ATU_OP 0x0b
266#define GLOBAL_ATU_OP_BUSY BIT(15)
267#define GLOBAL_ATU_OP_NOP (0 << 12)
Vivien Didelot7fb5e752015-09-04 14:34:12 -0400268#define GLOBAL_ATU_OP_FLUSH_MOVE_ALL ((1 << 12) | GLOBAL_ATU_OP_BUSY)
269#define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC ((2 << 12) | GLOBAL_ATU_OP_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200270#define GLOBAL_ATU_OP_LOAD_DB ((3 << 12) | GLOBAL_ATU_OP_BUSY)
271#define GLOBAL_ATU_OP_GET_NEXT_DB ((4 << 12) | GLOBAL_ATU_OP_BUSY)
Vivien Didelot7fb5e752015-09-04 14:34:12 -0400272#define GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB ((5 << 12) | GLOBAL_ATU_OP_BUSY)
273#define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB ((6 << 12) | GLOBAL_ATU_OP_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200274#define GLOBAL_ATU_OP_GET_CLR_VIOLATION ((7 << 12) | GLOBAL_ATU_OP_BUSY)
275#define GLOBAL_ATU_DATA 0x0c
Andrew Lunn8a0a2652015-06-20 18:42:29 +0200276#define GLOBAL_ATU_DATA_TRUNK BIT(15)
Vivien Didelotfd231c82015-08-10 09:09:50 -0400277#define GLOBAL_ATU_DATA_TRUNK_ID_MASK 0x00f0
278#define GLOBAL_ATU_DATA_TRUNK_ID_SHIFT 4
Andrew Lunn8a0a2652015-06-20 18:42:29 +0200279#define GLOBAL_ATU_DATA_PORT_VECTOR_MASK 0x3ff0
280#define GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT 4
Andrew Lunncca8b132015-04-02 04:06:39 +0200281#define GLOBAL_ATU_DATA_STATE_MASK 0x0f
282#define GLOBAL_ATU_DATA_STATE_UNUSED 0x00
283#define GLOBAL_ATU_DATA_STATE_UC_MGMT 0x0d
284#define GLOBAL_ATU_DATA_STATE_UC_STATIC 0x0e
285#define GLOBAL_ATU_DATA_STATE_UC_PRIO_OVER 0x0f
286#define GLOBAL_ATU_DATA_STATE_MC_NONE_RATE 0x05
287#define GLOBAL_ATU_DATA_STATE_MC_STATIC 0x07
288#define GLOBAL_ATU_DATA_STATE_MC_MGMT 0x0e
289#define GLOBAL_ATU_DATA_STATE_MC_PRIO_OVER 0x0f
290#define GLOBAL_ATU_MAC_01 0x0d
291#define GLOBAL_ATU_MAC_23 0x0e
292#define GLOBAL_ATU_MAC_45 0x0f
293#define GLOBAL_IP_PRI_0 0x10
294#define GLOBAL_IP_PRI_1 0x11
295#define GLOBAL_IP_PRI_2 0x12
296#define GLOBAL_IP_PRI_3 0x13
297#define GLOBAL_IP_PRI_4 0x14
298#define GLOBAL_IP_PRI_5 0x15
299#define GLOBAL_IP_PRI_6 0x16
300#define GLOBAL_IP_PRI_7 0x17
301#define GLOBAL_IEEE_PRI 0x18
302#define GLOBAL_CORE_TAG_TYPE 0x19
303#define GLOBAL_MONITOR_CONTROL 0x1a
Andrew Lunn15966a22015-05-06 01:09:49 +0200304#define GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT 12
Andrew Lunn33641992016-12-03 04:35:17 +0100305#define GLOBAL_MONITOR_CONTROL_INGRESS_MASK (0xf << 12)
Andrew Lunn15966a22015-05-06 01:09:49 +0200306#define GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT 8
Andrew Lunn33641992016-12-03 04:35:17 +0100307#define GLOBAL_MONITOR_CONTROL_EGRESS_MASK (0xf << 8)
Andrew Lunn15966a22015-05-06 01:09:49 +0200308#define GLOBAL_MONITOR_CONTROL_ARP_SHIFT 4
Andrew Lunn33641992016-12-03 04:35:17 +0100309#define GLOBAL_MONITOR_CONTROL_ARP_MASK (0xf << 4)
Andrew Lunn15966a22015-05-06 01:09:49 +0200310#define GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT 0
311#define GLOBAL_MONITOR_CONTROL_ARP_DISABLED (0xf0)
Andrew Lunn33641992016-12-03 04:35:17 +0100312#define GLOBAL_MONITOR_CONTROL_UPDATE BIT(15)
313#define GLOBAL_MONITOR_CONTROL_0180C280000000XLO (0x00 << 8)
314#define GLOBAL_MONITOR_CONTROL_0180C280000000XHI (0x01 << 8)
315#define GLOBAL_MONITOR_CONTROL_0180C280000002XLO (0x02 << 8)
316#define GLOBAL_MONITOR_CONTROL_0180C280000002XHI (0x03 << 8)
317#define GLOBAL_MONITOR_CONTROL_INGRESS (0x20 << 8)
318#define GLOBAL_MONITOR_CONTROL_EGRESS (0x21 << 8)
319#define GLOBAL_MONITOR_CONTROL_CPU_DEST (0x30 << 8)
Andrew Lunncca8b132015-04-02 04:06:39 +0200320#define GLOBAL_CONTROL_2 0x1c
Andrew Lunn15966a22015-05-06 01:09:49 +0200321#define GLOBAL_CONTROL_2_NO_CASCADE 0xe000
322#define GLOBAL_CONTROL_2_MULTIPLE_CASCADE 0xf000
Andrew Lunn79523472016-11-21 23:27:00 +0100323#define GLOBAL_CONTROL_2_HIST_RX (0x1 << 6)
324#define GLOBAL_CONTROL_2_HIST_TX (0x2 << 6)
325#define GLOBAL_CONTROL_2_HIST_RX_TX (0x3 << 6)
Andrew Lunncca8b132015-04-02 04:06:39 +0200326#define GLOBAL_STATS_OP 0x1d
327#define GLOBAL_STATS_OP_BUSY BIT(15)
328#define GLOBAL_STATS_OP_NOP (0 << 12)
329#define GLOBAL_STATS_OP_FLUSH_ALL ((1 << 12) | GLOBAL_STATS_OP_BUSY)
330#define GLOBAL_STATS_OP_FLUSH_PORT ((2 << 12) | GLOBAL_STATS_OP_BUSY)
331#define GLOBAL_STATS_OP_READ_CAPTURED ((4 << 12) | GLOBAL_STATS_OP_BUSY)
332#define GLOBAL_STATS_OP_CAPTURE_PORT ((5 << 12) | GLOBAL_STATS_OP_BUSY)
333#define GLOBAL_STATS_OP_HIST_RX ((1 << 10) | GLOBAL_STATS_OP_BUSY)
334#define GLOBAL_STATS_OP_HIST_TX ((2 << 10) | GLOBAL_STATS_OP_BUSY)
335#define GLOBAL_STATS_OP_HIST_RX_TX ((3 << 10) | GLOBAL_STATS_OP_BUSY)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100336#define GLOBAL_STATS_OP_BANK_1_BIT_9 BIT(9)
337#define GLOBAL_STATS_OP_BANK_1_BIT_10 BIT(10)
Andrew Lunncca8b132015-04-02 04:06:39 +0200338#define GLOBAL_STATS_COUNTER_32 0x1e
339#define GLOBAL_STATS_COUNTER_01 0x1f
340
Andrew Lunncca8b132015-04-02 04:06:39 +0200341#define GLOBAL2_INT_SOURCE 0x00
Andrew Lunnfcd25162017-02-09 00:03:42 +0100342#define GLOBAL2_INT_SOURCE_WATCHDOG 15
Andrew Lunncca8b132015-04-02 04:06:39 +0200343#define GLOBAL2_INT_MASK 0x01
344#define GLOBAL2_MGMT_EN_2X 0x02
345#define GLOBAL2_MGMT_EN_0X 0x03
346#define GLOBAL2_FLOW_CONTROL 0x04
347#define GLOBAL2_SWITCH_MGMT 0x05
Andrew Lunn54d792f2015-05-06 01:09:47 +0200348#define GLOBAL2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA BIT(15)
349#define GLOBAL2_SWITCH_MGMT_PREVENT_LOOPS BIT(14)
350#define GLOBAL2_SWITCH_MGMT_FLOW_CONTROL_MSG BIT(13)
351#define GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI BIT(7)
352#define GLOBAL2_SWITCH_MGMT_RSVD2CPU BIT(3)
Andrew Lunncca8b132015-04-02 04:06:39 +0200353#define GLOBAL2_DEVICE_MAPPING 0x06
Andrew Lunn54d792f2015-05-06 01:09:47 +0200354#define GLOBAL2_DEVICE_MAPPING_UPDATE BIT(15)
355#define GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT 8
Andrew Lunnd35bd872015-06-20 18:42:32 +0200356#define GLOBAL2_DEVICE_MAPPING_PORT_MASK 0x0f
Andrew Lunncca8b132015-04-02 04:06:39 +0200357#define GLOBAL2_TRUNK_MASK 0x07
Andrew Lunn54d792f2015-05-06 01:09:47 +0200358#define GLOBAL2_TRUNK_MASK_UPDATE BIT(15)
359#define GLOBAL2_TRUNK_MASK_NUM_SHIFT 12
Vivien Didelot51540412016-07-18 20:45:32 -0400360#define GLOBAL2_TRUNK_MASK_HASK BIT(11)
Andrew Lunncca8b132015-04-02 04:06:39 +0200361#define GLOBAL2_TRUNK_MAPPING 0x08
Andrew Lunn54d792f2015-05-06 01:09:47 +0200362#define GLOBAL2_TRUNK_MAPPING_UPDATE BIT(15)
363#define GLOBAL2_TRUNK_MAPPING_ID_SHIFT 11
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400364#define GLOBAL2_IRL_CMD 0x09
365#define GLOBAL2_IRL_CMD_BUSY BIT(15)
366#define GLOBAL2_IRL_CMD_OP_INIT_ALL ((0x001 << 12) | GLOBAL2_IRL_CMD_BUSY)
367#define GLOBAL2_IRL_CMD_OP_INIT_SEL ((0x010 << 12) | GLOBAL2_IRL_CMD_BUSY)
368#define GLOBAL2_IRL_CMD_OP_WRITE_SEL ((0x011 << 12) | GLOBAL2_IRL_CMD_BUSY)
369#define GLOBAL2_IRL_CMD_OP_READ_SEL ((0x100 << 12) | GLOBAL2_IRL_CMD_BUSY)
370#define GLOBAL2_IRL_DATA 0x0a
Andrew Lunncca8b132015-04-02 04:06:39 +0200371#define GLOBAL2_PVT_ADDR 0x0b
Vivien Didelot63ed8802016-07-18 20:45:35 -0400372#define GLOBAL2_PVT_ADDR_BUSY BIT(15)
373#define GLOBAL2_PVT_ADDR_OP_INIT_ONES ((0x01 << 12) | GLOBAL2_PVT_ADDR_BUSY)
374#define GLOBAL2_PVT_ADDR_OP_WRITE_PVLAN ((0x03 << 12) | GLOBAL2_PVT_ADDR_BUSY)
375#define GLOBAL2_PVT_ADDR_OP_READ ((0x04 << 12) | GLOBAL2_PVT_ADDR_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200376#define GLOBAL2_PVT_DATA 0x0c
377#define GLOBAL2_SWITCH_MAC 0x0d
Andrew Lunncca8b132015-04-02 04:06:39 +0200378#define GLOBAL2_ATU_STATS 0x0e
379#define GLOBAL2_PRIO_OVERRIDE 0x0f
Andrew Lunn15966a22015-05-06 01:09:49 +0200380#define GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP BIT(7)
381#define GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT 4
382#define GLOBAL2_PRIO_OVERRIDE_FORCE_ARP BIT(3)
383#define GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT 0
Vivien Didelot855b1932016-07-20 18:18:35 -0400384#define GLOBAL2_EEPROM_CMD 0x14
385#define GLOBAL2_EEPROM_CMD_BUSY BIT(15)
386#define GLOBAL2_EEPROM_CMD_OP_WRITE ((0x3 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
387#define GLOBAL2_EEPROM_CMD_OP_READ ((0x4 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
388#define GLOBAL2_EEPROM_CMD_OP_LOAD ((0x6 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
389#define GLOBAL2_EEPROM_CMD_RUNNING BIT(11)
390#define GLOBAL2_EEPROM_CMD_WRITE_EN BIT(10)
391#define GLOBAL2_EEPROM_CMD_ADDR_MASK 0xff
Andrew Lunncca8b132015-04-02 04:06:39 +0200392#define GLOBAL2_EEPROM_DATA 0x15
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100393#define GLOBAL2_EEPROM_ADDR 0x15 /* 6390, 6341 */
Andrew Lunncca8b132015-04-02 04:06:39 +0200394#define GLOBAL2_PTP_AVB_OP 0x16
395#define GLOBAL2_PTP_AVB_DATA 0x17
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400396#define GLOBAL2_SMI_PHY_CMD 0x18
397#define GLOBAL2_SMI_PHY_CMD_BUSY BIT(15)
Andrew Lunnc61a6a72017-01-24 14:53:51 +0100398#define GLOBAL2_SMI_PHY_CMD_EXTERNAL BIT(13)
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400399#define GLOBAL2_SMI_PHY_CMD_MODE_22 BIT(12)
400#define GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA ((0x1 << 10) | \
401 GLOBAL2_SMI_PHY_CMD_MODE_22 | \
402 GLOBAL2_SMI_PHY_CMD_BUSY)
403#define GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA ((0x2 << 10) | \
404 GLOBAL2_SMI_PHY_CMD_MODE_22 | \
405 GLOBAL2_SMI_PHY_CMD_BUSY)
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100406#define GLOBAL2_SMI_PHY_CMD_OP_45_WRITE_ADDR ((0x0 << 10) | \
407 GLOBAL2_SMI_PHY_CMD_BUSY)
408#define GLOBAL2_SMI_PHY_CMD_OP_45_WRITE_DATA ((0x1 << 10) | \
409 GLOBAL2_SMI_PHY_CMD_BUSY)
410#define GLOBAL2_SMI_PHY_CMD_OP_45_READ_DATA ((0x3 << 10) | \
411 GLOBAL2_SMI_PHY_CMD_BUSY)
412
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400413#define GLOBAL2_SMI_PHY_DATA 0x19
Andrew Lunncca8b132015-04-02 04:06:39 +0200414#define GLOBAL2_SCRATCH_MISC 0x1a
Andrew Lunn56d95e22015-06-20 18:42:33 +0200415#define GLOBAL2_SCRATCH_BUSY BIT(15)
416#define GLOBAL2_SCRATCH_REGISTER_SHIFT 8
417#define GLOBAL2_SCRATCH_VALUE_MASK 0xff
Andrew Lunncca8b132015-04-02 04:06:39 +0200418#define GLOBAL2_WDOG_CONTROL 0x1b
Andrew Lunnfcd25162017-02-09 00:03:42 +0100419#define GLOBAL2_WDOG_CONTROL_EGRESS_EVENT BIT(7)
420#define GLOBAL2_WDOG_CONTROL_RMU_TIMEOUT BIT(6)
421#define GLOBAL2_WDOG_CONTROL_QC_ENABLE BIT(5)
422#define GLOBAL2_WDOG_CONTROL_EGRESS_HISTORY BIT(4)
423#define GLOBAL2_WDOG_CONTROL_EGRESS_ENABLE BIT(3)
424#define GLOBAL2_WDOG_CONTROL_FORCE_IRQ BIT(2)
425#define GLOBAL2_WDOG_CONTROL_HISTORY BIT(1)
426#define GLOBAL2_WDOG_CONTROL_SWRESET BIT(0)
Andrew Lunn61303732017-02-09 00:03:43 +0100427#define GLOBAL2_WDOG_UPDATE BIT(15)
428#define GLOBAL2_WDOG_INT_SOURCE (0x00 << 8)
429#define GLOBAL2_WDOG_INT_STATUS (0x10 << 8)
430#define GLOBAL2_WDOG_INT_ENABLE (0x11 << 8)
431#define GLOBAL2_WDOG_EVENT (0x12 << 8)
432#define GLOBAL2_WDOG_HISTORY (0x13 << 8)
433#define GLOBAL2_WDOG_DATA_MASK 0xff
434#define GLOBAL2_WDOG_CUT_THROUGH BIT(3)
435#define GLOBAL2_WDOG_QUEUE_CONTROLLER BIT(2)
436#define GLOBAL2_WDOG_EGRESS BIT(1)
437#define GLOBAL2_WDOG_FORCE_IRQ BIT(0)
Andrew Lunncca8b132015-04-02 04:06:39 +0200438#define GLOBAL2_QOS_WEIGHT 0x1c
439#define GLOBAL2_MISC 0x1d
Guenter Roeckdefb05b2015-03-26 18:36:38 -0700440
Vivien Didelot3285f9e2016-02-26 13:16:03 -0500441#define MV88E6XXX_N_FID 4096
442
Andrew Lunn56995cb2016-12-03 04:35:19 +0100443enum mv88e6xxx_frame_mode {
444 MV88E6XXX_FRAME_MODE_NORMAL,
445 MV88E6XXX_FRAME_MODE_DSA,
446 MV88E6XXX_FRAME_MODE_PROVIDER,
447 MV88E6XXX_FRAME_MODE_ETHERTYPE,
448};
449
Vivien Didelotf81ec902016-05-09 13:22:58 -0400450/* List of supported models */
451enum mv88e6xxx_model {
452 MV88E6085,
453 MV88E6095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +0100454 MV88E6097,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400455 MV88E6123,
456 MV88E6131,
Gregory CLEMENT15587272017-01-30 20:29:35 +0100457 MV88E6141,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400458 MV88E6161,
459 MV88E6165,
460 MV88E6171,
461 MV88E6172,
462 MV88E6175,
463 MV88E6176,
464 MV88E6185,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100465 MV88E6190,
466 MV88E6190X,
467 MV88E6191,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400468 MV88E6240,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100469 MV88E6290,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400470 MV88E6320,
471 MV88E6321,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100472 MV88E6341,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400473 MV88E6350,
474 MV88E6351,
475 MV88E6352,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100476 MV88E6390,
477 MV88E6390X,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400478};
479
Vivien Didelot22356472016-04-17 13:24:00 -0400480enum mv88e6xxx_family {
481 MV88E6XXX_FAMILY_NONE,
482 MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */
483 MV88E6XXX_FAMILY_6095, /* 6092 6095 */
484 MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */
485 MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */
486 MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */
487 MV88E6XXX_FAMILY_6320, /* 6320 6321 */
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100488 MV88E6XXX_FAMILY_6341, /* 6141 6341 */
Vivien Didelot22356472016-04-17 13:24:00 -0400489 MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */
490 MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100491 MV88E6XXX_FAMILY_6390, /* 6190 6190X 6191 6290 6390 6390X */
Vivien Didelot22356472016-04-17 13:24:00 -0400492};
493
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400494enum mv88e6xxx_cap {
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400495 /* Energy Efficient Ethernet.
496 */
497 MV88E6XXX_CAP_EEE,
498
Vivien Didelota0ffff22016-08-15 17:18:58 -0400499 /* Multi-chip Addressing Mode.
500 * Some chips respond to only 2 registers of its own SMI device address
501 * when it is non-zero, and use indirect access to internal registers.
502 */
503 MV88E6XXX_CAP_SMI_CMD, /* (0x00) SMI Command */
504 MV88E6XXX_CAP_SMI_DATA, /* (0x01) SMI Data */
505
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400506 /* PHY Registers.
507 */
508 MV88E6XXX_CAP_PHY_PAGE, /* (0x16) Page Register */
509
510 /* Fiber/SERDES Registers (SMI address F).
511 */
512 MV88E6XXX_CAP_SERDES,
513
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400514 /* Switch Global (1) Registers.
515 */
516 MV88E6XXX_CAP_G1_ATU_FID, /* (0x01) ATU FID Register */
517 MV88E6XXX_CAP_G1_VTU_FID, /* (0x02) VTU FID Register */
518
Vivien Didelot97299342016-07-18 20:45:30 -0400519 /* Switch Global 2 Registers.
520 * The device contains a second set of global 16-bit registers.
521 */
522 MV88E6XXX_CAP_GLOBAL2,
Andrew Lunndc30c352016-10-16 19:56:49 +0200523 MV88E6XXX_CAP_G2_INT, /* (0x00) Interrupt Status */
Vivien Didelot47395ed2016-07-18 20:45:33 -0400524 MV88E6XXX_CAP_G2_MGMT_EN_2X, /* (0x02) MGMT Enable Register 2x */
525 MV88E6XXX_CAP_G2_MGMT_EN_0X, /* (0x03) MGMT Enable Register 0x */
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400526 MV88E6XXX_CAP_G2_IRL_CMD, /* (0x09) Ingress Rate Command */
527 MV88E6XXX_CAP_G2_IRL_DATA, /* (0x0a) Ingress Rate Data */
Vivien Didelot63ed8802016-07-18 20:45:35 -0400528 MV88E6XXX_CAP_G2_PVT_ADDR, /* (0x0b) Cross Chip Port VLAN Addr */
529 MV88E6XXX_CAP_G2_PVT_DATA, /* (0x0c) Cross Chip Port VLAN Data */
Vivien Didelot9bda8892016-07-18 20:45:36 -0400530 MV88E6XXX_CAP_G2_POT, /* (0x0f) Priority Override Table */
Vivien Didelot97299342016-07-18 20:45:30 -0400531
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400532 /* Per VLAN Spanning Tree Unit (STU).
533 * The Port State database, if present, is accessed through VTU
534 * operations and dedicated SID registers. See GLOBAL_VTU_SID.
535 */
536 MV88E6XXX_CAP_STU,
537
Vivien Didelot54d77b52016-05-09 13:22:47 -0400538 /* VLAN Table Unit.
539 * The VTU is used to program 802.1Q VLANs. See GLOBAL_VTU_OP.
540 */
541 MV88E6XXX_CAP_VTU,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400542};
Vivien Didelotb5058d72016-05-09 13:22:38 -0400543
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400544/* Bitmask of capabilities */
Andrew Lunnd6b10232016-09-21 01:40:32 +0200545#define MV88E6XXX_FLAG_EEE BIT_ULL(MV88E6XXX_CAP_EEE)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400546
Andrew Lunnd6b10232016-09-21 01:40:32 +0200547#define MV88E6XXX_FLAG_SMI_CMD BIT_ULL(MV88E6XXX_CAP_SMI_CMD)
548#define MV88E6XXX_FLAG_SMI_DATA BIT_ULL(MV88E6XXX_CAP_SMI_DATA)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400549
Andrew Lunnd6b10232016-09-21 01:40:32 +0200550#define MV88E6XXX_FLAG_PHY_PAGE BIT_ULL(MV88E6XXX_CAP_PHY_PAGE)
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400551
Andrew Lunnd6b10232016-09-21 01:40:32 +0200552#define MV88E6XXX_FLAG_SERDES BIT_ULL(MV88E6XXX_CAP_SERDES)
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400553
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400554#define MV88E6XXX_FLAG_G1_ATU_FID BIT_ULL(MV88E6XXX_CAP_G1_ATU_FID)
555#define MV88E6XXX_FLAG_G1_VTU_FID BIT_ULL(MV88E6XXX_CAP_G1_VTU_FID)
556
Andrew Lunnd6b10232016-09-21 01:40:32 +0200557#define MV88E6XXX_FLAG_GLOBAL2 BIT_ULL(MV88E6XXX_CAP_GLOBAL2)
Andrew Lunndc30c352016-10-16 19:56:49 +0200558#define MV88E6XXX_FLAG_G2_INT BIT_ULL(MV88E6XXX_CAP_G2_INT)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200559#define MV88E6XXX_FLAG_G2_MGMT_EN_2X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_2X)
560#define MV88E6XXX_FLAG_G2_MGMT_EN_0X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_0X)
561#define MV88E6XXX_FLAG_G2_IRL_CMD BIT_ULL(MV88E6XXX_CAP_G2_IRL_CMD)
562#define MV88E6XXX_FLAG_G2_IRL_DATA BIT_ULL(MV88E6XXX_CAP_G2_IRL_DATA)
563#define MV88E6XXX_FLAG_G2_PVT_ADDR BIT_ULL(MV88E6XXX_CAP_G2_PVT_ADDR)
564#define MV88E6XXX_FLAG_G2_PVT_DATA BIT_ULL(MV88E6XXX_CAP_G2_PVT_DATA)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200565#define MV88E6XXX_FLAG_G2_POT BIT_ULL(MV88E6XXX_CAP_G2_POT)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400566
Andrew Lunnd6b10232016-09-21 01:40:32 +0200567#define MV88E6XXX_FLAG_STU BIT_ULL(MV88E6XXX_CAP_STU)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200568#define MV88E6XXX_FLAG_VTU BIT_ULL(MV88E6XXX_CAP_VTU)
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400569
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400570/* Ingress Rate Limit unit */
571#define MV88E6XXX_FLAGS_IRL \
572 (MV88E6XXX_FLAG_G2_IRL_CMD | \
573 MV88E6XXX_FLAG_G2_IRL_DATA)
574
Vivien Didelota0ffff22016-08-15 17:18:58 -0400575/* Multi-chip Addressing Mode */
576#define MV88E6XXX_FLAGS_MULTI_CHIP \
577 (MV88E6XXX_FLAG_SMI_CMD | \
578 MV88E6XXX_FLAG_SMI_DATA)
579
Vivien Didelot63ed8802016-07-18 20:45:35 -0400580/* Cross-chip Port VLAN Table */
581#define MV88E6XXX_FLAGS_PVT \
582 (MV88E6XXX_FLAG_G2_PVT_ADDR | \
583 MV88E6XXX_FLAG_G2_PVT_DATA)
584
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400585/* Fiber/SERDES Registers at SMI address F, page 1 */
586#define MV88E6XXX_FLAGS_SERDES \
587 (MV88E6XXX_FLAG_PHY_PAGE | \
588 MV88E6XXX_FLAG_SERDES)
589
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400590#define MV88E6XXX_FLAGS_FAMILY_6095 \
Vivien Didelot97299342016-07-18 20:45:30 -0400591 (MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400592 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400593 MV88E6XXX_FLAG_VTU | \
594 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400595
596#define MV88E6XXX_FLAGS_FAMILY_6097 \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400597 (MV88E6XXX_FLAG_G1_ATU_FID | \
598 MV88E6XXX_FLAG_G1_VTU_FID | \
599 MV88E6XXX_FLAG_GLOBAL2 | \
Volodymyr Bendiuga56b46b42017-01-05 10:44:18 +0100600 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400601 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
602 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400603 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400604 MV88E6XXX_FLAG_STU | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400605 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400606 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400607 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400608 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400609
Vivien Didelot6594f612016-05-09 13:22:42 -0400610#define MV88E6XXX_FLAGS_FAMILY_6165 \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400611 (MV88E6XXX_FLAG_G1_ATU_FID | \
612 MV88E6XXX_FLAG_G1_VTU_FID | \
613 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200614 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400615 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
616 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400617 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot914b32f2016-06-20 13:14:11 -0400618 MV88E6XXX_FLAG_STU | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400619 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400620 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400621 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400622 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400623
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400624#define MV88E6XXX_FLAGS_FAMILY_6185 \
Vivien Didelot97299342016-07-18 20:45:30 -0400625 (MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200626 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400627 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400628 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot54d77b52016-05-09 13:22:47 -0400629 MV88E6XXX_FLAG_VTU)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400630
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400631#define MV88E6XXX_FLAGS_FAMILY_6320 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100632 (MV88E6XXX_FLAG_EEE | \
Vivien Didelot97299342016-07-18 20:45:30 -0400633 MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400634 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
635 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400636 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400637 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400638 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400639 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400640 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400641
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100642#define MV88E6XXX_FLAGS_FAMILY_6341 \
643 (MV88E6XXX_FLAG_EEE | \
644 MV88E6XXX_FLAG_G1_ATU_FID | \
645 MV88E6XXX_FLAG_G1_VTU_FID | \
646 MV88E6XXX_FLAG_GLOBAL2 | \
647 MV88E6XXX_FLAG_G2_INT | \
648 MV88E6XXX_FLAG_G2_POT | \
649 MV88E6XXX_FLAG_STU | \
650 MV88E6XXX_FLAG_VTU | \
651 MV88E6XXX_FLAGS_IRL | \
652 MV88E6XXX_FLAGS_MULTI_CHIP | \
653 MV88E6XXX_FLAGS_PVT | \
654 MV88E6XXX_FLAGS_SERDES)
655
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400656#define MV88E6XXX_FLAGS_FAMILY_6351 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100657 (MV88E6XXX_FLAG_G1_ATU_FID | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400658 MV88E6XXX_FLAG_G1_VTU_FID | \
Andrew Lunn2bbb33b2016-08-22 16:01:02 +0200659 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200660 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400661 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
662 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400663 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400664 MV88E6XXX_FLAG_STU | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400665 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400666 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400667 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400668 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400669
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400670#define MV88E6XXX_FLAGS_FAMILY_6352 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100671 (MV88E6XXX_FLAG_EEE | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400672 MV88E6XXX_FLAG_G1_ATU_FID | \
673 MV88E6XXX_FLAG_G1_VTU_FID | \
Vivien Didelot97299342016-07-18 20:45:30 -0400674 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200675 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400676 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
677 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400678 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400679 MV88E6XXX_FLAG_STU | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400680 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400681 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400682 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400683 MV88E6XXX_FLAGS_PVT | \
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400684 MV88E6XXX_FLAGS_SERDES)
685
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100686#define MV88E6XXX_FLAGS_FAMILY_6390 \
687 (MV88E6XXX_FLAG_EEE | \
688 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunn61303732017-02-09 00:03:43 +0100689 MV88E6XXX_FLAG_G2_INT | \
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100690 MV88E6XXX_FLAG_STU | \
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100691 MV88E6XXX_FLAG_VTU | \
692 MV88E6XXX_FLAGS_IRL | \
693 MV88E6XXX_FLAGS_MULTI_CHIP | \
694 MV88E6XXX_FLAGS_PVT)
695
Andrew Lunnc0e4dad2017-02-09 00:00:43 +0100696struct mv88e6xxx_ops;
697
Vivien Didelotf6271e62016-04-17 13:23:59 -0400698struct mv88e6xxx_info {
Vivien Didelot22356472016-04-17 13:24:00 -0400699 enum mv88e6xxx_family family;
Vivien Didelotf6271e62016-04-17 13:23:59 -0400700 u16 prod_num;
701 const char *name;
Vivien Didelotcd5a2c82016-04-17 13:24:02 -0400702 unsigned int num_databases;
Vivien Didelot009a2b92016-04-17 13:24:01 -0400703 unsigned int num_ports;
Vivien Didelot9dddd472016-06-20 13:14:10 -0400704 unsigned int port_base_addr;
Vivien Didelota935c052016-09-29 12:21:53 -0400705 unsigned int global1_addr;
Vivien Didelotacddbd22016-07-18 20:45:39 -0400706 unsigned int age_time_coeff;
Andrew Lunndc30c352016-10-16 19:56:49 +0200707 unsigned int g1_irqs;
Andrew Lunn443d5a12016-12-03 04:35:18 +0100708 enum dsa_tag_protocol tag_protocol;
Andrew Lunnd6b10232016-09-21 01:40:32 +0200709 unsigned long long flags;
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400710 const struct mv88e6xxx_ops *ops;
Vivien Didelotb9b37712015-10-30 19:39:48 -0400711};
712
Vivien Didelotfd231c82015-08-10 09:09:50 -0400713struct mv88e6xxx_atu_entry {
714 u16 fid;
715 u8 state;
716 bool trunk;
717 u16 portv_trunkid;
718 u8 mac[ETH_ALEN];
719};
720
Vivien Didelotb4e47c02016-09-29 12:21:58 -0400721struct mv88e6xxx_vtu_entry {
Vivien Didelotb8fee952015-08-13 12:52:19 -0400722 u16 vid;
723 u16 fid;
Vivien Didelotb8fee952015-08-13 12:52:19 -0400724 u8 sid;
725 bool valid;
726 u8 data[DSA_MAX_PORTS];
727};
728
Vivien Didelotc08026a2016-09-29 12:21:59 -0400729struct mv88e6xxx_bus_ops;
Andrew Lunnfcd25162017-02-09 00:03:42 +0100730struct mv88e6xxx_irq_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -0400731
Andrew Lunndc30c352016-10-16 19:56:49 +0200732struct mv88e6xxx_irq {
733 u16 masked;
734 struct irq_chip chip;
735 struct irq_domain *domain;
736 unsigned int nirqs;
737};
738
Vivien Didelotfad09c72016-06-21 12:28:20 -0400739struct mv88e6xxx_chip {
Vivien Didelotf6271e62016-04-17 13:23:59 -0400740 const struct mv88e6xxx_info *info;
741
Andrew Lunn7543a6d2016-04-13 02:40:40 +0200742 /* The dsa_switch this private structure is related to */
743 struct dsa_switch *ds;
744
Andrew Lunn158bc062016-04-28 21:24:06 -0400745 /* The device this structure is associated to */
746 struct device *dev;
747
Vivien Didelot9f8b3ee2016-06-20 13:14:05 -0400748 /* This mutex protects the access to the switch registers */
749 struct mutex reg_lock;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000750
Andrew Lunna77d43f2016-04-13 02:40:42 +0200751 /* The MII bus and the address on the bus that is used to
752 * communication with the switch
753 */
Vivien Didelotc08026a2016-09-29 12:21:59 -0400754 const struct mv88e6xxx_bus_ops *smi_ops;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200755 struct mii_bus *bus;
756 int sw_addr;
757
Barry Grussling3675c8d2013-01-08 16:05:53 +0000758 /* Handles automatic disabling and re-enabling of the PHY
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000759 * polling unit.
760 */
Vivien Didelotc08026a2016-09-29 12:21:59 -0400761 const struct mv88e6xxx_bus_ops *phy_ops;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000762 struct mutex ppu_mutex;
763 int ppu_disabled;
764 struct work_struct ppu_work;
765 struct timer_list ppu_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000766
Barry Grussling3675c8d2013-01-08 16:05:53 +0000767 /* This mutex serialises access to the statistics unit.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000768 * Hold this mutex over snapshot + dump sequences.
769 */
770 struct mutex stats_mutex;
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000771
Andrew Lunn52638f72016-05-10 23:27:22 +0200772 /* A switch may have a GPIO line tied to its reset pin. Parse
773 * this from the device tree, and use it before performing
774 * switch soft reset.
775 */
776 struct gpio_desc *reset;
Andrew Lunnf8cd8752016-05-10 23:27:25 +0200777
778 /* set to size of eeprom if supported by the switch */
779 int eeprom_len;
Andrew Lunnb516d452016-06-04 21:17:06 +0200780
Andrew Lunna3c53be52017-01-24 14:53:50 +0100781 /* List of mdio busses */
782 struct list_head mdios;
Andrew Lunndc30c352016-10-16 19:56:49 +0200783
784 /* There can be two interrupt controllers, which are chained
785 * off a GPIO as interrupt source
786 */
787 struct mv88e6xxx_irq g1_irq;
788 struct mv88e6xxx_irq g2_irq;
789 int irq;
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100790 int device_irq;
Andrew Lunnfcd25162017-02-09 00:03:42 +0100791 int watchdog_irq;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000792};
793
Vivien Didelotc08026a2016-09-29 12:21:59 -0400794struct mv88e6xxx_bus_ops {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400795 int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
796 int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400797};
798
Andrew Lunn0dd12d52017-01-24 14:53:49 +0100799struct mv88e6xxx_mdio_bus {
Andrew Lunna3c53be52017-01-24 14:53:50 +0100800 struct mii_bus *bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +0100801 struct mv88e6xxx_chip *chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +0100802 struct list_head list;
803 bool external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +0100804};
805
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400806struct mv88e6xxx_ops {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -0400807 int (*get_eeprom)(struct mv88e6xxx_chip *chip,
808 struct ethtool_eeprom *eeprom, u8 *data);
809 int (*set_eeprom)(struct mv88e6xxx_chip *chip,
810 struct ethtool_eeprom *eeprom, u8 *data);
811
Vivien Didelotb073d4e2016-09-29 12:22:01 -0400812 int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr);
813
Andrew Lunnee26a222017-01-24 14:53:48 +0100814 int (*phy_read)(struct mv88e6xxx_chip *chip,
815 struct mii_bus *bus,
816 int addr, int reg, u16 *val);
817 int (*phy_write)(struct mv88e6xxx_chip *chip,
818 struct mii_bus *bus,
819 int addr, int reg, u16 val);
Vivien Didelot08ef7f12016-11-04 03:23:32 +0100820
Vivien Didelota199d8b2016-12-05 17:30:28 -0500821 /* PHY Polling Unit (PPU) operations */
822 int (*ppu_enable)(struct mv88e6xxx_chip *chip);
823 int (*ppu_disable)(struct mv88e6xxx_chip *chip);
824
Vivien Didelot17e708b2016-12-05 17:30:27 -0500825 /* Switch Software Reset */
826 int (*reset)(struct mv88e6xxx_chip *chip);
827
Vivien Didelota0a0f622016-11-04 03:23:34 +0100828 /* RGMII Receive/Transmit Timing Control
829 * Add delay on PHY_INTERFACE_MODE_RGMII_*ID, no delay otherwise.
830 */
831 int (*port_set_rgmii_delay)(struct mv88e6xxx_chip *chip, int port,
832 phy_interface_t mode);
833
Vivien Didelot08ef7f12016-11-04 03:23:32 +0100834#define LINK_FORCED_DOWN 0
835#define LINK_FORCED_UP 1
836#define LINK_UNFORCED -2
837
838 /* Port's MAC link state
839 * Use LINK_FORCED_UP or LINK_FORCED_DOWN to force link up or down,
840 * or LINK_UNFORCED for normal link detection.
841 */
842 int (*port_set_link)(struct mv88e6xxx_chip *chip, int port, int link);
Vivien Didelot7f1ae072016-11-04 03:23:33 +0100843
844#define DUPLEX_UNFORCED -2
845
846 /* Port's MAC duplex mode
847 *
848 * Use DUPLEX_HALF or DUPLEX_FULL to force half or full duplex,
849 * or DUPLEX_UNFORCED for normal duplex detection.
850 */
851 int (*port_set_duplex)(struct mv88e6xxx_chip *chip, int port, int dup);
Vivien Didelot96a2b402016-11-04 03:23:35 +0100852
853#define SPEED_MAX INT_MAX
854#define SPEED_UNFORCED -2
855
856 /* Port's MAC speed (in Mbps)
857 *
858 * Depending on the chip, 10, 100, 200, 1000, 2500, 10000 are valid.
859 * Use SPEED_UNFORCED for normal detection, SPEED_MAX for max value.
860 */
861 int (*port_set_speed)(struct mv88e6xxx_chip *chip, int port, int speed);
Andrew Lunna605a0f2016-11-21 23:26:58 +0100862
Andrew Lunnef0a7312016-12-03 04:35:16 +0100863 int (*port_tag_remap)(struct mv88e6xxx_chip *chip, int port);
864
Andrew Lunn56995cb2016-12-03 04:35:19 +0100865 int (*port_set_frame_mode)(struct mv88e6xxx_chip *chip, int port,
866 enum mv88e6xxx_frame_mode mode);
867 int (*port_set_egress_unknowns)(struct mv88e6xxx_chip *chip, int port,
868 bool on);
869 int (*port_set_ether_type)(struct mv88e6xxx_chip *chip, int port,
870 u16 etype);
Andrew Lunn5f436662016-12-03 04:45:17 +0100871 int (*port_jumbo_config)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunn56995cb2016-12-03 04:35:19 +0100872
Andrew Lunnef70b112016-12-03 04:45:18 +0100873 int (*port_egress_rate_limiting)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnb35d322a2016-12-03 04:45:19 +0100874 int (*port_pause_config)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnef70b112016-12-03 04:45:18 +0100875
Andrew Lunnf39908d2017-02-04 20:02:50 +0100876 /* CMODE control what PHY mode the MAC will use, eg. SGMII, RGMII, etc.
877 * Some chips allow this to be configured on specific ports.
878 */
879 int (*port_set_cmode)(struct mv88e6xxx_chip *chip, int port,
880 phy_interface_t mode);
881
Andrew Lunna23b2962017-02-04 20:15:28 +0100882 /* Some devices have a per port register indicating what is
883 * the upstream port this port should forward to.
884 */
885 int (*port_set_upstream_port)(struct mv88e6xxx_chip *chip, int port,
886 int upstream_port);
887
Andrew Lunna605a0f2016-11-21 23:26:58 +0100888 /* Snapshot the statistics for a port. The statistics can then
889 * be read back a leisure but still with a consistent view.
890 */
891 int (*stats_snapshot)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnde2273872016-11-21 23:27:01 +0100892
893 /* Set the histogram mode for statistics, when the control registers
894 * are separated out of the STATS_OP register.
895 */
896 int (*stats_set_histogram)(struct mv88e6xxx_chip *chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100897
898 /* Return the number of strings describing statistics */
899 int (*stats_get_sset_count)(struct mv88e6xxx_chip *chip);
900 void (*stats_get_strings)(struct mv88e6xxx_chip *chip, uint8_t *data);
Andrew Lunn052f9472016-11-21 23:27:03 +0100901 void (*stats_get_stats)(struct mv88e6xxx_chip *chip, int port,
902 uint64_t *data);
Andrew Lunn33641992016-12-03 04:35:17 +0100903 int (*g1_set_cpu_port)(struct mv88e6xxx_chip *chip, int port);
904 int (*g1_set_egress_port)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnfcd25162017-02-09 00:03:42 +0100905 const struct mv88e6xxx_irq_ops *watchdog_ops;
Andrew Lunn6e55f692016-12-03 04:45:16 +0100906
907 /* Can be either in g1 or g2, so don't use a prefix */
908 int (*mgmt_rsvd2cpu)(struct mv88e6xxx_chip *chip);
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400909};
910
Andrew Lunnfcd25162017-02-09 00:03:42 +0100911struct mv88e6xxx_irq_ops {
912 /* Action to be performed when the interrupt happens */
913 int (*irq_action)(struct mv88e6xxx_chip *chip, int irq);
914 /* Setup the hardware to generate the interrupt */
915 int (*irq_setup)(struct mv88e6xxx_chip *chip);
916 /* Reset the hardware to stop generating the interrupt */
917 void (*irq_free)(struct mv88e6xxx_chip *chip);
918};
919
Andrew Lunndfafe442016-11-21 23:27:02 +0100920#define STATS_TYPE_PORT BIT(0)
921#define STATS_TYPE_BANK0 BIT(1)
922#define STATS_TYPE_BANK1 BIT(2)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100923
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000924struct mv88e6xxx_hw_stat {
925 char string[ETH_GSTRING_LEN];
926 int sizeof_stat;
927 int reg;
Andrew Lunndfafe442016-11-21 23:27:02 +0100928 int type;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000929};
930
Vivien Didelotfad09c72016-06-21 12:28:20 -0400931static inline bool mv88e6xxx_has(struct mv88e6xxx_chip *chip,
Vivien Didelotb5058d72016-05-09 13:22:38 -0400932 unsigned long flags)
933{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400934 return (chip->info->flags & flags) == flags;
Vivien Didelotb5058d72016-05-09 13:22:38 -0400935}
936
Vivien Didelotde333762016-09-29 12:21:56 -0400937static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
938{
939 return chip->info->num_databases;
940}
941
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400942static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip)
943{
944 return chip->info->num_ports;
945}
946
Vivien Didelotec561272016-09-02 14:45:33 -0400947int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
948int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
949int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
950 u16 update);
951int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask);
952
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000953#endif