blob: a4d5eb37744ad0ca3e6000814c8a713801e267b9 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07002#ifndef __LINUX_GPIO_DRIVER_H
3#define __LINUX_GPIO_DRIVER_H
4
Linus Walleijff2b1352015-10-20 11:10:38 +02005#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07006#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01007#include <linux/irq.h>
8#include <linux/irqchip/chained_irq.h>
9#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +030010#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010011#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030012#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070014struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090015struct of_phandle_args;
16struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110017struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020018struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040019struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070020
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090021#ifdef CONFIG_GPIOLIB
22
Thierry Redingc44eafd2017-11-07 19:15:45 +010023#ifdef CONFIG_GPIOLIB_IRQCHIP
24/**
25 * struct gpio_irq_chip - GPIO interrupt controller
26 */
27struct gpio_irq_chip {
28 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010029 * @chip:
30 *
31 * GPIO IRQ chip implementation, provided by GPIO driver.
32 */
33 struct irq_chip *chip;
34
35 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010036 * @domain:
37 *
38 * Interrupt translation domain; responsible for mapping between GPIO
39 * hwirq number and Linux IRQ number.
40 */
41 struct irq_domain *domain;
42
43 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010044 * @domain_ops:
45 *
46 * Table of interrupt domain operations for this IRQ chip.
47 */
48 const struct irq_domain_ops *domain_ops;
49
50 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010051 * @handler:
52 *
53 * The IRQ handler to use (often a predefined IRQ core function) for
54 * GPIO IRQs, provided by GPIO driver.
55 */
56 irq_flow_handler_t handler;
57
58 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010059 * @default_type:
60 *
61 * Default IRQ triggering type applied during GPIO driver
62 * initialization, provided by GPIO driver.
63 */
64 unsigned int default_type;
65
66 /**
Thierry Redingca9df052017-11-07 19:15:53 +010067 * @lock_key:
68 *
Andrew Lunn39c3fd52017-12-02 18:11:04 +010069 * Per GPIO IRQ chip lockdep classes.
Thierry Redingca9df052017-11-07 19:15:53 +010070 */
71 struct lock_class_key *lock_key;
Andrew Lunn39c3fd52017-12-02 18:11:04 +010072 struct lock_class_key *request_key;
Thierry Redingca9df052017-11-07 19:15:53 +010073
74 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010075 * @parent_handler:
76 *
77 * The interrupt handler for the GPIO chip's parent interrupts, may be
78 * NULL if the parent interrupts are nested rather than cascaded.
79 */
80 irq_flow_handler_t parent_handler;
81
82 /**
83 * @parent_handler_data:
84 *
85 * Data associated, and passed to, the handler for the parent
86 * interrupt.
87 */
88 void *parent_handler_data;
Thierry Reding39e5f092017-11-07 19:15:50 +010089
90 /**
91 * @num_parents:
92 *
93 * The number of interrupt parents of a GPIO chip.
94 */
95 unsigned int num_parents;
96
97 /**
Stephen Boyd3e779a22018-10-08 09:32:13 -070098 * @parent_irq:
99 *
100 * For use by gpiochip_set_cascaded_irqchip()
101 */
102 unsigned int parent_irq;
103
104 /**
Thierry Reding39e5f092017-11-07 19:15:50 +0100105 * @parents:
106 *
107 * A list of interrupt parents of a GPIO chip. This is owned by the
108 * driver, so the core will only reference this list, not modify it.
109 */
110 unsigned int *parents;
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100111
112 /**
Thierry Redinge0d89722017-11-07 19:15:54 +0100113 * @map:
114 *
115 * A list of interrupt parents for each line of a GPIO chip.
116 */
117 unsigned int *map;
118
119 /**
Thierry Reding60ed54c2017-11-07 19:15:57 +0100120 * @threaded:
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100121 *
Thierry Reding60ed54c2017-11-07 19:15:57 +0100122 * True if set the interrupt handling uses nested threads.
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100123 */
Thierry Reding60ed54c2017-11-07 19:15:57 +0100124 bool threaded;
Thierry Redingdc7b0382017-11-07 19:15:52 +0100125
126 /**
127 * @need_valid_mask:
128 *
129 * If set core allocates @valid_mask with all bits set to one.
130 */
131 bool need_valid_mask;
132
133 /**
134 * @valid_mask:
135 *
136 * If not %NULL holds bitmask of GPIOs which are valid to be included
137 * in IRQ domain of the chip.
138 */
139 unsigned long *valid_mask;
Thierry Reding8302cf52017-11-07 19:15:58 +0100140
141 /**
142 * @first:
143 *
144 * Required for static IRQ allocation. If set, irq_domain_add_simple()
145 * will allocate and map all IRQs during initialization.
146 */
147 unsigned int first;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100148};
Thierry Redingda80ff82017-11-07 19:15:46 +0100149
150static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
151{
152 return container_of(chip, struct gpio_irq_chip, chip);
153}
Thierry Redingc44eafd2017-11-07 19:15:45 +0100154#endif
155
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700156/**
157 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +0100158 * @label: a functional name for the GPIO device, such as a part
159 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +0200160 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +0100161 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700162 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700163 * @request: optional hook for chip-specific activation, such as
164 * enabling module power and clock; may sleep
165 * @free: optional hook for chip-specific deactivation, such as
166 * disabling module power and clock; may sleep
167 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
168 * (same as GPIOF_DIR_XXX), or negative error
169 * @direction_input: configures signal "offset" as input, or returns error
170 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200171 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200172 * @get_multiple: reads values for multiple signals defined by "mask" and
173 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700174 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100175 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300176 * @set_config: optional hook for all kinds of settings. Uses the same
177 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700178 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
179 * implementation may not sleep
180 * @dbg_show: optional routine to show contents in debugfs; default code
181 * will be used when this is omitted, but custom code can show extra
182 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200183 * @base: identifies the first GPIO number handled by this chip;
184 * or, if negative during registration, requests dynamic ID allocation.
185 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200186 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200187 * let gpiolib select the chip base in all possible cases. We want to
188 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700189 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
190 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700191 * @names: if set, must be an array of strings to use as alternative
192 * names for the GPIOs in this chip. Any entry in the array
193 * may be NULL if there is no alias for the GPIO, however the
194 * array must be @ngpio entries long. A name can include a single printk
195 * format specifier for an unsigned int. It is substituted by the actual
196 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100197 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200198 * must while accessing GPIO expander chips over I2C or SPI. This
199 * implies that if the chip supports IRQs, these IRQs need to be threaded
200 * as the chip access may sleep when e.g. reading out the IRQ status
201 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100202 * @read_reg: reader function for generic GPIO
203 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200204 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
205 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
206 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100207 * @reg_dat: data (in) register for generic GPIO
208 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600209 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100210 * @reg_dir: direction setting register for generic GPIO
Linus Walleijd799a4d2018-08-03 00:52:18 +0200211 * @bgpio_dir_inverted: indicates that the direction register is inverted
212 * (gpiolib private state variable)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100213 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
214 * <register width> * 8
215 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
216 * shadowed and real data registers writes together.
217 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
218 * safely.
219 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
220 * direction safely.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700221 *
222 * A gpio_chip can help platforms abstract various sources of GPIOs so
223 * they can all be accessed through a common programing interface.
224 * Example sources would be SOC controllers, FPGAs, multifunction
225 * chips, dedicated GPIO expanders, and so on.
226 *
227 * Each chip controls a number of signals, identified in method calls
228 * by "offset" values in the range 0..(@ngpio - 1). When those signals
229 * are referenced through calls like gpio_get_value(gpio), the offset
230 * is calculated by subtracting @base from the gpio number.
231 */
232struct gpio_chip {
233 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200234 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100235 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700236 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700237
238 int (*request)(struct gpio_chip *chip,
239 unsigned offset);
240 void (*free)(struct gpio_chip *chip,
241 unsigned offset);
242 int (*get_direction)(struct gpio_chip *chip,
243 unsigned offset);
244 int (*direction_input)(struct gpio_chip *chip,
245 unsigned offset);
246 int (*direction_output)(struct gpio_chip *chip,
247 unsigned offset, int value);
248 int (*get)(struct gpio_chip *chip,
249 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200250 int (*get_multiple)(struct gpio_chip *chip,
251 unsigned long *mask,
252 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700253 void (*set)(struct gpio_chip *chip,
254 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100255 void (*set_multiple)(struct gpio_chip *chip,
256 unsigned long *mask,
257 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300258 int (*set_config)(struct gpio_chip *chip,
259 unsigned offset,
260 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700261 int (*to_irq)(struct gpio_chip *chip,
262 unsigned offset);
263
264 void (*dbg_show)(struct seq_file *s,
265 struct gpio_chip *chip);
266 int base;
267 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700268 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100269 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700270
Linus Walleij0f4630f2015-12-04 14:02:58 +0100271#if IS_ENABLED(CONFIG_GPIO_GENERIC)
272 unsigned long (*read_reg)(void __iomem *reg);
273 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200274 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100275 void __iomem *reg_dat;
276 void __iomem *reg_set;
277 void __iomem *reg_clr;
278 void __iomem *reg_dir;
Linus Walleijd799a4d2018-08-03 00:52:18 +0200279 bool bgpio_dir_inverted;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100280 int bgpio_bits;
281 spinlock_t bgpio_lock;
282 unsigned long bgpio_data;
283 unsigned long bgpio_dir;
284#endif
285
Linus Walleij14250522014-03-25 10:40:18 +0100286#ifdef CONFIG_GPIOLIB_IRQCHIP
287 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200288 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100289 * to handle IRQs for most practical cases.
290 */
Thierry Redingc44eafd2017-11-07 19:15:45 +0100291
292 /**
293 * @irq:
294 *
295 * Integrates interrupt chip functionality with the GPIO chip. Can be
296 * used to handle IRQs for most practical cases.
297 */
298 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100299#endif
300
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700301 /**
302 * @need_valid_mask:
303 *
304 * If set core allocates @valid_mask with all bits set to one.
305 */
306 bool need_valid_mask;
307
308 /**
309 * @valid_mask:
310 *
311 * If not %NULL holds bitmask of GPIOs which are valid to be used
312 * from the chip.
313 */
314 unsigned long *valid_mask;
315
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700316#if defined(CONFIG_OF_GPIO)
317 /*
318 * If CONFIG_OF is enabled, then all GPIO controllers described in the
319 * device tree automatically may have an OF translation
320 */
Thierry Reding67049c52017-07-24 16:57:23 +0200321
322 /**
323 * @of_node:
324 *
325 * Pointer to a device tree node representing this GPIO controller.
326 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700327 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200328
329 /**
330 * @of_gpio_n_cells:
331 *
332 * Number of cells used to form the GPIO specifier.
333 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200334 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200335
336 /**
337 * @of_xlate:
338 *
339 * Callback to translate a device tree GPIO specifier into a chip-
340 * relative GPIO number and flags.
341 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700342 int (*of_xlate)(struct gpio_chip *gc,
343 const struct of_phandle_args *gpiospec, u32 *flags);
344#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700345};
346
347extern const char *gpiochip_is_requested(struct gpio_chip *chip,
348 unsigned offset);
349
350/* add/remove chips */
Thierry Reding959bc7b2017-11-07 19:15:59 +0100351extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100352 struct lock_class_key *lock_key,
353 struct lock_class_key *request_key);
Thierry Reding959bc7b2017-11-07 19:15:59 +0100354
355/**
356 * gpiochip_add_data() - register a gpio_chip
357 * @chip: the chip to register, with chip->base initialized
358 * @data: driver-private data associated with this chip
359 *
360 * Context: potentially before irqs will work
361 *
362 * When gpiochip_add_data() is called very early during boot, so that GPIOs
363 * can be freely used, the chip->parent device must be registered before
364 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
365 * for GPIOs will fail rudely.
366 *
367 * gpiochip_add_data() must only be called after gpiolib initialization,
368 * ie after core_initcall().
369 *
370 * If chip->base is negative, this requests dynamic assignment of
371 * a range of valid GPIOs.
372 *
373 * Returns:
374 * A negative errno if the chip can't be registered, such as because the
375 * chip->base is invalid or already associated with a different chip.
376 * Otherwise it returns zero as a success code.
377 */
378#ifdef CONFIG_LOCKDEP
379#define gpiochip_add_data(chip, data) ({ \
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100380 static struct lock_class_key lock_key; \
381 static struct lock_class_key request_key; \
382 gpiochip_add_data_with_key(chip, data, &lock_key, \
383 &request_key); \
Thierry Reding959bc7b2017-11-07 19:15:59 +0100384 })
385#else
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100386#define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
Thierry Reding959bc7b2017-11-07 19:15:59 +0100387#endif
388
Linus Walleijb08ea352015-12-03 15:14:13 +0100389static inline int gpiochip_add(struct gpio_chip *chip)
390{
391 return gpiochip_add_data(chip, NULL);
392}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200393extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530394extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
395 void *data);
396extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
397
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700398extern struct gpio_chip *gpiochip_find(void *data,
399 int (*match)(struct gpio_chip *chip, void *data));
400
401/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900402int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
403void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100404bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700405
Linus Walleij143b65d2016-02-16 15:41:42 +0100406/* Line status inquiry for drivers */
407bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
408bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
409
Charles Keepax05f479b2017-05-23 15:47:29 +0100410/* Sleep persistence inquiry for drivers */
411bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700412bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
Charles Keepax05f479b2017-05-23 15:47:29 +0100413
Linus Walleijb08ea352015-12-03 15:14:13 +0100414/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100415void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100416
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900417struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
418
Linus Walleij0f4630f2015-12-04 14:02:58 +0100419struct bgpio_pdata {
420 const char *label;
421 int base;
422 int ngpio;
423};
424
Arnd Bergmannc474e342016-01-09 22:16:42 +0100425#if IS_ENABLED(CONFIG_GPIO_GENERIC)
426
Linus Walleij0f4630f2015-12-04 14:02:58 +0100427int bgpio_init(struct gpio_chip *gc, struct device *dev,
428 unsigned long sz, void __iomem *dat, void __iomem *set,
429 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
430 unsigned long flags);
431
432#define BGPIOF_BIG_ENDIAN BIT(0)
433#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
434#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
435#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
436#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
437#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
438
439#endif
440
Linus Walleij14250522014-03-25 10:40:18 +0100441#ifdef CONFIG_GPIOLIB_IRQCHIP
442
Thierry Reding1b95b4e2017-11-07 19:15:55 +0100443int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
444 irq_hw_number_t hwirq);
445void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
446
Linus Walleij14250522014-03-25 10:40:18 +0100447void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
448 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200449 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100450 irq_flow_handler_t parent_handler);
451
Linus Walleijd245b3f2016-11-24 10:57:25 +0100452void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
453 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200454 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100455
Linus Walleij739e6f52017-01-11 13:37:07 +0100456int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
457 struct irq_chip *irqchip,
458 unsigned int first_irq,
459 irq_flow_handler_t handler,
460 unsigned int type,
Thierry Reding60ed54c2017-11-07 19:15:57 +0100461 bool threaded,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100462 struct lock_class_key *lock_key,
463 struct lock_class_key *request_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300464
Stephen Boyd64ff2c82018-01-09 17:58:46 -0800465bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
466 unsigned int offset);
467
Linus Walleij739e6f52017-01-11 13:37:07 +0100468#ifdef CONFIG_LOCKDEP
469
470/*
471 * Lockdep requires that each irqchip instance be created with a
472 * unique key so as to avoid unnecessary warnings. This upfront
473 * boilerplate static inlines provides such a key for each
474 * unique instance.
475 */
476static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
477 struct irq_chip *irqchip,
478 unsigned int first_irq,
479 irq_flow_handler_t handler,
480 unsigned int type)
481{
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100482 static struct lock_class_key lock_key;
483 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100484
485 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100486 handler, type, false,
487 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100488}
489
Linus Walleijd245b3f2016-11-24 10:57:25 +0100490static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
491 struct irq_chip *irqchip,
492 unsigned int first_irq,
493 irq_flow_handler_t handler,
494 unsigned int type)
495{
Linus Walleij739e6f52017-01-11 13:37:07 +0100496
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100497 static struct lock_class_key lock_key;
498 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100499
500 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100501 handler, type, true,
502 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100503}
504#else
505static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
506 struct irq_chip *irqchip,
507 unsigned int first_irq,
508 irq_flow_handler_t handler,
509 unsigned int type)
510{
511 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100512 handler, type, false, NULL, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100513}
514
Linus Walleij739e6f52017-01-11 13:37:07 +0100515static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
516 struct irq_chip *irqchip,
517 unsigned int first_irq,
518 irq_flow_handler_t handler,
519 unsigned int type)
520{
521 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100522 handler, type, true, NULL, NULL);
Linus Walleij739e6f52017-01-11 13:37:07 +0100523}
524#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100525
Paul Bolle7d75a872014-09-05 13:09:25 +0200526#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100527
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200528int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
529void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300530int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
531 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200532
Linus Walleij964cb342015-03-18 01:56:17 +0100533#ifdef CONFIG_PINCTRL
534
535/**
536 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200537 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100538 * @pctldev: pinctrl device which handles corresponding pins
539 * @range: actual range of pins controlled by a gpio controller
540 */
Linus Walleij964cb342015-03-18 01:56:17 +0100541struct gpio_pin_range {
542 struct list_head node;
543 struct pinctrl_dev *pctldev;
544 struct pinctrl_gpio_range range;
545};
546
547int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
548 unsigned int gpio_offset, unsigned int pin_offset,
549 unsigned int npins);
550int gpiochip_add_pingroup_range(struct gpio_chip *chip,
551 struct pinctrl_dev *pctldev,
552 unsigned int gpio_offset, const char *pin_group);
553void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
554
555#else
556
557static inline int
558gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
559 unsigned int gpio_offset, unsigned int pin_offset,
560 unsigned int npins)
561{
562 return 0;
563}
564static inline int
565gpiochip_add_pingroup_range(struct gpio_chip *chip,
566 struct pinctrl_dev *pctldev,
567 unsigned int gpio_offset, const char *pin_group)
568{
569 return 0;
570}
571
572static inline void
573gpiochip_remove_pin_ranges(struct gpio_chip *chip)
574{
575}
576
577#endif /* CONFIG_PINCTRL */
578
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700579struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
580 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700581void gpiochip_free_own_desc(struct gpio_desc *desc);
582
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900583#else /* CONFIG_GPIOLIB */
584
585static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
586{
587 /* GPIO can never have been requested */
588 WARN_ON(1);
589 return ERR_PTR(-ENODEV);
590}
591
592#endif /* CONFIG_GPIOLIB */
593
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700594#endif