blob: 0a3fdd4d9d8d993e9e39f5bcfae64109a5fb2302 [file] [log] [blame]
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07001#ifndef __LINUX_GPIO_DRIVER_H
2#define __LINUX_GPIO_DRIVER_H
3
Linus Walleijff2b1352015-10-20 11:10:38 +02004#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07005#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01006#include <linux/irq.h>
7#include <linux/irqchip/chained_irq.h>
8#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +03009#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010010#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030011#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070012
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090014struct of_phandle_args;
15struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110016struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020017struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040018struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070019
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090020#ifdef CONFIG_GPIOLIB
21
Thierry Redingc44eafd2017-11-07 19:15:45 +010022#ifdef CONFIG_GPIOLIB_IRQCHIP
23/**
24 * struct gpio_irq_chip - GPIO interrupt controller
25 */
26struct gpio_irq_chip {
27 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010028 * @chip:
29 *
30 * GPIO IRQ chip implementation, provided by GPIO driver.
31 */
32 struct irq_chip *chip;
33
34 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010035 * @domain:
36 *
37 * Interrupt translation domain; responsible for mapping between GPIO
38 * hwirq number and Linux IRQ number.
39 */
40 struct irq_domain *domain;
41
42 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010043 * @domain_ops:
44 *
45 * Table of interrupt domain operations for this IRQ chip.
46 */
47 const struct irq_domain_ops *domain_ops;
48
49 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010050 * @handler:
51 *
52 * The IRQ handler to use (often a predefined IRQ core function) for
53 * GPIO IRQs, provided by GPIO driver.
54 */
55 irq_flow_handler_t handler;
56
57 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010058 * @default_type:
59 *
60 * Default IRQ triggering type applied during GPIO driver
61 * initialization, provided by GPIO driver.
62 */
63 unsigned int default_type;
64
65 /**
Thierry Redingca9df052017-11-07 19:15:53 +010066 * @lock_key:
67 *
68 * Per GPIO IRQ chip lockdep class.
69 */
70 struct lock_class_key *lock_key;
71
72 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010073 * @parent_handler:
74 *
75 * The interrupt handler for the GPIO chip's parent interrupts, may be
76 * NULL if the parent interrupts are nested rather than cascaded.
77 */
78 irq_flow_handler_t parent_handler;
79
80 /**
81 * @parent_handler_data:
82 *
83 * Data associated, and passed to, the handler for the parent
84 * interrupt.
85 */
86 void *parent_handler_data;
Thierry Reding39e5f092017-11-07 19:15:50 +010087
88 /**
89 * @num_parents:
90 *
91 * The number of interrupt parents of a GPIO chip.
92 */
93 unsigned int num_parents;
94
95 /**
96 * @parents:
97 *
98 * A list of interrupt parents of a GPIO chip. This is owned by the
99 * driver, so the core will only reference this list, not modify it.
100 */
101 unsigned int *parents;
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100102
103 /**
Thierry Redinge0d89722017-11-07 19:15:54 +0100104 * @map:
105 *
106 * A list of interrupt parents for each line of a GPIO chip.
107 */
108 unsigned int *map;
109
110 /**
Thierry Reding60ed54c2017-11-07 19:15:57 +0100111 * @threaded:
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100112 *
Thierry Reding60ed54c2017-11-07 19:15:57 +0100113 * True if set the interrupt handling uses nested threads.
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100114 */
Thierry Reding60ed54c2017-11-07 19:15:57 +0100115 bool threaded;
Thierry Redingdc7b0382017-11-07 19:15:52 +0100116
117 /**
118 * @need_valid_mask:
119 *
120 * If set core allocates @valid_mask with all bits set to one.
121 */
122 bool need_valid_mask;
123
124 /**
125 * @valid_mask:
126 *
127 * If not %NULL holds bitmask of GPIOs which are valid to be included
128 * in IRQ domain of the chip.
129 */
130 unsigned long *valid_mask;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100131};
Thierry Redingda80ff82017-11-07 19:15:46 +0100132
133static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
134{
135 return container_of(chip, struct gpio_irq_chip, chip);
136}
Thierry Redingc44eafd2017-11-07 19:15:45 +0100137#endif
138
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700139/**
140 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +0100141 * @label: a functional name for the GPIO device, such as a part
142 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +0200143 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +0100144 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700145 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700146 * @request: optional hook for chip-specific activation, such as
147 * enabling module power and clock; may sleep
148 * @free: optional hook for chip-specific deactivation, such as
149 * disabling module power and clock; may sleep
150 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
151 * (same as GPIOF_DIR_XXX), or negative error
152 * @direction_input: configures signal "offset" as input, or returns error
153 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200154 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200155 * @get_multiple: reads values for multiple signals defined by "mask" and
156 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700157 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100158 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300159 * @set_config: optional hook for all kinds of settings. Uses the same
160 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700161 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
162 * implementation may not sleep
163 * @dbg_show: optional routine to show contents in debugfs; default code
164 * will be used when this is omitted, but custom code can show extra
165 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200166 * @base: identifies the first GPIO number handled by this chip;
167 * or, if negative during registration, requests dynamic ID allocation.
168 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200169 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200170 * let gpiolib select the chip base in all possible cases. We want to
171 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700172 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
173 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700174 * @names: if set, must be an array of strings to use as alternative
175 * names for the GPIOs in this chip. Any entry in the array
176 * may be NULL if there is no alias for the GPIO, however the
177 * array must be @ngpio entries long. A name can include a single printk
178 * format specifier for an unsigned int. It is substituted by the actual
179 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100180 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200181 * must while accessing GPIO expander chips over I2C or SPI. This
182 * implies that if the chip supports IRQs, these IRQs need to be threaded
183 * as the chip access may sleep when e.g. reading out the IRQ status
184 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100185 * @read_reg: reader function for generic GPIO
186 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200187 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
188 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
189 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100190 * @reg_dat: data (in) register for generic GPIO
191 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600192 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100193 * @reg_dir: direction setting register for generic GPIO
194 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
195 * <register width> * 8
196 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
197 * shadowed and real data registers writes together.
198 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
199 * safely.
200 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
201 * direction safely.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700202 *
203 * A gpio_chip can help platforms abstract various sources of GPIOs so
204 * they can all be accessed through a common programing interface.
205 * Example sources would be SOC controllers, FPGAs, multifunction
206 * chips, dedicated GPIO expanders, and so on.
207 *
208 * Each chip controls a number of signals, identified in method calls
209 * by "offset" values in the range 0..(@ngpio - 1). When those signals
210 * are referenced through calls like gpio_get_value(gpio), the offset
211 * is calculated by subtracting @base from the gpio number.
212 */
213struct gpio_chip {
214 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200215 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100216 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700217 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700218
219 int (*request)(struct gpio_chip *chip,
220 unsigned offset);
221 void (*free)(struct gpio_chip *chip,
222 unsigned offset);
223 int (*get_direction)(struct gpio_chip *chip,
224 unsigned offset);
225 int (*direction_input)(struct gpio_chip *chip,
226 unsigned offset);
227 int (*direction_output)(struct gpio_chip *chip,
228 unsigned offset, int value);
229 int (*get)(struct gpio_chip *chip,
230 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200231 int (*get_multiple)(struct gpio_chip *chip,
232 unsigned long *mask,
233 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700234 void (*set)(struct gpio_chip *chip,
235 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100236 void (*set_multiple)(struct gpio_chip *chip,
237 unsigned long *mask,
238 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300239 int (*set_config)(struct gpio_chip *chip,
240 unsigned offset,
241 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700242 int (*to_irq)(struct gpio_chip *chip,
243 unsigned offset);
244
245 void (*dbg_show)(struct seq_file *s,
246 struct gpio_chip *chip);
247 int base;
248 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700249 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100250 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700251
Linus Walleij0f4630f2015-12-04 14:02:58 +0100252#if IS_ENABLED(CONFIG_GPIO_GENERIC)
253 unsigned long (*read_reg)(void __iomem *reg);
254 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200255 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100256 void __iomem *reg_dat;
257 void __iomem *reg_set;
258 void __iomem *reg_clr;
259 void __iomem *reg_dir;
260 int bgpio_bits;
261 spinlock_t bgpio_lock;
262 unsigned long bgpio_data;
263 unsigned long bgpio_dir;
264#endif
265
Linus Walleij14250522014-03-25 10:40:18 +0100266#ifdef CONFIG_GPIOLIB_IRQCHIP
267 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200268 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100269 * to handle IRQs for most practical cases.
270 */
Thierry Redingc44eafd2017-11-07 19:15:45 +0100271
272 /**
273 * @irq:
274 *
275 * Integrates interrupt chip functionality with the GPIO chip. Can be
276 * used to handle IRQs for most practical cases.
277 */
278 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100279#endif
280
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700281#if defined(CONFIG_OF_GPIO)
282 /*
283 * If CONFIG_OF is enabled, then all GPIO controllers described in the
284 * device tree automatically may have an OF translation
285 */
Thierry Reding67049c52017-07-24 16:57:23 +0200286
287 /**
288 * @of_node:
289 *
290 * Pointer to a device tree node representing this GPIO controller.
291 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700292 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200293
294 /**
295 * @of_gpio_n_cells:
296 *
297 * Number of cells used to form the GPIO specifier.
298 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200299 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200300
301 /**
302 * @of_xlate:
303 *
304 * Callback to translate a device tree GPIO specifier into a chip-
305 * relative GPIO number and flags.
306 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700307 int (*of_xlate)(struct gpio_chip *gc,
308 const struct of_phandle_args *gpiospec, u32 *flags);
309#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700310};
311
312extern const char *gpiochip_is_requested(struct gpio_chip *chip,
313 unsigned offset);
314
315/* add/remove chips */
Linus Walleijb08ea352015-12-03 15:14:13 +0100316extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
317static inline int gpiochip_add(struct gpio_chip *chip)
318{
319 return gpiochip_add_data(chip, NULL);
320}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200321extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530322extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
323 void *data);
324extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
325
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700326extern struct gpio_chip *gpiochip_find(void *data,
327 int (*match)(struct gpio_chip *chip, void *data));
328
329/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900330int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
331void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100332bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700333
Linus Walleij143b65d2016-02-16 15:41:42 +0100334/* Line status inquiry for drivers */
335bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
336bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
337
Charles Keepax05f479b2017-05-23 15:47:29 +0100338/* Sleep persistence inquiry for drivers */
339bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
340
Linus Walleijb08ea352015-12-03 15:14:13 +0100341/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100342void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100343
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900344struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
345
Linus Walleij0f4630f2015-12-04 14:02:58 +0100346struct bgpio_pdata {
347 const char *label;
348 int base;
349 int ngpio;
350};
351
Arnd Bergmannc474e342016-01-09 22:16:42 +0100352#if IS_ENABLED(CONFIG_GPIO_GENERIC)
353
Linus Walleij0f4630f2015-12-04 14:02:58 +0100354int bgpio_init(struct gpio_chip *gc, struct device *dev,
355 unsigned long sz, void __iomem *dat, void __iomem *set,
356 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
357 unsigned long flags);
358
359#define BGPIOF_BIG_ENDIAN BIT(0)
360#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
361#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
362#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
363#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
364#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
365
366#endif
367
Linus Walleij14250522014-03-25 10:40:18 +0100368#ifdef CONFIG_GPIOLIB_IRQCHIP
369
Thierry Reding1b95b4e2017-11-07 19:15:55 +0100370int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
371 irq_hw_number_t hwirq);
372void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
373
Linus Walleij14250522014-03-25 10:40:18 +0100374void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
375 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200376 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100377 irq_flow_handler_t parent_handler);
378
Linus Walleijd245b3f2016-11-24 10:57:25 +0100379void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
380 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200381 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100382
Linus Walleij739e6f52017-01-11 13:37:07 +0100383int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
384 struct irq_chip *irqchip,
385 unsigned int first_irq,
386 irq_flow_handler_t handler,
387 unsigned int type,
Thierry Reding60ed54c2017-11-07 19:15:57 +0100388 bool threaded,
Linus Walleij739e6f52017-01-11 13:37:07 +0100389 struct lock_class_key *lock_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300390
Linus Walleij739e6f52017-01-11 13:37:07 +0100391#ifdef CONFIG_LOCKDEP
392
393/*
394 * Lockdep requires that each irqchip instance be created with a
395 * unique key so as to avoid unnecessary warnings. This upfront
396 * boilerplate static inlines provides such a key for each
397 * unique instance.
398 */
399static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
400 struct irq_chip *irqchip,
401 unsigned int first_irq,
402 irq_flow_handler_t handler,
403 unsigned int type)
404{
405 static struct lock_class_key key;
406
407 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
408 handler, type, false, &key);
409}
410
Linus Walleijd245b3f2016-11-24 10:57:25 +0100411static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
412 struct irq_chip *irqchip,
413 unsigned int first_irq,
414 irq_flow_handler_t handler,
415 unsigned int type)
416{
Linus Walleij739e6f52017-01-11 13:37:07 +0100417
418 static struct lock_class_key key;
419
420 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
421 handler, type, true, &key);
422}
423#else
424static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
425 struct irq_chip *irqchip,
426 unsigned int first_irq,
427 irq_flow_handler_t handler,
428 unsigned int type)
429{
430 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
431 handler, type, false, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100432}
433
Linus Walleij739e6f52017-01-11 13:37:07 +0100434static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
435 struct irq_chip *irqchip,
436 unsigned int first_irq,
437 irq_flow_handler_t handler,
438 unsigned int type)
439{
440 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
441 handler, type, true, NULL);
442}
443#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100444
Paul Bolle7d75a872014-09-05 13:09:25 +0200445#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100446
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200447int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
448void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300449int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
450 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200451
Linus Walleij964cb342015-03-18 01:56:17 +0100452#ifdef CONFIG_PINCTRL
453
454/**
455 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200456 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100457 * @pctldev: pinctrl device which handles corresponding pins
458 * @range: actual range of pins controlled by a gpio controller
459 */
Linus Walleij964cb342015-03-18 01:56:17 +0100460struct gpio_pin_range {
461 struct list_head node;
462 struct pinctrl_dev *pctldev;
463 struct pinctrl_gpio_range range;
464};
465
466int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
467 unsigned int gpio_offset, unsigned int pin_offset,
468 unsigned int npins);
469int gpiochip_add_pingroup_range(struct gpio_chip *chip,
470 struct pinctrl_dev *pctldev,
471 unsigned int gpio_offset, const char *pin_group);
472void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
473
474#else
475
476static inline int
477gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
478 unsigned int gpio_offset, unsigned int pin_offset,
479 unsigned int npins)
480{
481 return 0;
482}
483static inline int
484gpiochip_add_pingroup_range(struct gpio_chip *chip,
485 struct pinctrl_dev *pctldev,
486 unsigned int gpio_offset, const char *pin_group)
487{
488 return 0;
489}
490
491static inline void
492gpiochip_remove_pin_ranges(struct gpio_chip *chip)
493{
494}
495
496#endif /* CONFIG_PINCTRL */
497
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700498struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
499 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700500void gpiochip_free_own_desc(struct gpio_desc *desc);
501
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900502#else /* CONFIG_GPIOLIB */
503
504static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
505{
506 /* GPIO can never have been requested */
507 WARN_ON(1);
508 return ERR_PTR(-ENODEV);
509}
510
511#endif /* CONFIG_GPIOLIB */
512
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700513#endif