blob: 9e971fffeb6a3e642da56b971ff00aaa2586373d [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020016#include <linux/msi.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Keith Buschc4eed622018-09-20 10:27:11 -060036DEFINE_MUTEX(pci_slot_mutex);
37
Alan Stern00240c32009-04-27 13:33:16 -040038const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
40};
41EXPORT_SYMBOL_GPL(pci_power_names);
42
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010043int isa_dma_bridge_buggy;
44EXPORT_SYMBOL(isa_dma_bridge_buggy);
45
46int pci_pci_problems;
47EXPORT_SYMBOL(pci_pci_problems);
48
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000049unsigned int pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010050
Matthew Garrettdf17e622010-10-04 14:22:29 -040051static void pci_pme_list_scan(struct work_struct *work);
52
53static LIST_HEAD(pci_pme_list);
54static DEFINE_MUTEX(pci_pme_list_mutex);
55static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
56
57struct pci_pme_device {
58 struct list_head list;
59 struct pci_dev *dev;
60};
61
62#define PME_TIMEOUT 1000 /* How long between PME checks */
63
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010064static void pci_dev_d3_sleep(struct pci_dev *dev)
65{
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000066 unsigned int delay = dev->d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010067
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000068 if (delay < pci_pm_d3hot_delay)
69 delay = pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010070
Adrian Hunter50b2b542017-03-14 15:21:58 +020071 if (delay)
72 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010073}
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Jeff Garzik32a2eea2007-10-11 16:57:27 -040075#ifdef CONFIG_PCI_DOMAINS
76int pci_domains_supported = 1;
77#endif
78
Atsushi Nemoto4516a612007-02-05 16:36:06 -080079#define DEFAULT_CARDBUS_IO_SIZE (256)
80#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81/* pci=cbmemsize=nnM,cbiosize=nn can override this */
82unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
84
Eric W. Biederman28760482009-09-09 14:09:24 -070085#define DEFAULT_HOTPLUG_IO_SIZE (256)
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000086#define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
87#define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
88/* hpiosize=nn can override this */
Eric W. Biederman28760482009-09-09 14:09:24 -070089unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000090/*
91 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
92 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
93 * pci=hpmemsize=nnM overrides both
94 */
95unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
96unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
Eric W. Biederman28760482009-09-09 14:09:24 -070097
Keith Busche16b4662016-07-21 21:40:28 -060098#define DEFAULT_HOTPLUG_BUS_SIZE 1
99unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
100
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400101
102/* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
103#ifdef CONFIG_PCIE_BUS_TUNE_OFF
104enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
105#elif defined CONFIG_PCIE_BUS_SAFE
106enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
107#elif defined CONFIG_PCIE_BUS_PERFORMANCE
108enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
109#elif defined CONFIG_PCIE_BUS_PEER2PEER
110enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
111#else
Keith Busch27d868b2015-08-24 08:48:16 -0500112enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400113#endif
Jon Masonb03e7492011-07-20 15:20:54 -0500114
Jesse Barnesac1aa472009-10-26 13:20:44 -0700115/*
116 * The default CLS is used if arch didn't set CLS explicitly and not
117 * all pci devices agree on the same value. Arch can override either
118 * the dfl or actual value as it sees fit. Don't forget this is
119 * measured in 32-bit words, not bytes.
120 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500121u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700122u8 pci_cache_line_size;
123
Myron Stowe96c55902011-10-28 15:48:38 -0600124/*
125 * If we set up a device for bus mastering, we need to check the latency
126 * timer as certain BIOSes forget to set it properly.
127 */
128unsigned int pcibios_max_latency = 255;
129
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100130/* If set, the PCIe ARI capability will not be used. */
131static bool pcie_ari_disabled;
132
Gil Kupfercef74402018-05-10 17:56:02 -0500133/* If set, the PCIe ATS capability will not be used. */
134static bool pcie_ats_disabled;
135
Sinan Kaya11eb0e0e2018-06-04 22:16:09 -0400136/* If set, the PCI config space of each device is printed during boot. */
137bool pci_early_dump;
138
Gil Kupfercef74402018-05-10 17:56:02 -0500139bool pci_ats_disabled(void)
140{
141 return pcie_ats_disabled;
142}
Will Deacon1a373a72019-12-19 12:03:40 +0000143EXPORT_SYMBOL_GPL(pci_ats_disabled);
Gil Kupfercef74402018-05-10 17:56:02 -0500144
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300145/* Disable bridge_d3 for all PCIe ports */
146static bool pci_bridge_d3_disable;
147/* Force bridge_d3 for all PCIe ports */
148static bool pci_bridge_d3_force;
149
150static int __init pcie_port_pm_setup(char *str)
151{
152 if (!strcmp(str, "off"))
153 pci_bridge_d3_disable = true;
154 else if (!strcmp(str, "force"))
155 pci_bridge_d3_force = true;
156 return 1;
157}
158__setup("pcie_port_pm=", pcie_port_pm_setup);
159
Sinan Kayaa2758b62018-02-27 14:14:10 -0600160/* Time to wait after a reset for device to become responsive */
161#define PCIE_RESET_READY_POLL_MS 60000
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/**
164 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
165 * @bus: pointer to PCI bus structure to search
166 *
167 * Given a PCI bus, returns the highest PCI bus number present in the set
168 * including the given PCI bus and its list of child PCI buses.
169 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400170unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800172 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 unsigned char max, n;
174
Yinghai Lub918c622012-05-17 18:51:11 -0700175 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800176 list_for_each_entry(tmp, &bus->children, node) {
177 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400178 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 max = n;
180 }
181 return max;
182}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800183EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Heiner Kallweitec5d9e82020-02-29 23:24:23 +0100185/**
186 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
187 * @pdev: the PCI device
188 *
189 * Returns error bits set in PCI_STATUS and clears them.
190 */
191int pci_status_get_and_clear_errors(struct pci_dev *pdev)
192{
193 u16 status;
194 int ret;
195
196 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
197 if (ret != PCIBIOS_SUCCESSFUL)
198 return -EIO;
199
200 status &= PCI_STATUS_ERROR_BITS;
201 if (status)
202 pci_write_config_word(pdev, PCI_STATUS, status);
203
204 return status;
205}
206EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
207
Andrew Morton1684f5d2008-12-01 14:30:30 -0800208#ifdef CONFIG_HAS_IOMEM
209void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
210{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500211 struct resource *res = &pdev->resource[bar];
212
Andrew Morton1684f5d2008-12-01 14:30:30 -0800213 /*
214 * Make sure the BAR is actually a memory resource, not an IO resource
215 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500216 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600217 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800218 return NULL;
219 }
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100220 return ioremap(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800221}
222EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700223
224void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
225{
226 /*
227 * Make sure the BAR is actually a memory resource, not an IO resource
228 */
229 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
230 WARN_ON(1);
231 return NULL;
232 }
233 return ioremap_wc(pci_resource_start(pdev, bar),
234 pci_resource_len(pdev, bar));
235}
236EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800237#endif
238
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600239/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600240 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600241 * @dev: the PCI device to test
242 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600243 * @endptr: pointer to the string after the match
244 *
245 * Test if a string (typically from a kernel parameter) formatted as a
246 * path of device/function addresses matches a PCI device. The string must
247 * be of the form:
248 *
249 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
250 *
251 * A path for a device can be obtained using 'lspci -t'. Using a path
252 * is more robust against bus renumbering than using only a single bus,
253 * device and function address.
254 *
255 * Returns 1 if the string matches the device, 0 if it does not and
256 * a negative error code if it fails to parse the string.
257 */
258static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
259 const char **endptr)
260{
261 int ret;
262 int seg, bus, slot, func;
263 char *wpath, *p;
264 char end;
265
266 *endptr = strchrnul(path, ';');
267
268 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
269 if (!wpath)
270 return -ENOMEM;
271
272 while (1) {
273 p = strrchr(wpath, '/');
274 if (!p)
275 break;
276 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
277 if (ret != 2) {
278 ret = -EINVAL;
279 goto free_and_exit;
280 }
281
282 if (dev->devfn != PCI_DEVFN(slot, func)) {
283 ret = 0;
284 goto free_and_exit;
285 }
286
287 /*
288 * Note: we don't need to get a reference to the upstream
289 * bridge because we hold a reference to the top level
290 * device which should hold a reference to the bridge,
291 * and so on.
292 */
293 dev = pci_upstream_bridge(dev);
294 if (!dev) {
295 ret = 0;
296 goto free_and_exit;
297 }
298
299 *p = 0;
300 }
301
302 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
303 &func, &end);
304 if (ret != 4) {
305 seg = 0;
306 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
307 if (ret != 3) {
308 ret = -EINVAL;
309 goto free_and_exit;
310 }
311 }
312
313 ret = (seg == pci_domain_nr(dev->bus) &&
314 bus == dev->bus->number &&
315 dev->devfn == PCI_DEVFN(slot, func));
316
317free_and_exit:
318 kfree(wpath);
319 return ret;
320}
321
322/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600323 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600324 * @dev: the PCI device to test
325 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600326 * @endptr: pointer to the string after the match
327 *
328 * Test if a string (typically from a kernel parameter) matches a specified
329 * PCI device. The string may be of one of the following formats:
330 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600331 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600332 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
333 *
334 * The first format specifies a PCI bus/device/function address which
335 * may change if new hardware is inserted, if motherboard firmware changes,
336 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600337 * left unspecified, it is taken to be 0. In order to be robust against
338 * bus renumbering issues, a path of PCI device/function numbers may be used
339 * to address the specific device. The path for a device can be determined
340 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600341 *
342 * The second format matches devices using IDs in the configuration
343 * space which may match multiple devices in the system. A value of 0
344 * for any field will match all devices. (Note: this differs from
345 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
346 * legacy reasons and convenience so users don't have to specify
347 * FFFFFFFFs on the command line.)
348 *
349 * Returns 1 if the string matches the device, 0 if it does not and
350 * a negative error code if the string cannot be parsed.
351 */
352static int pci_dev_str_match(struct pci_dev *dev, const char *p,
353 const char **endptr)
354{
355 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600356 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600357 unsigned short vendor, device, subsystem_vendor, subsystem_device;
358
359 if (strncmp(p, "pci:", 4) == 0) {
360 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
361 p += 4;
362 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
363 &subsystem_vendor, &subsystem_device, &count);
364 if (ret != 4) {
365 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
366 if (ret != 2)
367 return -EINVAL;
368
369 subsystem_vendor = 0;
370 subsystem_device = 0;
371 }
372
373 p += count;
374
375 if ((!vendor || vendor == dev->vendor) &&
376 (!device || device == dev->device) &&
377 (!subsystem_vendor ||
378 subsystem_vendor == dev->subsystem_vendor) &&
379 (!subsystem_device ||
380 subsystem_device == dev->subsystem_device))
381 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600382 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600383 /*
384 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600385 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600386 */
387 ret = pci_dev_str_match_path(dev, p, &p);
388 if (ret < 0)
389 return ret;
390 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600391 goto found;
392 }
393
394 *endptr = p;
395 return 0;
396
397found:
398 *endptr = p;
399 return 1;
400}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100401
402static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
403 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700404{
405 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700406 u16 ent;
407
408 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700409
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100410 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700411 if (pos < 0x40)
412 break;
413 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700414 pci_bus_read_config_word(bus, devfn, pos, &ent);
415
416 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700417 if (id == 0xff)
418 break;
419 if (id == cap)
420 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700421 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700422 }
423 return 0;
424}
425
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100426static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
427 u8 pos, int cap)
428{
429 int ttl = PCI_FIND_CAP_TTL;
430
431 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
432}
433
Roland Dreier24a4e372005-10-28 17:35:34 -0700434int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
435{
436 return __pci_find_next_cap(dev->bus, dev->devfn,
437 pos + PCI_CAP_LIST_NEXT, cap);
438}
439EXPORT_SYMBOL_GPL(pci_find_next_capability);
440
Michael Ellermand3bac112006-11-22 18:26:16 +1100441static int __pci_bus_find_cap_start(struct pci_bus *bus,
442 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443{
444 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
447 if (!(status & PCI_STATUS_CAP_LIST))
448 return 0;
449
450 switch (hdr_type) {
451 case PCI_HEADER_TYPE_NORMAL:
452 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100453 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100455 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100457
458 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
461/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700462 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 * @dev: PCI device to query
464 * @cap: capability code
465 *
466 * Tell if a device supports a given PCI capability.
467 * Returns the address of the requested capability structure within the
468 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600469 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700471 * %PCI_CAP_ID_PM Power Management
472 * %PCI_CAP_ID_AGP Accelerated Graphics Port
473 * %PCI_CAP_ID_VPD Vital Product Data
474 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700476 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 * %PCI_CAP_ID_PCIX PCI-X
478 * %PCI_CAP_ID_EXP PCI Express
479 */
480int pci_find_capability(struct pci_dev *dev, int cap)
481{
Michael Ellermand3bac112006-11-22 18:26:16 +1100482 int pos;
483
484 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
485 if (pos)
486 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
487
488 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600490EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700493 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600494 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600496 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600498 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700499 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 *
501 * Returns the address of the requested capability structure within the
502 * device's PCI configuration space or 0 in case the device does not
503 * support it.
504 */
505int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
506{
Michael Ellermand3bac112006-11-22 18:26:16 +1100507 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 u8 hdr_type;
509
510 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
511
Michael Ellermand3bac112006-11-22 18:26:16 +1100512 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
513 if (pos)
514 pos = __pci_find_next_cap(bus, devfn, pos, cap);
515
516 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600518EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600521 * pci_find_next_ext_capability - Find an extended capability
522 * @dev: PCI device to query
523 * @start: address at which to start looking (0 to start at beginning of list)
524 * @cap: capability code
525 *
526 * Returns the address of the next matching extended capability structure
527 * within the device's PCI configuration space or 0 if the device does
528 * not support it. Some capabilities can occur several times, e.g., the
529 * vendor-specific capability, and this provides a way to find them all.
530 */
531int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
532{
533 u32 header;
534 int ttl;
535 int pos = PCI_CFG_SPACE_SIZE;
536
537 /* minimum 8 bytes per capability */
538 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
539
540 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
541 return 0;
542
543 if (start)
544 pos = start;
545
546 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
547 return 0;
548
549 /*
550 * If we have no capabilities, this is indicated by cap ID,
551 * cap version and next pointer all being 0.
552 */
553 if (header == 0)
554 return 0;
555
556 while (ttl-- > 0) {
557 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
558 return pos;
559
560 pos = PCI_EXT_CAP_NEXT(header);
561 if (pos < PCI_CFG_SPACE_SIZE)
562 break;
563
564 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
565 break;
566 }
567
568 return 0;
569}
570EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
571
572/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 * pci_find_ext_capability - Find an extended capability
574 * @dev: PCI device to query
575 * @cap: capability code
576 *
577 * Returns the address of the requested extended capability structure
578 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600579 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 *
581 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
582 * %PCI_EXT_CAP_ID_VC Virtual Channel
583 * %PCI_EXT_CAP_ID_DSN Device Serial Number
584 * %PCI_EXT_CAP_ID_PWR Power Budgeting
585 */
586int pci_find_ext_capability(struct pci_dev *dev, int cap)
587{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600588 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
Brice Goglin3a720d72006-05-23 06:10:01 -0400590EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Jacob Keller70c09232020-03-02 18:25:00 -0800592/**
593 * pci_get_dsn - Read and return the 8-byte Device Serial Number
594 * @dev: PCI device to query
595 *
596 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
597 * Number.
598 *
599 * Returns the DSN, or zero if the capability does not exist.
600 */
601u64 pci_get_dsn(struct pci_dev *dev)
602{
603 u32 dword;
604 u64 dsn;
605 int pos;
606
607 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
608 if (!pos)
609 return 0;
610
611 /*
612 * The Device Serial Number is two dwords offset 4 bytes from the
613 * capability position. The specification says that the first dword is
614 * the lower half, and the second dword is the upper half.
615 */
616 pos += 4;
617 pci_read_config_dword(dev, pos, &dword);
618 dsn = (u64)dword;
619 pci_read_config_dword(dev, pos + 4, &dword);
620 dsn |= ((u64)dword) << 32;
621
622 return dsn;
623}
624EXPORT_SYMBOL_GPL(pci_get_dsn);
625
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100626static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
627{
628 int rc, ttl = PCI_FIND_CAP_TTL;
629 u8 cap, mask;
630
631 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
632 mask = HT_3BIT_CAP_MASK;
633 else
634 mask = HT_5BIT_CAP_MASK;
635
636 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
637 PCI_CAP_ID_HT, &ttl);
638 while (pos) {
639 rc = pci_read_config_byte(dev, pos + 3, &cap);
640 if (rc != PCIBIOS_SUCCESSFUL)
641 return 0;
642
643 if ((cap & mask) == ht_cap)
644 return pos;
645
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800646 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
647 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100648 PCI_CAP_ID_HT, &ttl);
649 }
650
651 return 0;
652}
653/**
654 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
655 * @dev: PCI device to query
656 * @pos: Position from which to continue searching
657 * @ht_cap: Hypertransport capability code
658 *
659 * To be used in conjunction with pci_find_ht_capability() to search for
660 * all capabilities matching @ht_cap. @pos should always be a value returned
661 * from pci_find_ht_capability().
662 *
663 * NB. To be 100% safe against broken PCI devices, the caller should take
664 * steps to avoid an infinite loop.
665 */
666int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
667{
668 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
669}
670EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
671
672/**
673 * pci_find_ht_capability - query a device's Hypertransport capabilities
674 * @dev: PCI device to query
675 * @ht_cap: Hypertransport capability code
676 *
677 * Tell if a device supports a given Hypertransport capability.
678 * Returns an address within the device's PCI configuration space
679 * or 0 in case the device does not support the request capability.
680 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
681 * which has a Hypertransport capability matching @ht_cap.
682 */
683int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
684{
685 int pos;
686
687 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
688 if (pos)
689 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
690
691 return pos;
692}
693EXPORT_SYMBOL_GPL(pci_find_ht_capability);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600696 * pci_find_parent_resource - return resource region of parent bus of given
697 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 * @dev: PCI device structure contains resources to be searched
699 * @res: child resource record for which parent is sought
700 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600701 * For given resource region of given device, return the resource region of
702 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400704struct resource *pci_find_parent_resource(const struct pci_dev *dev,
705 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700708 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700711 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 if (!r)
713 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100714 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700715
716 /*
717 * If the window is prefetchable but the BAR is
718 * not, the allocator made a mistake.
719 */
720 if (r->flags & IORESOURCE_PREFETCH &&
721 !(res->flags & IORESOURCE_PREFETCH))
722 return NULL;
723
724 /*
725 * If we're below a transparent bridge, there may
726 * be both a positively-decoded aperture and a
727 * subtractively-decoded region that contain the BAR.
728 * We want the positively-decoded one, so this depends
729 * on pci_bus_for_each_resource() giving us those
730 * first.
731 */
732 return r;
733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700735 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600737EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
739/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300740 * pci_find_resource - Return matching PCI device resource
741 * @dev: PCI device to query
742 * @res: Resource to look for
743 *
744 * Goes over standard PCI resources (BARs) and checks if the given resource
745 * is partially or fully contained in any of them. In that case the
746 * matching resource is returned, %NULL otherwise.
747 */
748struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
749{
750 int i;
751
Denis Efremovc9c13ba2019-09-28 02:43:08 +0300752 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
Mika Westerbergafd29f92016-09-15 11:07:03 +0300753 struct resource *r = &dev->resource[i];
754
755 if (r->start && resource_contains(r, res))
756 return r;
757 }
758
759 return NULL;
760}
761EXPORT_SYMBOL(pci_find_resource);
762
763/**
Alex Williamson157e8762013-12-17 16:43:39 -0700764 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
765 * @dev: the PCI device to operate on
766 * @pos: config space offset of status word
767 * @mask: mask of bit(s) to care about in status word
768 *
769 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
770 */
771int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
772{
773 int i;
774
775 /* Wait for Transaction Pending bit clean */
776 for (i = 0; i < 4; i++) {
777 u16 status;
778 if (i)
779 msleep((1 << (i - 1)) * 100);
780
781 pci_read_config_word(dev, pos, &status);
782 if (!(status & mask))
783 return 1;
784 }
785
786 return 0;
787}
788
Rajat Jaincbe42032020-07-07 15:46:01 -0700789static int pci_acs_enable;
790
791/**
792 * pci_request_acs - ask for ACS to be enabled if supported
793 */
794void pci_request_acs(void)
795{
796 pci_acs_enable = 1;
797}
798
799static const char *disable_acs_redir_param;
800
801/**
802 * pci_disable_acs_redir - disable ACS redirect capabilities
803 * @dev: the PCI device
804 *
805 * For only devices specified in the disable_acs_redir parameter.
806 */
807static void pci_disable_acs_redir(struct pci_dev *dev)
808{
809 int ret = 0;
810 const char *p;
811 int pos;
812 u16 ctrl;
813
814 if (!disable_acs_redir_param)
815 return;
816
817 p = disable_acs_redir_param;
818 while (*p) {
819 ret = pci_dev_str_match(dev, p, &p);
820 if (ret < 0) {
821 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
822 disable_acs_redir_param);
823
824 break;
825 } else if (ret == 1) {
826 /* Found a match */
827 break;
828 }
829
830 if (*p != ';' && *p != ',') {
831 /* End of param or invalid format */
832 break;
833 }
834 p++;
835 }
836
837 if (ret != 1)
838 return;
839
840 if (!pci_dev_specific_disable_acs_redir(dev))
841 return;
842
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700843 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700844 if (!pos) {
845 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
846 return;
847 }
848
849 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
850
851 /* P2P Request & Completion Redirect */
852 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
853
854 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
855
856 pci_info(dev, "disabled ACS redirect\n");
857}
858
859/**
860 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
861 * @dev: the PCI device
862 */
863static void pci_std_enable_acs(struct pci_dev *dev)
864{
865 int pos;
866 u16 cap;
867 u16 ctrl;
868
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700869 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700870 if (!pos)
871 return;
872
873 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
874 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
875
876 /* Source Validation */
877 ctrl |= (cap & PCI_ACS_SV);
878
879 /* P2P Request Redirect */
880 ctrl |= (cap & PCI_ACS_RR);
881
882 /* P2P Completion Redirect */
883 ctrl |= (cap & PCI_ACS_CR);
884
885 /* Upstream Forwarding */
886 ctrl |= (cap & PCI_ACS_UF);
887
Rajat Jain76fc8e82020-07-07 15:46:04 -0700888 /* Enable Translation Blocking for external devices */
889 if (dev->external_facing || dev->untrusted)
890 ctrl |= (cap & PCI_ACS_TB);
891
Rajat Jaincbe42032020-07-07 15:46:01 -0700892 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
893}
894
895/**
896 * pci_enable_acs - enable ACS if hardware support it
897 * @dev: the PCI device
898 */
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700899static void pci_enable_acs(struct pci_dev *dev)
Rajat Jaincbe42032020-07-07 15:46:01 -0700900{
901 if (!pci_acs_enable)
902 goto disable_acs_redir;
903
904 if (!pci_dev_specific_enable_acs(dev))
905 goto disable_acs_redir;
906
907 pci_std_enable_acs(dev);
908
909disable_acs_redir:
910 /*
911 * Note: pci_disable_acs_redir() must be called even if ACS was not
912 * enabled by the kernel because it may have been enabled by
913 * platform firmware. So if we are told to disable it, we should
914 * always disable it after setting the kernel's default
915 * preferences.
916 */
917 pci_disable_acs_redir(dev);
918}
919
Alex Williamson157e8762013-12-17 16:43:39 -0700920/**
Wei Yang70675e02015-07-29 16:52:58 +0800921 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400922 * @dev: PCI device to have its BARs restored
923 *
924 * Restore the BAR values for a given device, so as to make it
925 * accessible by its driver.
926 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400927static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400928{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800929 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400930
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800931 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800932 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400933}
934
Julia Lawall299f2ff2015-12-06 17:33:45 +0100935static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200936
Julia Lawall299f2ff2015-12-06 17:33:45 +0100937int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200938{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200939 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200940 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200941 return -EINVAL;
942 pci_platform_pm = ops;
943 return 0;
944}
945
946static inline bool platform_pci_power_manageable(struct pci_dev *dev)
947{
948 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
949}
950
951static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400952 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200953{
954 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
955}
956
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200957static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
958{
959 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
960}
961
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200962static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
963{
964 if (pci_platform_pm && pci_platform_pm->refresh_state)
965 pci_platform_pm->refresh_state(dev);
966}
967
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200968static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
969{
970 return pci_platform_pm ?
971 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
972}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700973
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200974static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200975{
976 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200977 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100978}
979
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100980static inline bool platform_pci_need_resume(struct pci_dev *dev)
981{
982 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
983}
984
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500985static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
986{
Bjorn Helgaasc3aaf082020-04-07 18:23:15 -0500987 if (pci_platform_pm && pci_platform_pm->bridge_d3)
988 return pci_platform_pm->bridge_d3(dev);
989 return false;
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500990}
991
John W. Linville064b53db2005-07-27 10:19:44 -0400992/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200993 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600994 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200995 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200996 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200998 * RETURN VALUE:
999 * -EINVAL if the requested state is invalid.
1000 * -EIO if device does not support PCI PM or its PM capabilities register has a
1001 * wrong version, or device doesn't support the requested state.
1002 * 0 if device already is in the requested state.
1003 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001005static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001007 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001008 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001010 /* Check if we're already there */
1011 if (dev->current_state == state)
1012 return 0;
1013
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001014 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -07001015 return -EIO;
1016
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001017 if (state < PCI_D0 || state > PCI_D3hot)
1018 return -EINVAL;
1019
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001020 /*
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001021 * Validate transition: We can enter D0 from any state, but if
1022 * we're already in a low-power state, we can only go deeper. E.g.,
1023 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1024 * we'd have to go from D3 to D0, then to D1.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001026 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001027 && dev->current_state > state) {
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001028 pci_err(dev, "invalid power transition (from %s to %s)\n",
1029 pci_power_name(dev->current_state),
1030 pci_power_name(state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001034 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001035 if ((state == PCI_D1 && !dev->d1_support)
1036 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001037 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001039 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Bjorn Helgaas327ccbb2019-08-01 11:50:56 -05001040 if (pmcsr == (u16) ~0) {
1041 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1042 pci_power_name(dev->current_state),
1043 pci_power_name(state));
1044 return -EIO;
1045 }
John W. Linville064b53db2005-07-27 10:19:44 -04001046
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001047 /*
1048 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * This doesn't affect PME_Status, disables PME_En, and
1050 * sets PowerState to 0.
1051 */
John W. Linville32a36582005-09-14 09:52:42 -04001052 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -04001053 case PCI_D0:
1054 case PCI_D1:
1055 case PCI_D2:
1056 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1057 pmcsr |= state;
1058 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +02001059 case PCI_D3hot:
1060 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -04001061 case PCI_UNKNOWN: /* Boot-up */
1062 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001063 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001064 need_restore = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001065 fallthrough; /* force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -04001066 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -04001067 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -04001068 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001071 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001072 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001074 /*
1075 * Mandatory power management transition delays; see PCI PM 1.1
1076 * 5.6.1 table 18
1077 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001079 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas638c133e2020-09-29 14:24:11 -05001081 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +02001083 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1084 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +02001085 if (dev->current_state != state)
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001086 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1087 pci_power_name(dev->current_state),
1088 pci_power_name(state));
John W. Linville064b53db2005-07-27 10:19:44 -04001089
Huang Ying448bd852012-06-23 10:23:51 +08001090 /*
1091 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -04001092 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1093 * from D3hot to D0 _may_ perform an internal reset, thereby
1094 * going to "D0 Uninitialized" rather than "D0 Initialized".
1095 * For example, at least some versions of the 3c905B and the
1096 * 3c556B exhibit this behaviour.
1097 *
1098 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1099 * devices in a D3hot state at boot. Consequently, we need to
1100 * restore at least the BARs so that the device will be
1101 * accessible to its driver.
1102 */
1103 if (need_restore)
1104 pci_restore_bars(dev);
1105
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001106 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +08001107 pcie_aspm_pm_state_change(dev->bus->self);
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 return 0;
1110}
1111
1112/**
Lukas Wunnera6a64022016-09-18 05:39:20 +02001113 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001114 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001115 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +02001116 *
1117 * The power state is read from the PMCSR register, which however is
1118 * inaccessible in D3cold. The platform firmware is therefore queried first
1119 * to detect accessibility of the register. In case the platform firmware
1120 * reports an incorrect state or the device isn't power manageable by the
1121 * platform at all, we try to detect D3cold by testing accessibility of the
1122 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001123 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +01001124void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001125{
Lukas Wunnera6a64022016-09-18 05:39:20 +02001126 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1127 !pci_device_is_present(dev)) {
1128 dev->current_state = PCI_D3cold;
1129 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001130 u16 pmcsr;
1131
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001132 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001133 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001134 } else {
1135 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001136 }
1137}
1138
1139/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +02001140 * pci_refresh_power_state - Refresh the given device's power state data
1141 * @dev: Target PCI device.
1142 *
1143 * Ask the platform to refresh the devices power state information and invoke
1144 * pci_update_current_state() to update its current PCI power state.
1145 */
1146void pci_refresh_power_state(struct pci_dev *dev)
1147{
1148 if (platform_pci_power_manageable(dev))
1149 platform_pci_refresh_power_state(dev);
1150
1151 pci_update_current_state(dev, dev->current_state);
1152}
1153
1154/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001155 * pci_platform_power_transition - Use platform to change device power state
1156 * @dev: PCI device to handle.
1157 * @state: State to put the device into.
1158 */
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001159int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001160{
1161 int error;
1162
1163 if (platform_pci_power_manageable(dev)) {
1164 error = platform_pci_set_power_state(dev, state);
1165 if (!error)
1166 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001167 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001168 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001169
1170 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
1171 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001172
1173 return error;
1174}
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001175EXPORT_SYMBOL_GPL(pci_platform_power_transition);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001176
1177/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001178 * pci_wakeup - Wake up a PCI device
1179 * @pci_dev: Device to handle.
1180 * @ign: ignored parameter
1181 */
1182static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1183{
1184 pci_wakeup_event(pci_dev);
1185 pm_request_resume(&pci_dev->dev);
1186 return 0;
1187}
1188
1189/**
1190 * pci_wakeup_bus - Walk given bus and wake up devices on it
1191 * @bus: Top bus of the subtree to walk.
1192 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001193void pci_wakeup_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001194{
1195 if (bus)
1196 pci_walk_bus(bus, pci_wakeup, NULL);
1197}
1198
Vidya Sagarbae26842019-11-20 10:47:42 +05301199static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001200{
Vidya Sagarbae26842019-11-20 10:47:42 +05301201 int delay = 1;
1202 u32 id;
1203
1204 /*
1205 * After reset, the device should not silently discard config
1206 * requests, but it may still indicate that it needs more time by
1207 * responding to them with CRS completions. The Root Port will
1208 * generally synthesize ~0 data to complete the read (except when
1209 * CRS SV is enabled and the read was for the Vendor ID; in that
1210 * case it synthesizes 0x0001 data).
1211 *
1212 * Wait for the device to return a non-CRS completion. Read the
1213 * Command register instead of Vendor ID so we don't have to
1214 * contend with the CRS SV value.
1215 */
1216 pci_read_config_dword(dev, PCI_COMMAND, &id);
1217 while (id == ~0) {
1218 if (delay > timeout) {
1219 pci_warn(dev, "not ready %dms after %s; giving up\n",
1220 delay - 1, reset_type);
1221 return -ENOTTY;
Huang Ying448bd852012-06-23 10:23:51 +08001222 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301223
1224 if (delay > 1000)
1225 pci_info(dev, "not ready %dms after %s; waiting\n",
1226 delay - 1, reset_type);
1227
1228 msleep(delay);
1229 delay *= 2;
1230 pci_read_config_dword(dev, PCI_COMMAND, &id);
Huang Ying448bd852012-06-23 10:23:51 +08001231 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301232
1233 if (delay > 1000)
1234 pci_info(dev, "ready %dms after %s\n", delay - 1,
1235 reset_type);
1236
1237 return 0;
1238}
1239
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001240/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001241 * pci_power_up - Put the given device into D0
1242 * @dev: PCI device to power up
1243 */
1244int pci_power_up(struct pci_dev *dev)
1245{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001246 pci_platform_power_transition(dev, PCI_D0);
1247
1248 /*
Mika Westerbergad9001f2019-11-12 12:16:17 +03001249 * Mandatory power management transition delays are handled in
1250 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1251 * corresponding bridge.
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001252 */
1253 if (dev->runtime_d3cold) {
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001254 /*
1255 * When powering on a bridge from D3cold, the whole hierarchy
1256 * may be powered on into D0uninitialized state, resume them to
1257 * give them a chance to suspend again
1258 */
1259 pci_wakeup_bus(dev->subordinate);
1260 }
1261
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001262 return pci_raw_set_power_state(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +08001263}
1264
1265/**
1266 * __pci_dev_set_current_state - Set current state of a PCI device
1267 * @dev: Device to handle
1268 * @data: pointer to state to be set
1269 */
1270static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1271{
1272 pci_power_t state = *(pci_power_t *)data;
1273
1274 dev->current_state = state;
1275 return 0;
1276}
1277
1278/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001279 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001280 * @bus: Top bus of the subtree to walk.
1281 * @state: state to be set
1282 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001283void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001284{
1285 if (bus)
1286 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001287}
1288
1289/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001290 * pci_set_power_state - Set the power state of a PCI device
1291 * @dev: PCI device to handle.
1292 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1293 *
Nick Andrew877d0312009-01-26 11:06:57 +01001294 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001295 * the device's PCI PM registers.
1296 *
1297 * RETURN VALUE:
1298 * -EINVAL if the requested state is invalid.
1299 * -EIO if device does not support PCI PM or its PM capabilities register has a
1300 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001301 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001302 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001303 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001304 * 0 if device's power state has been successfully changed.
1305 */
1306int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1307{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001308 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001309
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001310 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001311 if (state > PCI_D3cold)
1312 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001313 else if (state < PCI_D0)
1314 state = PCI_D0;
1315 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001316
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001317 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001318 * If the device or the parent bridge do not support PCI
1319 * PM, ignore the request if we're doing anything other
1320 * than putting it into D0 (which would only happen on
1321 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001322 */
1323 return 0;
1324
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001325 /* Check if we're already there */
1326 if (dev->current_state == state)
1327 return 0;
1328
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001329 if (state == PCI_D0)
1330 return pci_power_up(dev);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001331
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001332 /*
1333 * This device is quirked not to be put into D3, so don't put it in
1334 * D3
1335 */
Huang Ying448bd852012-06-23 10:23:51 +08001336 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001337 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001338
Huang Ying448bd852012-06-23 10:23:51 +08001339 /*
1340 * To put device in D3cold, we put device into D3hot in native
1341 * way, then put device into D3cold with platform ops
1342 */
1343 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1344 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001345
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001346 if (pci_platform_power_transition(dev, state))
1347 return error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001348
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001349 /* Powering off a bridge may power off the whole hierarchy */
1350 if (state == PCI_D3cold)
1351 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1352
1353 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001354}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001355EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001356
1357/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 * pci_choose_state - Choose the power state of a PCI device
1359 * @dev: PCI device to be suspended
1360 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001361 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 *
1363 * Returns PCI power state suitable for given device and given system
1364 * message.
1365 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1367{
Shaohua Liab826ca2007-07-20 10:03:22 +08001368 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001369
Yijing Wang728cdb72013-06-18 16:22:14 +08001370 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 return PCI_D0;
1372
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001373 ret = platform_pci_choose_state(dev);
1374 if (ret != PCI_POWER_ERROR)
1375 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001376
1377 switch (state.event) {
1378 case PM_EVENT_ON:
1379 return PCI_D0;
1380 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001381 case PM_EVENT_PRETHAW:
1382 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001383 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001384 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001385 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001387 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001388 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 BUG();
1390 }
1391 return PCI_D0;
1392}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393EXPORT_SYMBOL(pci_choose_state);
1394
Yu Zhao89858512009-02-16 02:55:47 +08001395#define PCI_EXP_SAVE_REGS 7
1396
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001397static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1398 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001399{
1400 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001401
Sasha Levinb67bfe02013-02-27 17:06:00 -08001402 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001403 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001404 return tmp;
1405 }
1406 return NULL;
1407}
1408
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001409struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1410{
1411 return _pci_find_saved_cap(dev, cap, false);
1412}
1413
1414struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1415{
1416 return _pci_find_saved_cap(dev, cap, true);
1417}
1418
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001419static int pci_save_pcie_state(struct pci_dev *dev)
1420{
Jiang Liu59875ae2012-07-24 17:20:06 +08001421 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001422 struct pci_cap_saved_state *save_state;
1423 u16 *cap;
1424
Jiang Liu59875ae2012-07-24 17:20:06 +08001425 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001426 return 0;
1427
Eric W. Biederman9f355752007-03-08 13:06:13 -07001428 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001429 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001430 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001431 return -ENOMEM;
1432 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001433
Alex Williamson24a4742f2011-05-10 10:02:11 -06001434 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001435 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1436 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1437 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1438 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1439 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1440 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1441 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001442
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001443 return 0;
1444}
1445
1446static void pci_restore_pcie_state(struct pci_dev *dev)
1447{
Jiang Liu59875ae2012-07-24 17:20:06 +08001448 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001449 struct pci_cap_saved_state *save_state;
1450 u16 *cap;
1451
1452 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001453 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001454 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001455
Alex Williamson24a4742f2011-05-10 10:02:11 -06001456 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001457 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1458 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1459 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1460 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1461 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1462 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1463 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001464}
1465
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001466static int pci_save_pcix_state(struct pci_dev *dev)
1467{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001468 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001469 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001470
1471 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001472 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001473 return 0;
1474
Shaohua Lif34303d2007-12-18 09:56:47 +08001475 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001476 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001477 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001478 return -ENOMEM;
1479 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001480
Alex Williamson24a4742f2011-05-10 10:02:11 -06001481 pci_read_config_word(dev, pos + PCI_X_CMD,
1482 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001483
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001484 return 0;
1485}
1486
1487static void pci_restore_pcix_state(struct pci_dev *dev)
1488{
1489 int i = 0, pos;
1490 struct pci_cap_saved_state *save_state;
1491 u16 *cap;
1492
1493 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1494 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001495 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001496 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001497 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001498
1499 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001500}
1501
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001502static void pci_save_ltr_state(struct pci_dev *dev)
1503{
1504 int ltr;
1505 struct pci_cap_saved_state *save_state;
1506 u16 *cap;
1507
1508 if (!pci_is_pcie(dev))
1509 return;
1510
1511 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1512 if (!ltr)
1513 return;
1514
1515 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1516 if (!save_state) {
1517 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1518 return;
1519 }
1520
1521 cap = (u16 *)&save_state->cap.data[0];
1522 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1523 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1524}
1525
1526static void pci_restore_ltr_state(struct pci_dev *dev)
1527{
1528 struct pci_cap_saved_state *save_state;
1529 int ltr;
1530 u16 *cap;
1531
1532 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1533 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1534 if (!save_state || !ltr)
1535 return;
1536
1537 cap = (u16 *)&save_state->cap.data[0];
1538 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1539 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1540}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001541
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001543 * pci_save_state - save the PCI configuration space of a device before
1544 * suspending
1545 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001547int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548{
1549 int i;
1550 /* XXX: 100% dword access ok here? */
Chen Yu47b802d2020-01-13 14:07:24 +08001551 for (i = 0; i < 16; i++) {
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001552 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Chen Yu47b802d2020-01-13 14:07:24 +08001553 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1554 i * 4, dev->saved_config_space[i]);
1555 }
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001556 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001557
1558 i = pci_save_pcie_state(dev);
1559 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001560 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001561
1562 i = pci_save_pcix_state(dev);
1563 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001564 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001565
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001566 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001567 pci_save_dpc_state(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001568 pci_save_aer_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001569 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001571EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001573static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001574 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001575{
1576 u32 val;
1577
1578 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001579 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001580 return;
1581
1582 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001583 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001584 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001585 pci_write_config_dword(pdev, offset, saved_val);
1586 if (retry-- <= 0)
1587 return;
1588
1589 pci_read_config_dword(pdev, offset, &val);
1590 if (val == saved_val)
1591 return;
1592
1593 mdelay(1);
1594 }
1595}
1596
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001597static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001598 int start, int end, int retry,
1599 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001600{
1601 int index;
1602
1603 for (index = end; index >= start; index--)
1604 pci_restore_config_dword(pdev, 4 * index,
1605 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001606 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001607}
1608
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001609static void pci_restore_config_space(struct pci_dev *pdev)
1610{
1611 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001612 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001613 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001614 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1615 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1616 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1617 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1618
1619 /*
1620 * Force rewriting of prefetch registers to avoid S3 resume
1621 * issues on Intel PCI bridges that occur when these
1622 * registers are not explicitly written.
1623 */
1624 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1625 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001626 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001627 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001628 }
1629}
1630
Christian Königd3252ac2018-06-29 19:54:55 -05001631static void pci_restore_rebar_state(struct pci_dev *pdev)
1632{
1633 unsigned int pos, nbars, i;
1634 u32 ctrl;
1635
1636 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1637 if (!pos)
1638 return;
1639
1640 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1641 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1642 PCI_REBAR_CTRL_NBAR_SHIFT;
1643
1644 for (i = 0; i < nbars; i++, pos += 8) {
1645 struct resource *res;
1646 int bar_idx, size;
1647
1648 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1649 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1650 res = pdev->resource + bar_idx;
Sumit Saxenad2182b22019-07-26 00:55:52 +05301651 size = ilog2(resource_size(res)) - 20;
Christian Königd3252ac2018-06-29 19:54:55 -05001652 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001653 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001654 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1655 }
1656}
1657
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001658/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001660 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001662void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663{
Alek Duc82f63e2009-08-08 08:46:19 +08001664 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001665 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001666
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001667 /*
1668 * Restore max latencies (in the LTR capability) before enabling
1669 * LTR itself (in the PCIe capability).
1670 */
1671 pci_restore_ltr_state(dev);
1672
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001673 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001674 pci_restore_pasid_state(dev);
1675 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001676 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001677 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001678 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001679 pci_restore_dpc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001680
Kuppuswamy Sathyanarayanan894020f2020-03-23 17:26:08 -07001681 pci_aer_clear_status(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001682 pci_restore_aer_state(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001683
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001684 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001685
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001686 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001687 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001688
1689 /* Restore ACS and IOV configuration state */
1690 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001691 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001692
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001693 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001695EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001697struct pci_saved_state {
1698 u32 config_space[16];
Gustavo A. R. Silva914a1952020-05-07 14:05:44 -05001699 struct pci_cap_saved_data cap[];
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001700};
1701
1702/**
1703 * pci_store_saved_state - Allocate and return an opaque struct containing
1704 * the device saved state.
1705 * @dev: PCI device that we're dealing with
1706 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001707 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001708 */
1709struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1710{
1711 struct pci_saved_state *state;
1712 struct pci_cap_saved_state *tmp;
1713 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001714 size_t size;
1715
1716 if (!dev->state_saved)
1717 return NULL;
1718
1719 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1720
Sasha Levinb67bfe02013-02-27 17:06:00 -08001721 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001722 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1723
1724 state = kzalloc(size, GFP_KERNEL);
1725 if (!state)
1726 return NULL;
1727
1728 memcpy(state->config_space, dev->saved_config_space,
1729 sizeof(state->config_space));
1730
1731 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001732 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001733 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1734 memcpy(cap, &tmp->cap, len);
1735 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1736 }
1737 /* Empty cap_save terminates list */
1738
1739 return state;
1740}
1741EXPORT_SYMBOL_GPL(pci_store_saved_state);
1742
1743/**
1744 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1745 * @dev: PCI device that we're dealing with
1746 * @state: Saved state returned from pci_store_saved_state()
1747 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001748int pci_load_saved_state(struct pci_dev *dev,
1749 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001750{
1751 struct pci_cap_saved_data *cap;
1752
1753 dev->state_saved = false;
1754
1755 if (!state)
1756 return 0;
1757
1758 memcpy(dev->saved_config_space, state->config_space,
1759 sizeof(state->config_space));
1760
1761 cap = state->cap;
1762 while (cap->size) {
1763 struct pci_cap_saved_state *tmp;
1764
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001765 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001766 if (!tmp || tmp->cap.size != cap->size)
1767 return -EINVAL;
1768
1769 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1770 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1771 sizeof(struct pci_cap_saved_data) + cap->size);
1772 }
1773
1774 dev->state_saved = true;
1775 return 0;
1776}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001777EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001778
1779/**
1780 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1781 * and free the memory allocated for it.
1782 * @dev: PCI device that we're dealing with
1783 * @state: Pointer to saved state returned from pci_store_saved_state()
1784 */
1785int pci_load_and_free_saved_state(struct pci_dev *dev,
1786 struct pci_saved_state **state)
1787{
1788 int ret = pci_load_saved_state(dev, *state);
1789 kfree(*state);
1790 *state = NULL;
1791 return ret;
1792}
1793EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1794
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001795int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1796{
1797 return pci_enable_resources(dev, bars);
1798}
1799
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001800static int do_pci_enable_device(struct pci_dev *dev, int bars)
1801{
1802 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301803 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001804 u16 cmd;
1805 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001806
1807 err = pci_set_power_state(dev, PCI_D0);
1808 if (err < 0 && err != -EIO)
1809 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301810
1811 bridge = pci_upstream_bridge(dev);
1812 if (bridge)
1813 pcie_aspm_powersave_config_link(bridge);
1814
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001815 err = pcibios_enable_device(dev, bars);
1816 if (err < 0)
1817 return err;
1818 pci_fixup_device(pci_fixup_enable, dev);
1819
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001820 if (dev->msi_enabled || dev->msix_enabled)
1821 return 0;
1822
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001823 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1824 if (pin) {
1825 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1826 if (cmd & PCI_COMMAND_INTX_DISABLE)
1827 pci_write_config_word(dev, PCI_COMMAND,
1828 cmd & ~PCI_COMMAND_INTX_DISABLE);
1829 }
1830
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001831 return 0;
1832}
1833
1834/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001835 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001836 * @dev: PCI device to be resumed
1837 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001838 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1839 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001840 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001841int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001842{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001843 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001844 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1845 return 0;
1846}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001847EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001848
Yinghai Lu928bea92013-07-22 14:37:17 -07001849static void pci_enable_bridge(struct pci_dev *dev)
1850{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001851 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001852 int retval;
1853
Bjorn Helgaas79272132013-11-06 10:00:51 -07001854 bridge = pci_upstream_bridge(dev);
1855 if (bridge)
1856 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001857
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001858 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001859 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001860 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001861 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001862 }
1863
Yinghai Lu928bea92013-07-22 14:37:17 -07001864 retval = pci_enable_device(dev);
1865 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001866 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001867 retval);
1868 pci_set_master(dev);
1869}
1870
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001871static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001873 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001875 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Rafael J. Wysockif11f9ff2021-06-22 17:35:18 +02001877 /*
1878 * Power state could be unknown at this point, either due to a fresh
1879 * boot or a device removal call. So get the current power state
1880 * so that things like MSI message writing will behave as expected
1881 * (e.g. if the device really is in D0 at enable time).
1882 */
1883 if (dev->pm_cap) {
1884 u16 pmcsr;
1885 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1886 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockid1674992021-03-16 16:51:40 +01001887 }
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001888
Rafael J. Wysockif11f9ff2021-06-22 17:35:18 +02001889 if (atomic_inc_return(&dev->enable_cnt) > 1)
1890 return 0; /* already enabled */
1891
Bjorn Helgaas79272132013-11-06 10:00:51 -07001892 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001893 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001894 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001895
Yinghai Lu497f16f2011-12-17 18:33:37 -08001896 /* only skip sriov related */
1897 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1898 if (dev->resource[i].flags & flags)
1899 bars |= (1 << i);
1900 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001901 if (dev->resource[i].flags & flags)
1902 bars |= (1 << i);
1903
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001904 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001905 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001906 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001907 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908}
1909
1910/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001911 * pci_enable_device_io - Initialize a device for use with IO space
1912 * @dev: PCI device to be initialized
1913 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001914 * Initialize device before it's used by a driver. Ask low-level code
1915 * to enable I/O resources. Wake up the device if it was suspended.
1916 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001917 */
1918int pci_enable_device_io(struct pci_dev *dev)
1919{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001920 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001921}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001922EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001923
1924/**
1925 * pci_enable_device_mem - Initialize a device for use with Memory space
1926 * @dev: PCI device to be initialized
1927 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001928 * Initialize device before it's used by a driver. Ask low-level code
1929 * to enable Memory resources. Wake up the device if it was suspended.
1930 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001931 */
1932int pci_enable_device_mem(struct pci_dev *dev)
1933{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001934 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001935}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001936EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001937
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938/**
1939 * pci_enable_device - Initialize device before it's used by a driver.
1940 * @dev: PCI device to be initialized
1941 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001942 * Initialize device before it's used by a driver. Ask low-level code
1943 * to enable I/O and memory. Wake up the device if it was suspended.
1944 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001945 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001946 * Note we don't actually enable the device many times if we call
1947 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001949int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001951 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001953EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Tejun Heo9ac78492007-01-20 16:00:26 +09001955/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001956 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1957 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001958 * there's no need to track it separately. pci_devres is initialized
1959 * when a device is enabled using managed PCI device enable interface.
1960 */
1961struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001962 unsigned int enabled:1;
1963 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001964 unsigned int orig_intx:1;
1965 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001966 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001967 u32 region_mask;
1968};
1969
1970static void pcim_release(struct device *gendev, void *res)
1971{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001972 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001973 struct pci_devres *this = res;
1974 int i;
1975
1976 if (dev->msi_enabled)
1977 pci_disable_msi(dev);
1978 if (dev->msix_enabled)
1979 pci_disable_msix(dev);
1980
1981 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1982 if (this->region_mask & (1 << i))
1983 pci_release_region(dev, i);
1984
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001985 if (this->mwi)
1986 pci_clear_mwi(dev);
1987
Tejun Heo9ac78492007-01-20 16:00:26 +09001988 if (this->restore_intx)
1989 pci_intx(dev, this->orig_intx);
1990
Tejun Heo7f375f32007-02-25 04:36:01 -08001991 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001992 pci_disable_device(dev);
1993}
1994
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001995static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001996{
1997 struct pci_devres *dr, *new_dr;
1998
1999 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
2000 if (dr)
2001 return dr;
2002
2003 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
2004 if (!new_dr)
2005 return NULL;
2006 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2007}
2008
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002009static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002010{
2011 if (pci_is_managed(pdev))
2012 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2013 return NULL;
2014}
2015
2016/**
2017 * pcim_enable_device - Managed pci_enable_device()
2018 * @pdev: PCI device to be initialized
2019 *
2020 * Managed pci_enable_device().
2021 */
2022int pcim_enable_device(struct pci_dev *pdev)
2023{
2024 struct pci_devres *dr;
2025 int rc;
2026
2027 dr = get_pci_dr(pdev);
2028 if (unlikely(!dr))
2029 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09002030 if (dr->enabled)
2031 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002032
2033 rc = pci_enable_device(pdev);
2034 if (!rc) {
2035 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08002036 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002037 }
2038 return rc;
2039}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002040EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002041
2042/**
2043 * pcim_pin_device - Pin managed PCI device
2044 * @pdev: PCI device to pin
2045 *
2046 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2047 * driver detach. @pdev must have been enabled with
2048 * pcim_enable_device().
2049 */
2050void pcim_pin_device(struct pci_dev *pdev)
2051{
2052 struct pci_devres *dr;
2053
2054 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08002055 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09002056 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002057 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002058}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002059EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002060
Matthew Garretteca0d4672012-12-05 14:33:27 -07002061/*
2062 * pcibios_add_device - provide arch specific hooks when adding device dev
2063 * @dev: the PCI device being added
2064 *
2065 * Permits the platform to provide architecture specific functionality when
2066 * devices are added. This is the default implementation. Architecture
2067 * implementations can override this.
2068 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002069int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07002070{
2071 return 0;
2072}
2073
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002075 * pcibios_release_device - provide arch specific hooks when releasing
2076 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002077 * @dev: the PCI device being released
2078 *
2079 * Permits the platform to provide architecture specific functionality when
2080 * devices are released. This is the default implementation. Architecture
2081 * implementations can override this.
2082 */
2083void __weak pcibios_release_device(struct pci_dev *dev) {}
2084
2085/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 * pcibios_disable_device - disable arch specific PCI resources for device dev
2087 * @dev: the PCI device to disable
2088 *
2089 * Disables architecture specific PCI resources for the device. This
2090 * is the default implementation. Architecture implementations can
2091 * override this.
2092 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08002093void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094
Hanjun Guoa43ae582014-05-06 11:29:52 +08002095/**
2096 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2097 * @irq: ISA IRQ to penalize
2098 * @active: IRQ active or not
2099 *
2100 * Permits the platform to provide architecture-specific functionality when
2101 * penalizing ISA IRQs. This is the default implementation. Architecture
2102 * implementations can override this.
2103 */
2104void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2105
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002106static void do_pci_disable_device(struct pci_dev *dev)
2107{
2108 u16 pci_command;
2109
2110 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2111 if (pci_command & PCI_COMMAND_MASTER) {
2112 pci_command &= ~PCI_COMMAND_MASTER;
2113 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2114 }
2115
2116 pcibios_disable_device(dev);
2117}
2118
2119/**
2120 * pci_disable_enabled_device - Disable device without updating enable_cnt
2121 * @dev: PCI device to disable
2122 *
2123 * NOTE: This function is a backend of PCI power management routines and is
2124 * not supposed to be called drivers.
2125 */
2126void pci_disable_enabled_device(struct pci_dev *dev)
2127{
Yuji Shimada296ccb02009-04-03 16:41:46 +09002128 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002129 do_pci_disable_device(dev);
2130}
2131
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132/**
2133 * pci_disable_device - Disable PCI device after use
2134 * @dev: PCI device to be disabled
2135 *
2136 * Signal to the system that the PCI device is not in use by the system
2137 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002138 *
2139 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02002140 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002142void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143{
Tejun Heo9ac78492007-01-20 16:00:26 +09002144 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08002145
Tejun Heo9ac78492007-01-20 16:00:26 +09002146 dr = find_pci_dr(dev);
2147 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002148 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002149
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04002150 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2151 "disabling already-disabled device");
2152
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07002153 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002154 return;
2155
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002156 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002158 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002160EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161
2162/**
Brian Kingf7bdd122007-04-06 16:39:36 -05002163 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002164 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002165 * @state: Reset state to enter into
2166 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002167 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05002168 * implementation. Architecture implementations can override this.
2169 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06002170int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2171 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05002172{
2173 return -EINVAL;
2174}
2175
2176/**
2177 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002178 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002179 * @state: Reset state to enter into
2180 *
Brian Kingf7bdd122007-04-06 16:39:36 -05002181 * Sets the PCI reset state for the device.
2182 */
2183int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2184{
2185 return pcibios_set_pcie_reset_state(dev, state);
2186}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002187EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05002188
Bjorn Helgaas600a5b42020-07-16 17:34:30 -05002189void pcie_clear_device_status(struct pci_dev *dev)
2190{
2191 u16 sta;
2192
2193 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2194 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2195}
2196
Brian Kingf7bdd122007-04-06 16:39:36 -05002197/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06002198 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2199 * @dev: PCIe root port or event collector.
2200 */
2201void pcie_clear_root_pme_status(struct pci_dev *dev)
2202{
2203 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2204}
2205
2206/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01002207 * pci_check_pme_status - Check if given device has generated PME.
2208 * @dev: Device to check.
2209 *
2210 * Check the PME status of the device and if set, clear it and clear PME enable
2211 * (if set). Return 'true' if PME status and PME enable were both set or
2212 * 'false' otherwise.
2213 */
2214bool pci_check_pme_status(struct pci_dev *dev)
2215{
2216 int pmcsr_pos;
2217 u16 pmcsr;
2218 bool ret = false;
2219
2220 if (!dev->pm_cap)
2221 return false;
2222
2223 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2224 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2225 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2226 return false;
2227
2228 /* Clear PME status. */
2229 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2230 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2231 /* Disable PME to avoid interrupt flood. */
2232 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2233 ret = true;
2234 }
2235
2236 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2237
2238 return ret;
2239}
2240
2241/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002242 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2243 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002244 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002245 *
2246 * Check if @dev has generated PME and queue a resume request for it in that
2247 * case.
2248 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002249static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002250{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002251 if (pme_poll_reset && dev->pme_poll)
2252 dev->pme_poll = false;
2253
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002254 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002255 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002256 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002257 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002258 return 0;
2259}
2260
2261/**
2262 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2263 * @bus: Top bus of the subtree to walk.
2264 */
2265void pci_pme_wakeup_bus(struct pci_bus *bus)
2266{
2267 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002268 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002269}
2270
Huang Ying448bd852012-06-23 10:23:51 +08002271
2272/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002273 * pci_pme_capable - check the capability of PCI device to generate PME#
2274 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002275 * @state: PCI state from which device will issue PME#.
2276 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002277bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002278{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002279 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002280 return false;
2281
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002282 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002283}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002284EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002285
Matthew Garrettdf17e622010-10-04 14:22:29 -04002286static void pci_pme_list_scan(struct work_struct *work)
2287{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002288 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002289
2290 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002291 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2292 if (pme_dev->dev->pme_poll) {
2293 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002294
Bjorn Helgaasce300002014-01-24 09:51:06 -07002295 bridge = pme_dev->dev->bus->self;
2296 /*
2297 * If bridge is in low power state, the
2298 * configuration space of subordinate devices
2299 * may be not accessible
2300 */
2301 if (bridge && bridge->current_state != PCI_D0)
2302 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002303 /*
2304 * If the device is in D3cold it should not be
2305 * polled either.
2306 */
2307 if (pme_dev->dev->current_state == PCI_D3cold)
2308 continue;
2309
Bjorn Helgaasce300002014-01-24 09:51:06 -07002310 pci_pme_wakeup(pme_dev->dev, NULL);
2311 } else {
2312 list_del(&pme_dev->list);
2313 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002314 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002315 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002316 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002317 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2318 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002319 mutex_unlock(&pci_pme_list_mutex);
2320}
2321
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002322static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002323{
2324 u16 pmcsr;
2325
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002326 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002327 return;
2328
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002329 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002330 /* Clear PME_Status by writing 1 to it and enable PME# */
2331 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2332 if (!enable)
2333 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2334
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002335 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002336}
2337
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002338/**
2339 * pci_pme_restore - Restore PME configuration after config space restore.
2340 * @dev: PCI device to update.
2341 */
2342void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002343{
2344 u16 pmcsr;
2345
2346 if (!dev->pme_support)
2347 return;
2348
2349 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2350 if (dev->wakeup_prepared) {
2351 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002352 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002353 } else {
2354 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2355 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2356 }
2357 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2358}
2359
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002360/**
2361 * pci_pme_active - enable or disable PCI device's PME# function
2362 * @dev: PCI device to handle.
2363 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2364 *
2365 * The caller must verify that the device is capable of generating PME# before
2366 * calling this function with @enable equal to 'true'.
2367 */
2368void pci_pme_active(struct pci_dev *dev, bool enable)
2369{
2370 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002371
Huang Ying6e965e02012-10-26 13:07:51 +08002372 /*
2373 * PCI (as opposed to PCIe) PME requires that the device have
2374 * its PME# line hooked up correctly. Not all hardware vendors
2375 * do this, so the PME never gets delivered and the device
2376 * remains asleep. The easiest way around this is to
2377 * periodically walk the list of suspended devices and check
2378 * whether any have their PME flag set. The assumption is that
2379 * we'll wake up often enough anyway that this won't be a huge
2380 * hit, and the power savings from the devices will still be a
2381 * win.
2382 *
2383 * Although PCIe uses in-band PME message instead of PME# line
2384 * to report PME, PME does not work for some PCIe devices in
2385 * reality. For example, there are devices that set their PME
2386 * status bits, but don't really bother to send a PME message;
2387 * there are PCI Express Root Ports that don't bother to
2388 * trigger interrupts when they receive PME messages from the
2389 * devices below. So PME poll is used for PCIe devices too.
2390 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002391
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002392 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002393 struct pci_pme_device *pme_dev;
2394 if (enable) {
2395 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2396 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002397 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002398 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002399 return;
2400 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002401 pme_dev->dev = dev;
2402 mutex_lock(&pci_pme_list_mutex);
2403 list_add(&pme_dev->list, &pci_pme_list);
2404 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002405 queue_delayed_work(system_freezable_wq,
2406 &pci_pme_work,
2407 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002408 mutex_unlock(&pci_pme_list_mutex);
2409 } else {
2410 mutex_lock(&pci_pme_list_mutex);
2411 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2412 if (pme_dev->dev == dev) {
2413 list_del(&pme_dev->list);
2414 kfree(pme_dev);
2415 break;
2416 }
2417 }
2418 mutex_unlock(&pci_pme_list_mutex);
2419 }
2420 }
2421
Frederick Lawler7506dc72018-01-18 12:55:24 -06002422 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002423}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002424EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002425
2426/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002427 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002428 * @dev: PCI device affected
2429 * @state: PCI state from which device will issue wakeup events
2430 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 *
David Brownell075c1772007-04-26 00:12:06 -07002432 * This enables the device as a wakeup event source, or disables it.
2433 * When such events involves platform-specific hooks, those hooks are
2434 * called automatically by this routine.
2435 *
2436 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002437 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002438 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002439 * RETURN VALUE:
2440 * 0 is returned on success
2441 * -EINVAL is returned if device is not supposed to wake up the system
2442 * Error code depending on the platform is returned if both the platform and
2443 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002445static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002447 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002449 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002450 * Bridges that are not power-manageable directly only signal
2451 * wakeup on behalf of subordinate devices which is set up
2452 * elsewhere, so skip them. However, bridges that are
2453 * power-manageable may signal wakeup for themselves (for example,
2454 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002455 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002456 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002457 return 0;
2458
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002459 /* Don't do the same thing twice in a row for one device. */
2460 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002461 return 0;
2462
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002463 /*
2464 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2465 * Anderson we should be doing PME# wake enable followed by ACPI wake
2466 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002467 */
2468
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002469 if (enable) {
2470 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002471
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002472 if (pci_pme_capable(dev, state))
2473 pci_pme_active(dev, true);
2474 else
2475 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002476 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002477 if (ret)
2478 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002479 if (!ret)
2480 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002481 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002482 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002483 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002484 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002485 }
2486
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002487 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002488}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002489
2490/**
2491 * pci_enable_wake - change wakeup settings for a PCI device
2492 * @pci_dev: Target device
2493 * @state: PCI state from which device will issue wakeup events
2494 * @enable: Whether or not to enable event generation
2495 *
2496 * If @enable is set, check device_may_wakeup() for the device before calling
2497 * __pci_enable_wake() for it.
2498 */
2499int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2500{
2501 if (enable && !device_may_wakeup(&pci_dev->dev))
2502 return -EINVAL;
2503
2504 return __pci_enable_wake(pci_dev, state, enable);
2505}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002506EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002507
2508/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002509 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2510 * @dev: PCI device to prepare
2511 * @enable: True to enable wake-up event generation; false to disable
2512 *
2513 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2514 * and this function allows them to set that up cleanly - pci_enable_wake()
2515 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2516 * ordering constraints.
2517 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002518 * This function only returns error code if the device is not allowed to wake
2519 * up the system from sleep or it is not capable of generating PME# from both
2520 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002521 */
2522int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2523{
2524 return pci_pme_capable(dev, PCI_D3cold) ?
2525 pci_enable_wake(dev, PCI_D3cold, enable) :
2526 pci_enable_wake(dev, PCI_D3hot, enable);
2527}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002528EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002529
2530/**
Jesse Barnes37139072008-07-28 11:49:26 -07002531 * pci_target_state - find an appropriate low power state for a given PCI dev
2532 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002533 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002534 *
2535 * Use underlying platform code to find a supported low power state for @dev.
2536 * If the platform can't manage @dev, return the deepest state from which it
2537 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002538 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002539static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002540{
2541 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002542
2543 if (platform_pci_power_manageable(dev)) {
2544 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002545 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002546 */
2547 pci_power_t state = platform_pci_choose_state(dev);
2548
2549 switch (state) {
2550 case PCI_POWER_ERROR:
2551 case PCI_UNKNOWN:
2552 break;
2553 case PCI_D1:
2554 case PCI_D2:
2555 if (pci_no_d1d2(dev))
2556 break;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002557 fallthrough;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002558 default:
2559 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002560 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002561
2562 return target_state;
2563 }
2564
2565 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002566 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002567
2568 /*
2569 * If the device is in D3cold even though it's not power-manageable by
2570 * the platform, it may have been powered down by non-standard means.
2571 * Best to let it slumber.
2572 */
2573 if (dev->current_state == PCI_D3cold)
2574 target_state = PCI_D3cold;
2575
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002576 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002577 /*
2578 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002579 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002580 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002581 if (dev->pme_support) {
2582 while (target_state
2583 && !(dev->pme_support & (1 << target_state)))
2584 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002585 }
2586 }
2587
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002588 return target_state;
2589}
2590
2591/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002592 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2593 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002594 * @dev: Device to handle.
2595 *
2596 * Choose the power state appropriate for the device depending on whether
2597 * it can wake up the system and/or is power manageable by the platform
2598 * (PCI_D3hot is the default) and put the device into that state.
2599 */
2600int pci_prepare_to_sleep(struct pci_dev *dev)
2601{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002602 bool wakeup = device_may_wakeup(&dev->dev);
2603 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002604 int error;
2605
2606 if (target_state == PCI_POWER_ERROR)
2607 return -EIO;
2608
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002609 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002610
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002611 error = pci_set_power_state(dev, target_state);
2612
2613 if (error)
2614 pci_enable_wake(dev, target_state, false);
2615
2616 return error;
2617}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002618EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002619
2620/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002621 * pci_back_from_sleep - turn PCI device on during system-wide transition
2622 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002623 * @dev: Device to handle.
2624 *
Thomas Weber88393162010-03-16 11:47:56 +01002625 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002626 */
2627int pci_back_from_sleep(struct pci_dev *dev)
2628{
2629 pci_enable_wake(dev, PCI_D0, false);
2630 return pci_set_power_state(dev, PCI_D0);
2631}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002632EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002633
2634/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002635 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2636 * @dev: PCI device being suspended.
2637 *
2638 * Prepare @dev to generate wake-up events at run time and put it into a low
2639 * power state.
2640 */
2641int pci_finish_runtime_suspend(struct pci_dev *dev)
2642{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002643 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002644 int error;
2645
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002646 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002647 if (target_state == PCI_POWER_ERROR)
2648 return -EIO;
2649
Huang Ying448bd852012-06-23 10:23:51 +08002650 dev->runtime_d3cold = target_state == PCI_D3cold;
2651
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002652 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002653
2654 error = pci_set_power_state(dev, target_state);
2655
Huang Ying448bd852012-06-23 10:23:51 +08002656 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002657 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002658 dev->runtime_d3cold = false;
2659 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002660
2661 return error;
2662}
2663
2664/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002665 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2666 * @dev: Device to check.
2667 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002668 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002669 * (through the platform or using the native PCIe PME) or if the device supports
2670 * PME and one of its upstream bridges can generate wake-up events.
2671 */
2672bool pci_dev_run_wake(struct pci_dev *dev)
2673{
2674 struct pci_bus *bus = dev->bus;
2675
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002676 if (!dev->pme_support)
2677 return false;
2678
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002679 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002680 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002681 return false;
2682
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002683 if (device_can_wakeup(&dev->dev))
2684 return true;
2685
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002686 while (bus->parent) {
2687 struct pci_dev *bridge = bus->self;
2688
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002689 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002690 return true;
2691
2692 bus = bus->parent;
2693 }
2694
2695 /* We have reached the root bus. */
2696 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002697 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002698
2699 return false;
2700}
2701EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2702
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002703/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002704 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002705 * @pci_dev: Device to check.
2706 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002707 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002708 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002709 * suspend, or the current power state of it is not suitable for the upcoming
2710 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002711 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002712bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002713{
2714 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002715 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002716
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002717 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002718 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002719
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002720 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002721
2722 /*
2723 * If the earlier platform check has not triggered, D3cold is just power
2724 * removal on top of D3hot, so no need to resume the device in that
2725 * case.
2726 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002727 return target_state != pci_dev->current_state &&
2728 target_state != PCI_D3cold &&
2729 pci_dev->current_state != PCI_D3hot;
2730}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002731
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002732/**
2733 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2734 * @pci_dev: Device to check.
2735 *
2736 * If the device is suspended and it is not configured for system wakeup,
2737 * disable PME for it to prevent it from waking up the system unnecessarily.
2738 *
2739 * Note that if the device's power state is D3cold and the platform check in
2740 * pci_dev_need_resume() has not triggered, the device's configuration need not
2741 * be changed.
2742 */
2743void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2744{
2745 struct device *dev = &pci_dev->dev;
2746
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002747 spin_lock_irq(&dev->power.lock);
2748
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002749 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2750 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002751 __pci_pme_active(pci_dev, false);
2752
2753 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002754}
2755
2756/**
2757 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2758 * @pci_dev: Device to handle.
2759 *
2760 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2761 * it might have been disabled during the prepare phase of system suspend if
2762 * the device was not configured for system wakeup.
2763 */
2764void pci_dev_complete_resume(struct pci_dev *pci_dev)
2765{
2766 struct device *dev = &pci_dev->dev;
2767
2768 if (!pci_dev_run_wake(pci_dev))
2769 return;
2770
2771 spin_lock_irq(&dev->power.lock);
2772
2773 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2774 __pci_pme_active(pci_dev, true);
2775
2776 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002777}
2778
Huang Yingb3c32c42012-10-25 09:36:03 +08002779void pci_config_pm_runtime_get(struct pci_dev *pdev)
2780{
2781 struct device *dev = &pdev->dev;
2782 struct device *parent = dev->parent;
2783
2784 if (parent)
2785 pm_runtime_get_sync(parent);
2786 pm_runtime_get_noresume(dev);
2787 /*
2788 * pdev->current_state is set to PCI_D3cold during suspending,
2789 * so wait until suspending completes
2790 */
2791 pm_runtime_barrier(dev);
2792 /*
2793 * Only need to resume devices in D3cold, because config
2794 * registers are still accessible for devices suspended but
2795 * not in D3cold.
2796 */
2797 if (pdev->current_state == PCI_D3cold)
2798 pm_runtime_resume(dev);
2799}
2800
2801void pci_config_pm_runtime_put(struct pci_dev *pdev)
2802{
2803 struct device *dev = &pdev->dev;
2804 struct device *parent = dev->parent;
2805
2806 pm_runtime_put(dev);
2807 if (parent)
2808 pm_runtime_put_sync(parent);
2809}
2810
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002811static const struct dmi_system_id bridge_d3_blacklist[] = {
2812#ifdef CONFIG_X86
2813 {
2814 /*
2815 * Gigabyte X299 root port is not marked as hotplug capable
2816 * which allows Linux to power manage it. However, this
2817 * confuses the BIOS SMI handler so don't power manage root
2818 * ports on that system.
2819 */
2820 .ident = "X299 DESIGNARE EX-CF",
2821 .matches = {
2822 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2823 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2824 },
2825 },
2826#endif
2827 { }
2828};
2829
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002830/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002831 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2832 * @bridge: Bridge to check
2833 *
2834 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002835 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002836 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002837bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002838{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002839 if (!pci_is_pcie(bridge))
2840 return false;
2841
2842 switch (pci_pcie_type(bridge)) {
2843 case PCI_EXP_TYPE_ROOT_PORT:
2844 case PCI_EXP_TYPE_UPSTREAM:
2845 case PCI_EXP_TYPE_DOWNSTREAM:
2846 if (pci_bridge_d3_disable)
2847 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002848
2849 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002850 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002851 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002852 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002853 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002854 return false;
2855
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002856 if (pci_bridge_d3_force)
2857 return true;
2858
Lukas Wunner47a8e232018-07-19 17:28:00 -05002859 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2860 if (bridge->is_thunderbolt)
2861 return true;
2862
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002863 /* Platform might know better if the bridge supports D3 */
2864 if (platform_pci_bridge_d3(bridge))
2865 return true;
2866
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002867 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002868 * Hotplug ports handled natively by the OS were not validated
2869 * by vendors for runtime D3 at least until 2018 because there
2870 * was no OS support.
2871 */
2872 if (bridge->is_hotplug_bridge)
2873 return false;
2874
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002875 if (dmi_check_system(bridge_d3_blacklist))
2876 return false;
2877
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002878 /*
2879 * It should be safe to put PCIe ports from 2015 or newer
2880 * to D3.
2881 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002882 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002883 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002884 break;
2885 }
2886
2887 return false;
2888}
2889
2890static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2891{
2892 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002893
Lukas Wunner718a0602016-10-28 10:52:06 +02002894 if (/* The device needs to be allowed to go D3cold ... */
2895 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002896
Lukas Wunner718a0602016-10-28 10:52:06 +02002897 /* ... and if it is wakeup capable to do so from D3cold. */
2898 (device_may_wakeup(&dev->dev) &&
2899 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002900
Lukas Wunner718a0602016-10-28 10:52:06 +02002901 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002902 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002903
2904 *d3cold_ok = false;
2905
2906 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002907}
2908
2909/*
2910 * pci_bridge_d3_update - Update bridge D3 capabilities
2911 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002912 *
2913 * Update upstream bridge PM capabilities accordingly depending on if the
2914 * device PM configuration was changed or the device is being removed. The
2915 * change is also propagated upstream.
2916 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002917void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002918{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002919 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002920 struct pci_dev *bridge;
2921 bool d3cold_ok = true;
2922
2923 bridge = pci_upstream_bridge(dev);
2924 if (!bridge || !pci_bridge_d3_possible(bridge))
2925 return;
2926
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002927 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002928 * If D3 is currently allowed for the bridge, removing one of its
2929 * children won't change that.
2930 */
2931 if (remove && bridge->bridge_d3)
2932 return;
2933
2934 /*
2935 * If D3 is currently allowed for the bridge and a child is added or
2936 * changed, disallowance of D3 can only be caused by that child, so
2937 * we only need to check that single device, not any of its siblings.
2938 *
2939 * If D3 is currently not allowed for the bridge, checking the device
2940 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002941 */
2942 if (!remove)
2943 pci_dev_check_d3cold(dev, &d3cold_ok);
2944
Lukas Wunnere8559b712016-10-28 10:52:06 +02002945 /*
2946 * If D3 is currently not allowed for the bridge, this may be caused
2947 * either by the device being changed/removed or any of its siblings,
2948 * so we need to go through all children to find out if one of them
2949 * continues to block D3.
2950 */
2951 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002952 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2953 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002954
2955 if (bridge->bridge_d3 != d3cold_ok) {
2956 bridge->bridge_d3 = d3cold_ok;
2957 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002958 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002959 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002960}
2961
2962/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002963 * pci_d3cold_enable - Enable D3cold for device
2964 * @dev: PCI device to handle
2965 *
2966 * This function can be used in drivers to enable D3cold from the device
2967 * they handle. It also updates upstream PCI bridge PM capabilities
2968 * accordingly.
2969 */
2970void pci_d3cold_enable(struct pci_dev *dev)
2971{
2972 if (dev->no_d3cold) {
2973 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002974 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002975 }
2976}
2977EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2978
2979/**
2980 * pci_d3cold_disable - Disable D3cold for device
2981 * @dev: PCI device to handle
2982 *
2983 * This function can be used in drivers to disable D3cold from the device
2984 * they handle. It also updates upstream PCI bridge PM capabilities
2985 * accordingly.
2986 */
2987void pci_d3cold_disable(struct pci_dev *dev)
2988{
2989 if (!dev->no_d3cold) {
2990 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002991 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002992 }
2993}
2994EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2995
2996/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002997 * pci_pm_init - Initialize PM functions of given PCI device
2998 * @dev: PCI device to handle.
2999 */
3000void pci_pm_init(struct pci_dev *dev)
3001{
3002 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03003003 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003004 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07003005
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003006 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08003007 pm_runtime_set_active(&dev->dev);
3008 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01003009 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02003010 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003011
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003012 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00003013 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003014
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 /* find PCI PM capability in list */
3016 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07003017 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08003018 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003020 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003022 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003023 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003024 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08003025 return;
David Brownell075c1772007-04-26 00:12:06 -07003026 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003028 dev->pm_cap = pm;
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003029 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08003030 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003031 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08003032 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003033
3034 dev->d1_support = false;
3035 dev->d2_support = false;
3036 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003037 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003038 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003039 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003040 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003041
3042 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003043 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07003044 dev->d1_support ? " D1" : "",
3045 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003046 }
3047
3048 pmc &= PCI_PM_CAP_PME_MASK;
3049 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03003050 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003051 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3052 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3053 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003054 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003055 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003056 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02003057 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003058 /*
3059 * Make device's PM flags reflect the wake-up capability, but
3060 * let the user space enable it to wake up the system as needed.
3061 */
3062 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003063 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003064 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003065 }
Felipe Balbid6112f82018-09-07 09:16:51 +03003066
3067 pci_read_config_word(dev, PCI_STATUS, &status);
3068 if (status & PCI_STATUS_IMM_READY)
3069 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070}
3071
Sean O. Stalley938174e2015-10-29 17:35:39 -05003072static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3073{
Alex Williamson92efb1b2016-05-16 15:12:02 -05003074 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003075
3076 switch (prop) {
3077 case PCI_EA_P_MEM:
3078 case PCI_EA_P_VF_MEM:
3079 flags |= IORESOURCE_MEM;
3080 break;
3081 case PCI_EA_P_MEM_PREFETCH:
3082 case PCI_EA_P_VF_MEM_PREFETCH:
3083 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3084 break;
3085 case PCI_EA_P_IO:
3086 flags |= IORESOURCE_IO;
3087 break;
3088 default:
3089 return 0;
3090 }
3091
3092 return flags;
3093}
3094
3095static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3096 u8 prop)
3097{
3098 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3099 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05003100#ifdef CONFIG_PCI_IOV
3101 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3102 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3103 return &dev->resource[PCI_IOV_RESOURCES +
3104 bei - PCI_EA_BEI_VF_BAR0];
3105#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05003106 else if (bei == PCI_EA_BEI_ROM)
3107 return &dev->resource[PCI_ROM_RESOURCE];
3108 else
3109 return NULL;
3110}
3111
3112/* Read an Enhanced Allocation (EA) entry */
3113static int pci_ea_read(struct pci_dev *dev, int offset)
3114{
3115 struct resource *res;
3116 int ent_size, ent_offset = offset;
3117 resource_size_t start, end;
3118 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05003119 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003120 u8 prop;
3121 bool support_64 = (sizeof(resource_size_t) >= 8);
3122
3123 pci_read_config_dword(dev, ent_offset, &dw0);
3124 ent_offset += 4;
3125
3126 /* Entry size field indicates DWORDs after 1st */
3127 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3128
3129 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3130 goto out;
3131
Bjorn Helgaas26635112015-10-29 17:35:40 -05003132 bei = (dw0 & PCI_EA_BEI) >> 4;
3133 prop = (dw0 & PCI_EA_PP) >> 8;
3134
Sean O. Stalley938174e2015-10-29 17:35:39 -05003135 /*
3136 * If the Property is in the reserved range, try the Secondary
3137 * Property instead.
3138 */
3139 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05003140 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003141 if (prop > PCI_EA_P_BRIDGE_IO)
3142 goto out;
3143
Bjorn Helgaas26635112015-10-29 17:35:40 -05003144 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003145 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003146 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003147 goto out;
3148 }
3149
3150 flags = pci_ea_flags(dev, prop);
3151 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003152 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003153 goto out;
3154 }
3155
3156 /* Read Base */
3157 pci_read_config_dword(dev, ent_offset, &base);
3158 start = (base & PCI_EA_FIELD_MASK);
3159 ent_offset += 4;
3160
3161 /* Read MaxOffset */
3162 pci_read_config_dword(dev, ent_offset, &max_offset);
3163 ent_offset += 4;
3164
3165 /* Read Base MSBs (if 64-bit entry) */
3166 if (base & PCI_EA_IS_64) {
3167 u32 base_upper;
3168
3169 pci_read_config_dword(dev, ent_offset, &base_upper);
3170 ent_offset += 4;
3171
3172 flags |= IORESOURCE_MEM_64;
3173
3174 /* entry starts above 32-bit boundary, can't use */
3175 if (!support_64 && base_upper)
3176 goto out;
3177
3178 if (support_64)
3179 start |= ((u64)base_upper << 32);
3180 }
3181
3182 end = start + (max_offset | 0x03);
3183
3184 /* Read MaxOffset MSBs (if 64-bit entry) */
3185 if (max_offset & PCI_EA_IS_64) {
3186 u32 max_offset_upper;
3187
3188 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3189 ent_offset += 4;
3190
3191 flags |= IORESOURCE_MEM_64;
3192
3193 /* entry too big, can't use */
3194 if (!support_64 && max_offset_upper)
3195 goto out;
3196
3197 if (support_64)
3198 end += ((u64)max_offset_upper << 32);
3199 }
3200
3201 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003202 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05003203 goto out;
3204 }
3205
3206 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003207 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05003208 ent_size, ent_offset - offset);
3209 goto out;
3210 }
3211
3212 res->name = pci_name(dev);
3213 res->start = start;
3214 res->end = end;
3215 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003216
3217 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003218 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003219 bei, res, prop);
3220 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003221 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003222 res, prop);
3223 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003224 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003225 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3226 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03003227 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003228 bei, res, prop);
3229
Sean O. Stalley938174e2015-10-29 17:35:39 -05003230out:
3231 return offset + ent_size;
3232}
3233
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003234/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003235void pci_ea_init(struct pci_dev *dev)
3236{
3237 int ea;
3238 u8 num_ent;
3239 int offset;
3240 int i;
3241
3242 /* find PCI EA capability in list */
3243 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3244 if (!ea)
3245 return;
3246
3247 /* determine the number of entries */
3248 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3249 &num_ent);
3250 num_ent &= PCI_EA_NUM_ENT_MASK;
3251
3252 offset = ea + PCI_EA_FIRST_ENT;
3253
3254 /* Skip DWORD 2 for type 1 functions */
3255 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3256 offset += 4;
3257
3258 /* parse each EA entry */
3259 for (i = 0; i < num_ent; ++i)
3260 offset = pci_ea_read(dev, offset);
3261}
3262
Yinghai Lu34a48762012-02-11 00:18:41 -08003263static void pci_add_saved_cap(struct pci_dev *pci_dev,
3264 struct pci_cap_saved_state *new_cap)
3265{
3266 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3267}
3268
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003269/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003270 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003271 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003272 * @dev: the PCI device
3273 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003274 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003275 * @size: requested size of the buffer
3276 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003277static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3278 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003279{
3280 int pos;
3281 struct pci_cap_saved_state *save_state;
3282
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003283 if (extended)
3284 pos = pci_find_ext_capability(dev, cap);
3285 else
3286 pos = pci_find_capability(dev, cap);
3287
Wei Yang0a1a9b42015-06-30 09:16:44 +08003288 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003289 return 0;
3290
3291 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3292 if (!save_state)
3293 return -ENOMEM;
3294
Alex Williamson24a4742f2011-05-10 10:02:11 -06003295 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003296 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003297 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003298 pci_add_saved_cap(dev, save_state);
3299
3300 return 0;
3301}
3302
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003303int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3304{
3305 return _pci_add_cap_save_buffer(dev, cap, false, size);
3306}
3307
3308int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3309{
3310 return _pci_add_cap_save_buffer(dev, cap, true, size);
3311}
3312
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003313/**
3314 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3315 * @dev: the PCI device
3316 */
3317void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3318{
3319 int error;
3320
Yu Zhao89858512009-02-16 02:55:47 +08003321 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3322 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003323 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003324 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003325
3326 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3327 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003328 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003329
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003330 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3331 2 * sizeof(u16));
3332 if (error)
3333 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3334
Alex Williamson425c1b22013-12-17 16:43:51 -07003335 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003336}
3337
Yinghai Luf7968412012-02-11 00:18:30 -08003338void pci_free_cap_save_buffers(struct pci_dev *dev)
3339{
3340 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003341 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003342
Sasha Levinb67bfe02013-02-27 17:06:00 -08003343 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003344 kfree(tmp);
3345}
3346
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003347/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003348 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003349 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003350 *
3351 * If @dev and its upstream bridge both support ARI, enable ARI in the
3352 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003353 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003354void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003355{
Yu Zhao58c3a722008-10-14 14:02:53 +08003356 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003357 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003358
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003359 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003360 return;
3361
Zhao, Yu81135872008-10-23 13:15:39 +08003362 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003363 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003364 return;
3365
Jiang Liu59875ae2012-07-24 17:20:06 +08003366 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003367 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3368 return;
3369
Yijing Wangb0cc6022013-01-15 11:12:16 +08003370 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3371 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3372 PCI_EXP_DEVCTL2_ARI);
3373 bridge->ari_enabled = 1;
3374 } else {
3375 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3376 PCI_EXP_DEVCTL2_ARI);
3377 bridge->ari_enabled = 0;
3378 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003379}
3380
Alex Williamson0a671192013-06-27 16:39:48 -06003381static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3382{
3383 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003384 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003385
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003386 pos = pdev->acs_cap;
Alex Williamson0a671192013-06-27 16:39:48 -06003387 if (!pos)
3388 return false;
3389
Alex Williamson83db7e02013-06-27 16:39:54 -06003390 /*
3391 * Except for egress control, capabilities are either required
3392 * or only required if controllable. Features missing from the
3393 * capability field can therefore be assumed as hard-wired enabled.
3394 */
3395 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3396 acs_flags &= (cap | PCI_ACS_EC);
3397
Alex Williamson0a671192013-06-27 16:39:48 -06003398 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3399 return (ctrl & acs_flags) == acs_flags;
3400}
3401
Allen Kayae21ee62009-10-07 10:27:17 -07003402/**
Alex Williamsonad805752012-06-11 05:27:07 +00003403 * pci_acs_enabled - test ACS against required flags for a given device
3404 * @pdev: device to test
3405 * @acs_flags: required PCI ACS flags
3406 *
3407 * Return true if the device supports the provided flags. Automatically
3408 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003409 *
3410 * Note that this interface checks the effective ACS capabilities of the
3411 * device rather than the actual capabilities. For instance, most single
3412 * function endpoints are not required to support ACS because they have no
3413 * opportunity for peer-to-peer access. We therefore return 'true'
3414 * regardless of whether the device exposes an ACS capability. This makes
3415 * it much easier for callers of this function to ignore the actual type
3416 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003417 */
3418bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3419{
Alex Williamson0a671192013-06-27 16:39:48 -06003420 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003421
3422 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3423 if (ret >= 0)
3424 return ret > 0;
3425
Alex Williamson0a671192013-06-27 16:39:48 -06003426 /*
3427 * Conventional PCI and PCI-X devices never support ACS, either
3428 * effectively or actually. The shared bus topology implies that
3429 * any device on the bus can receive or snoop DMA.
3430 */
Alex Williamsonad805752012-06-11 05:27:07 +00003431 if (!pci_is_pcie(pdev))
3432 return false;
3433
Alex Williamson0a671192013-06-27 16:39:48 -06003434 switch (pci_pcie_type(pdev)) {
3435 /*
3436 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003437 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003438 * handle them as we would a non-PCIe device.
3439 */
3440 case PCI_EXP_TYPE_PCIE_BRIDGE:
3441 /*
3442 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3443 * applicable... must never implement an ACS Extended Capability...".
3444 * This seems arbitrary, but we take a conservative interpretation
3445 * of this statement.
3446 */
3447 case PCI_EXP_TYPE_PCI_BRIDGE:
3448 case PCI_EXP_TYPE_RC_EC:
3449 return false;
3450 /*
3451 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3452 * implement ACS in order to indicate their peer-to-peer capabilities,
3453 * regardless of whether they are single- or multi-function devices.
3454 */
3455 case PCI_EXP_TYPE_DOWNSTREAM:
3456 case PCI_EXP_TYPE_ROOT_PORT:
3457 return pci_acs_flags_enabled(pdev, acs_flags);
3458 /*
3459 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3460 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003461 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003462 * device. The footnote for section 6.12 indicates the specific
3463 * PCIe types included here.
3464 */
3465 case PCI_EXP_TYPE_ENDPOINT:
3466 case PCI_EXP_TYPE_UPSTREAM:
3467 case PCI_EXP_TYPE_LEG_END:
3468 case PCI_EXP_TYPE_RC_END:
3469 if (!pdev->multifunction)
3470 break;
3471
Alex Williamson0a671192013-06-27 16:39:48 -06003472 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003473 }
3474
Alex Williamson0a671192013-06-27 16:39:48 -06003475 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003476 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003477 * to single function devices with the exception of downstream ports.
3478 */
Alex Williamsonad805752012-06-11 05:27:07 +00003479 return true;
3480}
3481
3482/**
3483 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3484 * @start: starting downstream device
3485 * @end: ending upstream device or NULL to search to the root bus
3486 * @acs_flags: required flags
3487 *
3488 * Walk up a device tree from start to end testing PCI ACS support. If
3489 * any step along the way does not support the required flags, return false.
3490 */
3491bool pci_acs_path_enabled(struct pci_dev *start,
3492 struct pci_dev *end, u16 acs_flags)
3493{
3494 struct pci_dev *pdev, *parent = start;
3495
3496 do {
3497 pdev = parent;
3498
3499 if (!pci_acs_enabled(pdev, acs_flags))
3500 return false;
3501
3502 if (pci_is_root_bus(pdev->bus))
3503 return (end == NULL);
3504
3505 parent = pdev->bus->self;
3506 } while (pdev != end);
3507
3508 return true;
3509}
3510
3511/**
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003512 * pci_acs_init - Initialize ACS if hardware supports it
3513 * @dev: the PCI device
3514 */
3515void pci_acs_init(struct pci_dev *dev)
3516{
3517 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3518
Rajat Jain462b58f2020-10-28 16:15:45 -07003519 /*
3520 * Attempt to enable ACS regardless of capability because some Root
3521 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3522 * the standard ACS capability but still support ACS via those
3523 * quirks.
3524 */
3525 pci_enable_acs(dev);
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003526}
3527
3528/**
Christian König276b7382017-10-24 14:40:20 -05003529 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3530 * @pdev: PCI device
3531 * @bar: BAR to find
3532 *
3533 * Helper to find the position of the ctrl register for a BAR.
3534 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3535 * Returns -ENOENT if no ctrl register for the BAR could be found.
3536 */
3537static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3538{
3539 unsigned int pos, nbars, i;
3540 u32 ctrl;
3541
3542 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3543 if (!pos)
3544 return -ENOTSUPP;
3545
3546 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3547 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3548 PCI_REBAR_CTRL_NBAR_SHIFT;
3549
3550 for (i = 0; i < nbars; i++, pos += 8) {
3551 int bar_idx;
3552
3553 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3554 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3555 if (bar_idx == bar)
3556 return pos;
3557 }
3558
3559 return -ENOENT;
3560}
3561
3562/**
3563 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3564 * @pdev: PCI device
3565 * @bar: BAR to query
3566 *
3567 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3568 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3569 */
3570u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3571{
3572 int pos;
3573 u32 cap;
3574
3575 pos = pci_rebar_find_pos(pdev, bar);
3576 if (pos < 0)
3577 return 0;
3578
3579 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
Nirmoy Das0b6383a2021-01-07 12:26:55 +01003580 cap &= PCI_REBAR_CAP_SIZES;
3581
3582 /* Sapphire RX 5600 XT Pulse has an invalid cap dword for BAR 0 */
3583 if (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x731f &&
3584 bar == 0 && cap == 0x7000)
3585 cap = 0x3f000;
3586
3587 return cap >> 4;
Christian König276b7382017-10-24 14:40:20 -05003588}
3589
3590/**
3591 * pci_rebar_get_current_size - get the current size of a BAR
3592 * @pdev: PCI device
3593 * @bar: BAR to set size to
3594 *
3595 * Read the size of a BAR from the resizable BAR config.
3596 * Returns size if found or negative error code.
3597 */
3598int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3599{
3600 int pos;
3601 u32 ctrl;
3602
3603 pos = pci_rebar_find_pos(pdev, bar);
3604 if (pos < 0)
3605 return pos;
3606
3607 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003608 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003609}
3610
3611/**
3612 * pci_rebar_set_size - set a new size for a BAR
3613 * @pdev: PCI device
3614 * @bar: BAR to set size to
3615 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3616 *
3617 * Set the new size of a BAR as defined in the spec.
3618 * Returns zero if resizing was successful, error code otherwise.
3619 */
3620int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3621{
3622 int pos;
3623 u32 ctrl;
3624
3625 pos = pci_rebar_find_pos(pdev, bar);
3626 if (pos < 0)
3627 return pos;
3628
3629 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3630 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003631 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003632 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3633 return 0;
3634}
3635
3636/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003637 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3638 * @dev: the PCI device
3639 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3640 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3641 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3642 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3643 *
3644 * Return 0 if all upstream bridges support AtomicOp routing, egress
3645 * blocking is disabled on all upstream ports, and the root port supports
3646 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3647 * AtomicOp completion), or negative otherwise.
3648 */
3649int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3650{
3651 struct pci_bus *bus = dev->bus;
3652 struct pci_dev *bridge;
3653 u32 cap, ctl2;
3654
3655 if (!pci_is_pcie(dev))
3656 return -EINVAL;
3657
3658 /*
3659 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3660 * AtomicOp requesters. For now, we only support endpoints as
3661 * requesters and root ports as completers. No endpoints as
3662 * completers, and no peer-to-peer.
3663 */
3664
3665 switch (pci_pcie_type(dev)) {
3666 case PCI_EXP_TYPE_ENDPOINT:
3667 case PCI_EXP_TYPE_LEG_END:
3668 case PCI_EXP_TYPE_RC_END:
3669 break;
3670 default:
3671 return -EINVAL;
3672 }
3673
3674 while (bus->parent) {
3675 bridge = bus->self;
3676
3677 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3678
3679 switch (pci_pcie_type(bridge)) {
3680 /* Ensure switch ports support AtomicOp routing */
3681 case PCI_EXP_TYPE_UPSTREAM:
3682 case PCI_EXP_TYPE_DOWNSTREAM:
3683 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3684 return -EINVAL;
3685 break;
3686
3687 /* Ensure root port supports all the sizes we care about */
3688 case PCI_EXP_TYPE_ROOT_PORT:
3689 if ((cap & cap_mask) != cap_mask)
3690 return -EINVAL;
3691 break;
3692 }
3693
3694 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003695 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003696 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3697 &ctl2);
3698 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3699 return -EINVAL;
3700 }
3701
3702 bus = bus->parent;
3703 }
3704
3705 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3706 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3707 return 0;
3708}
3709EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3710
3711/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003712 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3713 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003714 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003715 *
3716 * Perform INTx swizzling for a device behind one level of bridge. This is
3717 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003718 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3719 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3720 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003721 */
John Crispin3df425f2012-04-12 17:33:07 +02003722u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003723{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003724 int slot;
3725
3726 if (pci_ari_enabled(dev->bus))
3727 slot = 0;
3728 else
3729 slot = PCI_SLOT(dev->devfn);
3730
3731 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003732}
3733
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003734int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003735{
3736 u8 pin;
3737
Kristen Accardi514d2072005-11-02 16:24:39 -08003738 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739 if (!pin)
3740 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003741
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003742 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003743 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003744 dev = dev->bus->self;
3745 }
3746 *bridge = dev;
3747 return pin;
3748}
3749
3750/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003751 * pci_common_swizzle - swizzle INTx all the way to root bridge
3752 * @dev: the PCI device
3753 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3754 *
3755 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3756 * bridges all the way up to a PCI root bus.
3757 */
3758u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3759{
3760 u8 pin = *pinp;
3761
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003762 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003763 pin = pci_swizzle_interrupt_pin(dev, pin);
3764 dev = dev->bus->self;
3765 }
3766 *pinp = pin;
3767 return PCI_SLOT(dev->devfn);
3768}
Ray Juie6b29de2015-04-08 11:21:33 -07003769EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003770
3771/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003772 * pci_release_region - Release a PCI bar
3773 * @pdev: PCI device whose resources were previously reserved by
3774 * pci_request_region()
3775 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003777 * Releases the PCI I/O and memory resources previously reserved by a
3778 * successful call to pci_request_region(). Call this function only
3779 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003780 */
3781void pci_release_region(struct pci_dev *pdev, int bar)
3782{
Tejun Heo9ac78492007-01-20 16:00:26 +09003783 struct pci_devres *dr;
3784
Linus Torvalds1da177e2005-04-16 15:20:36 -07003785 if (pci_resource_len(pdev, bar) == 0)
3786 return;
3787 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3788 release_region(pci_resource_start(pdev, bar),
3789 pci_resource_len(pdev, bar));
3790 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3791 release_mem_region(pci_resource_start(pdev, bar),
3792 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003793
3794 dr = find_pci_dr(pdev);
3795 if (dr)
3796 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003797}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003798EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003799
3800/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003801 * __pci_request_region - Reserved PCI I/O and memory resource
3802 * @pdev: PCI device whose resources are to be reserved
3803 * @bar: BAR to be reserved
3804 * @res_name: Name to be associated with resource.
3805 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003806 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003807 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3808 * being reserved by owner @res_name. Do not access any
3809 * address inside the PCI regions unless this call returns
3810 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003811 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003812 * If @exclusive is set, then the region is marked so that userspace
3813 * is explicitly not allowed to map the resource via /dev/mem or
3814 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003815 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003816 * Returns 0 on success, or %EBUSY on error. A warning
3817 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003818 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003819static int __pci_request_region(struct pci_dev *pdev, int bar,
3820 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003821{
Tejun Heo9ac78492007-01-20 16:00:26 +09003822 struct pci_devres *dr;
3823
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824 if (pci_resource_len(pdev, bar) == 0)
3825 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003826
Linus Torvalds1da177e2005-04-16 15:20:36 -07003827 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3828 if (!request_region(pci_resource_start(pdev, bar),
3829 pci_resource_len(pdev, bar), res_name))
3830 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003831 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003832 if (!__request_mem_region(pci_resource_start(pdev, bar),
3833 pci_resource_len(pdev, bar), res_name,
3834 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835 goto err_out;
3836 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003837
3838 dr = find_pci_dr(pdev);
3839 if (dr)
3840 dr->region_mask |= 1 << bar;
3841
Linus Torvalds1da177e2005-04-16 15:20:36 -07003842 return 0;
3843
3844err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003845 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003846 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003847 return -EBUSY;
3848}
3849
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003850/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003851 * pci_request_region - Reserve PCI I/O and memory resource
3852 * @pdev: PCI device whose resources are to be reserved
3853 * @bar: BAR to be reserved
3854 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003855 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003856 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3857 * being reserved by owner @res_name. Do not access any
3858 * address inside the PCI regions unless this call returns
3859 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003860 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003861 * Returns 0 on success, or %EBUSY on error. A warning
3862 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003863 */
3864int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3865{
3866 return __pci_request_region(pdev, bar, res_name, 0);
3867}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003868EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003869
3870/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003871 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3872 * @pdev: PCI device whose resources were previously reserved
3873 * @bars: Bitmask of BARs to be released
3874 *
3875 * Release selected PCI I/O and memory resources previously reserved.
3876 * Call this function only after all use of the PCI regions has ceased.
3877 */
3878void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3879{
3880 int i;
3881
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003882 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003883 if (bars & (1 << i))
3884 pci_release_region(pdev, i);
3885}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003886EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003887
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003888static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003889 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003890{
3891 int i;
3892
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003893 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003894 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003895 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003896 goto err_out;
3897 return 0;
3898
3899err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003900 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003901 if (bars & (1 << i))
3902 pci_release_region(pdev, i);
3903
3904 return -EBUSY;
3905}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003906
Arjan van de Vene8de1482008-10-22 19:55:31 -07003907
3908/**
3909 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3910 * @pdev: PCI device whose resources are to be reserved
3911 * @bars: Bitmask of BARs to be requested
3912 * @res_name: Name to be associated with resource
3913 */
3914int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3915 const char *res_name)
3916{
3917 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3918}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003919EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003920
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003921int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3922 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003923{
3924 return __pci_request_selected_regions(pdev, bars, res_name,
3925 IORESOURCE_EXCLUSIVE);
3926}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003927EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003928
Linus Torvalds1da177e2005-04-16 15:20:36 -07003929/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003930 * pci_release_regions - Release reserved PCI I/O and memory resources
3931 * @pdev: PCI device whose resources were previously reserved by
3932 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003933 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003934 * Releases all PCI I/O and memory resources previously reserved by a
3935 * successful call to pci_request_regions(). Call this function only
3936 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937 */
3938
3939void pci_release_regions(struct pci_dev *pdev)
3940{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003941 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003943EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944
3945/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003946 * pci_request_regions - Reserve PCI I/O and memory resources
3947 * @pdev: PCI device whose resources are to be reserved
3948 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003950 * Mark all PCI regions associated with PCI device @pdev as
3951 * being reserved by owner @res_name. Do not access any
3952 * address inside the PCI regions unless this call returns
3953 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003955 * Returns 0 on success, or %EBUSY on error. A warning
3956 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003958int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003959{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003960 return pci_request_selected_regions(pdev,
3961 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003963EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003964
3965/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003966 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
3967 * @pdev: PCI device whose resources are to be reserved
3968 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003969 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003970 * Mark all PCI regions associated with PCI device @pdev as being reserved
3971 * by owner @res_name. Do not access any address inside the PCI regions
3972 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003973 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003974 * pci_request_regions_exclusive() will mark the region so that /dev/mem
3975 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003976 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003977 * Returns 0 on success, or %EBUSY on error. A warning message is also
3978 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003979 */
3980int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3981{
3982 return pci_request_selected_regions_exclusive(pdev,
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003983 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003984}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003985EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003986
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003987/*
3988 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003989 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003990 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003991int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3992 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003993{
Zhichang Yuan57453922018-03-15 02:15:53 +08003994 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003995#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003996 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003997
Zhichang Yuan57453922018-03-15 02:15:53 +08003998 if (!size || addr + size < addr)
3999 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004000
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004001 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08004002 if (!range)
4003 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004004
Zhichang Yuan57453922018-03-15 02:15:53 +08004005 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004006 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08004007 range->hw_start = addr;
4008 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004009
Zhichang Yuan57453922018-03-15 02:15:53 +08004010 ret = logic_pio_register_range(range);
4011 if (ret)
4012 kfree(range);
Geert Uytterhoeven6d4fabc2021-02-02 11:03:32 +01004013
4014 /* Ignore duplicates due to deferred probing */
4015 if (ret == -EEXIST)
4016 ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004017#endif
4018
Zhichang Yuan57453922018-03-15 02:15:53 +08004019 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004020}
4021
4022phys_addr_t pci_pio_to_address(unsigned long pio)
4023{
4024 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4025
4026#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004027 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004028 return address;
4029
Zhichang Yuan57453922018-03-15 02:15:53 +08004030 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004031#endif
4032
4033 return address;
4034}
4035
4036unsigned long __weak pci_address_to_pio(phys_addr_t address)
4037{
4038#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004039 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004040#else
4041 if (address > IO_SPACE_LIMIT)
4042 return (unsigned long)-1;
4043
4044 return (unsigned long) address;
4045#endif
4046}
4047
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004048/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004049 * pci_remap_iospace - Remap the memory mapped I/O space
4050 * @res: Resource describing the I/O space
4051 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004052 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004053 * Remap the memory mapped I/O space described by the @res and the CPU
4054 * physical address @phys_addr into virtual address space. Only
4055 * architectures that have memory mapped IO functions defined (and the
4056 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004057 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01004058int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004059{
4060#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4061 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4062
4063 if (!(res->flags & IORESOURCE_IO))
4064 return -EINVAL;
4065
4066 if (res->end > IO_SPACE_LIMIT)
4067 return -EINVAL;
4068
4069 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4070 pgprot_device(PAGE_KERNEL));
4071#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004072 /*
4073 * This architecture does not have memory mapped I/O space,
4074 * so this function should never be called
4075 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004076 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4077 return -ENODEV;
4078#endif
4079}
Brian Norrisf90b0872017-03-09 18:46:16 -08004080EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004081
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004082/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004083 * pci_unmap_iospace - Unmap the memory mapped I/O space
4084 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004085 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004086 * Unmap the CPU virtual address @res from virtual address space. Only
4087 * architectures that have memory mapped IO functions defined (and the
4088 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004089 */
4090void pci_unmap_iospace(struct resource *res)
4091{
4092#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4093 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4094
4095 unmap_kernel_range(vaddr, resource_size(res));
4096#endif
4097}
Brian Norrisf90b0872017-03-09 18:46:16 -08004098EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004099
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05004100static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4101{
4102 struct resource **res = ptr;
4103
4104 pci_unmap_iospace(*res);
4105}
4106
4107/**
4108 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4109 * @dev: Generic device to remap IO address for
4110 * @res: Resource describing the I/O space
4111 * @phys_addr: physical address of range to be mapped
4112 *
4113 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4114 * detach.
4115 */
4116int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4117 phys_addr_t phys_addr)
4118{
4119 const struct resource **ptr;
4120 int error;
4121
4122 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4123 if (!ptr)
4124 return -ENOMEM;
4125
4126 error = pci_remap_iospace(res, phys_addr);
4127 if (error) {
4128 devres_free(ptr);
4129 } else {
4130 *ptr = res;
4131 devres_add(dev, ptr);
4132 }
4133
4134 return error;
4135}
4136EXPORT_SYMBOL(devm_pci_remap_iospace);
4137
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004138/**
4139 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4140 * @dev: Generic device to remap IO address for
4141 * @offset: Resource address to map
4142 * @size: Size of map
4143 *
4144 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4145 * detach.
4146 */
4147void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4148 resource_size_t offset,
4149 resource_size_t size)
4150{
4151 void __iomem **ptr, *addr;
4152
4153 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4154 if (!ptr)
4155 return NULL;
4156
4157 addr = pci_remap_cfgspace(offset, size);
4158 if (addr) {
4159 *ptr = addr;
4160 devres_add(dev, ptr);
4161 } else
4162 devres_free(ptr);
4163
4164 return addr;
4165}
4166EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4167
4168/**
4169 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4170 * @dev: generic device to handle the resource for
4171 * @res: configuration space resource to be handled
4172 *
4173 * Checks that a resource is a valid memory region, requests the memory
4174 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4175 * proper PCI configuration space memory attributes are guaranteed.
4176 *
4177 * All operations are managed and will be undone on driver detach.
4178 *
4179 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004180 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004181 *
4182 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4183 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4184 * if (IS_ERR(base))
4185 * return PTR_ERR(base);
4186 */
4187void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4188 struct resource *res)
4189{
4190 resource_size_t size;
4191 const char *name;
4192 void __iomem *dest_ptr;
4193
4194 BUG_ON(!dev);
4195
4196 if (!res || resource_type(res) != IORESOURCE_MEM) {
4197 dev_err(dev, "invalid resource\n");
4198 return IOMEM_ERR_PTR(-EINVAL);
4199 }
4200
4201 size = resource_size(res);
4202 name = res->name ?: dev_name(dev);
4203
4204 if (!devm_request_mem_region(dev, res->start, size, name)) {
4205 dev_err(dev, "can't request region for resource %pR\n", res);
4206 return IOMEM_ERR_PTR(-EBUSY);
4207 }
4208
4209 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4210 if (!dest_ptr) {
4211 dev_err(dev, "ioremap failed for resource %pR\n", res);
4212 devm_release_mem_region(dev, res->start, size);
4213 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4214 }
4215
4216 return dest_ptr;
4217}
4218EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4219
Ben Hutchings6a479072008-12-23 03:08:29 +00004220static void __pci_set_master(struct pci_dev *dev, bool enable)
4221{
4222 u16 old_cmd, cmd;
4223
4224 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4225 if (enable)
4226 cmd = old_cmd | PCI_COMMAND_MASTER;
4227 else
4228 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4229 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004230 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004231 enable ? "enabling" : "disabling");
4232 pci_write_config_word(dev, PCI_COMMAND, cmd);
4233 }
4234 dev->is_busmaster = enable;
4235}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004236
4237/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004238 * pcibios_setup - process "pci=" kernel boot arguments
4239 * @str: string used to pass in "pci=" kernel boot arguments
4240 *
4241 * Process kernel boot arguments. This is the default implementation.
4242 * Architecture specific implementations can override this as necessary.
4243 */
4244char * __weak __init pcibios_setup(char *str)
4245{
4246 return str;
4247}
4248
4249/**
Myron Stowe96c55902011-10-28 15:48:38 -06004250 * pcibios_set_master - enable PCI bus-mastering for device dev
4251 * @dev: the PCI device to enable
4252 *
4253 * Enables PCI bus-mastering for the device. This is the default
4254 * implementation. Architecture specific implementations can override
4255 * this if necessary.
4256 */
4257void __weak pcibios_set_master(struct pci_dev *dev)
4258{
4259 u8 lat;
4260
Myron Stowef6766782011-10-28 15:49:20 -06004261 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4262 if (pci_is_pcie(dev))
4263 return;
4264
Myron Stowe96c55902011-10-28 15:48:38 -06004265 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4266 if (lat < 16)
4267 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4268 else if (lat > pcibios_max_latency)
4269 lat = pcibios_max_latency;
4270 else
4271 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004272
Myron Stowe96c55902011-10-28 15:48:38 -06004273 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4274}
4275
4276/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277 * pci_set_master - enables bus-mastering for device dev
4278 * @dev: the PCI device to enable
4279 *
4280 * Enables bus-mastering on the device and calls pcibios_set_master()
4281 * to do the needed arch specific settings.
4282 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004283void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004284{
Ben Hutchings6a479072008-12-23 03:08:29 +00004285 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004286 pcibios_set_master(dev);
4287}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004288EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289
Ben Hutchings6a479072008-12-23 03:08:29 +00004290/**
4291 * pci_clear_master - disables bus-mastering for device dev
4292 * @dev: the PCI device to disable
4293 */
4294void pci_clear_master(struct pci_dev *dev)
4295{
4296 __pci_set_master(dev, false);
4297}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004298EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004299
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004301 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4302 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004303 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004304 * Helper function for pci_set_mwi.
4305 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4307 *
4308 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4309 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004310int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004311{
4312 u8 cacheline_size;
4313
4314 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004315 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004316
4317 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4318 equal to or multiple of the right value. */
4319 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4320 if (cacheline_size >= pci_cache_line_size &&
4321 (cacheline_size % pci_cache_line_size) == 0)
4322 return 0;
4323
4324 /* Write the correct value. */
4325 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4326 /* Read it back. */
4327 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4328 if (cacheline_size == pci_cache_line_size)
4329 return 0;
4330
Mohan Kumar34c6b712019-04-20 07:07:20 +03004331 pci_info(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004332 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004333
4334 return -EINVAL;
4335}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004336EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4337
Linus Torvalds1da177e2005-04-16 15:20:36 -07004338/**
4339 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4340 * @dev: the PCI device for which MWI is enabled
4341 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004342 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004343 *
4344 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4345 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004346int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004348#ifdef PCI_DISABLE_MWI
4349 return 0;
4350#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 int rc;
4352 u16 cmd;
4353
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004354 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004355 if (rc)
4356 return rc;
4357
4358 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004359 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004360 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004361 cmd |= PCI_COMMAND_INVALIDATE;
4362 pci_write_config_word(dev, PCI_COMMAND, cmd);
4363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004364 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004365#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004366}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004367EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004368
4369/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004370 * pcim_set_mwi - a device-managed pci_set_mwi()
4371 * @dev: the PCI device for which MWI is enabled
4372 *
4373 * Managed pci_set_mwi().
4374 *
4375 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4376 */
4377int pcim_set_mwi(struct pci_dev *dev)
4378{
4379 struct pci_devres *dr;
4380
4381 dr = find_pci_dr(dev);
4382 if (!dr)
4383 return -ENOMEM;
4384
4385 dr->mwi = 1;
4386 return pci_set_mwi(dev);
4387}
4388EXPORT_SYMBOL(pcim_set_mwi);
4389
4390/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004391 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4392 * @dev: the PCI device for which MWI is enabled
4393 *
4394 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4395 * Callers are not required to check the return value.
4396 *
4397 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4398 */
4399int pci_try_set_mwi(struct pci_dev *dev)
4400{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004401#ifdef PCI_DISABLE_MWI
4402 return 0;
4403#else
4404 return pci_set_mwi(dev);
4405#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004406}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004407EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004408
4409/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4411 * @dev: the PCI device to disable
4412 *
4413 * Disables PCI Memory-Write-Invalidate transaction on the device
4414 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004415void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004416{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004417#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004418 u16 cmd;
4419
4420 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4421 if (cmd & PCI_COMMAND_INVALIDATE) {
4422 cmd &= ~PCI_COMMAND_INVALIDATE;
4423 pci_write_config_word(dev, PCI_COMMAND, cmd);
4424 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004425#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004426}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004427EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004428
Brett M Russa04ce0f2005-08-15 15:23:41 -04004429/**
4430 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004431 * @pdev: the PCI device to operate on
4432 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004433 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004434 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004435 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004436void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004437{
4438 u16 pci_command, new;
4439
4440 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4441
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004442 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004443 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004444 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004445 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004446
4447 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004448 struct pci_devres *dr;
4449
Brett M Russ2fd9d742005-09-09 10:02:22 -07004450 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004451
4452 dr = find_pci_dr(pdev);
4453 if (dr && !dr->restore_intx) {
4454 dr->restore_intx = 1;
4455 dr->orig_intx = !enable;
4456 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004457 }
4458}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004459EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004460
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004461static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4462{
4463 struct pci_bus *bus = dev->bus;
4464 bool mask_updated = true;
4465 u32 cmd_status_dword;
4466 u16 origcmd, newcmd;
4467 unsigned long flags;
4468 bool irq_pending;
4469
4470 /*
4471 * We do a single dword read to retrieve both command and status.
4472 * Document assumptions that make this possible.
4473 */
4474 BUILD_BUG_ON(PCI_COMMAND % 4);
4475 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4476
4477 raw_spin_lock_irqsave(&pci_lock, flags);
4478
4479 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4480
4481 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4482
4483 /*
4484 * Check interrupt status register to see whether our device
4485 * triggered the interrupt (when masking) or the next IRQ is
4486 * already pending (when unmasking).
4487 */
4488 if (mask != irq_pending) {
4489 mask_updated = false;
4490 goto done;
4491 }
4492
4493 origcmd = cmd_status_dword;
4494 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4495 if (mask)
4496 newcmd |= PCI_COMMAND_INTX_DISABLE;
4497 if (newcmd != origcmd)
4498 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4499
4500done:
4501 raw_spin_unlock_irqrestore(&pci_lock, flags);
4502
4503 return mask_updated;
4504}
4505
4506/**
4507 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004508 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004509 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004510 * Check if the device dev has its INTx line asserted, mask it and return
4511 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004512 */
4513bool pci_check_and_mask_intx(struct pci_dev *dev)
4514{
4515 return pci_check_and_set_intx_mask(dev, true);
4516}
4517EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4518
4519/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004520 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004521 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004522 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004523 * Check if the device dev has its INTx line asserted, unmask it if not and
4524 * return true. False is returned and the mask remains active if there was
4525 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004526 */
4527bool pci_check_and_unmask_intx(struct pci_dev *dev)
4528{
4529 return pci_check_and_set_intx_mask(dev, false);
4530}
4531EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4532
Casey Leedom3775a202013-08-06 15:48:36 +05304533/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004534 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304535 * @dev: the PCI device to operate on
4536 *
4537 * Return 0 if transaction is pending 1 otherwise.
4538 */
4539int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004540{
Alex Williamson157e8762013-12-17 16:43:39 -07004541 if (!pci_is_pcie(dev))
4542 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004543
Gavin Shand0b4cc42014-05-19 13:06:46 +10004544 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4545 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304546}
4547EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004548
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004549/**
4550 * pcie_has_flr - check if a device supports function level resets
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004551 * @dev: device to check
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004552 *
4553 * Returns true if the device advertises support for PCIe function level
4554 * resets.
4555 */
Alex Williamson2d2917f2018-08-09 14:04:14 -06004556bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304557{
4558 u32 cap;
4559
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004560 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004561 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004562
Casey Leedom3775a202013-08-06 15:48:36 +05304563 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004564 return cap & PCI_EXP_DEVCAP_FLR;
4565}
Alex Williamson2d2917f2018-08-09 14:04:14 -06004566EXPORT_SYMBOL_GPL(pcie_has_flr);
Casey Leedom3775a202013-08-06 15:48:36 +05304567
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004568/**
4569 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004570 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004571 *
4572 * Initiate a function level reset on @dev. The caller should ensure the
4573 * device supports FLR before calling this function, e.g. by using the
4574 * pcie_has_flr() helper.
4575 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004576int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004577{
Casey Leedom3775a202013-08-06 15:48:36 +05304578 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004579 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304580
Jiang Liu59875ae2012-07-24 17:20:06 +08004581 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004582
Felipe Balbid6112f82018-09-07 09:16:51 +03004583 if (dev->imm_ready)
4584 return 0;
4585
Sinan Kayaa2758b62018-02-27 14:14:10 -06004586 /*
4587 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4588 * 100ms, but may silently discard requests while the FLR is in
4589 * progress. Wait 100ms before trying to access the device.
4590 */
4591 msleep(100);
4592
4593 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004594}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004595EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004596
Yu Zhao8c1c6992009-06-13 15:52:13 +08004597static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004598{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004599 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004600 u8 cap;
4601
Yu Zhao8c1c6992009-06-13 15:52:13 +08004602 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4603 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004604 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004605
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004606 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4607 return -ENOTTY;
4608
Yu Zhao8c1c6992009-06-13 15:52:13 +08004609 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004610 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4611 return -ENOTTY;
4612
4613 if (probe)
4614 return 0;
4615
Alex Williamsond066c942014-06-17 15:40:13 -06004616 /*
4617 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004618 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004619 * the test bit to match.
4620 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004621 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004622 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004623 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004624
Yu Zhao8c1c6992009-06-13 15:52:13 +08004625 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004626
Felipe Balbid6112f82018-09-07 09:16:51 +03004627 if (dev->imm_ready)
4628 return 0;
4629
Sinan Kayaa2758b62018-02-27 14:14:10 -06004630 /*
4631 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4632 * updated 27 July 2006; a device must complete an FLR within
4633 * 100ms, but may silently discard requests while the FLR is in
4634 * progress. Wait 100ms before trying to access the device.
4635 */
4636 msleep(100);
4637
4638 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004639}
4640
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004641/**
4642 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4643 * @dev: Device to reset.
4644 * @probe: If set, only check if the device can be reset this way.
4645 *
4646 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4647 * unset, it will be reinitialized internally when going from PCI_D3hot to
4648 * PCI_D0. If that's the case and the device is not in a low-power state
4649 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4650 *
4651 * NOTE: This causes the caller to sleep for twice the device power transition
4652 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00004653 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004654 * Moreover, only devices in D0 can be reset by this function.
4655 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004656static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004657{
Yu Zhaof85876b2009-06-13 15:52:14 +08004658 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004659
Alex Williamson51e53732014-11-21 11:24:08 -07004660 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004661 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004662
Yu Zhaof85876b2009-06-13 15:52:14 +08004663 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4664 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4665 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004666
Yu Zhaof85876b2009-06-13 15:52:14 +08004667 if (probe)
4668 return 0;
4669
4670 if (dev->current_state != PCI_D0)
4671 return -EINVAL;
4672
4673 csr &= ~PCI_PM_CTRL_STATE_MASK;
4674 csr |= PCI_D3hot;
4675 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004676 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004677
4678 csr &= ~PCI_PM_CTRL_STATE_MASK;
4679 csr |= PCI_D0;
4680 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004681 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004682
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004683 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004684}
Mika Westerberg4827d632019-11-12 12:16:16 +03004685
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004686/**
Mika Westerberg4827d632019-11-12 12:16:16 +03004687 * pcie_wait_for_link_delay - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004688 * @pdev: Bridge device
4689 * @active: waiting for active or inactive?
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004690 * @delay: Delay to wait after link has become active (in ms)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004691 *
4692 * Use this to wait till link becomes active or inactive.
4693 */
Mika Westerberg4827d632019-11-12 12:16:16 +03004694static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4695 int delay)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004696{
4697 int timeout = 1000;
4698 bool ret;
4699 u16 lnk_status;
4700
Keith Buschf0157162018-09-20 10:27:17 -06004701 /*
4702 * Some controllers might not implement link active reporting. In this
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004703 * case, we wait for 1000 ms + any delay requested by the caller.
Keith Buschf0157162018-09-20 10:27:17 -06004704 */
4705 if (!pdev->link_active_reporting) {
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004706 msleep(timeout + delay);
Keith Buschf0157162018-09-20 10:27:17 -06004707 return true;
4708 }
4709
4710 /*
4711 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4712 * after which we should expect an link active if the reset was
4713 * successful. If so, software must wait a minimum 100ms before sending
4714 * configuration requests to devices downstream this port.
4715 *
4716 * If the link fails to activate, either the device was physically
4717 * removed or the link is permanently failed.
4718 */
4719 if (active)
4720 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004721 for (;;) {
4722 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4723 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4724 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004725 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004726 if (timeout <= 0)
4727 break;
4728 msleep(10);
4729 timeout -= 10;
4730 }
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004731 if (active && ret)
Mika Westerberg4827d632019-11-12 12:16:16 +03004732 msleep(delay);
Lukas Wunner8a614492020-09-17 16:13:20 -05004733
Keith Buschf0157162018-09-20 10:27:17 -06004734 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004735}
Yu Zhaof85876b2009-06-13 15:52:14 +08004736
Mika Westerberg4827d632019-11-12 12:16:16 +03004737/**
4738 * pcie_wait_for_link - Wait until link is active or inactive
4739 * @pdev: Bridge device
4740 * @active: waiting for active or inactive?
4741 *
4742 * Use this to wait till link becomes active or inactive.
4743 */
4744bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4745{
4746 return pcie_wait_for_link_delay(pdev, active, 100);
4747}
4748
Mika Westerbergad9001f2019-11-12 12:16:17 +03004749/*
4750 * Find maximum D3cold delay required by all the devices on the bus. The
4751 * spec says 100 ms, but firmware can lower it and we allow drivers to
4752 * increase it as well.
4753 *
4754 * Called with @pci_bus_sem locked for reading.
4755 */
4756static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4757{
4758 const struct pci_dev *pdev;
4759 int min_delay = 100;
4760 int max_delay = 0;
4761
4762 list_for_each_entry(pdev, &bus->devices, bus_list) {
4763 if (pdev->d3cold_delay < min_delay)
4764 min_delay = pdev->d3cold_delay;
4765 if (pdev->d3cold_delay > max_delay)
4766 max_delay = pdev->d3cold_delay;
4767 }
4768
4769 return max(min_delay, max_delay);
4770}
4771
4772/**
4773 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4774 * @dev: PCI bridge
4775 *
4776 * Handle necessary delays before access to the devices on the secondary
4777 * side of the bridge are permitted after D3cold to D0 transition.
4778 *
4779 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4780 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4781 * 4.3.2.
4782 */
4783void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4784{
4785 struct pci_dev *child;
4786 int delay;
4787
4788 if (pci_dev_is_disconnected(dev))
4789 return;
4790
4791 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4792 return;
4793
4794 down_read(&pci_bus_sem);
4795
4796 /*
4797 * We only deal with devices that are present currently on the bus.
4798 * For any hot-added devices the access delay is handled in pciehp
4799 * board_added(). In case of ACPI hotplug the firmware is expected
4800 * to configure the devices before OS is notified.
4801 */
4802 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4803 up_read(&pci_bus_sem);
4804 return;
4805 }
4806
4807 /* Take d3cold_delay requirements into account */
4808 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4809 if (!delay) {
4810 up_read(&pci_bus_sem);
4811 return;
4812 }
4813
4814 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4815 bus_list);
4816 up_read(&pci_bus_sem);
4817
4818 /*
4819 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4820 * accessing the device after reset (that is 1000 ms + 100 ms). In
4821 * practice this should not be needed because we don't do power
4822 * management for them (see pci_bridge_d3_possible()).
4823 */
4824 if (!pci_is_pcie(dev)) {
4825 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4826 msleep(1000 + delay);
4827 return;
4828 }
4829
4830 /*
4831 * For PCIe downstream and root ports that do not support speeds
4832 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4833 * speeds (gen3) we need to wait first for the data link layer to
4834 * become active.
4835 *
4836 * However, 100 ms is the minimum and the PCIe spec says the
4837 * software must allow at least 1s before it can determine that the
4838 * device that did not respond is a broken device. There is
4839 * evidence that 100 ms is not always enough, for example certain
4840 * Titan Ridge xHCI controller does not always respond to
4841 * configuration requests if we only wait for 100 ms (see
4842 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4843 *
4844 * Therefore we wait for 100 ms and check for the device presence.
4845 * If it is still not present give it an additional 100 ms.
4846 */
4847 if (!pcie_downstream_port(dev))
4848 return;
4849
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004850 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4851 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4852 msleep(delay);
4853 } else {
4854 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4855 delay);
4856 if (!pcie_wait_for_link_delay(dev, true, delay)) {
Mika Westerbergad9001f2019-11-12 12:16:17 +03004857 /* Did not train, no need to wait any further */
Lukas Wunner8a614492020-09-17 16:13:20 -05004858 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
Mika Westerbergad9001f2019-11-12 12:16:17 +03004859 return;
4860 }
4861 }
4862
4863 if (!pci_device_is_present(child)) {
4864 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4865 msleep(delay);
4866 }
4867}
4868
Gavin Shan9e330022014-06-19 17:22:44 +10004869void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004870{
4871 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004872
4873 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4874 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4875 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004876
Alex Williamsonde0c5482013-08-08 14:10:13 -06004877 /*
4878 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004879 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004880 */
4881 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004882
4883 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4884 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004885
4886 /*
4887 * Trhfa for conventional PCI is 2^25 clock cycles.
4888 * Assuming a minimum 33MHz clock this results in a 1s
4889 * delay before we can consider subordinate devices to
4890 * be re-initialized. PCIe has some ways to shorten this,
4891 * but we don't make use of them yet.
4892 */
4893 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004894}
Gavin Shand92a2082014-04-24 18:00:24 +10004895
Gavin Shan9e330022014-06-19 17:22:44 +10004896void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4897{
4898 pci_reset_secondary_bus(dev);
4899}
4900
Gavin Shand92a2082014-04-24 18:00:24 +10004901/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004902 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004903 * @dev: Bridge device
4904 *
4905 * Use the bridge control register to assert reset on the secondary bus.
4906 * Devices on the secondary bus are left in power-on state.
4907 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004908int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004909{
4910 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004911
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004912 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004913}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004914EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004915
4916static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4917{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004918 struct pci_dev *pdev;
4919
Alex Williamsonf331a852015-01-15 18:16:04 -06004920 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4921 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004922 return -ENOTTY;
4923
4924 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4925 if (pdev != dev)
4926 return -ENOTTY;
4927
4928 if (probe)
4929 return 0;
4930
Sinan Kaya381634c2018-07-19 18:04:11 -05004931 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004932}
4933
Alex Williamson608c3882013-08-08 14:09:43 -06004934static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4935{
4936 int rc = -ENOTTY;
4937
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004938 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06004939 return rc;
4940
4941 if (hotplug->ops->reset_slot)
4942 rc = hotplug->ops->reset_slot(hotplug, probe);
4943
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004944 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06004945
4946 return rc;
4947}
4948
4949static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4950{
Lukas Wunner10791142020-07-21 13:24:51 +02004951 if (dev->multifunction || dev->subordinate || !dev->slot ||
Alex Williamsonf331a852015-01-15 18:16:04 -06004952 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004953 return -ENOTTY;
4954
Alex Williamson608c3882013-08-08 14:09:43 -06004955 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4956}
4957
Alex Williamson77cb9852013-08-08 14:09:49 -06004958static void pci_dev_lock(struct pci_dev *dev)
4959{
4960 pci_cfg_access_lock(dev);
4961 /* block PM suspend, driver probe, etc. */
4962 device_lock(&dev->dev);
4963}
4964
Alex Williamson61cf16d2013-12-16 15:14:31 -07004965/* Return 1 on successful lock, 0 on contention */
4966static int pci_dev_trylock(struct pci_dev *dev)
4967{
4968 if (pci_cfg_access_trylock(dev)) {
4969 if (device_trylock(&dev->dev))
4970 return 1;
4971 pci_cfg_access_unlock(dev);
4972 }
4973
4974 return 0;
4975}
4976
Alex Williamson77cb9852013-08-08 14:09:49 -06004977static void pci_dev_unlock(struct pci_dev *dev)
4978{
4979 device_unlock(&dev->dev);
4980 pci_cfg_access_unlock(dev);
4981}
4982
Christoph Hellwig775755e2017-06-01 13:10:38 +02004983static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004984{
4985 const struct pci_error_handlers *err_handler =
4986 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004987
Christoph Hellwigb014e962017-06-01 13:10:37 +02004988 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004989 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004990 * races with ->remove() by the device lock, which must be held by
4991 * the caller.
4992 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004993 if (err_handler && err_handler->reset_prepare)
4994 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004995
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004996 /*
4997 * Wake-up device prior to save. PM registers default to D0 after
4998 * reset and a simple register restore doesn't reliably return
4999 * to a non-D0 state anyway.
5000 */
5001 pci_set_power_state(dev, PCI_D0);
5002
Alex Williamson77cb9852013-08-08 14:09:49 -06005003 pci_save_state(dev);
5004 /*
5005 * Disable the device by clearing the Command register, except for
5006 * INTx-disable which is set. This not only disables MMIO and I/O port
5007 * BARs, but also prevents the device from being Bus Master, preventing
5008 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
5009 * compliant devices, INTx-disable prevents legacy interrupts.
5010 */
5011 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
5012}
5013
5014static void pci_dev_restore(struct pci_dev *dev)
5015{
Christoph Hellwig775755e2017-06-01 13:10:38 +02005016 const struct pci_error_handlers *err_handler =
5017 dev->driver ? dev->driver->err_handler : NULL;
5018
Alex Williamson77cb9852013-08-08 14:09:49 -06005019 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005020
Christoph Hellwig775755e2017-06-01 13:10:38 +02005021 /*
5022 * dev->driver->err_handler->reset_done() is protected against
5023 * races with ->remove() by the device lock, which must be held by
5024 * the caller.
5025 */
5026 if (err_handler && err_handler->reset_done)
5027 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08005028}
Keith Busch3ebe7f92014-05-02 10:40:42 -06005029
Sheng Yangd91cdc72008-11-11 17:17:47 +08005030/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005031 * __pci_reset_function_locked - reset a PCI device function while holding
5032 * the @dev mutex lock.
5033 * @dev: PCI device to reset
5034 *
5035 * Some devices allow an individual function to be reset without affecting
5036 * other functions in the same device. The PCI device must be responsive
5037 * to PCI config space in order to use this function.
5038 *
5039 * The device function is presumed to be unused and the caller is holding
5040 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005041 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005042 * Resetting the device will make the contents of PCI configuration space
5043 * random, so any caller of this must be prepared to reinitialise the
5044 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5045 * etc.
5046 *
5047 * Returns 0 if the device function was successfully reset or negative if the
5048 * device doesn't support resetting a single function.
5049 */
5050int __pci_reset_function_locked(struct pci_dev *dev)
5051{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005052 int rc;
5053
5054 might_sleep();
5055
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005056 /*
5057 * A reset method returns -ENOTTY if it doesn't support this device
5058 * and we should try the next method.
5059 *
5060 * If it returns 0 (success), we're finished. If it returns any
5061 * other error, we're also finished: this indicates that further
5062 * reset mechanisms might be broken on the device.
5063 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02005064 rc = pci_dev_specific_reset(dev, 0);
5065 if (rc != -ENOTTY)
5066 return rc;
5067 if (pcie_has_flr(dev)) {
Sinan Kaya91295d72018-02-27 14:14:08 -06005068 rc = pcie_flr(dev);
5069 if (rc != -ENOTTY)
5070 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02005071 }
5072 rc = pci_af_flr(dev, 0);
5073 if (rc != -ENOTTY)
5074 return rc;
5075 rc = pci_pm_reset(dev, 0);
5076 if (rc != -ENOTTY)
5077 return rc;
5078 rc = pci_dev_reset_slot_function(dev, 0);
5079 if (rc != -ENOTTY)
5080 return rc;
5081 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005082}
5083EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5084
5085/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005086 * pci_probe_reset_function - check whether the device can be safely reset
5087 * @dev: PCI device to reset
5088 *
5089 * Some devices allow an individual function to be reset without affecting
5090 * other functions in the same device. The PCI device must be responsive
5091 * to PCI config space in order to use this function.
5092 *
5093 * Returns 0 if the device function can be reset or negative if the
5094 * device doesn't support resetting a single function.
5095 */
5096int pci_probe_reset_function(struct pci_dev *dev)
5097{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005098 int rc;
5099
5100 might_sleep();
5101
5102 rc = pci_dev_specific_reset(dev, 1);
5103 if (rc != -ENOTTY)
5104 return rc;
5105 if (pcie_has_flr(dev))
5106 return 0;
5107 rc = pci_af_flr(dev, 1);
5108 if (rc != -ENOTTY)
5109 return rc;
5110 rc = pci_pm_reset(dev, 1);
5111 if (rc != -ENOTTY)
5112 return rc;
5113 rc = pci_dev_reset_slot_function(dev, 1);
5114 if (rc != -ENOTTY)
5115 return rc;
5116
5117 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005118}
5119
5120/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08005121 * pci_reset_function - quiesce and reset a PCI device function
5122 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08005123 *
5124 * Some devices allow an individual function to be reset without affecting
5125 * other functions in the same device. The PCI device must be responsive
5126 * to PCI config space in order to use this function.
5127 *
5128 * This function does not just reset the PCI portion of a device, but
5129 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005130 * from __pci_reset_function_locked() in that it saves and restores device state
5131 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08005132 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08005133 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08005134 * device doesn't support resetting a single function.
5135 */
5136int pci_reset_function(struct pci_dev *dev)
5137{
Yu Zhao8c1c6992009-06-13 15:52:13 +08005138 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005139
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005140 if (!dev->reset_fn)
5141 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005142
Christoph Hellwigb014e962017-06-01 13:10:37 +02005143 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005144 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005145
Christoph Hellwig52354b92017-06-01 13:10:39 +02005146 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005147
Alex Williamson77cb9852013-08-08 14:09:49 -06005148 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005149 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005150
Yu Zhao8c1c6992009-06-13 15:52:13 +08005151 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005152}
5153EXPORT_SYMBOL_GPL(pci_reset_function);
5154
Alex Williamson61cf16d2013-12-16 15:14:31 -07005155/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005156 * pci_reset_function_locked - quiesce and reset a PCI device function
5157 * @dev: PCI device to reset
5158 *
5159 * Some devices allow an individual function to be reset without affecting
5160 * other functions in the same device. The PCI device must be responsive
5161 * to PCI config space in order to use this function.
5162 *
5163 * This function does not just reset the PCI portion of a device, but
5164 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005165 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005166 * over the reset. It also differs from pci_reset_function() in that it
5167 * requires the PCI device lock to be held.
5168 *
5169 * Returns 0 if the device function was successfully reset or negative if the
5170 * device doesn't support resetting a single function.
5171 */
5172int pci_reset_function_locked(struct pci_dev *dev)
5173{
5174 int rc;
5175
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005176 if (!dev->reset_fn)
5177 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005178
5179 pci_dev_save_and_disable(dev);
5180
5181 rc = __pci_reset_function_locked(dev);
5182
5183 pci_dev_restore(dev);
5184
5185 return rc;
5186}
5187EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5188
5189/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07005190 * pci_try_reset_function - quiesce and reset a PCI device function
5191 * @dev: PCI device to reset
5192 *
5193 * Same as above, except return -EAGAIN if unable to lock device.
5194 */
5195int pci_try_reset_function(struct pci_dev *dev)
5196{
5197 int rc;
5198
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005199 if (!dev->reset_fn)
5200 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005201
Christoph Hellwigb014e962017-06-01 13:10:37 +02005202 if (!pci_dev_trylock(dev))
5203 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005204
Christoph Hellwigb014e962017-06-01 13:10:37 +02005205 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005206 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06005207 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005208 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005209
Alex Williamson61cf16d2013-12-16 15:14:31 -07005210 return rc;
5211}
5212EXPORT_SYMBOL_GPL(pci_try_reset_function);
5213
Alex Williamsonf331a852015-01-15 18:16:04 -06005214/* Do any devices on or below this bus prevent a bus reset? */
5215static bool pci_bus_resetable(struct pci_bus *bus)
5216{
5217 struct pci_dev *dev;
5218
David Daney35702772017-09-08 10:10:31 +02005219
5220 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5221 return false;
5222
Alex Williamsonf331a852015-01-15 18:16:04 -06005223 list_for_each_entry(dev, &bus->devices, bus_list) {
5224 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5225 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5226 return false;
5227 }
5228
5229 return true;
5230}
5231
Alex Williamson090a3c52013-08-08 14:09:55 -06005232/* Lock devices from the top of the tree down */
5233static void pci_bus_lock(struct pci_bus *bus)
5234{
5235 struct pci_dev *dev;
5236
5237 list_for_each_entry(dev, &bus->devices, bus_list) {
5238 pci_dev_lock(dev);
5239 if (dev->subordinate)
5240 pci_bus_lock(dev->subordinate);
5241 }
5242}
5243
5244/* Unlock devices from the bottom of the tree up */
5245static void pci_bus_unlock(struct pci_bus *bus)
5246{
5247 struct pci_dev *dev;
5248
5249 list_for_each_entry(dev, &bus->devices, bus_list) {
5250 if (dev->subordinate)
5251 pci_bus_unlock(dev->subordinate);
5252 pci_dev_unlock(dev);
5253 }
5254}
5255
Alex Williamson61cf16d2013-12-16 15:14:31 -07005256/* Return 1 on successful lock, 0 on contention */
5257static int pci_bus_trylock(struct pci_bus *bus)
5258{
5259 struct pci_dev *dev;
5260
5261 list_for_each_entry(dev, &bus->devices, bus_list) {
5262 if (!pci_dev_trylock(dev))
5263 goto unlock;
5264 if (dev->subordinate) {
5265 if (!pci_bus_trylock(dev->subordinate)) {
5266 pci_dev_unlock(dev);
5267 goto unlock;
5268 }
5269 }
5270 }
5271 return 1;
5272
5273unlock:
5274 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5275 if (dev->subordinate)
5276 pci_bus_unlock(dev->subordinate);
5277 pci_dev_unlock(dev);
5278 }
5279 return 0;
5280}
5281
Alex Williamsonf331a852015-01-15 18:16:04 -06005282/* Do any devices on or below this slot prevent a bus reset? */
5283static bool pci_slot_resetable(struct pci_slot *slot)
5284{
5285 struct pci_dev *dev;
5286
Jan Glauber33ba90a2017-09-08 10:10:33 +02005287 if (slot->bus->self &&
5288 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5289 return false;
5290
Alex Williamsonf331a852015-01-15 18:16:04 -06005291 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5292 if (!dev->slot || dev->slot != slot)
5293 continue;
5294 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5295 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5296 return false;
5297 }
5298
5299 return true;
5300}
5301
Alex Williamson090a3c52013-08-08 14:09:55 -06005302/* Lock devices from the top of the tree down */
5303static void pci_slot_lock(struct pci_slot *slot)
5304{
5305 struct pci_dev *dev;
5306
5307 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5308 if (!dev->slot || dev->slot != slot)
5309 continue;
5310 pci_dev_lock(dev);
5311 if (dev->subordinate)
5312 pci_bus_lock(dev->subordinate);
5313 }
5314}
5315
5316/* Unlock devices from the bottom of the tree up */
5317static void pci_slot_unlock(struct pci_slot *slot)
5318{
5319 struct pci_dev *dev;
5320
5321 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5322 if (!dev->slot || dev->slot != slot)
5323 continue;
5324 if (dev->subordinate)
5325 pci_bus_unlock(dev->subordinate);
5326 pci_dev_unlock(dev);
5327 }
5328}
5329
Alex Williamson61cf16d2013-12-16 15:14:31 -07005330/* Return 1 on successful lock, 0 on contention */
5331static int pci_slot_trylock(struct pci_slot *slot)
5332{
5333 struct pci_dev *dev;
5334
5335 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5336 if (!dev->slot || dev->slot != slot)
5337 continue;
5338 if (!pci_dev_trylock(dev))
5339 goto unlock;
5340 if (dev->subordinate) {
5341 if (!pci_bus_trylock(dev->subordinate)) {
5342 pci_dev_unlock(dev);
5343 goto unlock;
5344 }
5345 }
5346 }
5347 return 1;
5348
5349unlock:
5350 list_for_each_entry_continue_reverse(dev,
5351 &slot->bus->devices, bus_list) {
5352 if (!dev->slot || dev->slot != slot)
5353 continue;
5354 if (dev->subordinate)
5355 pci_bus_unlock(dev->subordinate);
5356 pci_dev_unlock(dev);
5357 }
5358 return 0;
5359}
5360
Alex Williamsonddefc032019-02-18 12:46:46 -07005361/*
5362 * Save and disable devices from the top of the tree down while holding
5363 * the @dev mutex lock for the entire tree.
5364 */
5365static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005366{
5367 struct pci_dev *dev;
5368
5369 list_for_each_entry(dev, &bus->devices, bus_list) {
5370 pci_dev_save_and_disable(dev);
5371 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005372 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005373 }
5374}
5375
5376/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005377 * Restore devices from top of the tree down while holding @dev mutex lock
5378 * for the entire tree. Parent bridges need to be restored before we can
5379 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005380 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005381static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005382{
5383 struct pci_dev *dev;
5384
5385 list_for_each_entry(dev, &bus->devices, bus_list) {
5386 pci_dev_restore(dev);
5387 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005388 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005389 }
5390}
5391
Alex Williamsonddefc032019-02-18 12:46:46 -07005392/*
5393 * Save and disable devices from the top of the tree down while holding
5394 * the @dev mutex lock for the entire tree.
5395 */
5396static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005397{
5398 struct pci_dev *dev;
5399
5400 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5401 if (!dev->slot || dev->slot != slot)
5402 continue;
5403 pci_dev_save_and_disable(dev);
5404 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005405 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005406 }
5407}
5408
5409/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005410 * Restore devices from top of the tree down while holding @dev mutex lock
5411 * for the entire tree. Parent bridges need to be restored before we can
5412 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005413 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005414static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005415{
5416 struct pci_dev *dev;
5417
5418 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5419 if (!dev->slot || dev->slot != slot)
5420 continue;
5421 pci_dev_restore(dev);
5422 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005423 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005424 }
5425}
5426
5427static int pci_slot_reset(struct pci_slot *slot, int probe)
5428{
5429 int rc;
5430
Alex Williamsonf331a852015-01-15 18:16:04 -06005431 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005432 return -ENOTTY;
5433
5434 if (!probe)
5435 pci_slot_lock(slot);
5436
5437 might_sleep();
5438
5439 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5440
5441 if (!probe)
5442 pci_slot_unlock(slot);
5443
5444 return rc;
5445}
5446
5447/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005448 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5449 * @slot: PCI slot to probe
5450 *
5451 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5452 */
5453int pci_probe_reset_slot(struct pci_slot *slot)
5454{
5455 return pci_slot_reset(slot, 1);
5456}
5457EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5458
5459/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005460 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005461 * @slot: PCI slot to reset
5462 *
5463 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5464 * independent of other slots. For instance, some slots may support slot power
5465 * control. In the case of a 1:1 bus to slot architecture, this function may
5466 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5467 * Generally a slot reset should be attempted before a bus reset. All of the
5468 * function of the slot and any subordinate buses behind the slot are reset
5469 * through this function. PCI config space of all devices in the slot and
5470 * behind the slot is saved before and restored after reset.
5471 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005472 * Same as above except return -EAGAIN if the slot cannot be locked
5473 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005474static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005475{
5476 int rc;
5477
5478 rc = pci_slot_reset(slot, 1);
5479 if (rc)
5480 return rc;
5481
Alex Williamson61cf16d2013-12-16 15:14:31 -07005482 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005483 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005484 might_sleep();
5485 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005486 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005487 pci_slot_unlock(slot);
5488 } else
5489 rc = -EAGAIN;
5490
Alex Williamson61cf16d2013-12-16 15:14:31 -07005491 return rc;
5492}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005493
Alex Williamson090a3c52013-08-08 14:09:55 -06005494static int pci_bus_reset(struct pci_bus *bus, int probe)
5495{
Sinan Kaya18426232018-07-19 18:04:09 -05005496 int ret;
5497
Alex Williamsonf331a852015-01-15 18:16:04 -06005498 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005499 return -ENOTTY;
5500
5501 if (probe)
5502 return 0;
5503
5504 pci_bus_lock(bus);
5505
5506 might_sleep();
5507
Sinan Kaya381634c2018-07-19 18:04:11 -05005508 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005509
5510 pci_bus_unlock(bus);
5511
Sinan Kaya18426232018-07-19 18:04:09 -05005512 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005513}
5514
5515/**
Keith Buschc4eed622018-09-20 10:27:11 -06005516 * pci_bus_error_reset - reset the bridge's subordinate bus
5517 * @bridge: The parent device that connects to the bus to reset
5518 *
5519 * This function will first try to reset the slots on this bus if the method is
5520 * available. If slot reset fails or is not available, this will fall back to a
5521 * secondary bus reset.
5522 */
5523int pci_bus_error_reset(struct pci_dev *bridge)
5524{
5525 struct pci_bus *bus = bridge->subordinate;
5526 struct pci_slot *slot;
5527
5528 if (!bus)
5529 return -ENOTTY;
5530
5531 mutex_lock(&pci_slot_mutex);
5532 if (list_empty(&bus->slots))
5533 goto bus_reset;
5534
5535 list_for_each_entry(slot, &bus->slots, list)
5536 if (pci_probe_reset_slot(slot))
5537 goto bus_reset;
5538
5539 list_for_each_entry(slot, &bus->slots, list)
5540 if (pci_slot_reset(slot, 0))
5541 goto bus_reset;
5542
5543 mutex_unlock(&pci_slot_mutex);
5544 return 0;
5545bus_reset:
5546 mutex_unlock(&pci_slot_mutex);
5547 return pci_bus_reset(bridge->subordinate, 0);
5548}
5549
5550/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005551 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5552 * @bus: PCI bus to probe
5553 *
5554 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5555 */
5556int pci_probe_reset_bus(struct pci_bus *bus)
5557{
5558 return pci_bus_reset(bus, 1);
5559}
5560EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5561
5562/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005563 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005564 * @bus: top level PCI bus to reset
5565 *
5566 * Same as above except return -EAGAIN if the bus cannot be locked
5567 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005568static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005569{
5570 int rc;
5571
5572 rc = pci_bus_reset(bus, 1);
5573 if (rc)
5574 return rc;
5575
Alex Williamson61cf16d2013-12-16 15:14:31 -07005576 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005577 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005578 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005579 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005580 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005581 pci_bus_unlock(bus);
5582 } else
5583 rc = -EAGAIN;
5584
Alex Williamson61cf16d2013-12-16 15:14:31 -07005585 return rc;
5586}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005587
5588/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005589 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005590 * @pdev: top level PCI device to reset via slot/bus
5591 *
5592 * Same as above except return -EAGAIN if the bus cannot be locked
5593 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005594int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005595{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005596 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005597 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005598}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005599EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005600
5601/**
Peter Orubad556ad42007-05-15 13:59:13 +02005602 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5603 * @dev: PCI device to query
5604 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005605 * Returns mmrbc: maximum designed memory read count in bytes or
5606 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005607 */
5608int pcix_get_max_mmrbc(struct pci_dev *dev)
5609{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005610 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005611 u32 stat;
5612
5613 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5614 if (!cap)
5615 return -EINVAL;
5616
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005617 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005618 return -EINVAL;
5619
Dean Nelson25daeb52010-03-09 22:26:40 -05005620 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005621}
5622EXPORT_SYMBOL(pcix_get_max_mmrbc);
5623
5624/**
5625 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5626 * @dev: PCI device to query
5627 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005628 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5629 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005630 */
5631int pcix_get_mmrbc(struct pci_dev *dev)
5632{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005633 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005634 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005635
5636 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5637 if (!cap)
5638 return -EINVAL;
5639
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005640 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5641 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005642
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005643 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005644}
5645EXPORT_SYMBOL(pcix_get_mmrbc);
5646
5647/**
5648 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5649 * @dev: PCI device to query
5650 * @mmrbc: maximum memory read count in bytes
5651 * valid values are 512, 1024, 2048, 4096
5652 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005653 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005654 * that prevent this.
5655 */
5656int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5657{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005658 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005659 u32 stat, v, o;
5660 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005661
vignesh babu229f5af2007-08-13 18:23:14 +05305662 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005663 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005664
5665 v = ffs(mmrbc) - 10;
5666
5667 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5668 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005669 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005670
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005671 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5672 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005673
5674 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5675 return -E2BIG;
5676
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005677 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5678 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005679
5680 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5681 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005682 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005683 return -EIO;
5684
5685 cmd &= ~PCI_X_CMD_MAX_READ;
5686 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005687 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5688 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005689 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005690 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005691}
5692EXPORT_SYMBOL(pcix_set_mmrbc);
5693
5694/**
5695 * pcie_get_readrq - get PCI Express read request size
5696 * @dev: PCI device to query
5697 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005698 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005699 */
5700int pcie_get_readrq(struct pci_dev *dev)
5701{
Peter Orubad556ad42007-05-15 13:59:13 +02005702 u16 ctl;
5703
Jiang Liu59875ae2012-07-24 17:20:06 +08005704 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005705
Jiang Liu59875ae2012-07-24 17:20:06 +08005706 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005707}
5708EXPORT_SYMBOL(pcie_get_readrq);
5709
5710/**
5711 * pcie_set_readrq - set PCI Express maximum memory read request
5712 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005713 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005714 * valid values are 128, 256, 512, 1024, 2048, 4096
5715 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005716 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005717 */
5718int pcie_set_readrq(struct pci_dev *dev, int rq)
5719{
Jiang Liu59875ae2012-07-24 17:20:06 +08005720 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005721 int ret;
Peter Orubad556ad42007-05-15 13:59:13 +02005722
vignesh babu229f5af2007-08-13 18:23:14 +05305723 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005724 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005725
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005726 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005727 * If using the "performance" PCIe config, we clamp the read rq
5728 * size to the max packet size to keep the host bridge from
5729 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005730 */
5731 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5732 int mps = pcie_get_mps(dev);
5733
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005734 if (mps < rq)
5735 rq = mps;
5736 }
5737
5738 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005739
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005740 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005741 PCI_EXP_DEVCTL_READRQ, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005742
5743 return pcibios_err_to_errno(ret);
Peter Orubad556ad42007-05-15 13:59:13 +02005744}
5745EXPORT_SYMBOL(pcie_set_readrq);
5746
5747/**
Jon Masonb03e7492011-07-20 15:20:54 -05005748 * pcie_get_mps - get PCI Express maximum payload size
5749 * @dev: PCI device to query
5750 *
5751 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005752 */
5753int pcie_get_mps(struct pci_dev *dev)
5754{
Jon Masonb03e7492011-07-20 15:20:54 -05005755 u16 ctl;
5756
Jiang Liu59875ae2012-07-24 17:20:06 +08005757 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005758
Jiang Liu59875ae2012-07-24 17:20:06 +08005759 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005760}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005761EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005762
5763/**
5764 * pcie_set_mps - set PCI Express maximum payload size
5765 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005766 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005767 * valid values are 128, 256, 512, 1024, 2048, 4096
5768 *
5769 * If possible sets maximum payload size
5770 */
5771int pcie_set_mps(struct pci_dev *dev, int mps)
5772{
Jiang Liu59875ae2012-07-24 17:20:06 +08005773 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005774 int ret;
Jon Masonb03e7492011-07-20 15:20:54 -05005775
5776 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005777 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005778
5779 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005780 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005781 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005782 v <<= 5;
5783
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005784 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005785 PCI_EXP_DEVCTL_PAYLOAD, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005786
5787 return pcibios_err_to_errno(ret);
Jon Masonb03e7492011-07-20 15:20:54 -05005788}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005789EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005790
5791/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05005792 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5793 * device and its bandwidth limitation
5794 * @dev: PCI device to query
5795 * @limiting_dev: storage for device causing the bandwidth limitation
5796 * @speed: storage for speed of limiting device
5797 * @width: storage for width of limiting device
5798 *
5799 * Walk up the PCI device chain and find the point where the minimum
5800 * bandwidth is available. Return the bandwidth available there and (if
5801 * limiting_dev, speed, and width pointers are supplied) information about
5802 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5803 * raw bandwidth.
5804 */
5805u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5806 enum pci_bus_speed *speed,
5807 enum pcie_link_width *width)
5808{
5809 u16 lnksta;
5810 enum pci_bus_speed next_speed;
5811 enum pcie_link_width next_width;
5812 u32 bw, next_bw;
5813
5814 if (speed)
5815 *speed = PCI_SPEED_UNKNOWN;
5816 if (width)
5817 *width = PCIE_LNK_WIDTH_UNKNOWN;
5818
5819 bw = 0;
5820
5821 while (dev) {
5822 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5823
5824 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5825 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5826 PCI_EXP_LNKSTA_NLW_SHIFT;
5827
5828 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5829
5830 /* Check if current device limits the total bandwidth */
5831 if (!bw || next_bw <= bw) {
5832 bw = next_bw;
5833
5834 if (limiting_dev)
5835 *limiting_dev = dev;
5836 if (speed)
5837 *speed = next_speed;
5838 if (width)
5839 *width = next_width;
5840 }
5841
5842 dev = pci_upstream_bridge(dev);
5843 }
5844
5845 return bw;
5846}
5847EXPORT_SYMBOL(pcie_bandwidth_available);
5848
5849/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005850 * pcie_get_speed_cap - query for the PCI device's link speed capability
5851 * @dev: PCI device to query
5852 *
5853 * Query the PCI device speed capability. Return the maximum link speed
5854 * supported by the device.
5855 */
5856enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5857{
5858 u32 lnkcap2, lnkcap;
5859
5860 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005861 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5862 * implementation note there recommends using the Supported Link
5863 * Speeds Vector in Link Capabilities 2 when supported.
5864 *
5865 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5866 * should use the Supported Link Speeds field in Link Capabilities,
5867 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005868 */
5869 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
Yicong Yang757bfaa2020-02-17 19:13:03 +08005870
5871 /* PCIe r3.0-compliant */
5872 if (lnkcap2)
5873 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005874
5875 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005876 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5877 return PCIE_SPEED_5_0GT;
5878 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5879 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005880
5881 return PCI_SPEED_UNKNOWN;
5882}
Alex Deucher576c7212018-06-25 13:17:41 -05005883EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005884
5885/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05005886 * pcie_get_width_cap - query for the PCI device's link width capability
5887 * @dev: PCI device to query
5888 *
5889 * Query the PCI device width capability. Return the maximum link width
5890 * supported by the device.
5891 */
5892enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5893{
5894 u32 lnkcap;
5895
5896 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5897 if (lnkcap)
5898 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5899
5900 return PCIE_LNK_WIDTH_UNKNOWN;
5901}
Alex Deucher576c7212018-06-25 13:17:41 -05005902EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05005903
5904/**
Tal Gilboab852f632018-03-30 08:32:03 -05005905 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5906 * @dev: PCI device
5907 * @speed: storage for link speed
5908 * @width: storage for link width
5909 *
5910 * Calculate a PCI device's link bandwidth by querying for its link speed
5911 * and width, multiplying them, and applying encoding overhead. The result
5912 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5913 */
5914u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5915 enum pcie_link_width *width)
5916{
5917 *speed = pcie_get_speed_cap(dev);
5918 *width = pcie_get_width_cap(dev);
5919
5920 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5921 return 0;
5922
5923 return *width * PCIE_SPEED2MBS_ENC(*speed);
5924}
5925
5926/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005927 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05005928 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005929 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05005930 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005931 * If the available bandwidth at the device is less than the device is
5932 * capable of, report the device's maximum possible bandwidth and the
5933 * upstream link that limits its performance. If @verbose, always print
5934 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05005935 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005936void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05005937{
5938 enum pcie_link_width width, width_cap;
5939 enum pci_bus_speed speed, speed_cap;
5940 struct pci_dev *limiting_dev = NULL;
5941 u32 bw_avail, bw_cap;
5942
5943 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5944 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5945
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005946 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005947 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005948 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005949 pci_speed_string(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005950 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005951 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005952 bw_avail / 1000, bw_avail % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005953 pci_speed_string(speed), width,
Tal Gilboa9e506a72018-03-30 08:56:47 -05005954 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
5955 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005956 pci_speed_string(speed_cap), width_cap);
Tal Gilboa9e506a72018-03-30 08:56:47 -05005957}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005958
5959/**
5960 * pcie_print_link_status - Report the PCI device's link speed and width
5961 * @dev: PCI device to query
5962 *
5963 * Report the available bandwidth at the device.
5964 */
5965void pcie_print_link_status(struct pci_dev *dev)
5966{
5967 __pcie_print_link_status(dev, true);
5968}
Tal Gilboa9e506a72018-03-30 08:56:47 -05005969EXPORT_SYMBOL(pcie_print_link_status);
5970
5971/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005972 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005973 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005974 * @flags: resource type mask to be selected
5975 *
5976 * This helper routine makes bar mask from the type of resource.
5977 */
5978int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5979{
5980 int i, bars = 0;
5981 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5982 if (pci_resource_flags(dev, i) & flags)
5983 bars |= (1 << i);
5984 return bars;
5985}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005986EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005987
Mike Travis95a8b6e2010-02-02 14:38:13 -08005988/* Some architectures require additional programming to enable VGA */
5989static arch_set_vga_state_t arch_set_vga_state;
5990
5991void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5992{
5993 arch_set_vga_state = func; /* NULL disables */
5994}
5995
5996static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005997 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005998{
5999 if (arch_set_vga_state)
6000 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10006001 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006002 return 0;
6003}
6004
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006005/**
6006 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07006007 * @dev: the PCI device
6008 * @decode: true = enable decoding, false = disable decoding
6009 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07006010 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10006011 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006012 */
6013int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10006014 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006015{
6016 struct pci_bus *bus;
6017 struct pci_dev *bridge;
6018 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08006019 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006020
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06006021 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006022
Mike Travis95a8b6e2010-02-02 14:38:13 -08006023 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10006024 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006025 if (rc)
6026 return rc;
6027
Dave Airlie3448a192010-06-01 15:32:24 +10006028 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6029 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006030 if (decode)
Dave Airlie3448a192010-06-01 15:32:24 +10006031 cmd |= command_bits;
6032 else
6033 cmd &= ~command_bits;
6034 pci_write_config_word(dev, PCI_COMMAND, cmd);
6035 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006036
Dave Airlie3448a192010-06-01 15:32:24 +10006037 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006038 return 0;
6039
6040 bus = dev->bus;
6041 while (bus) {
6042 bridge = bus->self;
6043 if (bridge) {
6044 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6045 &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006046 if (decode)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006047 cmd |= PCI_BRIDGE_CTL_VGA;
6048 else
6049 cmd &= ~PCI_BRIDGE_CTL_VGA;
6050 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6051 cmd);
6052 }
6053 bus = bus->parent;
6054 }
6055 return 0;
6056}
6057
Kai-Heng Feng52525b72019-10-18 15:38:47 +08006058#ifdef CONFIG_ACPI
6059bool pci_pr3_present(struct pci_dev *pdev)
6060{
6061 struct acpi_device *adev;
6062
6063 if (acpi_disabled)
6064 return false;
6065
6066 adev = ACPI_COMPANION(&pdev->dev);
6067 if (!adev)
6068 return false;
6069
6070 return adev->power.flags.power_resources &&
6071 acpi_has_method(adev->handle, "_PR3");
6072}
6073EXPORT_SYMBOL_GPL(pci_pr3_present);
6074#endif
6075
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006076/**
6077 * pci_add_dma_alias - Add a DMA devfn alias for a device
6078 * @dev: the PCI device for which alias is added
James Sewart09298542019-12-10 16:07:30 -06006079 * @devfn_from: alias slot and function
6080 * @nr_devfns: number of subsequent devfns to alias
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006081 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06006082 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6083 * which is used to program permissible bus-devfn source addresses for DMA
6084 * requests in an IOMMU. These aliases factor into IOMMU group creation
6085 * and are useful for devices generating DMA requests beyond or different
6086 * from their logical bus-devfn. Examples include device quirks where the
6087 * device simply uses the wrong devfn, as well as non-transparent bridges
6088 * where the alias may be a proxy for devices in another domain.
6089 *
6090 * IOMMU group creation is performed during device discovery or addition,
6091 * prior to any potential DMA mapping and therefore prior to driver probing
6092 * (especially for userspace assigned devices where IOMMU group definition
6093 * cannot be left as a userspace activity). DMA aliases should therefore
6094 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006095 */
James Sewart09298542019-12-10 16:07:30 -06006096void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006097{
James Sewart09298542019-12-10 16:07:30 -06006098 int devfn_to;
6099
6100 nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
6101 devfn_to = devfn_from + nr_devfns - 1;
6102
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006103 if (!dev->dma_alias_mask)
James Sewartf8bf2ae2019-12-10 15:51:33 -06006104 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006105 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006106 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006107 return;
6108 }
6109
James Sewart09298542019-12-10 16:07:30 -06006110 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6111
6112 if (nr_devfns == 1)
6113 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6114 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6115 else if (nr_devfns > 1)
6116 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6117 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6118 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006119}
6120
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006121bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6122{
6123 return (dev1->dma_alias_mask &&
6124 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6125 (dev2->dma_alias_mask &&
Jon Derrick2856ba62020-01-21 06:37:47 -07006126 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6127 pci_real_dma_dev(dev1) == dev2 ||
6128 pci_real_dma_dev(dev2) == dev1;
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006129}
6130
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006131bool pci_device_is_present(struct pci_dev *pdev)
6132{
6133 u32 v;
6134
Keith Buschfe2bd752017-03-29 22:49:17 -05006135 if (pci_dev_is_disconnected(pdev))
6136 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006137 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6138}
6139EXPORT_SYMBOL_GPL(pci_device_is_present);
6140
Rafael J. Wysocki08249652015-04-13 16:23:36 +02006141void pci_ignore_hotplug(struct pci_dev *dev)
6142{
6143 struct pci_dev *bridge = dev->bus->self;
6144
6145 dev->ignore_hotplug = 1;
6146 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6147 if (bridge)
6148 bridge->ignore_hotplug = 1;
6149}
6150EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6151
Jon Derrick2856ba62020-01-21 06:37:47 -07006152/**
6153 * pci_real_dma_dev - Get PCI DMA device for PCI device
6154 * @dev: the PCI device that may have a PCI DMA alias
6155 *
6156 * Permits the platform to provide architecture-specific functionality to
6157 * devices needing to alias DMA to another PCI device on another PCI bus. If
6158 * the PCI device is on the same bus, it is recommended to use
6159 * pci_add_dma_alias(). This is the default implementation. Architecture
6160 * implementations can override this.
6161 */
6162struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6163{
6164 return dev;
6165}
6166
Yongji Xie0a701aa2017-04-10 19:58:12 +08006167resource_size_t __weak pcibios_default_alignment(void)
6168{
6169 return 0;
6170}
6171
Denis Efremovb8074aa2019-07-29 13:13:57 +03006172/*
6173 * Arches that don't want to expose struct resource to userland as-is in
6174 * sysfs and /proc can implement their own pci_resource_to_user().
6175 */
6176void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6177 const struct resource *rsrc,
6178 resource_size_t *start, resource_size_t *end)
6179{
6180 *start = rsrc->start;
6181 *end = rsrc->end;
6182}
6183
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006184static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00006185static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006186
6187/**
6188 * pci_specified_resource_alignment - get resource alignment specified by user.
6189 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08006190 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006191 *
6192 * RETURNS: Resource alignment if it is specified.
6193 * Zero if it is not specified.
6194 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006195static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6196 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006197{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006198 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08006199 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006200 const char *p;
6201 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006202
6203 spin_lock(&resource_alignment_lock);
6204 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006205 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08006206 goto out;
6207 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08006208 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08006209 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6210 goto out;
6211 }
6212
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006213 while (*p) {
6214 count = 0;
6215 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
Bjorn Helgaas3ce25812020-11-05 14:51:36 -06006216 p[count] == '@') {
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006217 p += count + 1;
Bjorn Helgaas3ce25812020-11-05 14:51:36 -06006218 if (align_order > 63) {
6219 pr_err("PCI: Invalid requested alignment (order %d)\n",
6220 align_order);
6221 align_order = PAGE_SHIFT;
6222 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006223 } else {
Bjorn Helgaas3ce25812020-11-05 14:51:36 -06006224 align_order = PAGE_SHIFT;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006225 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006226
6227 ret = pci_dev_str_match(dev, p, &p);
6228 if (ret == 1) {
6229 *resize = true;
Colin Ian King2df49a52020-11-14 15:48:04 -06006230 align = 1ULL << align_order;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006231 break;
6232 } else if (ret < 0) {
6233 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6234 p);
6235 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006236 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006237
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006238 if (*p != ';' && *p != ',') {
6239 /* End of param or invalid format */
6240 break;
6241 }
6242 p++;
6243 }
Yongji Xief0b99f72016-09-13 17:00:31 +08006244out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006245 spin_unlock(&resource_alignment_lock);
6246 return align;
6247}
6248
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006249static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08006250 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006251{
6252 struct resource *r = &dev->resource[bar];
6253 resource_size_t size;
6254
6255 if (!(r->flags & IORESOURCE_MEM))
6256 return;
6257
6258 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006259 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006260 bar, r, (unsigned long long)align);
6261 return;
6262 }
6263
6264 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006265 if (size >= align)
6266 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006267
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006268 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006269 * Increase the alignment of the resource. There are two ways we
6270 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006271 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006272 * 1) Increase the size of the resource. BARs are aligned on their
6273 * size, so when we reallocate space for this resource, we'll
6274 * allocate it with the larger alignment. This also prevents
6275 * assignment of any other BARs inside the alignment region, so
6276 * if we're requesting page alignment, this means no other BARs
6277 * will share the page.
6278 *
6279 * The disadvantage is that this makes the resource larger than
6280 * the hardware BAR, which may break drivers that compute things
6281 * based on the resource size, e.g., to find registers at a
6282 * fixed offset before the end of the BAR.
6283 *
6284 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6285 * set r->start to the desired alignment. By itself this
6286 * doesn't prevent other BARs being put inside the alignment
6287 * region, but if we realign *every* resource of every device in
6288 * the system, none of them will share an alignment region.
6289 *
6290 * When the user has requested alignment for only some devices via
6291 * the "pci=resource_alignment" argument, "resize" is true and we
6292 * use the first method. Otherwise we assume we're aligning all
6293 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006294 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006295
Frederick Lawler7506dc72018-01-18 12:55:24 -06006296 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006297 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006298
Yongji Xiee3adec72017-04-10 19:58:14 +08006299 if (resize) {
6300 r->start = 0;
6301 r->end = align - 1;
6302 } else {
6303 r->flags &= ~IORESOURCE_SIZEALIGN;
6304 r->flags |= IORESOURCE_STARTALIGN;
6305 r->start = align;
6306 r->end = r->start + size - 1;
6307 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006308 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006309}
6310
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006311/*
6312 * This function disables memory decoding and releases memory resources
6313 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6314 * It also rounds up size to specified alignment.
6315 * Later on, the kernel will assign page-aligned memory resource back
6316 * to the device.
6317 */
6318void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6319{
6320 int i;
6321 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006322 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006323 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006324 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006325
Yongji Xie62d9a782016-09-13 17:00:32 +08006326 /*
6327 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6328 * 3.4.1.11. Their resources are allocated from the space
6329 * described by the VF BARx register in the PF's SR-IOV capability.
6330 * We can't influence their alignment here.
6331 */
6332 if (dev->is_virtfn)
6333 return;
6334
Yinghai Lu10c463a2012-03-18 22:46:26 -07006335 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006336 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006337 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006338 return;
6339
6340 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6341 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006342 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006343 return;
6344 }
6345
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006346 pci_read_config_word(dev, PCI_COMMAND, &command);
6347 command &= ~PCI_COMMAND_MEMORY;
6348 pci_write_config_word(dev, PCI_COMMAND, command);
6349
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006350 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006351 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006352
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006353 /*
6354 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006355 * to enable the kernel to reassign new resource
6356 * window later on.
6357 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006358 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006359 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6360 r = &dev->resource[i];
6361 if (!(r->flags & IORESOURCE_MEM))
6362 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006363 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006364 r->end = resource_size(r) - 1;
6365 r->start = 0;
6366 }
6367 pci_disable_bridge_window(dev);
6368 }
6369}
6370
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006371static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006372{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006373 size_t count = 0;
6374
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006375 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006376 if (resource_alignment_param)
Krzysztof Wilczyńskie7a74992020-08-24 23:39:16 +00006377 count = scnprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006378 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006379
Logan Gunthorpee4990812019-08-22 10:10:13 -06006380 /*
6381 * When set by the command line, resource_alignment_param will not
6382 * have a trailing line feed, which is ugly. So conditionally add
6383 * it here.
6384 */
6385 if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
6386 buf[count - 1] = '\n';
6387 buf[count++] = 0;
6388 }
6389
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006390 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006391}
6392
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006393static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006394 const char *buf, size_t count)
6395{
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006396 char *param = kstrndup(buf, count, GFP_KERNEL);
6397
6398 if (!param)
6399 return -ENOMEM;
6400
6401 spin_lock(&resource_alignment_lock);
6402 kfree(resource_alignment_param);
6403 resource_alignment_param = param;
6404 spin_unlock(&resource_alignment_lock);
6405 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006406}
6407
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006408static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006409
6410static int __init pci_resource_alignment_sysfs_init(void)
6411{
6412 return bus_create_file(&pci_bus_type,
6413 &bus_attr_resource_alignment);
6414}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006415late_initcall(pci_resource_alignment_sysfs_init);
6416
Bill Pemberton15856ad2012-11-21 15:35:00 -05006417static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006418{
6419#ifdef CONFIG_PCI_DOMAINS
6420 pci_domains_supported = 0;
6421#endif
6422}
6423
Jan Kiszkaae07b782018-05-15 11:07:00 +02006424#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006425static atomic_t __domain_nr = ATOMIC_INIT(-1);
6426
Jan Kiszkaae07b782018-05-15 11:07:00 +02006427static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006428{
6429 return atomic_inc_return(&__domain_nr);
6430}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006431
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006432static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006433{
6434 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006435 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006436
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006437 if (parent)
6438 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006439
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006440 /*
6441 * Check DT domain and use_dt_domains values.
6442 *
6443 * If DT domain property is valid (domain >= 0) and
6444 * use_dt_domains != 0, the DT assignment is valid since this means
6445 * we have not previously allocated a domain number by using
6446 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6447 * 1, to indicate that we have just assigned a domain number from
6448 * DT.
6449 *
6450 * If DT domain property value is not valid (ie domain < 0), and we
6451 * have not previously assigned a domain number from DT
6452 * (use_dt_domains != 1) we should assign a domain number by
6453 * using the:
6454 *
6455 * pci_get_new_domain_nr()
6456 *
6457 * API and update the use_dt_domains value to keep track of method we
6458 * are using to assign domain numbers (use_dt_domains = 0).
6459 *
6460 * All other combinations imply we have a platform that is trying
6461 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6462 * which is a recipe for domain mishandling and it is prevented by
6463 * invalidating the domain value (domain = -1) and printing a
6464 * corresponding error.
6465 */
6466 if (domain >= 0 && use_dt_domains) {
6467 use_dt_domains = 1;
6468 } else if (domain < 0 && use_dt_domains != 1) {
6469 use_dt_domains = 0;
6470 domain = pci_get_new_domain_nr();
6471 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006472 if (parent)
6473 pr_err("Node %pOF has ", parent->of_node);
6474 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006475 domain = -1;
6476 }
6477
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006478 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006479}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006480
6481int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6482{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006483 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6484 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006485}
6486#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006487
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006488/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006489 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006490 *
6491 * Returns 1 if we can access PCI extended config space (offsets
6492 * greater than 0xff). This is the default implementation. Architecture
6493 * implementations can override this.
6494 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006495int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006496{
6497 return 1;
6498}
6499
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006500void __weak pci_fixup_cardbus(struct pci_bus *bus)
6501{
6502}
6503EXPORT_SYMBOL(pci_fixup_cardbus);
6504
Al Viroad04d312008-11-22 17:37:14 +00006505static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006506{
6507 while (str) {
6508 char *k = strchr(str, ',');
6509 if (k)
6510 *k++ = 0;
6511 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006512 if (!strcmp(str, "nomsi")) {
6513 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006514 } else if (!strncmp(str, "noats", 5)) {
6515 pr_info("PCIe: ATS is disabled\n");
6516 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006517 } else if (!strcmp(str, "noaer")) {
6518 pci_no_aer();
Sinan Kaya11eb0e0e2018-06-04 22:16:09 -04006519 } else if (!strcmp(str, "earlydump")) {
6520 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006521 } else if (!strncmp(str, "realloc=", 8)) {
6522 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006523 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006524 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006525 } else if (!strcmp(str, "nodomains")) {
6526 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006527 } else if (!strncmp(str, "noari", 5)) {
6528 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006529 } else if (!strncmp(str, "cbiosize=", 9)) {
6530 pci_cardbus_io_size = memparse(str + 9, &str);
6531 } else if (!strncmp(str, "cbmemsize=", 10)) {
6532 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006533 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006534 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006535 } else if (!strncmp(str, "ecrc=", 5)) {
6536 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006537 } else if (!strncmp(str, "hpiosize=", 9)) {
6538 pci_hotplug_io_size = memparse(str + 9, &str);
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006539 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6540 pci_hotplug_mmio_size = memparse(str + 11, &str);
6541 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6542 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
Eric W. Biederman28760482009-09-09 14:09:24 -07006543 } else if (!strncmp(str, "hpmemsize=", 10)) {
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006544 pci_hotplug_mmio_size = memparse(str + 10, &str);
6545 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
Keith Busche16b4662016-07-21 21:40:28 -06006546 } else if (!strncmp(str, "hpbussize=", 10)) {
6547 pci_hotplug_bus_size =
6548 simple_strtoul(str + 10, &str, 0);
6549 if (pci_hotplug_bus_size > 0xff)
6550 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006551 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6552 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006553 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6554 pcie_bus_config = PCIE_BUS_SAFE;
6555 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6556 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006557 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6558 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006559 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6560 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006561 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006562 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006563 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006564 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006565 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006566 }
6567 str = k;
6568 }
Andi Kleen0637a702006-09-26 10:52:41 +02006569 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006570}
Andi Kleen0637a702006-09-26 10:52:41 +02006571early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006572
6573/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006574 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6575 * in pci_setup(), above, to point to data in the __initdata section which
6576 * will be freed after the init sequence is complete. We can't allocate memory
6577 * in pci_setup() because some architectures do not have any memory allocation
6578 * service available during an early_param() call. So we allocate memory and
6579 * copy the variable here before the init section is freed.
6580 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006581 */
6582static int __init pci_realloc_setup_params(void)
6583{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006584 resource_alignment_param = kstrdup(resource_alignment_param,
6585 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006586 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6587
6588 return 0;
6589}
6590pure_initcall(pci_realloc_setup_params);