blob: b2be8957a2906f3fa1311bcd4f5ca89889820b18 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alan Stern00240c32009-04-27 13:33:16 -040036const char *pci_power_names[] = {
37 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
38};
39EXPORT_SYMBOL_GPL(pci_power_names);
40
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010041int isa_dma_bridge_buggy;
42EXPORT_SYMBOL(isa_dma_bridge_buggy);
43
44int pci_pci_problems;
45EXPORT_SYMBOL(pci_pci_problems);
46
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010047unsigned int pci_pm_d3_delay;
48
Matthew Garrettdf17e622010-10-04 14:22:29 -040049static void pci_pme_list_scan(struct work_struct *work);
50
51static LIST_HEAD(pci_pme_list);
52static DEFINE_MUTEX(pci_pme_list_mutex);
53static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
54
55struct pci_pme_device {
56 struct list_head list;
57 struct pci_dev *dev;
58};
59
60#define PME_TIMEOUT 1000 /* How long between PME checks */
61
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010062static void pci_dev_d3_sleep(struct pci_dev *dev)
63{
64 unsigned int delay = dev->d3_delay;
65
66 if (delay < pci_pm_d3_delay)
67 delay = pci_pm_d3_delay;
68
69 msleep(delay);
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Jeff Garzik32a2eea2007-10-11 16:57:27 -040072#ifdef CONFIG_PCI_DOMAINS
73int pci_domains_supported = 1;
74#endif
75
Atsushi Nemoto4516a612007-02-05 16:36:06 -080076#define DEFAULT_CARDBUS_IO_SIZE (256)
77#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
78/* pci=cbmemsize=nnM,cbiosize=nn can override this */
79unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
80unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
81
Eric W. Biederman28760482009-09-09 14:09:24 -070082#define DEFAULT_HOTPLUG_IO_SIZE (256)
83#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
84/* pci=hpmemsize=nnM,hpiosize=nn can override this */
85unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
86unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
87
Keith Busche16b4662016-07-21 21:40:28 -060088#define DEFAULT_HOTPLUG_BUS_SIZE 1
89unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
90
Keith Busch27d868b2015-08-24 08:48:16 -050091enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050092
Jesse Barnesac1aa472009-10-26 13:20:44 -070093/*
94 * The default CLS is used if arch didn't set CLS explicitly and not
95 * all pci devices agree on the same value. Arch can override either
96 * the dfl or actual value as it sees fit. Don't forget this is
97 * measured in 32-bit words, not bytes.
98 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050099u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700100u8 pci_cache_line_size;
101
Myron Stowe96c55902011-10-28 15:48:38 -0600102/*
103 * If we set up a device for bus mastering, we need to check the latency
104 * timer as certain BIOSes forget to set it properly.
105 */
106unsigned int pcibios_max_latency = 255;
107
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100108/* If set, the PCIe ARI capability will not be used. */
109static bool pcie_ari_disabled;
110
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300111/* Disable bridge_d3 for all PCIe ports */
112static bool pci_bridge_d3_disable;
113/* Force bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_force;
115
116static int __init pcie_port_pm_setup(char *str)
117{
118 if (!strcmp(str, "off"))
119 pci_bridge_d3_disable = true;
120 else if (!strcmp(str, "force"))
121 pci_bridge_d3_force = true;
122 return 1;
123}
124__setup("pcie_port_pm=", pcie_port_pm_setup);
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/**
127 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
128 * @bus: pointer to PCI bus structure to search
129 *
130 * Given a PCI bus, returns the highest PCI bus number present in the set
131 * including the given PCI bus and its list of child PCI buses.
132 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400133unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800135 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 unsigned char max, n;
137
Yinghai Lub918c622012-05-17 18:51:11 -0700138 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800139 list_for_each_entry(tmp, &bus->children, node) {
140 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400141 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 max = n;
143 }
144 return max;
145}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800146EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Andrew Morton1684f5d2008-12-01 14:30:30 -0800148#ifdef CONFIG_HAS_IOMEM
149void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
150{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500151 struct resource *res = &pdev->resource[bar];
152
Andrew Morton1684f5d2008-12-01 14:30:30 -0800153 /*
154 * Make sure the BAR is actually a memory resource, not an IO resource
155 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500156 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500157 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800158 return NULL;
159 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500160 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800161}
162EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700163
164void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
165{
166 /*
167 * Make sure the BAR is actually a memory resource, not an IO resource
168 */
169 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
170 WARN_ON(1);
171 return NULL;
172 }
173 return ioremap_wc(pci_resource_start(pdev, bar),
174 pci_resource_len(pdev, bar));
175}
176EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177#endif
178
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100179
180static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
181 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700182{
183 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700184 u16 ent;
185
186 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700187
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100188 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700189 if (pos < 0x40)
190 break;
191 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700192 pci_bus_read_config_word(bus, devfn, pos, &ent);
193
194 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700195 if (id == 0xff)
196 break;
197 if (id == cap)
198 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700199 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700200 }
201 return 0;
202}
203
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100204static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
205 u8 pos, int cap)
206{
207 int ttl = PCI_FIND_CAP_TTL;
208
209 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
210}
211
Roland Dreier24a4e372005-10-28 17:35:34 -0700212int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
213{
214 return __pci_find_next_cap(dev->bus, dev->devfn,
215 pos + PCI_CAP_LIST_NEXT, cap);
216}
217EXPORT_SYMBOL_GPL(pci_find_next_capability);
218
Michael Ellermand3bac112006-11-22 18:26:16 +1100219static int __pci_bus_find_cap_start(struct pci_bus *bus,
220 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
225 if (!(status & PCI_STATUS_CAP_LIST))
226 return 0;
227
228 switch (hdr_type) {
229 case PCI_HEADER_TYPE_NORMAL:
230 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100231 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100235
236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700240 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * @dev: PCI device to query
242 * @cap: capability code
243 *
244 * Tell if a device supports a given PCI capability.
245 * Returns the address of the requested capability structure within the
246 * device's PCI configuration space or 0 in case the device does not
247 * support it. Possible values for @cap:
248 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * %PCI_CAP_ID_PM Power Management
250 * %PCI_CAP_ID_AGP Accelerated Graphics Port
251 * %PCI_CAP_ID_VPD Vital Product Data
252 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700254 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_PCIX PCI-X
256 * %PCI_CAP_ID_EXP PCI Express
257 */
258int pci_find_capability(struct pci_dev *dev, int cap)
259{
Michael Ellermand3bac112006-11-22 18:26:16 +1100260 int pos;
261
262 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
263 if (pos)
264 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
265
266 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600268EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700271 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @bus: the PCI bus to query
273 * @devfn: PCI device to query
274 * @cap: capability code
275 *
276 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700277 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 *
279 * Returns the address of the requested capability structure within the
280 * device's PCI configuration space or 0 in case the device does not
281 * support it.
282 */
283int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
284{
Michael Ellermand3bac112006-11-22 18:26:16 +1100285 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u8 hdr_type;
287
288 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
289
Michael Ellermand3bac112006-11-22 18:26:16 +1100290 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
291 if (pos)
292 pos = __pci_find_next_cap(bus, devfn, pos, cap);
293
294 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600296EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600299 * pci_find_next_ext_capability - Find an extended capability
300 * @dev: PCI device to query
301 * @start: address at which to start looking (0 to start at beginning of list)
302 * @cap: capability code
303 *
304 * Returns the address of the next matching extended capability structure
305 * within the device's PCI configuration space or 0 if the device does
306 * not support it. Some capabilities can occur several times, e.g., the
307 * vendor-specific capability, and this provides a way to find them all.
308 */
309int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
310{
311 u32 header;
312 int ttl;
313 int pos = PCI_CFG_SPACE_SIZE;
314
315 /* minimum 8 bytes per capability */
316 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
317
318 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
319 return 0;
320
321 if (start)
322 pos = start;
323
324 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
325 return 0;
326
327 /*
328 * If we have no capabilities, this is indicated by cap ID,
329 * cap version and next pointer all being 0.
330 */
331 if (header == 0)
332 return 0;
333
334 while (ttl-- > 0) {
335 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
336 return pos;
337
338 pos = PCI_EXT_CAP_NEXT(header);
339 if (pos < PCI_CFG_SPACE_SIZE)
340 break;
341
342 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
343 break;
344 }
345
346 return 0;
347}
348EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
349
350/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 * pci_find_ext_capability - Find an extended capability
352 * @dev: PCI device to query
353 * @cap: capability code
354 *
355 * Returns the address of the requested extended capability structure
356 * within the device's PCI configuration space or 0 if the device does
357 * not support it. Possible values for @cap:
358 *
359 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
360 * %PCI_EXT_CAP_ID_VC Virtual Channel
361 * %PCI_EXT_CAP_ID_DSN Device Serial Number
362 * %PCI_EXT_CAP_ID_PWR Power Budgeting
363 */
364int pci_find_ext_capability(struct pci_dev *dev, int cap)
365{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600366 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
Brice Goglin3a720d72006-05-23 06:10:01 -0400368EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
371{
372 int rc, ttl = PCI_FIND_CAP_TTL;
373 u8 cap, mask;
374
375 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
376 mask = HT_3BIT_CAP_MASK;
377 else
378 mask = HT_5BIT_CAP_MASK;
379
380 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
381 PCI_CAP_ID_HT, &ttl);
382 while (pos) {
383 rc = pci_read_config_byte(dev, pos + 3, &cap);
384 if (rc != PCIBIOS_SUCCESSFUL)
385 return 0;
386
387 if ((cap & mask) == ht_cap)
388 return pos;
389
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800390 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
391 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100392 PCI_CAP_ID_HT, &ttl);
393 }
394
395 return 0;
396}
397/**
398 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
399 * @dev: PCI device to query
400 * @pos: Position from which to continue searching
401 * @ht_cap: Hypertransport capability code
402 *
403 * To be used in conjunction with pci_find_ht_capability() to search for
404 * all capabilities matching @ht_cap. @pos should always be a value returned
405 * from pci_find_ht_capability().
406 *
407 * NB. To be 100% safe against broken PCI devices, the caller should take
408 * steps to avoid an infinite loop.
409 */
410int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
411{
412 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
413}
414EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
415
416/**
417 * pci_find_ht_capability - query a device's Hypertransport capabilities
418 * @dev: PCI device to query
419 * @ht_cap: Hypertransport capability code
420 *
421 * Tell if a device supports a given Hypertransport capability.
422 * Returns an address within the device's PCI configuration space
423 * or 0 in case the device does not support the request capability.
424 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
425 * which has a Hypertransport capability matching @ht_cap.
426 */
427int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
428{
429 int pos;
430
431 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
432 if (pos)
433 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
434
435 return pos;
436}
437EXPORT_SYMBOL_GPL(pci_find_ht_capability);
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439/**
440 * pci_find_parent_resource - return resource region of parent bus of given region
441 * @dev: PCI device structure contains resources to be searched
442 * @res: child resource record for which parent is sought
443 *
444 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700445 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400447struct resource *pci_find_parent_resource(const struct pci_dev *dev,
448 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700451 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 if (!r)
456 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700457 if (res->start && resource_contains(r, res)) {
458
459 /*
460 * If the window is prefetchable but the BAR is
461 * not, the allocator made a mistake.
462 */
463 if (r->flags & IORESOURCE_PREFETCH &&
464 !(res->flags & IORESOURCE_PREFETCH))
465 return NULL;
466
467 /*
468 * If we're below a transparent bridge, there may
469 * be both a positively-decoded aperture and a
470 * subtractively-decoded region that contain the BAR.
471 * We want the positively-decoded one, so this depends
472 * on pci_bus_for_each_resource() giving us those
473 * first.
474 */
475 return r;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700478 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600480EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530483 * pci_find_pcie_root_port - return PCIe Root Port
484 * @dev: PCI device to query
485 *
486 * Traverse up the parent chain and return the PCIe Root Port PCI Device
487 * for a given PCI Device.
488 */
489struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
490{
491 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
492
493 bridge = pci_upstream_bridge(dev);
494 while (bridge && pci_is_pcie(bridge)) {
495 highest_pcie_bridge = bridge;
496 bridge = pci_upstream_bridge(bridge);
497 }
498
499 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
500 return NULL;
501
502 return highest_pcie_bridge;
503}
504EXPORT_SYMBOL(pci_find_pcie_root_port);
505
506/**
Alex Williamson157e8762013-12-17 16:43:39 -0700507 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
508 * @dev: the PCI device to operate on
509 * @pos: config space offset of status word
510 * @mask: mask of bit(s) to care about in status word
511 *
512 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
513 */
514int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
515{
516 int i;
517
518 /* Wait for Transaction Pending bit clean */
519 for (i = 0; i < 4; i++) {
520 u16 status;
521 if (i)
522 msleep((1 << (i - 1)) * 100);
523
524 pci_read_config_word(dev, pos, &status);
525 if (!(status & mask))
526 return 1;
527 }
528
529 return 0;
530}
531
532/**
Wei Yang70675e02015-07-29 16:52:58 +0800533 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400534 * @dev: PCI device to have its BARs restored
535 *
536 * Restore the BAR values for a given device, so as to make it
537 * accessible by its driver.
538 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400539static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400540{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800541 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400542
Wei Yang70675e02015-07-29 16:52:58 +0800543 /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
544 if (dev->is_virtfn)
545 return;
546
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800547 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800548 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400549}
550
Julia Lawall299f2ff2015-12-06 17:33:45 +0100551static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200552
Julia Lawall299f2ff2015-12-06 17:33:45 +0100553int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200554{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200555 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
556 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
557 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200558 return -EINVAL;
559 pci_platform_pm = ops;
560 return 0;
561}
562
563static inline bool platform_pci_power_manageable(struct pci_dev *dev)
564{
565 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
566}
567
568static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400569 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200570{
571 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
572}
573
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200574static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
575{
576 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
577}
578
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200579static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
580{
581 return pci_platform_pm ?
582 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
583}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700584
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200585static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
586{
587 return pci_platform_pm ?
588 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
589}
590
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100591static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
592{
593 return pci_platform_pm ?
594 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
595}
596
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100597static inline bool platform_pci_need_resume(struct pci_dev *dev)
598{
599 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
600}
601
John W. Linville064b53db2005-07-27 10:19:44 -0400602/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200603 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
604 * given PCI device
605 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200606 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200608 * RETURN VALUE:
609 * -EINVAL if the requested state is invalid.
610 * -EIO if device does not support PCI PM or its PM capabilities register has a
611 * wrong version, or device doesn't support the requested state.
612 * 0 if device already is in the requested state.
613 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100615static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200617 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200618 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100620 /* Check if we're already there */
621 if (dev->current_state == state)
622 return 0;
623
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200624 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700625 return -EIO;
626
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200627 if (state < PCI_D0 || state > PCI_D3hot)
628 return -EINVAL;
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700631 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 * to sleep if we're already in a low power state
633 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100634 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200635 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400636 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
637 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200642 if ((state == PCI_D1 && !dev->d1_support)
643 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700644 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200646 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400647
John W. Linville32a36582005-09-14 09:52:42 -0400648 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 * This doesn't affect PME_Status, disables PME_En, and
650 * sets PowerState to 0.
651 */
John W. Linville32a36582005-09-14 09:52:42 -0400652 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400653 case PCI_D0:
654 case PCI_D1:
655 case PCI_D2:
656 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
657 pmcsr |= state;
658 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200659 case PCI_D3hot:
660 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400661 case PCI_UNKNOWN: /* Boot-up */
662 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100663 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200664 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400665 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400666 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400667 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400668 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 }
670
671 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200672 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674 /* Mandatory power management transition delays */
675 /* see PCI PM 1.1 5.6.1 table 18 */
676 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100677 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100679 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200681 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
682 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
683 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400684 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
685 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400686
Huang Ying448bd852012-06-23 10:23:51 +0800687 /*
688 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400689 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
690 * from D3hot to D0 _may_ perform an internal reset, thereby
691 * going to "D0 Uninitialized" rather than "D0 Initialized".
692 * For example, at least some versions of the 3c905B and the
693 * 3c556B exhibit this behaviour.
694 *
695 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
696 * devices in a D3hot state at boot. Consequently, we need to
697 * restore at least the BARs so that the device will be
698 * accessible to its driver.
699 */
700 if (need_restore)
701 pci_restore_bars(dev);
702
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100703 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800704 pcie_aspm_pm_state_change(dev->bus->self);
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return 0;
707}
708
709/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200710 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200711 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100712 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200713 *
714 * The power state is read from the PMCSR register, which however is
715 * inaccessible in D3cold. The platform firmware is therefore queried first
716 * to detect accessibility of the register. In case the platform firmware
717 * reports an incorrect state or the device isn't power manageable by the
718 * platform at all, we try to detect D3cold by testing accessibility of the
719 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200720 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100721void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200722{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200723 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
724 !pci_device_is_present(dev)) {
725 dev->current_state = PCI_D3cold;
726 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200727 u16 pmcsr;
728
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200729 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200730 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100731 } else {
732 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200733 }
734}
735
736/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600737 * pci_power_up - Put the given device into D0 forcibly
738 * @dev: PCI device to power up
739 */
740void pci_power_up(struct pci_dev *dev)
741{
742 if (platform_pci_power_manageable(dev))
743 platform_pci_set_power_state(dev, PCI_D0);
744
745 pci_raw_set_power_state(dev, PCI_D0);
746 pci_update_current_state(dev, PCI_D0);
747}
748
749/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100750 * pci_platform_power_transition - Use platform to change device power state
751 * @dev: PCI device to handle.
752 * @state: State to put the device into.
753 */
754static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
755{
756 int error;
757
758 if (platform_pci_power_manageable(dev)) {
759 error = platform_pci_set_power_state(dev, state);
760 if (!error)
761 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000762 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100763 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000764
765 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
766 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100767
768 return error;
769}
770
771/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700772 * pci_wakeup - Wake up a PCI device
773 * @pci_dev: Device to handle.
774 * @ign: ignored parameter
775 */
776static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
777{
778 pci_wakeup_event(pci_dev);
779 pm_request_resume(&pci_dev->dev);
780 return 0;
781}
782
783/**
784 * pci_wakeup_bus - Walk given bus and wake up devices on it
785 * @bus: Top bus of the subtree to walk.
786 */
787static void pci_wakeup_bus(struct pci_bus *bus)
788{
789 if (bus)
790 pci_walk_bus(bus, pci_wakeup, NULL);
791}
792
793/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100794 * __pci_start_power_transition - Start power transition of a PCI device
795 * @dev: PCI device to handle.
796 * @state: State to put the device into.
797 */
798static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
799{
Huang Ying448bd852012-06-23 10:23:51 +0800800 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100801 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800802 /*
803 * Mandatory power management transition delays, see
804 * PCI Express Base Specification Revision 2.0 Section
805 * 6.6.1: Conventional Reset. Do not delay for
806 * devices powered on/off by corresponding bridge,
807 * because have already delayed for the bridge.
808 */
809 if (dev->runtime_d3cold) {
810 msleep(dev->d3cold_delay);
811 /*
812 * When powering on a bridge from D3cold, the
813 * whole hierarchy may be powered on into
814 * D0uninitialized state, resume them to give
815 * them a chance to suspend again
816 */
817 pci_wakeup_bus(dev->subordinate);
818 }
819 }
820}
821
822/**
823 * __pci_dev_set_current_state - Set current state of a PCI device
824 * @dev: Device to handle
825 * @data: pointer to state to be set
826 */
827static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
828{
829 pci_power_t state = *(pci_power_t *)data;
830
831 dev->current_state = state;
832 return 0;
833}
834
835/**
836 * __pci_bus_set_current_state - Walk given bus and set current state of devices
837 * @bus: Top bus of the subtree to walk.
838 * @state: state to be set
839 */
840static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
841{
842 if (bus)
843 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100844}
845
846/**
847 * __pci_complete_power_transition - Complete power transition of a PCI device
848 * @dev: PCI device to handle.
849 * @state: State to put the device into.
850 *
851 * This function should not be called directly by device drivers.
852 */
853int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
854{
Huang Ying448bd852012-06-23 10:23:51 +0800855 int ret;
856
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600857 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800858 return -EINVAL;
859 ret = pci_platform_power_transition(dev, state);
860 /* Power off the bridge may power off the whole hierarchy */
861 if (!ret && state == PCI_D3cold)
862 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
863 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100864}
865EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
866
867/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200868 * pci_set_power_state - Set the power state of a PCI device
869 * @dev: PCI device to handle.
870 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
871 *
Nick Andrew877d0312009-01-26 11:06:57 +0100872 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200873 * the device's PCI PM registers.
874 *
875 * RETURN VALUE:
876 * -EINVAL if the requested state is invalid.
877 * -EIO if device does not support PCI PM or its PM capabilities register has a
878 * wrong version, or device doesn't support the requested state.
879 * 0 if device already is in the requested state.
880 * 0 if device's power state has been successfully changed.
881 */
882int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
883{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200884 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200885
886 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800887 if (state > PCI_D3cold)
888 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200889 else if (state < PCI_D0)
890 state = PCI_D0;
891 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
892 /*
893 * If the device or the parent bridge do not support PCI PM,
894 * ignore the request if we're doing anything other than putting
895 * it into D0 (which would only happen on boot).
896 */
897 return 0;
898
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600899 /* Check if we're already there */
900 if (dev->current_state == state)
901 return 0;
902
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100903 __pci_start_power_transition(dev, state);
904
Alan Cox979b1792008-07-24 17:18:38 +0100905 /* This device is quirked not to be put into D3, so
906 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800907 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100908 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200909
Huang Ying448bd852012-06-23 10:23:51 +0800910 /*
911 * To put device in D3cold, we put device into D3hot in native
912 * way, then put device into D3cold with platform ops
913 */
914 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
915 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200916
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100917 if (!__pci_complete_power_transition(dev, state))
918 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200919
920 return error;
921}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600922EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200923
924/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 * pci_choose_state - Choose the power state of a PCI device
926 * @dev: PCI device to be suspended
927 * @state: target sleep state for the whole system. This is the value
928 * that is passed to suspend() function.
929 *
930 * Returns PCI power state suitable for given device and given system
931 * message.
932 */
933
934pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
935{
Shaohua Liab826ca2007-07-20 10:03:22 +0800936 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500937
Yijing Wang728cdb72013-06-18 16:22:14 +0800938 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 return PCI_D0;
940
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200941 ret = platform_pci_choose_state(dev);
942 if (ret != PCI_POWER_ERROR)
943 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700944
945 switch (state.event) {
946 case PM_EVENT_ON:
947 return PCI_D0;
948 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700949 case PM_EVENT_PRETHAW:
950 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700951 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100952 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700953 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600955 dev_info(&dev->dev, "unrecognized suspend event %d\n",
956 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 BUG();
958 }
959 return PCI_D0;
960}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961EXPORT_SYMBOL(pci_choose_state);
962
Yu Zhao89858512009-02-16 02:55:47 +0800963#define PCI_EXP_SAVE_REGS 7
964
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700965static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
966 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800967{
968 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800969
Sasha Levinb67bfe02013-02-27 17:06:00 -0800970 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700971 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800972 return tmp;
973 }
974 return NULL;
975}
976
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700977struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
978{
979 return _pci_find_saved_cap(dev, cap, false);
980}
981
982struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
983{
984 return _pci_find_saved_cap(dev, cap, true);
985}
986
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300987static int pci_save_pcie_state(struct pci_dev *dev)
988{
Jiang Liu59875ae2012-07-24 17:20:06 +0800989 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300990 struct pci_cap_saved_state *save_state;
991 u16 *cap;
992
Jiang Liu59875ae2012-07-24 17:20:06 +0800993 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300994 return 0;
995
Eric W. Biederman9f355752007-03-08 13:06:13 -0700996 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300997 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800998 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300999 return -ENOMEM;
1000 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001001
Alex Williamson24a4742f2011-05-10 10:02:11 -06001002 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001003 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1004 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1005 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1006 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1007 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1008 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1009 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001010
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001011 return 0;
1012}
1013
1014static void pci_restore_pcie_state(struct pci_dev *dev)
1015{
Jiang Liu59875ae2012-07-24 17:20:06 +08001016 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 struct pci_cap_saved_state *save_state;
1018 u16 *cap;
1019
1020 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001021 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001022 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001023
Alex Williamson24a4742f2011-05-10 10:02:11 -06001024 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001025 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1026 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1027 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1028 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1029 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1030 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1031 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001032}
1033
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001034
1035static int pci_save_pcix_state(struct pci_dev *dev)
1036{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001037 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001038 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001039
1040 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001041 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001042 return 0;
1043
Shaohua Lif34303d2007-12-18 09:56:47 +08001044 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001045 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001046 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001047 return -ENOMEM;
1048 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001049
Alex Williamson24a4742f2011-05-10 10:02:11 -06001050 pci_read_config_word(dev, pos + PCI_X_CMD,
1051 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001052
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001053 return 0;
1054}
1055
1056static void pci_restore_pcix_state(struct pci_dev *dev)
1057{
1058 int i = 0, pos;
1059 struct pci_cap_saved_state *save_state;
1060 u16 *cap;
1061
1062 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1063 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001064 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001066 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067
1068 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001069}
1070
1071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072/**
1073 * pci_save_state - save the PCI configuration space of a device before suspending
1074 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001076int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
1078 int i;
1079 /* XXX: 100% dword access ok here? */
1080 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001081 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001082 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001083
1084 i = pci_save_pcie_state(dev);
1085 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001086 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001087
1088 i = pci_save_pcix_state(dev);
1089 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001090 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001091
Quentin Lambert754834b2014-11-06 17:45:55 +01001092 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001094EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001096static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1097 u32 saved_val, int retry)
1098{
1099 u32 val;
1100
1101 pci_read_config_dword(pdev, offset, &val);
1102 if (val == saved_val)
1103 return;
1104
1105 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001106 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1107 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001108 pci_write_config_dword(pdev, offset, saved_val);
1109 if (retry-- <= 0)
1110 return;
1111
1112 pci_read_config_dword(pdev, offset, &val);
1113 if (val == saved_val)
1114 return;
1115
1116 mdelay(1);
1117 }
1118}
1119
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001120static void pci_restore_config_space_range(struct pci_dev *pdev,
1121 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001122{
1123 int index;
1124
1125 for (index = end; index >= start; index--)
1126 pci_restore_config_dword(pdev, 4 * index,
1127 pdev->saved_config_space[index],
1128 retry);
1129}
1130
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001131static void pci_restore_config_space(struct pci_dev *pdev)
1132{
1133 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1134 pci_restore_config_space_range(pdev, 10, 15, 0);
1135 /* Restore BARs before the command register. */
1136 pci_restore_config_space_range(pdev, 4, 9, 10);
1137 pci_restore_config_space_range(pdev, 0, 3, 0);
1138 } else {
1139 pci_restore_config_space_range(pdev, 0, 15, 0);
1140 }
1141}
1142
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001143/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 * pci_restore_state - Restore the saved state of a PCI device
1145 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001147void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148{
Alek Duc82f63e2009-08-08 08:46:19 +08001149 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001150 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001151
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001152 /* PCI Express register must be restored first */
1153 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001154 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001155 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001156
Taku Izumib07461a2015-09-17 10:09:37 -05001157 pci_cleanup_aer_error_status_regs(dev);
1158
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001159 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001160
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001161 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001162 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001163
1164 /* Restore ACS and IOV configuration state */
1165 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001166 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001167
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001168 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001170EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001172struct pci_saved_state {
1173 u32 config_space[16];
1174 struct pci_cap_saved_data cap[0];
1175};
1176
1177/**
1178 * pci_store_saved_state - Allocate and return an opaque struct containing
1179 * the device saved state.
1180 * @dev: PCI device that we're dealing with
1181 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001182 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001183 */
1184struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1185{
1186 struct pci_saved_state *state;
1187 struct pci_cap_saved_state *tmp;
1188 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001189 size_t size;
1190
1191 if (!dev->state_saved)
1192 return NULL;
1193
1194 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1195
Sasha Levinb67bfe02013-02-27 17:06:00 -08001196 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001197 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1198
1199 state = kzalloc(size, GFP_KERNEL);
1200 if (!state)
1201 return NULL;
1202
1203 memcpy(state->config_space, dev->saved_config_space,
1204 sizeof(state->config_space));
1205
1206 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001207 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001208 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1209 memcpy(cap, &tmp->cap, len);
1210 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1211 }
1212 /* Empty cap_save terminates list */
1213
1214 return state;
1215}
1216EXPORT_SYMBOL_GPL(pci_store_saved_state);
1217
1218/**
1219 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1220 * @dev: PCI device that we're dealing with
1221 * @state: Saved state returned from pci_store_saved_state()
1222 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001223int pci_load_saved_state(struct pci_dev *dev,
1224 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001225{
1226 struct pci_cap_saved_data *cap;
1227
1228 dev->state_saved = false;
1229
1230 if (!state)
1231 return 0;
1232
1233 memcpy(dev->saved_config_space, state->config_space,
1234 sizeof(state->config_space));
1235
1236 cap = state->cap;
1237 while (cap->size) {
1238 struct pci_cap_saved_state *tmp;
1239
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001240 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001241 if (!tmp || tmp->cap.size != cap->size)
1242 return -EINVAL;
1243
1244 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1245 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1246 sizeof(struct pci_cap_saved_data) + cap->size);
1247 }
1248
1249 dev->state_saved = true;
1250 return 0;
1251}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001252EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001253
1254/**
1255 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1256 * and free the memory allocated for it.
1257 * @dev: PCI device that we're dealing with
1258 * @state: Pointer to saved state returned from pci_store_saved_state()
1259 */
1260int pci_load_and_free_saved_state(struct pci_dev *dev,
1261 struct pci_saved_state **state)
1262{
1263 int ret = pci_load_saved_state(dev, *state);
1264 kfree(*state);
1265 *state = NULL;
1266 return ret;
1267}
1268EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1269
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001270int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1271{
1272 return pci_enable_resources(dev, bars);
1273}
1274
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001275static int do_pci_enable_device(struct pci_dev *dev, int bars)
1276{
1277 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301278 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001279 u16 cmd;
1280 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001281
1282 err = pci_set_power_state(dev, PCI_D0);
1283 if (err < 0 && err != -EIO)
1284 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301285
1286 bridge = pci_upstream_bridge(dev);
1287 if (bridge)
1288 pcie_aspm_powersave_config_link(bridge);
1289
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001290 err = pcibios_enable_device(dev, bars);
1291 if (err < 0)
1292 return err;
1293 pci_fixup_device(pci_fixup_enable, dev);
1294
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001295 if (dev->msi_enabled || dev->msix_enabled)
1296 return 0;
1297
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001298 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1299 if (pin) {
1300 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1301 if (cmd & PCI_COMMAND_INTX_DISABLE)
1302 pci_write_config_word(dev, PCI_COMMAND,
1303 cmd & ~PCI_COMMAND_INTX_DISABLE);
1304 }
1305
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001306 return 0;
1307}
1308
1309/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001310 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001311 * @dev: PCI device to be resumed
1312 *
1313 * Note this function is a backend of pci_default_resume and is not supposed
1314 * to be called by normal code, write proper resume handler and use it instead.
1315 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001316int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001317{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001318 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001319 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1320 return 0;
1321}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001322EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001323
Yinghai Lu928bea92013-07-22 14:37:17 -07001324static void pci_enable_bridge(struct pci_dev *dev)
1325{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001326 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001327 int retval;
1328
Bjorn Helgaas79272132013-11-06 10:00:51 -07001329 bridge = pci_upstream_bridge(dev);
1330 if (bridge)
1331 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001332
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001333 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001334 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001335 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001336 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001337 }
1338
Yinghai Lu928bea92013-07-22 14:37:17 -07001339 retval = pci_enable_device(dev);
1340 if (retval)
1341 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1342 retval);
1343 pci_set_master(dev);
1344}
1345
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001346static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001348 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001350 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Jesse Barnes97c145f2010-11-05 15:16:36 -04001352 /*
1353 * Power state could be unknown at this point, either due to a fresh
1354 * boot or a device removal call. So get the current power state
1355 * so that things like MSI message writing will behave as expected
1356 * (e.g. if the device really is in D0 at enable time).
1357 */
1358 if (dev->pm_cap) {
1359 u16 pmcsr;
1360 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1361 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1362 }
1363
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001364 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001365 return 0; /* already enabled */
1366
Bjorn Helgaas79272132013-11-06 10:00:51 -07001367 bridge = pci_upstream_bridge(dev);
1368 if (bridge)
1369 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001370
Yinghai Lu497f16f2011-12-17 18:33:37 -08001371 /* only skip sriov related */
1372 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1373 if (dev->resource[i].flags & flags)
1374 bars |= (1 << i);
1375 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001376 if (dev->resource[i].flags & flags)
1377 bars |= (1 << i);
1378
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001379 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001380 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001381 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001382 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383}
1384
1385/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001386 * pci_enable_device_io - Initialize a device for use with IO space
1387 * @dev: PCI device to be initialized
1388 *
1389 * Initialize device before it's used by a driver. Ask low-level code
1390 * to enable I/O resources. Wake up the device if it was suspended.
1391 * Beware, this function can fail.
1392 */
1393int pci_enable_device_io(struct pci_dev *dev)
1394{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001395 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001396}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001397EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001398
1399/**
1400 * pci_enable_device_mem - Initialize a device for use with Memory space
1401 * @dev: PCI device to be initialized
1402 *
1403 * Initialize device before it's used by a driver. Ask low-level code
1404 * to enable Memory resources. Wake up the device if it was suspended.
1405 * Beware, this function can fail.
1406 */
1407int pci_enable_device_mem(struct pci_dev *dev)
1408{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001409 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001410}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001411EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001412
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413/**
1414 * pci_enable_device - Initialize device before it's used by a driver.
1415 * @dev: PCI device to be initialized
1416 *
1417 * Initialize device before it's used by a driver. Ask low-level code
1418 * to enable I/O and memory. Wake up the device if it was suspended.
1419 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001420 *
1421 * Note we don't actually enable the device many times if we call
1422 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001424int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001426 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001428EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429
Tejun Heo9ac78492007-01-20 16:00:26 +09001430/*
1431 * Managed PCI resources. This manages device on/off, intx/msi/msix
1432 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1433 * there's no need to track it separately. pci_devres is initialized
1434 * when a device is enabled using managed PCI device enable interface.
1435 */
1436struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001437 unsigned int enabled:1;
1438 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001439 unsigned int orig_intx:1;
1440 unsigned int restore_intx:1;
1441 u32 region_mask;
1442};
1443
1444static void pcim_release(struct device *gendev, void *res)
1445{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001446 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001447 struct pci_devres *this = res;
1448 int i;
1449
1450 if (dev->msi_enabled)
1451 pci_disable_msi(dev);
1452 if (dev->msix_enabled)
1453 pci_disable_msix(dev);
1454
1455 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1456 if (this->region_mask & (1 << i))
1457 pci_release_region(dev, i);
1458
1459 if (this->restore_intx)
1460 pci_intx(dev, this->orig_intx);
1461
Tejun Heo7f375f32007-02-25 04:36:01 -08001462 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001463 pci_disable_device(dev);
1464}
1465
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001466static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001467{
1468 struct pci_devres *dr, *new_dr;
1469
1470 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1471 if (dr)
1472 return dr;
1473
1474 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1475 if (!new_dr)
1476 return NULL;
1477 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1478}
1479
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001480static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001481{
1482 if (pci_is_managed(pdev))
1483 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1484 return NULL;
1485}
1486
1487/**
1488 * pcim_enable_device - Managed pci_enable_device()
1489 * @pdev: PCI device to be initialized
1490 *
1491 * Managed pci_enable_device().
1492 */
1493int pcim_enable_device(struct pci_dev *pdev)
1494{
1495 struct pci_devres *dr;
1496 int rc;
1497
1498 dr = get_pci_dr(pdev);
1499 if (unlikely(!dr))
1500 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001501 if (dr->enabled)
1502 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001503
1504 rc = pci_enable_device(pdev);
1505 if (!rc) {
1506 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001507 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001508 }
1509 return rc;
1510}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001511EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001512
1513/**
1514 * pcim_pin_device - Pin managed PCI device
1515 * @pdev: PCI device to pin
1516 *
1517 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1518 * driver detach. @pdev must have been enabled with
1519 * pcim_enable_device().
1520 */
1521void pcim_pin_device(struct pci_dev *pdev)
1522{
1523 struct pci_devres *dr;
1524
1525 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001526 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001527 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001528 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001529}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001530EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001531
Matthew Garretteca0d4672012-12-05 14:33:27 -07001532/*
1533 * pcibios_add_device - provide arch specific hooks when adding device dev
1534 * @dev: the PCI device being added
1535 *
1536 * Permits the platform to provide architecture specific functionality when
1537 * devices are added. This is the default implementation. Architecture
1538 * implementations can override this.
1539 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001540int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001541{
1542 return 0;
1543}
1544
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001546 * pcibios_release_device - provide arch specific hooks when releasing device dev
1547 * @dev: the PCI device being released
1548 *
1549 * Permits the platform to provide architecture specific functionality when
1550 * devices are released. This is the default implementation. Architecture
1551 * implementations can override this.
1552 */
1553void __weak pcibios_release_device(struct pci_dev *dev) {}
1554
1555/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 * pcibios_disable_device - disable arch specific PCI resources for device dev
1557 * @dev: the PCI device to disable
1558 *
1559 * Disables architecture specific PCI resources for the device. This
1560 * is the default implementation. Architecture implementations can
1561 * override this.
1562 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001563void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Hanjun Guoa43ae582014-05-06 11:29:52 +08001565/**
1566 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1567 * @irq: ISA IRQ to penalize
1568 * @active: IRQ active or not
1569 *
1570 * Permits the platform to provide architecture-specific functionality when
1571 * penalizing ISA IRQs. This is the default implementation. Architecture
1572 * implementations can override this.
1573 */
1574void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1575
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001576static void do_pci_disable_device(struct pci_dev *dev)
1577{
1578 u16 pci_command;
1579
1580 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1581 if (pci_command & PCI_COMMAND_MASTER) {
1582 pci_command &= ~PCI_COMMAND_MASTER;
1583 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1584 }
1585
1586 pcibios_disable_device(dev);
1587}
1588
1589/**
1590 * pci_disable_enabled_device - Disable device without updating enable_cnt
1591 * @dev: PCI device to disable
1592 *
1593 * NOTE: This function is a backend of PCI power management routines and is
1594 * not supposed to be called drivers.
1595 */
1596void pci_disable_enabled_device(struct pci_dev *dev)
1597{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001598 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001599 do_pci_disable_device(dev);
1600}
1601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602/**
1603 * pci_disable_device - Disable PCI device after use
1604 * @dev: PCI device to be disabled
1605 *
1606 * Signal to the system that the PCI device is not in use by the system
1607 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001608 *
1609 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001610 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001612void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613{
Tejun Heo9ac78492007-01-20 16:00:26 +09001614 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001615
Tejun Heo9ac78492007-01-20 16:00:26 +09001616 dr = find_pci_dr(dev);
1617 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001618 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001619
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001620 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1621 "disabling already-disabled device");
1622
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001623 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001624 return;
1625
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001626 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001628 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001630EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001633 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001634 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001635 * @state: Reset state to enter into
1636 *
1637 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001638 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001639 * implementation. Architecture implementations can override this.
1640 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001641int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1642 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001643{
1644 return -EINVAL;
1645}
1646
1647/**
1648 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001649 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001650 * @state: Reset state to enter into
1651 *
1652 *
1653 * Sets the PCI reset state for the device.
1654 */
1655int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1656{
1657 return pcibios_set_pcie_reset_state(dev, state);
1658}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001659EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001660
1661/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001662 * pci_check_pme_status - Check if given device has generated PME.
1663 * @dev: Device to check.
1664 *
1665 * Check the PME status of the device and if set, clear it and clear PME enable
1666 * (if set). Return 'true' if PME status and PME enable were both set or
1667 * 'false' otherwise.
1668 */
1669bool pci_check_pme_status(struct pci_dev *dev)
1670{
1671 int pmcsr_pos;
1672 u16 pmcsr;
1673 bool ret = false;
1674
1675 if (!dev->pm_cap)
1676 return false;
1677
1678 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1679 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1680 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1681 return false;
1682
1683 /* Clear PME status. */
1684 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1685 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1686 /* Disable PME to avoid interrupt flood. */
1687 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1688 ret = true;
1689 }
1690
1691 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1692
1693 return ret;
1694}
1695
1696/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001697 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1698 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001699 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001700 *
1701 * Check if @dev has generated PME and queue a resume request for it in that
1702 * case.
1703 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001704static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001705{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001706 if (pme_poll_reset && dev->pme_poll)
1707 dev->pme_poll = false;
1708
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001709 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001710 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001711 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001712 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001713 return 0;
1714}
1715
1716/**
1717 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1718 * @bus: Top bus of the subtree to walk.
1719 */
1720void pci_pme_wakeup_bus(struct pci_bus *bus)
1721{
1722 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001723 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001724}
1725
Huang Ying448bd852012-06-23 10:23:51 +08001726
1727/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001728 * pci_pme_capable - check the capability of PCI device to generate PME#
1729 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001730 * @state: PCI state from which device will issue PME#.
1731 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001732bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001733{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001734 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001735 return false;
1736
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001737 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001738}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001739EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001740
Matthew Garrettdf17e622010-10-04 14:22:29 -04001741static void pci_pme_list_scan(struct work_struct *work)
1742{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001743 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001744
1745 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001746 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1747 if (pme_dev->dev->pme_poll) {
1748 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001749
Bjorn Helgaasce300002014-01-24 09:51:06 -07001750 bridge = pme_dev->dev->bus->self;
1751 /*
1752 * If bridge is in low power state, the
1753 * configuration space of subordinate devices
1754 * may be not accessible
1755 */
1756 if (bridge && bridge->current_state != PCI_D0)
1757 continue;
1758 pci_pme_wakeup(pme_dev->dev, NULL);
1759 } else {
1760 list_del(&pme_dev->list);
1761 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001762 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001763 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001764 if (!list_empty(&pci_pme_list))
1765 schedule_delayed_work(&pci_pme_work,
1766 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001767 mutex_unlock(&pci_pme_list_mutex);
1768}
1769
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001770static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001771{
1772 u16 pmcsr;
1773
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001774 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001775 return;
1776
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001777 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001778 /* Clear PME_Status by writing 1 to it and enable PME# */
1779 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1780 if (!enable)
1781 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1782
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001783 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001784}
1785
1786/**
1787 * pci_pme_active - enable or disable PCI device's PME# function
1788 * @dev: PCI device to handle.
1789 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1790 *
1791 * The caller must verify that the device is capable of generating PME# before
1792 * calling this function with @enable equal to 'true'.
1793 */
1794void pci_pme_active(struct pci_dev *dev, bool enable)
1795{
1796 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001797
Huang Ying6e965e02012-10-26 13:07:51 +08001798 /*
1799 * PCI (as opposed to PCIe) PME requires that the device have
1800 * its PME# line hooked up correctly. Not all hardware vendors
1801 * do this, so the PME never gets delivered and the device
1802 * remains asleep. The easiest way around this is to
1803 * periodically walk the list of suspended devices and check
1804 * whether any have their PME flag set. The assumption is that
1805 * we'll wake up often enough anyway that this won't be a huge
1806 * hit, and the power savings from the devices will still be a
1807 * win.
1808 *
1809 * Although PCIe uses in-band PME message instead of PME# line
1810 * to report PME, PME does not work for some PCIe devices in
1811 * reality. For example, there are devices that set their PME
1812 * status bits, but don't really bother to send a PME message;
1813 * there are PCI Express Root Ports that don't bother to
1814 * trigger interrupts when they receive PME messages from the
1815 * devices below. So PME poll is used for PCIe devices too.
1816 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001817
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001818 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001819 struct pci_pme_device *pme_dev;
1820 if (enable) {
1821 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1822 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001823 if (!pme_dev) {
1824 dev_warn(&dev->dev, "can't enable PME#\n");
1825 return;
1826 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001827 pme_dev->dev = dev;
1828 mutex_lock(&pci_pme_list_mutex);
1829 list_add(&pme_dev->list, &pci_pme_list);
1830 if (list_is_singular(&pci_pme_list))
1831 schedule_delayed_work(&pci_pme_work,
1832 msecs_to_jiffies(PME_TIMEOUT));
1833 mutex_unlock(&pci_pme_list_mutex);
1834 } else {
1835 mutex_lock(&pci_pme_list_mutex);
1836 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1837 if (pme_dev->dev == dev) {
1838 list_del(&pme_dev->list);
1839 kfree(pme_dev);
1840 break;
1841 }
1842 }
1843 mutex_unlock(&pci_pme_list_mutex);
1844 }
1845 }
1846
Vincent Palatin85b85822011-12-05 11:51:18 -08001847 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001848}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001849EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001850
1851/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001852 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001853 * @dev: PCI device affected
1854 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001855 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001856 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 *
David Brownell075c1772007-04-26 00:12:06 -07001858 * This enables the device as a wakeup event source, or disables it.
1859 * When such events involves platform-specific hooks, those hooks are
1860 * called automatically by this routine.
1861 *
1862 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001863 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001864 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001865 * RETURN VALUE:
1866 * 0 is returned on success
1867 * -EINVAL is returned if device is not supposed to wake up the system
1868 * Error code depending on the platform is returned if both the platform and
1869 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001871int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1872 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001874 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001876 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001877 return -EINVAL;
1878
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001879 /* Don't do the same thing twice in a row for one device. */
1880 if (!!enable == !!dev->wakeup_prepared)
1881 return 0;
1882
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001883 /*
1884 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1885 * Anderson we should be doing PME# wake enable followed by ACPI wake
1886 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001887 */
1888
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001889 if (enable) {
1890 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001891
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001892 if (pci_pme_capable(dev, state))
1893 pci_pme_active(dev, true);
1894 else
1895 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001896 error = runtime ? platform_pci_run_wake(dev, true) :
1897 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001898 if (ret)
1899 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001900 if (!ret)
1901 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001902 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001903 if (runtime)
1904 platform_pci_run_wake(dev, false);
1905 else
1906 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001907 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001908 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001909 }
1910
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001911 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001912}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001913EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001914
1915/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001916 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1917 * @dev: PCI device to prepare
1918 * @enable: True to enable wake-up event generation; false to disable
1919 *
1920 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1921 * and this function allows them to set that up cleanly - pci_enable_wake()
1922 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1923 * ordering constraints.
1924 *
1925 * This function only returns error code if the device is not capable of
1926 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1927 * enable wake-up power for it.
1928 */
1929int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1930{
1931 return pci_pme_capable(dev, PCI_D3cold) ?
1932 pci_enable_wake(dev, PCI_D3cold, enable) :
1933 pci_enable_wake(dev, PCI_D3hot, enable);
1934}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001935EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001936
1937/**
Jesse Barnes37139072008-07-28 11:49:26 -07001938 * pci_target_state - find an appropriate low power state for a given PCI dev
1939 * @dev: PCI device
1940 *
1941 * Use underlying platform code to find a supported low power state for @dev.
1942 * If the platform can't manage @dev, return the deepest state from which it
1943 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001944 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001945static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001946{
1947 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001948
1949 if (platform_pci_power_manageable(dev)) {
1950 /*
1951 * Call the platform to choose the target state of the device
1952 * and enable wake-up from this state if supported.
1953 */
1954 pci_power_t state = platform_pci_choose_state(dev);
1955
1956 switch (state) {
1957 case PCI_POWER_ERROR:
1958 case PCI_UNKNOWN:
1959 break;
1960 case PCI_D1:
1961 case PCI_D2:
1962 if (pci_no_d1d2(dev))
1963 break;
1964 default:
1965 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001966 }
Lukas Wunner4132a572016-09-18 05:39:20 +02001967
1968 return target_state;
1969 }
1970
1971 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001972 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02001973
1974 /*
1975 * If the device is in D3cold even though it's not power-manageable by
1976 * the platform, it may have been powered down by non-standard means.
1977 * Best to let it slumber.
1978 */
1979 if (dev->current_state == PCI_D3cold)
1980 target_state = PCI_D3cold;
1981
1982 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001983 /*
1984 * Find the deepest state from which the device can generate
1985 * wake-up events, make it the target state and enable device
1986 * to generate PME#.
1987 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001988 if (dev->pme_support) {
1989 while (target_state
1990 && !(dev->pme_support & (1 << target_state)))
1991 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001992 }
1993 }
1994
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001995 return target_state;
1996}
1997
1998/**
1999 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2000 * @dev: Device to handle.
2001 *
2002 * Choose the power state appropriate for the device depending on whether
2003 * it can wake up the system and/or is power manageable by the platform
2004 * (PCI_D3hot is the default) and put the device into that state.
2005 */
2006int pci_prepare_to_sleep(struct pci_dev *dev)
2007{
2008 pci_power_t target_state = pci_target_state(dev);
2009 int error;
2010
2011 if (target_state == PCI_POWER_ERROR)
2012 return -EIO;
2013
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002014 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002015
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002016 error = pci_set_power_state(dev, target_state);
2017
2018 if (error)
2019 pci_enable_wake(dev, target_state, false);
2020
2021 return error;
2022}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002023EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002024
2025/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002026 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002027 * @dev: Device to handle.
2028 *
Thomas Weber88393162010-03-16 11:47:56 +01002029 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002030 */
2031int pci_back_from_sleep(struct pci_dev *dev)
2032{
2033 pci_enable_wake(dev, PCI_D0, false);
2034 return pci_set_power_state(dev, PCI_D0);
2035}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002036EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002037
2038/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002039 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2040 * @dev: PCI device being suspended.
2041 *
2042 * Prepare @dev to generate wake-up events at run time and put it into a low
2043 * power state.
2044 */
2045int pci_finish_runtime_suspend(struct pci_dev *dev)
2046{
2047 pci_power_t target_state = pci_target_state(dev);
2048 int error;
2049
2050 if (target_state == PCI_POWER_ERROR)
2051 return -EIO;
2052
Huang Ying448bd852012-06-23 10:23:51 +08002053 dev->runtime_d3cold = target_state == PCI_D3cold;
2054
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002055 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2056
2057 error = pci_set_power_state(dev, target_state);
2058
Huang Ying448bd852012-06-23 10:23:51 +08002059 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002060 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002061 dev->runtime_d3cold = false;
2062 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002063
2064 return error;
2065}
2066
2067/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002068 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2069 * @dev: Device to check.
2070 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002071 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002072 * (through the platform or using the native PCIe PME) or if the device supports
2073 * PME and one of its upstream bridges can generate wake-up events.
2074 */
2075bool pci_dev_run_wake(struct pci_dev *dev)
2076{
2077 struct pci_bus *bus = dev->bus;
2078
2079 if (device_run_wake(&dev->dev))
2080 return true;
2081
2082 if (!dev->pme_support)
2083 return false;
2084
2085 while (bus->parent) {
2086 struct pci_dev *bridge = bus->self;
2087
2088 if (device_run_wake(&bridge->dev))
2089 return true;
2090
2091 bus = bus->parent;
2092 }
2093
2094 /* We have reached the root bus. */
2095 if (bus->bridge)
2096 return device_run_wake(bus->bridge);
2097
2098 return false;
2099}
2100EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2101
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002102/**
2103 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2104 * @pci_dev: Device to check.
2105 *
2106 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2107 * reconfigured due to wakeup settings difference between system and runtime
2108 * suspend and the current power state of it is suitable for the upcoming
2109 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002110 *
2111 * If the device is not configured for system wakeup, disable PME for it before
2112 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002113 */
2114bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2115{
2116 struct device *dev = &pci_dev->dev;
2117
2118 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002119 || pci_target_state(pci_dev) != pci_dev->current_state
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002120 || platform_pci_need_resume(pci_dev))
2121 return false;
2122
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002123 /*
2124 * At this point the device is good to go unless it's been configured
2125 * to generate PME at the runtime suspend time, but it is not supposed
2126 * to wake up the system. In that case, simply disable PME for it
2127 * (it will have to be re-enabled on exit from system resume).
2128 *
2129 * If the device's power state is D3cold and the platform check above
2130 * hasn't triggered, the device's configuration is suitable and we don't
2131 * need to manipulate it at all.
2132 */
2133 spin_lock_irq(&dev->power.lock);
2134
2135 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2136 !device_may_wakeup(dev))
2137 __pci_pme_active(pci_dev, false);
2138
2139 spin_unlock_irq(&dev->power.lock);
2140 return true;
2141}
2142
2143/**
2144 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2145 * @pci_dev: Device to handle.
2146 *
2147 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2148 * it might have been disabled during the prepare phase of system suspend if
2149 * the device was not configured for system wakeup.
2150 */
2151void pci_dev_complete_resume(struct pci_dev *pci_dev)
2152{
2153 struct device *dev = &pci_dev->dev;
2154
2155 if (!pci_dev_run_wake(pci_dev))
2156 return;
2157
2158 spin_lock_irq(&dev->power.lock);
2159
2160 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2161 __pci_pme_active(pci_dev, true);
2162
2163 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002164}
2165
Huang Yingb3c32c42012-10-25 09:36:03 +08002166void pci_config_pm_runtime_get(struct pci_dev *pdev)
2167{
2168 struct device *dev = &pdev->dev;
2169 struct device *parent = dev->parent;
2170
2171 if (parent)
2172 pm_runtime_get_sync(parent);
2173 pm_runtime_get_noresume(dev);
2174 /*
2175 * pdev->current_state is set to PCI_D3cold during suspending,
2176 * so wait until suspending completes
2177 */
2178 pm_runtime_barrier(dev);
2179 /*
2180 * Only need to resume devices in D3cold, because config
2181 * registers are still accessible for devices suspended but
2182 * not in D3cold.
2183 */
2184 if (pdev->current_state == PCI_D3cold)
2185 pm_runtime_resume(dev);
2186}
2187
2188void pci_config_pm_runtime_put(struct pci_dev *pdev)
2189{
2190 struct device *dev = &pdev->dev;
2191 struct device *parent = dev->parent;
2192
2193 pm_runtime_put(dev);
2194 if (parent)
2195 pm_runtime_put_sync(parent);
2196}
2197
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002198/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002199 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2200 * @bridge: Bridge to check
2201 *
2202 * This function checks if it is possible to move the bridge to D3.
2203 * Currently we only allow D3 for recent enough PCIe ports.
2204 */
2205static bool pci_bridge_d3_possible(struct pci_dev *bridge)
2206{
2207 unsigned int year;
2208
2209 if (!pci_is_pcie(bridge))
2210 return false;
2211
2212 switch (pci_pcie_type(bridge)) {
2213 case PCI_EXP_TYPE_ROOT_PORT:
2214 case PCI_EXP_TYPE_UPSTREAM:
2215 case PCI_EXP_TYPE_DOWNSTREAM:
2216 if (pci_bridge_d3_disable)
2217 return false;
2218 if (pci_bridge_d3_force)
2219 return true;
2220
2221 /*
2222 * It should be safe to put PCIe ports from 2015 or newer
2223 * to D3.
2224 */
2225 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2226 year >= 2015) {
2227 return true;
2228 }
2229 break;
2230 }
2231
2232 return false;
2233}
2234
2235static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2236{
2237 bool *d3cold_ok = data;
2238 bool no_d3cold;
2239
2240 /*
2241 * The device needs to be allowed to go D3cold and if it is wake
2242 * capable to do so from D3cold.
2243 */
2244 no_d3cold = dev->no_d3cold || !dev->d3cold_allowed ||
2245 (device_may_wakeup(&dev->dev) && !pci_pme_capable(dev, PCI_D3cold)) ||
2246 !pci_power_manageable(dev);
2247
2248 *d3cold_ok = !no_d3cold;
2249
2250 return no_d3cold;
2251}
2252
2253/*
2254 * pci_bridge_d3_update - Update bridge D3 capabilities
2255 * @dev: PCI device which is changed
2256 * @remove: Is the device being removed
2257 *
2258 * Update upstream bridge PM capabilities accordingly depending on if the
2259 * device PM configuration was changed or the device is being removed. The
2260 * change is also propagated upstream.
2261 */
2262static void pci_bridge_d3_update(struct pci_dev *dev, bool remove)
2263{
2264 struct pci_dev *bridge;
2265 bool d3cold_ok = true;
2266
2267 bridge = pci_upstream_bridge(dev);
2268 if (!bridge || !pci_bridge_d3_possible(bridge))
2269 return;
2270
2271 pci_dev_get(bridge);
2272 /*
2273 * If the device is removed we do not care about its D3cold
2274 * capabilities.
2275 */
2276 if (!remove)
2277 pci_dev_check_d3cold(dev, &d3cold_ok);
2278
2279 if (d3cold_ok) {
2280 /*
2281 * We need to go through all children to find out if all of
2282 * them can still go to D3cold.
2283 */
2284 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2285 &d3cold_ok);
2286 }
2287
2288 if (bridge->bridge_d3 != d3cold_ok) {
2289 bridge->bridge_d3 = d3cold_ok;
2290 /* Propagate change to upstream bridges */
2291 pci_bridge_d3_update(bridge, false);
2292 }
2293
2294 pci_dev_put(bridge);
2295}
2296
2297/**
2298 * pci_bridge_d3_device_changed - Update bridge D3 capabilities on change
2299 * @dev: PCI device that was changed
2300 *
2301 * If a device is added or its PM configuration, such as is it allowed to
2302 * enter D3cold, is changed this function updates upstream bridge PM
2303 * capabilities accordingly.
2304 */
2305void pci_bridge_d3_device_changed(struct pci_dev *dev)
2306{
2307 pci_bridge_d3_update(dev, false);
2308}
2309
2310/**
2311 * pci_bridge_d3_device_removed - Update bridge D3 capabilities on remove
2312 * @dev: PCI device being removed
2313 *
2314 * Function updates upstream bridge PM capabilities based on other devices
2315 * still left on the bus.
2316 */
2317void pci_bridge_d3_device_removed(struct pci_dev *dev)
2318{
2319 pci_bridge_d3_update(dev, true);
2320}
2321
2322/**
2323 * pci_d3cold_enable - Enable D3cold for device
2324 * @dev: PCI device to handle
2325 *
2326 * This function can be used in drivers to enable D3cold from the device
2327 * they handle. It also updates upstream PCI bridge PM capabilities
2328 * accordingly.
2329 */
2330void pci_d3cold_enable(struct pci_dev *dev)
2331{
2332 if (dev->no_d3cold) {
2333 dev->no_d3cold = false;
2334 pci_bridge_d3_device_changed(dev);
2335 }
2336}
2337EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2338
2339/**
2340 * pci_d3cold_disable - Disable D3cold for device
2341 * @dev: PCI device to handle
2342 *
2343 * This function can be used in drivers to disable D3cold from the device
2344 * they handle. It also updates upstream PCI bridge PM capabilities
2345 * accordingly.
2346 */
2347void pci_d3cold_disable(struct pci_dev *dev)
2348{
2349 if (!dev->no_d3cold) {
2350 dev->no_d3cold = true;
2351 pci_bridge_d3_device_changed(dev);
2352 }
2353}
2354EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2355
2356/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002357 * pci_pm_init - Initialize PM functions of given PCI device
2358 * @dev: PCI device to handle.
2359 */
2360void pci_pm_init(struct pci_dev *dev)
2361{
2362 int pm;
2363 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002364
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002365 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002366 pm_runtime_set_active(&dev->dev);
2367 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002368 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002369 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002370
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002371 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002372 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002373
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 /* find PCI PM capability in list */
2375 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002376 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002377 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002379 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002381 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2382 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2383 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002384 return;
David Brownell075c1772007-04-26 00:12:06 -07002385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002387 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002388 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002389 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002390 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002391 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002392
2393 dev->d1_support = false;
2394 dev->d2_support = false;
2395 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002396 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002397 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002398 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002399 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002400
2401 if (dev->d1_support || dev->d2_support)
2402 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002403 dev->d1_support ? " D1" : "",
2404 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002405 }
2406
2407 pmc &= PCI_PM_CAP_PME_MASK;
2408 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002409 dev_printk(KERN_DEBUG, &dev->dev,
2410 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002411 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2412 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2413 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2414 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2415 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002416 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002417 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002418 /*
2419 * Make device's PM flags reflect the wake-up capability, but
2420 * let the user space enable it to wake up the system as needed.
2421 */
2422 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002423 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002424 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002425 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426}
2427
Sean O. Stalley938174e2015-10-29 17:35:39 -05002428static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2429{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002430 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002431
2432 switch (prop) {
2433 case PCI_EA_P_MEM:
2434 case PCI_EA_P_VF_MEM:
2435 flags |= IORESOURCE_MEM;
2436 break;
2437 case PCI_EA_P_MEM_PREFETCH:
2438 case PCI_EA_P_VF_MEM_PREFETCH:
2439 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2440 break;
2441 case PCI_EA_P_IO:
2442 flags |= IORESOURCE_IO;
2443 break;
2444 default:
2445 return 0;
2446 }
2447
2448 return flags;
2449}
2450
2451static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2452 u8 prop)
2453{
2454 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2455 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002456#ifdef CONFIG_PCI_IOV
2457 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2458 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2459 return &dev->resource[PCI_IOV_RESOURCES +
2460 bei - PCI_EA_BEI_VF_BAR0];
2461#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002462 else if (bei == PCI_EA_BEI_ROM)
2463 return &dev->resource[PCI_ROM_RESOURCE];
2464 else
2465 return NULL;
2466}
2467
2468/* Read an Enhanced Allocation (EA) entry */
2469static int pci_ea_read(struct pci_dev *dev, int offset)
2470{
2471 struct resource *res;
2472 int ent_size, ent_offset = offset;
2473 resource_size_t start, end;
2474 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002475 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002476 u8 prop;
2477 bool support_64 = (sizeof(resource_size_t) >= 8);
2478
2479 pci_read_config_dword(dev, ent_offset, &dw0);
2480 ent_offset += 4;
2481
2482 /* Entry size field indicates DWORDs after 1st */
2483 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2484
2485 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2486 goto out;
2487
Bjorn Helgaas26635112015-10-29 17:35:40 -05002488 bei = (dw0 & PCI_EA_BEI) >> 4;
2489 prop = (dw0 & PCI_EA_PP) >> 8;
2490
Sean O. Stalley938174e2015-10-29 17:35:39 -05002491 /*
2492 * If the Property is in the reserved range, try the Secondary
2493 * Property instead.
2494 */
2495 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002496 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002497 if (prop > PCI_EA_P_BRIDGE_IO)
2498 goto out;
2499
Bjorn Helgaas26635112015-10-29 17:35:40 -05002500 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002501 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002502 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002503 goto out;
2504 }
2505
2506 flags = pci_ea_flags(dev, prop);
2507 if (!flags) {
2508 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2509 goto out;
2510 }
2511
2512 /* Read Base */
2513 pci_read_config_dword(dev, ent_offset, &base);
2514 start = (base & PCI_EA_FIELD_MASK);
2515 ent_offset += 4;
2516
2517 /* Read MaxOffset */
2518 pci_read_config_dword(dev, ent_offset, &max_offset);
2519 ent_offset += 4;
2520
2521 /* Read Base MSBs (if 64-bit entry) */
2522 if (base & PCI_EA_IS_64) {
2523 u32 base_upper;
2524
2525 pci_read_config_dword(dev, ent_offset, &base_upper);
2526 ent_offset += 4;
2527
2528 flags |= IORESOURCE_MEM_64;
2529
2530 /* entry starts above 32-bit boundary, can't use */
2531 if (!support_64 && base_upper)
2532 goto out;
2533
2534 if (support_64)
2535 start |= ((u64)base_upper << 32);
2536 }
2537
2538 end = start + (max_offset | 0x03);
2539
2540 /* Read MaxOffset MSBs (if 64-bit entry) */
2541 if (max_offset & PCI_EA_IS_64) {
2542 u32 max_offset_upper;
2543
2544 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2545 ent_offset += 4;
2546
2547 flags |= IORESOURCE_MEM_64;
2548
2549 /* entry too big, can't use */
2550 if (!support_64 && max_offset_upper)
2551 goto out;
2552
2553 if (support_64)
2554 end += ((u64)max_offset_upper << 32);
2555 }
2556
2557 if (end < start) {
2558 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2559 goto out;
2560 }
2561
2562 if (ent_size != ent_offset - offset) {
2563 dev_err(&dev->dev,
2564 "EA Entry Size (%d) does not match length read (%d)\n",
2565 ent_size, ent_offset - offset);
2566 goto out;
2567 }
2568
2569 res->name = pci_name(dev);
2570 res->start = start;
2571 res->end = end;
2572 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002573
2574 if (bei <= PCI_EA_BEI_BAR5)
2575 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2576 bei, res, prop);
2577 else if (bei == PCI_EA_BEI_ROM)
2578 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2579 res, prop);
2580 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2581 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2582 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2583 else
2584 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2585 bei, res, prop);
2586
Sean O. Stalley938174e2015-10-29 17:35:39 -05002587out:
2588 return offset + ent_size;
2589}
2590
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002591/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002592void pci_ea_init(struct pci_dev *dev)
2593{
2594 int ea;
2595 u8 num_ent;
2596 int offset;
2597 int i;
2598
2599 /* find PCI EA capability in list */
2600 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2601 if (!ea)
2602 return;
2603
2604 /* determine the number of entries */
2605 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2606 &num_ent);
2607 num_ent &= PCI_EA_NUM_ENT_MASK;
2608
2609 offset = ea + PCI_EA_FIRST_ENT;
2610
2611 /* Skip DWORD 2 for type 1 functions */
2612 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2613 offset += 4;
2614
2615 /* parse each EA entry */
2616 for (i = 0; i < num_ent; ++i)
2617 offset = pci_ea_read(dev, offset);
2618}
2619
Yinghai Lu34a48762012-02-11 00:18:41 -08002620static void pci_add_saved_cap(struct pci_dev *pci_dev,
2621 struct pci_cap_saved_state *new_cap)
2622{
2623 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2624}
2625
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002626/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002627 * _pci_add_cap_save_buffer - allocate buffer for saving given
2628 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002629 * @dev: the PCI device
2630 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002631 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002632 * @size: requested size of the buffer
2633 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002634static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2635 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002636{
2637 int pos;
2638 struct pci_cap_saved_state *save_state;
2639
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002640 if (extended)
2641 pos = pci_find_ext_capability(dev, cap);
2642 else
2643 pos = pci_find_capability(dev, cap);
2644
Wei Yang0a1a9b42015-06-30 09:16:44 +08002645 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002646 return 0;
2647
2648 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2649 if (!save_state)
2650 return -ENOMEM;
2651
Alex Williamson24a4742f2011-05-10 10:02:11 -06002652 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002653 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002654 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002655 pci_add_saved_cap(dev, save_state);
2656
2657 return 0;
2658}
2659
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002660int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2661{
2662 return _pci_add_cap_save_buffer(dev, cap, false, size);
2663}
2664
2665int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2666{
2667 return _pci_add_cap_save_buffer(dev, cap, true, size);
2668}
2669
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002670/**
2671 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2672 * @dev: the PCI device
2673 */
2674void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2675{
2676 int error;
2677
Yu Zhao89858512009-02-16 02:55:47 +08002678 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2679 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002680 if (error)
2681 dev_err(&dev->dev,
2682 "unable to preallocate PCI Express save buffer\n");
2683
2684 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2685 if (error)
2686 dev_err(&dev->dev,
2687 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002688
2689 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002690}
2691
Yinghai Luf7968412012-02-11 00:18:30 -08002692void pci_free_cap_save_buffers(struct pci_dev *dev)
2693{
2694 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002695 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002696
Sasha Levinb67bfe02013-02-27 17:06:00 -08002697 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002698 kfree(tmp);
2699}
2700
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002701/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002702 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002703 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002704 *
2705 * If @dev and its upstream bridge both support ARI, enable ARI in the
2706 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002707 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002708void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002709{
Yu Zhao58c3a722008-10-14 14:02:53 +08002710 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002711 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002712
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002713 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002714 return;
2715
Zhao, Yu81135872008-10-23 13:15:39 +08002716 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002717 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002718 return;
2719
Jiang Liu59875ae2012-07-24 17:20:06 +08002720 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002721 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2722 return;
2723
Yijing Wangb0cc6022013-01-15 11:12:16 +08002724 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2725 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2726 PCI_EXP_DEVCTL2_ARI);
2727 bridge->ari_enabled = 1;
2728 } else {
2729 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2730 PCI_EXP_DEVCTL2_ARI);
2731 bridge->ari_enabled = 0;
2732 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002733}
2734
Chris Wright5d990b62009-12-04 12:15:21 -08002735static int pci_acs_enable;
2736
2737/**
2738 * pci_request_acs - ask for ACS to be enabled if supported
2739 */
2740void pci_request_acs(void)
2741{
2742 pci_acs_enable = 1;
2743}
2744
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002745/**
Alex Williamson2c744242014-02-03 14:27:33 -07002746 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002747 * @dev: the PCI device
2748 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002749static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002750{
2751 int pos;
2752 u16 cap;
2753 u16 ctrl;
2754
Allen Kayae21ee62009-10-07 10:27:17 -07002755 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2756 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002757 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002758
2759 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2760 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2761
2762 /* Source Validation */
2763 ctrl |= (cap & PCI_ACS_SV);
2764
2765 /* P2P Request Redirect */
2766 ctrl |= (cap & PCI_ACS_RR);
2767
2768 /* P2P Completion Redirect */
2769 ctrl |= (cap & PCI_ACS_CR);
2770
2771 /* Upstream Forwarding */
2772 ctrl |= (cap & PCI_ACS_UF);
2773
2774 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002775}
2776
2777/**
2778 * pci_enable_acs - enable ACS if hardware support it
2779 * @dev: the PCI device
2780 */
2781void pci_enable_acs(struct pci_dev *dev)
2782{
2783 if (!pci_acs_enable)
2784 return;
2785
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002786 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002787 return;
2788
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002789 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002790}
2791
Alex Williamson0a671192013-06-27 16:39:48 -06002792static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2793{
2794 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002795 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002796
2797 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2798 if (!pos)
2799 return false;
2800
Alex Williamson83db7e02013-06-27 16:39:54 -06002801 /*
2802 * Except for egress control, capabilities are either required
2803 * or only required if controllable. Features missing from the
2804 * capability field can therefore be assumed as hard-wired enabled.
2805 */
2806 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2807 acs_flags &= (cap | PCI_ACS_EC);
2808
Alex Williamson0a671192013-06-27 16:39:48 -06002809 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2810 return (ctrl & acs_flags) == acs_flags;
2811}
2812
Allen Kayae21ee62009-10-07 10:27:17 -07002813/**
Alex Williamsonad805752012-06-11 05:27:07 +00002814 * pci_acs_enabled - test ACS against required flags for a given device
2815 * @pdev: device to test
2816 * @acs_flags: required PCI ACS flags
2817 *
2818 * Return true if the device supports the provided flags. Automatically
2819 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002820 *
2821 * Note that this interface checks the effective ACS capabilities of the
2822 * device rather than the actual capabilities. For instance, most single
2823 * function endpoints are not required to support ACS because they have no
2824 * opportunity for peer-to-peer access. We therefore return 'true'
2825 * regardless of whether the device exposes an ACS capability. This makes
2826 * it much easier for callers of this function to ignore the actual type
2827 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002828 */
2829bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2830{
Alex Williamson0a671192013-06-27 16:39:48 -06002831 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002832
2833 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2834 if (ret >= 0)
2835 return ret > 0;
2836
Alex Williamson0a671192013-06-27 16:39:48 -06002837 /*
2838 * Conventional PCI and PCI-X devices never support ACS, either
2839 * effectively or actually. The shared bus topology implies that
2840 * any device on the bus can receive or snoop DMA.
2841 */
Alex Williamsonad805752012-06-11 05:27:07 +00002842 if (!pci_is_pcie(pdev))
2843 return false;
2844
Alex Williamson0a671192013-06-27 16:39:48 -06002845 switch (pci_pcie_type(pdev)) {
2846 /*
2847 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002848 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002849 * handle them as we would a non-PCIe device.
2850 */
2851 case PCI_EXP_TYPE_PCIE_BRIDGE:
2852 /*
2853 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2854 * applicable... must never implement an ACS Extended Capability...".
2855 * This seems arbitrary, but we take a conservative interpretation
2856 * of this statement.
2857 */
2858 case PCI_EXP_TYPE_PCI_BRIDGE:
2859 case PCI_EXP_TYPE_RC_EC:
2860 return false;
2861 /*
2862 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2863 * implement ACS in order to indicate their peer-to-peer capabilities,
2864 * regardless of whether they are single- or multi-function devices.
2865 */
2866 case PCI_EXP_TYPE_DOWNSTREAM:
2867 case PCI_EXP_TYPE_ROOT_PORT:
2868 return pci_acs_flags_enabled(pdev, acs_flags);
2869 /*
2870 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2871 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002872 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002873 * device. The footnote for section 6.12 indicates the specific
2874 * PCIe types included here.
2875 */
2876 case PCI_EXP_TYPE_ENDPOINT:
2877 case PCI_EXP_TYPE_UPSTREAM:
2878 case PCI_EXP_TYPE_LEG_END:
2879 case PCI_EXP_TYPE_RC_END:
2880 if (!pdev->multifunction)
2881 break;
2882
Alex Williamson0a671192013-06-27 16:39:48 -06002883 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002884 }
2885
Alex Williamson0a671192013-06-27 16:39:48 -06002886 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002887 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002888 * to single function devices with the exception of downstream ports.
2889 */
Alex Williamsonad805752012-06-11 05:27:07 +00002890 return true;
2891}
2892
2893/**
2894 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2895 * @start: starting downstream device
2896 * @end: ending upstream device or NULL to search to the root bus
2897 * @acs_flags: required flags
2898 *
2899 * Walk up a device tree from start to end testing PCI ACS support. If
2900 * any step along the way does not support the required flags, return false.
2901 */
2902bool pci_acs_path_enabled(struct pci_dev *start,
2903 struct pci_dev *end, u16 acs_flags)
2904{
2905 struct pci_dev *pdev, *parent = start;
2906
2907 do {
2908 pdev = parent;
2909
2910 if (!pci_acs_enabled(pdev, acs_flags))
2911 return false;
2912
2913 if (pci_is_root_bus(pdev->bus))
2914 return (end == NULL);
2915
2916 parent = pdev->bus->self;
2917 } while (pdev != end);
2918
2919 return true;
2920}
2921
2922/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002923 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2924 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002925 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002926 *
2927 * Perform INTx swizzling for a device behind one level of bridge. This is
2928 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002929 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2930 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2931 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002932 */
John Crispin3df425f2012-04-12 17:33:07 +02002933u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002934{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002935 int slot;
2936
2937 if (pci_ari_enabled(dev->bus))
2938 slot = 0;
2939 else
2940 slot = PCI_SLOT(dev->devfn);
2941
2942 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002943}
2944
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002945int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946{
2947 u8 pin;
2948
Kristen Accardi514d2072005-11-02 16:24:39 -08002949 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 if (!pin)
2951 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002952
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002953 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002954 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 dev = dev->bus->self;
2956 }
2957 *bridge = dev;
2958 return pin;
2959}
2960
2961/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002962 * pci_common_swizzle - swizzle INTx all the way to root bridge
2963 * @dev: the PCI device
2964 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2965 *
2966 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2967 * bridges all the way up to a PCI root bus.
2968 */
2969u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2970{
2971 u8 pin = *pinp;
2972
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002973 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002974 pin = pci_swizzle_interrupt_pin(dev, pin);
2975 dev = dev->bus->self;
2976 }
2977 *pinp = pin;
2978 return PCI_SLOT(dev->devfn);
2979}
Ray Juie6b29de2015-04-08 11:21:33 -07002980EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002981
2982/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 * pci_release_region - Release a PCI bar
2984 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2985 * @bar: BAR to release
2986 *
2987 * Releases the PCI I/O and memory resources previously reserved by a
2988 * successful call to pci_request_region. Call this function only
2989 * after all use of the PCI regions has ceased.
2990 */
2991void pci_release_region(struct pci_dev *pdev, int bar)
2992{
Tejun Heo9ac78492007-01-20 16:00:26 +09002993 struct pci_devres *dr;
2994
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995 if (pci_resource_len(pdev, bar) == 0)
2996 return;
2997 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2998 release_region(pci_resource_start(pdev, bar),
2999 pci_resource_len(pdev, bar));
3000 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3001 release_mem_region(pci_resource_start(pdev, bar),
3002 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003003
3004 dr = find_pci_dr(pdev);
3005 if (dr)
3006 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003008EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009
3010/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003011 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003012 * @pdev: PCI device whose resources are to be reserved
3013 * @bar: BAR to be reserved
3014 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003015 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 *
3017 * Mark the PCI region associated with PCI device @pdev BR @bar as
3018 * being reserved by owner @res_name. Do not access any
3019 * address inside the PCI regions unless this call returns
3020 * successfully.
3021 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003022 * If @exclusive is set, then the region is marked so that userspace
3023 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003024 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003025 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026 * Returns 0 on success, or %EBUSY on error. A warning
3027 * message is also printed on failure.
3028 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003029static int __pci_request_region(struct pci_dev *pdev, int bar,
3030 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031{
Tejun Heo9ac78492007-01-20 16:00:26 +09003032 struct pci_devres *dr;
3033
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034 if (pci_resource_len(pdev, bar) == 0)
3035 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003036
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3038 if (!request_region(pci_resource_start(pdev, bar),
3039 pci_resource_len(pdev, bar), res_name))
3040 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003041 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003042 if (!__request_mem_region(pci_resource_start(pdev, bar),
3043 pci_resource_len(pdev, bar), res_name,
3044 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045 goto err_out;
3046 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003047
3048 dr = find_pci_dr(pdev);
3049 if (dr)
3050 dr->region_mask |= 1 << bar;
3051
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052 return 0;
3053
3054err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003055 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003056 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057 return -EBUSY;
3058}
3059
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003060/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003061 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003062 * @pdev: PCI device whose resources are to be reserved
3063 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003064 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003065 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003066 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003067 * being reserved by owner @res_name. Do not access any
3068 * address inside the PCI regions unless this call returns
3069 * successfully.
3070 *
3071 * Returns 0 on success, or %EBUSY on error. A warning
3072 * message is also printed on failure.
3073 */
3074int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3075{
3076 return __pci_request_region(pdev, bar, res_name, 0);
3077}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003078EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003079
3080/**
3081 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3082 * @pdev: PCI device whose resources are to be reserved
3083 * @bar: BAR to be reserved
3084 * @res_name: Name to be associated with resource.
3085 *
3086 * Mark the PCI region associated with PCI device @pdev BR @bar as
3087 * being reserved by owner @res_name. Do not access any
3088 * address inside the PCI regions unless this call returns
3089 * successfully.
3090 *
3091 * Returns 0 on success, or %EBUSY on error. A warning
3092 * message is also printed on failure.
3093 *
3094 * The key difference that _exclusive makes it that userspace is
3095 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003096 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003097 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003098int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3099 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003100{
3101 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3102}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003103EXPORT_SYMBOL(pci_request_region_exclusive);
3104
Arjan van de Vene8de1482008-10-22 19:55:31 -07003105/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003106 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3107 * @pdev: PCI device whose resources were previously reserved
3108 * @bars: Bitmask of BARs to be released
3109 *
3110 * Release selected PCI I/O and memory resources previously reserved.
3111 * Call this function only after all use of the PCI regions has ceased.
3112 */
3113void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3114{
3115 int i;
3116
3117 for (i = 0; i < 6; i++)
3118 if (bars & (1 << i))
3119 pci_release_region(pdev, i);
3120}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003121EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003122
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003123static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003124 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003125{
3126 int i;
3127
3128 for (i = 0; i < 6; i++)
3129 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003130 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003131 goto err_out;
3132 return 0;
3133
3134err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003135 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003136 if (bars & (1 << i))
3137 pci_release_region(pdev, i);
3138
3139 return -EBUSY;
3140}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141
Arjan van de Vene8de1482008-10-22 19:55:31 -07003142
3143/**
3144 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3145 * @pdev: PCI device whose resources are to be reserved
3146 * @bars: Bitmask of BARs to be requested
3147 * @res_name: Name to be associated with resource
3148 */
3149int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3150 const char *res_name)
3151{
3152 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3153}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003154EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003155
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003156int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3157 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003158{
3159 return __pci_request_selected_regions(pdev, bars, res_name,
3160 IORESOURCE_EXCLUSIVE);
3161}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003162EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003163
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164/**
3165 * pci_release_regions - Release reserved PCI I/O and memory resources
3166 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3167 *
3168 * Releases all PCI I/O and memory resources previously reserved by a
3169 * successful call to pci_request_regions. Call this function only
3170 * after all use of the PCI regions has ceased.
3171 */
3172
3173void pci_release_regions(struct pci_dev *pdev)
3174{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003175 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003176}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003177EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178
3179/**
3180 * pci_request_regions - Reserved PCI I/O and memory resources
3181 * @pdev: PCI device whose resources are to be reserved
3182 * @res_name: Name to be associated with resource.
3183 *
3184 * Mark all PCI regions associated with PCI device @pdev as
3185 * being reserved by owner @res_name. Do not access any
3186 * address inside the PCI regions unless this call returns
3187 * successfully.
3188 *
3189 * Returns 0 on success, or %EBUSY on error. A warning
3190 * message is also printed on failure.
3191 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003192int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003194 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003196EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197
3198/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003199 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3200 * @pdev: PCI device whose resources are to be reserved
3201 * @res_name: Name to be associated with resource.
3202 *
3203 * Mark all PCI regions associated with PCI device @pdev as
3204 * being reserved by owner @res_name. Do not access any
3205 * address inside the PCI regions unless this call returns
3206 * successfully.
3207 *
3208 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003209 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003210 *
3211 * Returns 0 on success, or %EBUSY on error. A warning
3212 * message is also printed on failure.
3213 */
3214int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3215{
3216 return pci_request_selected_regions_exclusive(pdev,
3217 ((1 << 6) - 1), res_name);
3218}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003219EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003220
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003221#ifdef PCI_IOBASE
3222struct io_range {
3223 struct list_head list;
3224 phys_addr_t start;
3225 resource_size_t size;
3226};
3227
3228static LIST_HEAD(io_range_list);
3229static DEFINE_SPINLOCK(io_range_lock);
3230#endif
3231
3232/*
3233 * Record the PCI IO range (expressed as CPU physical address + size).
3234 * Return a negative value if an error has occured, zero otherwise
3235 */
3236int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3237{
3238 int err = 0;
3239
3240#ifdef PCI_IOBASE
3241 struct io_range *range;
3242 resource_size_t allocated_size = 0;
3243
3244 /* check if the range hasn't been previously recorded */
3245 spin_lock(&io_range_lock);
3246 list_for_each_entry(range, &io_range_list, list) {
3247 if (addr >= range->start && addr + size <= range->start + size) {
3248 /* range already registered, bail out */
3249 goto end_register;
3250 }
3251 allocated_size += range->size;
3252 }
3253
3254 /* range not registed yet, check for available space */
3255 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3256 /* if it's too big check if 64K space can be reserved */
3257 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3258 err = -E2BIG;
3259 goto end_register;
3260 }
3261
3262 size = SZ_64K;
3263 pr_warn("Requested IO range too big, new size set to 64K\n");
3264 }
3265
3266 /* add the range to the list */
3267 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3268 if (!range) {
3269 err = -ENOMEM;
3270 goto end_register;
3271 }
3272
3273 range->start = addr;
3274 range->size = size;
3275
3276 list_add_tail(&range->list, &io_range_list);
3277
3278end_register:
3279 spin_unlock(&io_range_lock);
3280#endif
3281
3282 return err;
3283}
3284
3285phys_addr_t pci_pio_to_address(unsigned long pio)
3286{
3287 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3288
3289#ifdef PCI_IOBASE
3290 struct io_range *range;
3291 resource_size_t allocated_size = 0;
3292
3293 if (pio > IO_SPACE_LIMIT)
3294 return address;
3295
3296 spin_lock(&io_range_lock);
3297 list_for_each_entry(range, &io_range_list, list) {
3298 if (pio >= allocated_size && pio < allocated_size + range->size) {
3299 address = range->start + pio - allocated_size;
3300 break;
3301 }
3302 allocated_size += range->size;
3303 }
3304 spin_unlock(&io_range_lock);
3305#endif
3306
3307 return address;
3308}
3309
3310unsigned long __weak pci_address_to_pio(phys_addr_t address)
3311{
3312#ifdef PCI_IOBASE
3313 struct io_range *res;
3314 resource_size_t offset = 0;
3315 unsigned long addr = -1;
3316
3317 spin_lock(&io_range_lock);
3318 list_for_each_entry(res, &io_range_list, list) {
3319 if (address >= res->start && address < res->start + res->size) {
3320 addr = address - res->start + offset;
3321 break;
3322 }
3323 offset += res->size;
3324 }
3325 spin_unlock(&io_range_lock);
3326
3327 return addr;
3328#else
3329 if (address > IO_SPACE_LIMIT)
3330 return (unsigned long)-1;
3331
3332 return (unsigned long) address;
3333#endif
3334}
3335
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003336/**
3337 * pci_remap_iospace - Remap the memory mapped I/O space
3338 * @res: Resource describing the I/O space
3339 * @phys_addr: physical address of range to be mapped
3340 *
3341 * Remap the memory mapped I/O space described by the @res
3342 * and the CPU physical address @phys_addr into virtual address space.
3343 * Only architectures that have memory mapped IO functions defined
3344 * (and the PCI_IOBASE value defined) should call this function.
3345 */
3346int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3347{
3348#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3349 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3350
3351 if (!(res->flags & IORESOURCE_IO))
3352 return -EINVAL;
3353
3354 if (res->end > IO_SPACE_LIMIT)
3355 return -EINVAL;
3356
3357 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3358 pgprot_device(PAGE_KERNEL));
3359#else
3360 /* this architecture does not have memory mapped I/O space,
3361 so this function should never be called */
3362 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3363 return -ENODEV;
3364#endif
3365}
3366
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003367/**
3368 * pci_unmap_iospace - Unmap the memory mapped I/O space
3369 * @res: resource to be unmapped
3370 *
3371 * Unmap the CPU virtual address @res from virtual address space.
3372 * Only architectures that have memory mapped IO functions defined
3373 * (and the PCI_IOBASE value defined) should call this function.
3374 */
3375void pci_unmap_iospace(struct resource *res)
3376{
3377#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3378 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3379
3380 unmap_kernel_range(vaddr, resource_size(res));
3381#endif
3382}
3383
Ben Hutchings6a479072008-12-23 03:08:29 +00003384static void __pci_set_master(struct pci_dev *dev, bool enable)
3385{
3386 u16 old_cmd, cmd;
3387
3388 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3389 if (enable)
3390 cmd = old_cmd | PCI_COMMAND_MASTER;
3391 else
3392 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3393 if (cmd != old_cmd) {
3394 dev_dbg(&dev->dev, "%s bus mastering\n",
3395 enable ? "enabling" : "disabling");
3396 pci_write_config_word(dev, PCI_COMMAND, cmd);
3397 }
3398 dev->is_busmaster = enable;
3399}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003400
3401/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003402 * pcibios_setup - process "pci=" kernel boot arguments
3403 * @str: string used to pass in "pci=" kernel boot arguments
3404 *
3405 * Process kernel boot arguments. This is the default implementation.
3406 * Architecture specific implementations can override this as necessary.
3407 */
3408char * __weak __init pcibios_setup(char *str)
3409{
3410 return str;
3411}
3412
3413/**
Myron Stowe96c55902011-10-28 15:48:38 -06003414 * pcibios_set_master - enable PCI bus-mastering for device dev
3415 * @dev: the PCI device to enable
3416 *
3417 * Enables PCI bus-mastering for the device. This is the default
3418 * implementation. Architecture specific implementations can override
3419 * this if necessary.
3420 */
3421void __weak pcibios_set_master(struct pci_dev *dev)
3422{
3423 u8 lat;
3424
Myron Stowef6766782011-10-28 15:49:20 -06003425 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3426 if (pci_is_pcie(dev))
3427 return;
3428
Myron Stowe96c55902011-10-28 15:48:38 -06003429 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3430 if (lat < 16)
3431 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3432 else if (lat > pcibios_max_latency)
3433 lat = pcibios_max_latency;
3434 else
3435 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003436
Myron Stowe96c55902011-10-28 15:48:38 -06003437 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3438}
3439
3440/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441 * pci_set_master - enables bus-mastering for device dev
3442 * @dev: the PCI device to enable
3443 *
3444 * Enables bus-mastering on the device and calls pcibios_set_master()
3445 * to do the needed arch specific settings.
3446 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003447void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003448{
Ben Hutchings6a479072008-12-23 03:08:29 +00003449 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003450 pcibios_set_master(dev);
3451}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003452EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003453
Ben Hutchings6a479072008-12-23 03:08:29 +00003454/**
3455 * pci_clear_master - disables bus-mastering for device dev
3456 * @dev: the PCI device to disable
3457 */
3458void pci_clear_master(struct pci_dev *dev)
3459{
3460 __pci_set_master(dev, false);
3461}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003462EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003463
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003465 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3466 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003467 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003468 * Helper function for pci_set_mwi.
3469 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3471 *
3472 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3473 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003474int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475{
3476 u8 cacheline_size;
3477
3478 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003479 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003480
3481 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3482 equal to or multiple of the right value. */
3483 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3484 if (cacheline_size >= pci_cache_line_size &&
3485 (cacheline_size % pci_cache_line_size) == 0)
3486 return 0;
3487
3488 /* Write the correct value. */
3489 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3490 /* Read it back. */
3491 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3492 if (cacheline_size == pci_cache_line_size)
3493 return 0;
3494
Ryan Desfosses227f0642014-04-18 20:13:50 -04003495 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3496 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003497
3498 return -EINVAL;
3499}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003500EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3501
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502/**
3503 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3504 * @dev: the PCI device for which MWI is enabled
3505 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003506 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507 *
3508 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3509 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003510int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003511{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003512#ifdef PCI_DISABLE_MWI
3513 return 0;
3514#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003515 int rc;
3516 u16 cmd;
3517
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003518 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519 if (rc)
3520 return rc;
3521
3522 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003523 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003524 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525 cmd |= PCI_COMMAND_INVALIDATE;
3526 pci_write_config_word(dev, PCI_COMMAND, cmd);
3527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003529#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003531EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532
3533/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003534 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3535 * @dev: the PCI device for which MWI is enabled
3536 *
3537 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3538 * Callers are not required to check the return value.
3539 *
3540 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3541 */
3542int pci_try_set_mwi(struct pci_dev *dev)
3543{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003544#ifdef PCI_DISABLE_MWI
3545 return 0;
3546#else
3547 return pci_set_mwi(dev);
3548#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003549}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003550EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003551
3552/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003553 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3554 * @dev: the PCI device to disable
3555 *
3556 * Disables PCI Memory-Write-Invalidate transaction on the device
3557 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003558void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003559{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003560#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561 u16 cmd;
3562
3563 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3564 if (cmd & PCI_COMMAND_INVALIDATE) {
3565 cmd &= ~PCI_COMMAND_INVALIDATE;
3566 pci_write_config_word(dev, PCI_COMMAND, cmd);
3567 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003568#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003570EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003571
Brett M Russa04ce0f2005-08-15 15:23:41 -04003572/**
3573 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003574 * @pdev: the PCI device to operate on
3575 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003576 *
3577 * Enables/disables PCI INTx for device dev
3578 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003579void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003580{
3581 u16 pci_command, new;
3582
3583 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3584
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003585 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003586 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003587 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003588 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003589
3590 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003591 struct pci_devres *dr;
3592
Brett M Russ2fd9d742005-09-09 10:02:22 -07003593 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003594
3595 dr = find_pci_dr(pdev);
3596 if (dr && !dr->restore_intx) {
3597 dr->restore_intx = 1;
3598 dr->orig_intx = !enable;
3599 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003600 }
3601}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003602EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003603
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003604/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003605 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003606 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003607 *
3608 * Check if the device dev support INTx masking via the config space
3609 * command word.
3610 */
3611bool pci_intx_mask_supported(struct pci_dev *dev)
3612{
3613 bool mask_supported = false;
3614 u16 orig, new;
3615
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003616 if (dev->broken_intx_masking)
3617 return false;
3618
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003619 pci_cfg_access_lock(dev);
3620
3621 pci_read_config_word(dev, PCI_COMMAND, &orig);
3622 pci_write_config_word(dev, PCI_COMMAND,
3623 orig ^ PCI_COMMAND_INTX_DISABLE);
3624 pci_read_config_word(dev, PCI_COMMAND, &new);
3625
3626 /*
3627 * There's no way to protect against hardware bugs or detect them
3628 * reliably, but as long as we know what the value should be, let's
3629 * go ahead and check it.
3630 */
3631 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003632 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3633 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003634 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3635 mask_supported = true;
3636 pci_write_config_word(dev, PCI_COMMAND, orig);
3637 }
3638
3639 pci_cfg_access_unlock(dev);
3640 return mask_supported;
3641}
3642EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3643
3644static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3645{
3646 struct pci_bus *bus = dev->bus;
3647 bool mask_updated = true;
3648 u32 cmd_status_dword;
3649 u16 origcmd, newcmd;
3650 unsigned long flags;
3651 bool irq_pending;
3652
3653 /*
3654 * We do a single dword read to retrieve both command and status.
3655 * Document assumptions that make this possible.
3656 */
3657 BUILD_BUG_ON(PCI_COMMAND % 4);
3658 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3659
3660 raw_spin_lock_irqsave(&pci_lock, flags);
3661
3662 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3663
3664 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3665
3666 /*
3667 * Check interrupt status register to see whether our device
3668 * triggered the interrupt (when masking) or the next IRQ is
3669 * already pending (when unmasking).
3670 */
3671 if (mask != irq_pending) {
3672 mask_updated = false;
3673 goto done;
3674 }
3675
3676 origcmd = cmd_status_dword;
3677 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3678 if (mask)
3679 newcmd |= PCI_COMMAND_INTX_DISABLE;
3680 if (newcmd != origcmd)
3681 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3682
3683done:
3684 raw_spin_unlock_irqrestore(&pci_lock, flags);
3685
3686 return mask_updated;
3687}
3688
3689/**
3690 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003691 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003692 *
3693 * Check if the device dev has its INTx line asserted, mask it and
3694 * return true in that case. False is returned if not interrupt was
3695 * pending.
3696 */
3697bool pci_check_and_mask_intx(struct pci_dev *dev)
3698{
3699 return pci_check_and_set_intx_mask(dev, true);
3700}
3701EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3702
3703/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003704 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003705 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003706 *
3707 * Check if the device dev has its INTx line asserted, unmask it if not
3708 * and return true. False is returned and the mask remains active if
3709 * there was still an interrupt pending.
3710 */
3711bool pci_check_and_unmask_intx(struct pci_dev *dev)
3712{
3713 return pci_check_and_set_intx_mask(dev, false);
3714}
3715EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3716
Casey Leedom3775a202013-08-06 15:48:36 +05303717/**
3718 * pci_wait_for_pending_transaction - waits for pending transaction
3719 * @dev: the PCI device to operate on
3720 *
3721 * Return 0 if transaction is pending 1 otherwise.
3722 */
3723int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003724{
Alex Williamson157e8762013-12-17 16:43:39 -07003725 if (!pci_is_pcie(dev))
3726 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003727
Gavin Shand0b4cc42014-05-19 13:06:46 +10003728 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3729 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303730}
3731EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003732
Alex Williamson5adecf82016-02-22 13:05:48 -07003733/*
3734 * We should only need to wait 100ms after FLR, but some devices take longer.
3735 * Wait for up to 1000ms for config space to return something other than -1.
3736 * Intel IGD requires this when an LCD panel is attached. We read the 2nd
3737 * dword because VFs don't implement the 1st dword.
3738 */
3739static void pci_flr_wait(struct pci_dev *dev)
3740{
3741 int i = 0;
3742 u32 id;
3743
3744 do {
3745 msleep(100);
3746 pci_read_config_dword(dev, PCI_COMMAND, &id);
3747 } while (i++ < 10 && id == ~0);
3748
3749 if (id == ~0)
3750 dev_warn(&dev->dev, "Failed to return from FLR\n");
3751 else if (i > 1)
3752 dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
3753 (i - 1) * 100);
3754}
3755
Casey Leedom3775a202013-08-06 15:48:36 +05303756static int pcie_flr(struct pci_dev *dev, int probe)
3757{
3758 u32 cap;
3759
3760 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3761 if (!(cap & PCI_EXP_DEVCAP_FLR))
3762 return -ENOTTY;
3763
3764 if (probe)
3765 return 0;
3766
3767 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003768 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303769
Jiang Liu59875ae2012-07-24 17:20:06 +08003770 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003771 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003772 return 0;
3773}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003774
Yu Zhao8c1c6992009-06-13 15:52:13 +08003775static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003776{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003777 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003778 u8 cap;
3779
Yu Zhao8c1c6992009-06-13 15:52:13 +08003780 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3781 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003782 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003783
3784 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003785 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3786 return -ENOTTY;
3787
3788 if (probe)
3789 return 0;
3790
Alex Williamsond066c942014-06-17 15:40:13 -06003791 /*
3792 * Wait for Transaction Pending bit to clear. A word-aligned test
3793 * is used, so we use the conrol offset rather than status and shift
3794 * the test bit to match.
3795 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003796 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003797 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003798 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003799
Yu Zhao8c1c6992009-06-13 15:52:13 +08003800 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003801 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003802 return 0;
3803}
3804
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003805/**
3806 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3807 * @dev: Device to reset.
3808 * @probe: If set, only check if the device can be reset this way.
3809 *
3810 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3811 * unset, it will be reinitialized internally when going from PCI_D3hot to
3812 * PCI_D0. If that's the case and the device is not in a low-power state
3813 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3814 *
3815 * NOTE: This causes the caller to sleep for twice the device power transition
3816 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003817 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003818 * Moreover, only devices in D0 can be reset by this function.
3819 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003820static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003821{
Yu Zhaof85876b2009-06-13 15:52:14 +08003822 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003823
Alex Williamson51e53732014-11-21 11:24:08 -07003824 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003825 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003826
Yu Zhaof85876b2009-06-13 15:52:14 +08003827 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3828 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3829 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003830
Yu Zhaof85876b2009-06-13 15:52:14 +08003831 if (probe)
3832 return 0;
3833
3834 if (dev->current_state != PCI_D0)
3835 return -EINVAL;
3836
3837 csr &= ~PCI_PM_CTRL_STATE_MASK;
3838 csr |= PCI_D3hot;
3839 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003840 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003841
3842 csr &= ~PCI_PM_CTRL_STATE_MASK;
3843 csr |= PCI_D0;
3844 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003845 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003846
3847 return 0;
3848}
3849
Gavin Shan9e330022014-06-19 17:22:44 +10003850void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003851{
3852 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003853
3854 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3855 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3856 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003857 /*
3858 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003859 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003860 */
3861 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003862
3863 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3864 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003865
3866 /*
3867 * Trhfa for conventional PCI is 2^25 clock cycles.
3868 * Assuming a minimum 33MHz clock this results in a 1s
3869 * delay before we can consider subordinate devices to
3870 * be re-initialized. PCIe has some ways to shorten this,
3871 * but we don't make use of them yet.
3872 */
3873 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003874}
Gavin Shand92a2082014-04-24 18:00:24 +10003875
Gavin Shan9e330022014-06-19 17:22:44 +10003876void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3877{
3878 pci_reset_secondary_bus(dev);
3879}
3880
Gavin Shand92a2082014-04-24 18:00:24 +10003881/**
3882 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3883 * @dev: Bridge device
3884 *
3885 * Use the bridge control register to assert reset on the secondary bus.
3886 * Devices on the secondary bus are left in power-on state.
3887 */
3888void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3889{
3890 pcibios_reset_secondary_bus(dev);
3891}
Alex Williamson64e86742013-08-08 14:09:24 -06003892EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3893
3894static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3895{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003896 struct pci_dev *pdev;
3897
Alex Williamsonf331a852015-01-15 18:16:04 -06003898 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3899 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003900 return -ENOTTY;
3901
3902 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3903 if (pdev != dev)
3904 return -ENOTTY;
3905
3906 if (probe)
3907 return 0;
3908
Alex Williamson64e86742013-08-08 14:09:24 -06003909 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003910
3911 return 0;
3912}
3913
Alex Williamson608c3882013-08-08 14:09:43 -06003914static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3915{
3916 int rc = -ENOTTY;
3917
3918 if (!hotplug || !try_module_get(hotplug->ops->owner))
3919 return rc;
3920
3921 if (hotplug->ops->reset_slot)
3922 rc = hotplug->ops->reset_slot(hotplug, probe);
3923
3924 module_put(hotplug->ops->owner);
3925
3926 return rc;
3927}
3928
3929static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3930{
3931 struct pci_dev *pdev;
3932
Alex Williamsonf331a852015-01-15 18:16:04 -06003933 if (dev->subordinate || !dev->slot ||
3934 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003935 return -ENOTTY;
3936
3937 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3938 if (pdev != dev && pdev->slot == dev->slot)
3939 return -ENOTTY;
3940
3941 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3942}
3943
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003944static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003945{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003946 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003947
Yu Zhao8c1c6992009-06-13 15:52:13 +08003948 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003949
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003950 rc = pci_dev_specific_reset(dev, probe);
3951 if (rc != -ENOTTY)
3952 goto done;
3953
Yu Zhao8c1c6992009-06-13 15:52:13 +08003954 rc = pcie_flr(dev, probe);
3955 if (rc != -ENOTTY)
3956 goto done;
3957
3958 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003959 if (rc != -ENOTTY)
3960 goto done;
3961
3962 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003963 if (rc != -ENOTTY)
3964 goto done;
3965
Alex Williamson608c3882013-08-08 14:09:43 -06003966 rc = pci_dev_reset_slot_function(dev, probe);
3967 if (rc != -ENOTTY)
3968 goto done;
3969
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003970 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003971done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003972 return rc;
3973}
3974
Alex Williamson77cb9852013-08-08 14:09:49 -06003975static void pci_dev_lock(struct pci_dev *dev)
3976{
3977 pci_cfg_access_lock(dev);
3978 /* block PM suspend, driver probe, etc. */
3979 device_lock(&dev->dev);
3980}
3981
Alex Williamson61cf16d2013-12-16 15:14:31 -07003982/* Return 1 on successful lock, 0 on contention */
3983static int pci_dev_trylock(struct pci_dev *dev)
3984{
3985 if (pci_cfg_access_trylock(dev)) {
3986 if (device_trylock(&dev->dev))
3987 return 1;
3988 pci_cfg_access_unlock(dev);
3989 }
3990
3991 return 0;
3992}
3993
Alex Williamson77cb9852013-08-08 14:09:49 -06003994static void pci_dev_unlock(struct pci_dev *dev)
3995{
3996 device_unlock(&dev->dev);
3997 pci_cfg_access_unlock(dev);
3998}
3999
Keith Busch3ebe7f92014-05-02 10:40:42 -06004000/**
4001 * pci_reset_notify - notify device driver of reset
4002 * @dev: device to be notified of reset
4003 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4004 * completed
4005 *
4006 * Must be called prior to device access being disabled and after device
4007 * access is restored.
4008 */
4009static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4010{
4011 const struct pci_error_handlers *err_handler =
4012 dev->driver ? dev->driver->err_handler : NULL;
4013 if (err_handler && err_handler->reset_notify)
4014 err_handler->reset_notify(dev, prepare);
4015}
4016
Alex Williamson77cb9852013-08-08 14:09:49 -06004017static void pci_dev_save_and_disable(struct pci_dev *dev)
4018{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004019 pci_reset_notify(dev, true);
4020
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004021 /*
4022 * Wake-up device prior to save. PM registers default to D0 after
4023 * reset and a simple register restore doesn't reliably return
4024 * to a non-D0 state anyway.
4025 */
4026 pci_set_power_state(dev, PCI_D0);
4027
Alex Williamson77cb9852013-08-08 14:09:49 -06004028 pci_save_state(dev);
4029 /*
4030 * Disable the device by clearing the Command register, except for
4031 * INTx-disable which is set. This not only disables MMIO and I/O port
4032 * BARs, but also prevents the device from being Bus Master, preventing
4033 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4034 * compliant devices, INTx-disable prevents legacy interrupts.
4035 */
4036 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4037}
4038
4039static void pci_dev_restore(struct pci_dev *dev)
4040{
4041 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004042 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004043}
4044
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004045static int pci_dev_reset(struct pci_dev *dev, int probe)
4046{
4047 int rc;
4048
Alex Williamson77cb9852013-08-08 14:09:49 -06004049 if (!probe)
4050 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004051
4052 rc = __pci_dev_reset(dev, probe);
4053
Alex Williamson77cb9852013-08-08 14:09:49 -06004054 if (!probe)
4055 pci_dev_unlock(dev);
4056
Yu Zhao8c1c6992009-06-13 15:52:13 +08004057 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004058}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004059
Sheng Yang8dd7f802008-10-21 17:38:25 +08004060/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004061 * __pci_reset_function - reset a PCI device function
4062 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004063 *
4064 * Some devices allow an individual function to be reset without affecting
4065 * other functions in the same device. The PCI device must be responsive
4066 * to PCI config space in order to use this function.
4067 *
4068 * The device function is presumed to be unused when this function is called.
4069 * Resetting the device will make the contents of PCI configuration space
4070 * random, so any caller of this must be prepared to reinitialise the
4071 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4072 * etc.
4073 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004074 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004075 * device doesn't support resetting a single function.
4076 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004077int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004078{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004079 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004080}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004081EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004082
4083/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004084 * __pci_reset_function_locked - reset a PCI device function while holding
4085 * the @dev mutex lock.
4086 * @dev: PCI device to reset
4087 *
4088 * Some devices allow an individual function to be reset without affecting
4089 * other functions in the same device. The PCI device must be responsive
4090 * to PCI config space in order to use this function.
4091 *
4092 * The device function is presumed to be unused and the caller is holding
4093 * the device mutex lock when this function is called.
4094 * Resetting the device will make the contents of PCI configuration space
4095 * random, so any caller of this must be prepared to reinitialise the
4096 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4097 * etc.
4098 *
4099 * Returns 0 if the device function was successfully reset or negative if the
4100 * device doesn't support resetting a single function.
4101 */
4102int __pci_reset_function_locked(struct pci_dev *dev)
4103{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004104 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004105}
4106EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4107
4108/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004109 * pci_probe_reset_function - check whether the device can be safely reset
4110 * @dev: PCI device to reset
4111 *
4112 * Some devices allow an individual function to be reset without affecting
4113 * other functions in the same device. The PCI device must be responsive
4114 * to PCI config space in order to use this function.
4115 *
4116 * Returns 0 if the device function can be reset or negative if the
4117 * device doesn't support resetting a single function.
4118 */
4119int pci_probe_reset_function(struct pci_dev *dev)
4120{
4121 return pci_dev_reset(dev, 1);
4122}
4123
4124/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004125 * pci_reset_function - quiesce and reset a PCI device function
4126 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004127 *
4128 * Some devices allow an individual function to be reset without affecting
4129 * other functions in the same device. The PCI device must be responsive
4130 * to PCI config space in order to use this function.
4131 *
4132 * This function does not just reset the PCI portion of a device, but
4133 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004134 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004135 * over the reset.
4136 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004137 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004138 * device doesn't support resetting a single function.
4139 */
4140int pci_reset_function(struct pci_dev *dev)
4141{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004142 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004143
Yu Zhao8c1c6992009-06-13 15:52:13 +08004144 rc = pci_dev_reset(dev, 1);
4145 if (rc)
4146 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004147
Alex Williamson77cb9852013-08-08 14:09:49 -06004148 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004149
Yu Zhao8c1c6992009-06-13 15:52:13 +08004150 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004151
Alex Williamson77cb9852013-08-08 14:09:49 -06004152 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004153
Yu Zhao8c1c6992009-06-13 15:52:13 +08004154 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004155}
4156EXPORT_SYMBOL_GPL(pci_reset_function);
4157
Alex Williamson61cf16d2013-12-16 15:14:31 -07004158/**
4159 * pci_try_reset_function - quiesce and reset a PCI device function
4160 * @dev: PCI device to reset
4161 *
4162 * Same as above, except return -EAGAIN if unable to lock device.
4163 */
4164int pci_try_reset_function(struct pci_dev *dev)
4165{
4166 int rc;
4167
4168 rc = pci_dev_reset(dev, 1);
4169 if (rc)
4170 return rc;
4171
4172 pci_dev_save_and_disable(dev);
4173
4174 if (pci_dev_trylock(dev)) {
4175 rc = __pci_dev_reset(dev, 0);
4176 pci_dev_unlock(dev);
4177 } else
4178 rc = -EAGAIN;
4179
4180 pci_dev_restore(dev);
4181
4182 return rc;
4183}
4184EXPORT_SYMBOL_GPL(pci_try_reset_function);
4185
Alex Williamsonf331a852015-01-15 18:16:04 -06004186/* Do any devices on or below this bus prevent a bus reset? */
4187static bool pci_bus_resetable(struct pci_bus *bus)
4188{
4189 struct pci_dev *dev;
4190
4191 list_for_each_entry(dev, &bus->devices, bus_list) {
4192 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4193 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4194 return false;
4195 }
4196
4197 return true;
4198}
4199
Alex Williamson090a3c52013-08-08 14:09:55 -06004200/* Lock devices from the top of the tree down */
4201static void pci_bus_lock(struct pci_bus *bus)
4202{
4203 struct pci_dev *dev;
4204
4205 list_for_each_entry(dev, &bus->devices, bus_list) {
4206 pci_dev_lock(dev);
4207 if (dev->subordinate)
4208 pci_bus_lock(dev->subordinate);
4209 }
4210}
4211
4212/* Unlock devices from the bottom of the tree up */
4213static void pci_bus_unlock(struct pci_bus *bus)
4214{
4215 struct pci_dev *dev;
4216
4217 list_for_each_entry(dev, &bus->devices, bus_list) {
4218 if (dev->subordinate)
4219 pci_bus_unlock(dev->subordinate);
4220 pci_dev_unlock(dev);
4221 }
4222}
4223
Alex Williamson61cf16d2013-12-16 15:14:31 -07004224/* Return 1 on successful lock, 0 on contention */
4225static int pci_bus_trylock(struct pci_bus *bus)
4226{
4227 struct pci_dev *dev;
4228
4229 list_for_each_entry(dev, &bus->devices, bus_list) {
4230 if (!pci_dev_trylock(dev))
4231 goto unlock;
4232 if (dev->subordinate) {
4233 if (!pci_bus_trylock(dev->subordinate)) {
4234 pci_dev_unlock(dev);
4235 goto unlock;
4236 }
4237 }
4238 }
4239 return 1;
4240
4241unlock:
4242 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4243 if (dev->subordinate)
4244 pci_bus_unlock(dev->subordinate);
4245 pci_dev_unlock(dev);
4246 }
4247 return 0;
4248}
4249
Alex Williamsonf331a852015-01-15 18:16:04 -06004250/* Do any devices on or below this slot prevent a bus reset? */
4251static bool pci_slot_resetable(struct pci_slot *slot)
4252{
4253 struct pci_dev *dev;
4254
4255 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4256 if (!dev->slot || dev->slot != slot)
4257 continue;
4258 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4259 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4260 return false;
4261 }
4262
4263 return true;
4264}
4265
Alex Williamson090a3c52013-08-08 14:09:55 -06004266/* Lock devices from the top of the tree down */
4267static void pci_slot_lock(struct pci_slot *slot)
4268{
4269 struct pci_dev *dev;
4270
4271 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4272 if (!dev->slot || dev->slot != slot)
4273 continue;
4274 pci_dev_lock(dev);
4275 if (dev->subordinate)
4276 pci_bus_lock(dev->subordinate);
4277 }
4278}
4279
4280/* Unlock devices from the bottom of the tree up */
4281static void pci_slot_unlock(struct pci_slot *slot)
4282{
4283 struct pci_dev *dev;
4284
4285 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4286 if (!dev->slot || dev->slot != slot)
4287 continue;
4288 if (dev->subordinate)
4289 pci_bus_unlock(dev->subordinate);
4290 pci_dev_unlock(dev);
4291 }
4292}
4293
Alex Williamson61cf16d2013-12-16 15:14:31 -07004294/* Return 1 on successful lock, 0 on contention */
4295static int pci_slot_trylock(struct pci_slot *slot)
4296{
4297 struct pci_dev *dev;
4298
4299 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4300 if (!dev->slot || dev->slot != slot)
4301 continue;
4302 if (!pci_dev_trylock(dev))
4303 goto unlock;
4304 if (dev->subordinate) {
4305 if (!pci_bus_trylock(dev->subordinate)) {
4306 pci_dev_unlock(dev);
4307 goto unlock;
4308 }
4309 }
4310 }
4311 return 1;
4312
4313unlock:
4314 list_for_each_entry_continue_reverse(dev,
4315 &slot->bus->devices, bus_list) {
4316 if (!dev->slot || dev->slot != slot)
4317 continue;
4318 if (dev->subordinate)
4319 pci_bus_unlock(dev->subordinate);
4320 pci_dev_unlock(dev);
4321 }
4322 return 0;
4323}
4324
Alex Williamson090a3c52013-08-08 14:09:55 -06004325/* Save and disable devices from the top of the tree down */
4326static void pci_bus_save_and_disable(struct pci_bus *bus)
4327{
4328 struct pci_dev *dev;
4329
4330 list_for_each_entry(dev, &bus->devices, bus_list) {
4331 pci_dev_save_and_disable(dev);
4332 if (dev->subordinate)
4333 pci_bus_save_and_disable(dev->subordinate);
4334 }
4335}
4336
4337/*
4338 * Restore devices from top of the tree down - parent bridges need to be
4339 * restored before we can get to subordinate devices.
4340 */
4341static void pci_bus_restore(struct pci_bus *bus)
4342{
4343 struct pci_dev *dev;
4344
4345 list_for_each_entry(dev, &bus->devices, bus_list) {
4346 pci_dev_restore(dev);
4347 if (dev->subordinate)
4348 pci_bus_restore(dev->subordinate);
4349 }
4350}
4351
4352/* Save and disable devices from the top of the tree down */
4353static void pci_slot_save_and_disable(struct pci_slot *slot)
4354{
4355 struct pci_dev *dev;
4356
4357 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4358 if (!dev->slot || dev->slot != slot)
4359 continue;
4360 pci_dev_save_and_disable(dev);
4361 if (dev->subordinate)
4362 pci_bus_save_and_disable(dev->subordinate);
4363 }
4364}
4365
4366/*
4367 * Restore devices from top of the tree down - parent bridges need to be
4368 * restored before we can get to subordinate devices.
4369 */
4370static void pci_slot_restore(struct pci_slot *slot)
4371{
4372 struct pci_dev *dev;
4373
4374 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4375 if (!dev->slot || dev->slot != slot)
4376 continue;
4377 pci_dev_restore(dev);
4378 if (dev->subordinate)
4379 pci_bus_restore(dev->subordinate);
4380 }
4381}
4382
4383static int pci_slot_reset(struct pci_slot *slot, int probe)
4384{
4385 int rc;
4386
Alex Williamsonf331a852015-01-15 18:16:04 -06004387 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004388 return -ENOTTY;
4389
4390 if (!probe)
4391 pci_slot_lock(slot);
4392
4393 might_sleep();
4394
4395 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4396
4397 if (!probe)
4398 pci_slot_unlock(slot);
4399
4400 return rc;
4401}
4402
4403/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004404 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4405 * @slot: PCI slot to probe
4406 *
4407 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4408 */
4409int pci_probe_reset_slot(struct pci_slot *slot)
4410{
4411 return pci_slot_reset(slot, 1);
4412}
4413EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4414
4415/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004416 * pci_reset_slot - reset a PCI slot
4417 * @slot: PCI slot to reset
4418 *
4419 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4420 * independent of other slots. For instance, some slots may support slot power
4421 * control. In the case of a 1:1 bus to slot architecture, this function may
4422 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4423 * Generally a slot reset should be attempted before a bus reset. All of the
4424 * function of the slot and any subordinate buses behind the slot are reset
4425 * through this function. PCI config space of all devices in the slot and
4426 * behind the slot is saved before and restored after reset.
4427 *
4428 * Return 0 on success, non-zero on error.
4429 */
4430int pci_reset_slot(struct pci_slot *slot)
4431{
4432 int rc;
4433
4434 rc = pci_slot_reset(slot, 1);
4435 if (rc)
4436 return rc;
4437
4438 pci_slot_save_and_disable(slot);
4439
4440 rc = pci_slot_reset(slot, 0);
4441
4442 pci_slot_restore(slot);
4443
4444 return rc;
4445}
4446EXPORT_SYMBOL_GPL(pci_reset_slot);
4447
Alex Williamson61cf16d2013-12-16 15:14:31 -07004448/**
4449 * pci_try_reset_slot - Try to reset a PCI slot
4450 * @slot: PCI slot to reset
4451 *
4452 * Same as above except return -EAGAIN if the slot cannot be locked
4453 */
4454int pci_try_reset_slot(struct pci_slot *slot)
4455{
4456 int rc;
4457
4458 rc = pci_slot_reset(slot, 1);
4459 if (rc)
4460 return rc;
4461
4462 pci_slot_save_and_disable(slot);
4463
4464 if (pci_slot_trylock(slot)) {
4465 might_sleep();
4466 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4467 pci_slot_unlock(slot);
4468 } else
4469 rc = -EAGAIN;
4470
4471 pci_slot_restore(slot);
4472
4473 return rc;
4474}
4475EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4476
Alex Williamson090a3c52013-08-08 14:09:55 -06004477static int pci_bus_reset(struct pci_bus *bus, int probe)
4478{
Alex Williamsonf331a852015-01-15 18:16:04 -06004479 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004480 return -ENOTTY;
4481
4482 if (probe)
4483 return 0;
4484
4485 pci_bus_lock(bus);
4486
4487 might_sleep();
4488
4489 pci_reset_bridge_secondary_bus(bus->self);
4490
4491 pci_bus_unlock(bus);
4492
4493 return 0;
4494}
4495
4496/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004497 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4498 * @bus: PCI bus to probe
4499 *
4500 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4501 */
4502int pci_probe_reset_bus(struct pci_bus *bus)
4503{
4504 return pci_bus_reset(bus, 1);
4505}
4506EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4507
4508/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004509 * pci_reset_bus - reset a PCI bus
4510 * @bus: top level PCI bus to reset
4511 *
4512 * Do a bus reset on the given bus and any subordinate buses, saving
4513 * and restoring state of all devices.
4514 *
4515 * Return 0 on success, non-zero on error.
4516 */
4517int pci_reset_bus(struct pci_bus *bus)
4518{
4519 int rc;
4520
4521 rc = pci_bus_reset(bus, 1);
4522 if (rc)
4523 return rc;
4524
4525 pci_bus_save_and_disable(bus);
4526
4527 rc = pci_bus_reset(bus, 0);
4528
4529 pci_bus_restore(bus);
4530
4531 return rc;
4532}
4533EXPORT_SYMBOL_GPL(pci_reset_bus);
4534
Sheng Yang8dd7f802008-10-21 17:38:25 +08004535/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004536 * pci_try_reset_bus - Try to reset a PCI bus
4537 * @bus: top level PCI bus to reset
4538 *
4539 * Same as above except return -EAGAIN if the bus cannot be locked
4540 */
4541int pci_try_reset_bus(struct pci_bus *bus)
4542{
4543 int rc;
4544
4545 rc = pci_bus_reset(bus, 1);
4546 if (rc)
4547 return rc;
4548
4549 pci_bus_save_and_disable(bus);
4550
4551 if (pci_bus_trylock(bus)) {
4552 might_sleep();
4553 pci_reset_bridge_secondary_bus(bus->self);
4554 pci_bus_unlock(bus);
4555 } else
4556 rc = -EAGAIN;
4557
4558 pci_bus_restore(bus);
4559
4560 return rc;
4561}
4562EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4563
4564/**
Peter Orubad556ad42007-05-15 13:59:13 +02004565 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4566 * @dev: PCI device to query
4567 *
4568 * Returns mmrbc: maximum designed memory read count in bytes
4569 * or appropriate error value.
4570 */
4571int pcix_get_max_mmrbc(struct pci_dev *dev)
4572{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004573 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004574 u32 stat;
4575
4576 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4577 if (!cap)
4578 return -EINVAL;
4579
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004580 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004581 return -EINVAL;
4582
Dean Nelson25daeb52010-03-09 22:26:40 -05004583 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004584}
4585EXPORT_SYMBOL(pcix_get_max_mmrbc);
4586
4587/**
4588 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4589 * @dev: PCI device to query
4590 *
4591 * Returns mmrbc: maximum memory read count in bytes
4592 * or appropriate error value.
4593 */
4594int pcix_get_mmrbc(struct pci_dev *dev)
4595{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004596 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004597 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004598
4599 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4600 if (!cap)
4601 return -EINVAL;
4602
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004603 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4604 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004605
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004606 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004607}
4608EXPORT_SYMBOL(pcix_get_mmrbc);
4609
4610/**
4611 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4612 * @dev: PCI device to query
4613 * @mmrbc: maximum memory read count in bytes
4614 * valid values are 512, 1024, 2048, 4096
4615 *
4616 * If possible sets maximum memory read byte count, some bridges have erratas
4617 * that prevent this.
4618 */
4619int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4620{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004621 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004622 u32 stat, v, o;
4623 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004624
vignesh babu229f5af2007-08-13 18:23:14 +05304625 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004626 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004627
4628 v = ffs(mmrbc) - 10;
4629
4630 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4631 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004632 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004633
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004634 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4635 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004636
4637 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4638 return -E2BIG;
4639
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004640 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4641 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004642
4643 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4644 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004645 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004646 return -EIO;
4647
4648 cmd &= ~PCI_X_CMD_MAX_READ;
4649 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004650 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4651 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004652 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004653 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004654}
4655EXPORT_SYMBOL(pcix_set_mmrbc);
4656
4657/**
4658 * pcie_get_readrq - get PCI Express read request size
4659 * @dev: PCI device to query
4660 *
4661 * Returns maximum memory read request in bytes
4662 * or appropriate error value.
4663 */
4664int pcie_get_readrq(struct pci_dev *dev)
4665{
Peter Orubad556ad42007-05-15 13:59:13 +02004666 u16 ctl;
4667
Jiang Liu59875ae2012-07-24 17:20:06 +08004668 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004669
Jiang Liu59875ae2012-07-24 17:20:06 +08004670 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004671}
4672EXPORT_SYMBOL(pcie_get_readrq);
4673
4674/**
4675 * pcie_set_readrq - set PCI Express maximum memory read request
4676 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07004677 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004678 * valid values are 128, 256, 512, 1024, 2048, 4096
4679 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004680 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004681 */
4682int pcie_set_readrq(struct pci_dev *dev, int rq)
4683{
Jiang Liu59875ae2012-07-24 17:20:06 +08004684 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004685
vignesh babu229f5af2007-08-13 18:23:14 +05304686 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004687 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004688
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004689 /*
4690 * If using the "performance" PCIe config, we clamp the
4691 * read rq size to the max packet size to prevent the
4692 * host bridge generating requests larger than we can
4693 * cope with
4694 */
4695 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4696 int mps = pcie_get_mps(dev);
4697
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004698 if (mps < rq)
4699 rq = mps;
4700 }
4701
4702 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004703
Jiang Liu59875ae2012-07-24 17:20:06 +08004704 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4705 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004706}
4707EXPORT_SYMBOL(pcie_set_readrq);
4708
4709/**
Jon Masonb03e7492011-07-20 15:20:54 -05004710 * pcie_get_mps - get PCI Express maximum payload size
4711 * @dev: PCI device to query
4712 *
4713 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004714 */
4715int pcie_get_mps(struct pci_dev *dev)
4716{
Jon Masonb03e7492011-07-20 15:20:54 -05004717 u16 ctl;
4718
Jiang Liu59875ae2012-07-24 17:20:06 +08004719 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004720
Jiang Liu59875ae2012-07-24 17:20:06 +08004721 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004722}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004723EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004724
4725/**
4726 * pcie_set_mps - set PCI Express maximum payload size
4727 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004728 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004729 * valid values are 128, 256, 512, 1024, 2048, 4096
4730 *
4731 * If possible sets maximum payload size
4732 */
4733int pcie_set_mps(struct pci_dev *dev, int mps)
4734{
Jiang Liu59875ae2012-07-24 17:20:06 +08004735 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004736
4737 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004738 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004739
4740 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004741 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004742 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004743 v <<= 5;
4744
Jiang Liu59875ae2012-07-24 17:20:06 +08004745 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4746 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004747}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004748EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004749
4750/**
Jacob Keller81377c82013-07-31 06:53:26 +00004751 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4752 * @dev: PCI device to query
4753 * @speed: storage for minimum speed
4754 * @width: storage for minimum width
4755 *
4756 * This function will walk up the PCI device chain and determine the minimum
4757 * link width and speed of the device.
4758 */
4759int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4760 enum pcie_link_width *width)
4761{
4762 int ret;
4763
4764 *speed = PCI_SPEED_UNKNOWN;
4765 *width = PCIE_LNK_WIDTH_UNKNOWN;
4766
4767 while (dev) {
4768 u16 lnksta;
4769 enum pci_bus_speed next_speed;
4770 enum pcie_link_width next_width;
4771
4772 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4773 if (ret)
4774 return ret;
4775
4776 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4777 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4778 PCI_EXP_LNKSTA_NLW_SHIFT;
4779
4780 if (next_speed < *speed)
4781 *speed = next_speed;
4782
4783 if (next_width < *width)
4784 *width = next_width;
4785
4786 dev = dev->bus->self;
4787 }
4788
4789 return 0;
4790}
4791EXPORT_SYMBOL(pcie_get_minimum_link);
4792
4793/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004794 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004795 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004796 * @flags: resource type mask to be selected
4797 *
4798 * This helper routine makes bar mask from the type of resource.
4799 */
4800int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4801{
4802 int i, bars = 0;
4803 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4804 if (pci_resource_flags(dev, i) & flags)
4805 bars |= (1 << i);
4806 return bars;
4807}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004808EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004809
Yu Zhao613e7ed2008-11-22 02:41:27 +08004810/**
4811 * pci_resource_bar - get position of the BAR associated with a resource
4812 * @dev: the PCI device
4813 * @resno: the resource number
4814 * @type: the BAR type to be filled in
4815 *
4816 * Returns BAR position in config space, or 0 if the BAR is invalid.
4817 */
4818int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4819{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004820 int reg;
4821
Yu Zhao613e7ed2008-11-22 02:41:27 +08004822 if (resno < PCI_ROM_RESOURCE) {
4823 *type = pci_bar_unknown;
4824 return PCI_BASE_ADDRESS_0 + 4 * resno;
4825 } else if (resno == PCI_ROM_RESOURCE) {
4826 *type = pci_bar_mem32;
4827 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004828 } else if (resno < PCI_BRIDGE_RESOURCES) {
4829 /* device specific resource */
Myron Stowe26ff46c2014-11-11 08:04:50 -07004830 *type = pci_bar_unknown;
4831 reg = pci_iov_resource_bar(dev, resno);
Yu Zhaod1b054d2009-03-20 11:25:11 +08004832 if (reg)
4833 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004834 }
4835
Bjorn Helgaas865df572009-11-04 10:32:57 -07004836 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004837 return 0;
4838}
4839
Mike Travis95a8b6e2010-02-02 14:38:13 -08004840/* Some architectures require additional programming to enable VGA */
4841static arch_set_vga_state_t arch_set_vga_state;
4842
4843void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4844{
4845 arch_set_vga_state = func; /* NULL disables */
4846}
4847
4848static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004849 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004850{
4851 if (arch_set_vga_state)
4852 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004853 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004854 return 0;
4855}
4856
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004857/**
4858 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004859 * @dev: the PCI device
4860 * @decode: true = enable decoding, false = disable decoding
4861 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004862 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004863 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004864 */
4865int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004866 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004867{
4868 struct pci_bus *bus;
4869 struct pci_dev *bridge;
4870 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004871 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004872
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004873 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004874
Mike Travis95a8b6e2010-02-02 14:38:13 -08004875 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004876 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004877 if (rc)
4878 return rc;
4879
Dave Airlie3448a192010-06-01 15:32:24 +10004880 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4881 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4882 if (decode == true)
4883 cmd |= command_bits;
4884 else
4885 cmd &= ~command_bits;
4886 pci_write_config_word(dev, PCI_COMMAND, cmd);
4887 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004888
Dave Airlie3448a192010-06-01 15:32:24 +10004889 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004890 return 0;
4891
4892 bus = dev->bus;
4893 while (bus) {
4894 bridge = bus->self;
4895 if (bridge) {
4896 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4897 &cmd);
4898 if (decode == true)
4899 cmd |= PCI_BRIDGE_CTL_VGA;
4900 else
4901 cmd &= ~PCI_BRIDGE_CTL_VGA;
4902 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4903 cmd);
4904 }
4905 bus = bus->parent;
4906 }
4907 return 0;
4908}
4909
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004910/**
4911 * pci_add_dma_alias - Add a DMA devfn alias for a device
4912 * @dev: the PCI device for which alias is added
4913 * @devfn: alias slot and function
4914 *
4915 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
4916 * It should be called early, preferably as PCI fixup header quirk.
4917 */
4918void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
4919{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004920 if (!dev->dma_alias_mask)
4921 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
4922 sizeof(long), GFP_KERNEL);
4923 if (!dev->dma_alias_mask) {
4924 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
4925 return;
4926 }
4927
4928 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06004929 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
4930 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004931}
4932
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004933bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
4934{
4935 return (dev1->dma_alias_mask &&
4936 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
4937 (dev2->dma_alias_mask &&
4938 test_bit(dev1->devfn, dev2->dma_alias_mask));
4939}
4940
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004941bool pci_device_is_present(struct pci_dev *pdev)
4942{
4943 u32 v;
4944
4945 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4946}
4947EXPORT_SYMBOL_GPL(pci_device_is_present);
4948
Rafael J. Wysocki08249652015-04-13 16:23:36 +02004949void pci_ignore_hotplug(struct pci_dev *dev)
4950{
4951 struct pci_dev *bridge = dev->bus->self;
4952
4953 dev->ignore_hotplug = 1;
4954 /* Propagate the "ignore hotplug" setting to the parent bridge. */
4955 if (bridge)
4956 bridge->ignore_hotplug = 1;
4957}
4958EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
4959
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004960#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4961static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004962static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004963
4964/**
4965 * pci_specified_resource_alignment - get resource alignment specified by user.
4966 * @dev: the PCI device to get
4967 *
4968 * RETURNS: Resource alignment if it is specified.
4969 * Zero if it is not specified.
4970 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004971static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004972{
4973 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00004974 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004975 resource_size_t align = 0;
4976 char *p;
4977
4978 spin_lock(&resource_alignment_lock);
4979 p = resource_alignment_param;
4980 while (*p) {
4981 count = 0;
4982 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4983 p[count] == '@') {
4984 p += count + 1;
4985 } else {
4986 align_order = -1;
4987 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00004988 if (strncmp(p, "pci:", 4) == 0) {
4989 /* PCI vendor/device (subvendor/subdevice) ids are specified */
4990 p += 4;
4991 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
4992 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
4993 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
4994 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
4995 p);
4996 break;
4997 }
4998 subsystem_vendor = subsystem_device = 0;
4999 }
5000 p += count;
5001 if ((!vendor || (vendor == dev->vendor)) &&
5002 (!device || (device == dev->device)) &&
5003 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5004 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
5005 if (align_order == -1)
5006 align = PAGE_SIZE;
5007 else
5008 align = 1 << align_order;
5009 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005010 break;
5011 }
5012 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005013 else {
5014 if (sscanf(p, "%x:%x:%x.%x%n",
5015 &seg, &bus, &slot, &func, &count) != 4) {
5016 seg = 0;
5017 if (sscanf(p, "%x:%x.%x%n",
5018 &bus, &slot, &func, &count) != 3) {
5019 /* Invalid format */
5020 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5021 p);
5022 break;
5023 }
5024 }
5025 p += count;
5026 if (seg == pci_domain_nr(dev->bus) &&
5027 bus == dev->bus->number &&
5028 slot == PCI_SLOT(dev->devfn) &&
5029 func == PCI_FUNC(dev->devfn)) {
5030 if (align_order == -1)
5031 align = PAGE_SIZE;
5032 else
5033 align = 1 << align_order;
5034 /* Found */
5035 break;
5036 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005037 }
5038 if (*p != ';' && *p != ',') {
5039 /* End of param or invalid format */
5040 break;
5041 }
5042 p++;
5043 }
5044 spin_unlock(&resource_alignment_lock);
5045 return align;
5046}
5047
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005048/*
5049 * This function disables memory decoding and releases memory resources
5050 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5051 * It also rounds up size to specified alignment.
5052 * Later on, the kernel will assign page-aligned memory resource back
5053 * to the device.
5054 */
5055void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5056{
5057 int i;
5058 struct resource *r;
5059 resource_size_t align, size;
5060 u16 command;
5061
Yinghai Lu10c463a2012-03-18 22:46:26 -07005062 /* check if specified PCI is target device to reassign */
5063 align = pci_specified_resource_alignment(dev);
5064 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005065 return;
5066
5067 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5068 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5069 dev_warn(&dev->dev,
5070 "Can't reassign resources to host bridge.\n");
5071 return;
5072 }
5073
5074 dev_info(&dev->dev,
5075 "Disabling memory decoding and releasing memory resources.\n");
5076 pci_read_config_word(dev, PCI_COMMAND, &command);
5077 command &= ~PCI_COMMAND_MEMORY;
5078 pci_write_config_word(dev, PCI_COMMAND, command);
5079
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005080 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
5081 r = &dev->resource[i];
5082 if (!(r->flags & IORESOURCE_MEM))
5083 continue;
5084 size = resource_size(r);
5085 if (size < align) {
5086 size = align;
5087 dev_info(&dev->dev,
5088 "Rounding up size of resource #%d to %#llx.\n",
5089 i, (unsigned long long)size);
5090 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005091 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005092 r->end = size - 1;
5093 r->start = 0;
5094 }
5095 /* Need to disable bridge's resource window,
5096 * to enable the kernel to reassign new resource
5097 * window later on.
5098 */
5099 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5100 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5101 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5102 r = &dev->resource[i];
5103 if (!(r->flags & IORESOURCE_MEM))
5104 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005105 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005106 r->end = resource_size(r) - 1;
5107 r->start = 0;
5108 }
5109 pci_disable_bridge_window(dev);
5110 }
5111}
5112
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005113static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005114{
5115 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5116 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5117 spin_lock(&resource_alignment_lock);
5118 strncpy(resource_alignment_param, buf, count);
5119 resource_alignment_param[count] = '\0';
5120 spin_unlock(&resource_alignment_lock);
5121 return count;
5122}
5123
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005124static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005125{
5126 size_t count;
5127 spin_lock(&resource_alignment_lock);
5128 count = snprintf(buf, size, "%s", resource_alignment_param);
5129 spin_unlock(&resource_alignment_lock);
5130 return count;
5131}
5132
5133static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5134{
5135 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5136}
5137
5138static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5139 const char *buf, size_t count)
5140{
5141 return pci_set_resource_alignment_param(buf, count);
5142}
5143
Ben Dooks21751a92016-06-09 11:42:13 +01005144static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005145 pci_resource_alignment_store);
5146
5147static int __init pci_resource_alignment_sysfs_init(void)
5148{
5149 return bus_create_file(&pci_bus_type,
5150 &bus_attr_resource_alignment);
5151}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005152late_initcall(pci_resource_alignment_sysfs_init);
5153
Bill Pemberton15856ad2012-11-21 15:35:00 -05005154static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005155{
5156#ifdef CONFIG_PCI_DOMAINS
5157 pci_domains_supported = 0;
5158#endif
5159}
5160
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005161#ifdef CONFIG_PCI_DOMAINS
5162static atomic_t __domain_nr = ATOMIC_INIT(-1);
5163
5164int pci_get_new_domain_nr(void)
5165{
5166 return atomic_inc_return(&__domain_nr);
5167}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005168
5169#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005170static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005171{
5172 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005173 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005174
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005175 if (parent)
5176 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005177 /*
5178 * Check DT domain and use_dt_domains values.
5179 *
5180 * If DT domain property is valid (domain >= 0) and
5181 * use_dt_domains != 0, the DT assignment is valid since this means
5182 * we have not previously allocated a domain number by using
5183 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5184 * 1, to indicate that we have just assigned a domain number from
5185 * DT.
5186 *
5187 * If DT domain property value is not valid (ie domain < 0), and we
5188 * have not previously assigned a domain number from DT
5189 * (use_dt_domains != 1) we should assign a domain number by
5190 * using the:
5191 *
5192 * pci_get_new_domain_nr()
5193 *
5194 * API and update the use_dt_domains value to keep track of method we
5195 * are using to assign domain numbers (use_dt_domains = 0).
5196 *
5197 * All other combinations imply we have a platform that is trying
5198 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5199 * which is a recipe for domain mishandling and it is prevented by
5200 * invalidating the domain value (domain = -1) and printing a
5201 * corresponding error.
5202 */
5203 if (domain >= 0 && use_dt_domains) {
5204 use_dt_domains = 1;
5205 } else if (domain < 0 && use_dt_domains != 1) {
5206 use_dt_domains = 0;
5207 domain = pci_get_new_domain_nr();
5208 } else {
5209 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5210 parent->of_node->full_name);
5211 domain = -1;
5212 }
5213
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005214 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005215}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005216
5217int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5218{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005219 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5220 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005221}
5222#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005223#endif
5224
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005225/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005226 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005227 *
5228 * Returns 1 if we can access PCI extended config space (offsets
5229 * greater than 0xff). This is the default implementation. Architecture
5230 * implementations can override this.
5231 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005232int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005233{
5234 return 1;
5235}
5236
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005237void __weak pci_fixup_cardbus(struct pci_bus *bus)
5238{
5239}
5240EXPORT_SYMBOL(pci_fixup_cardbus);
5241
Al Viroad04d312008-11-22 17:37:14 +00005242static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005243{
5244 while (str) {
5245 char *k = strchr(str, ',');
5246 if (k)
5247 *k++ = 0;
5248 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005249 if (!strcmp(str, "nomsi")) {
5250 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005251 } else if (!strcmp(str, "noaer")) {
5252 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005253 } else if (!strncmp(str, "realloc=", 8)) {
5254 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005255 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005256 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005257 } else if (!strcmp(str, "nodomains")) {
5258 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005259 } else if (!strncmp(str, "noari", 5)) {
5260 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005261 } else if (!strncmp(str, "cbiosize=", 9)) {
5262 pci_cardbus_io_size = memparse(str + 9, &str);
5263 } else if (!strncmp(str, "cbmemsize=", 10)) {
5264 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005265 } else if (!strncmp(str, "resource_alignment=", 19)) {
5266 pci_set_resource_alignment_param(str + 19,
5267 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005268 } else if (!strncmp(str, "ecrc=", 5)) {
5269 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005270 } else if (!strncmp(str, "hpiosize=", 9)) {
5271 pci_hotplug_io_size = memparse(str + 9, &str);
5272 } else if (!strncmp(str, "hpmemsize=", 10)) {
5273 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005274 } else if (!strncmp(str, "hpbussize=", 10)) {
5275 pci_hotplug_bus_size =
5276 simple_strtoul(str + 10, &str, 0);
5277 if (pci_hotplug_bus_size > 0xff)
5278 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005279 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5280 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005281 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5282 pcie_bus_config = PCIE_BUS_SAFE;
5283 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5284 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005285 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5286 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005287 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5288 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005289 } else {
5290 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5291 str);
5292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005293 }
5294 str = k;
5295 }
Andi Kleen0637a702006-09-26 10:52:41 +02005296 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005297}
Andi Kleen0637a702006-09-26 10:52:41 +02005298early_param("pci", pci_setup);