blob: f4587f6f8739caea323ed01e3ce1caa8ca7a3536 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
CQ Tang4ebeb1e2017-05-30 09:25:49 -070031#include <linux/pci-ats.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090032#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010033#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050034#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090035#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Alan Stern00240c32009-04-27 13:33:16 -040037const char *pci_power_names[] = {
38 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
39};
40EXPORT_SYMBOL_GPL(pci_power_names);
41
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010042int isa_dma_bridge_buggy;
43EXPORT_SYMBOL(isa_dma_bridge_buggy);
44
45int pci_pci_problems;
46EXPORT_SYMBOL(pci_pci_problems);
47
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010048unsigned int pci_pm_d3_delay;
49
Matthew Garrettdf17e622010-10-04 14:22:29 -040050static void pci_pme_list_scan(struct work_struct *work);
51
52static LIST_HEAD(pci_pme_list);
53static DEFINE_MUTEX(pci_pme_list_mutex);
54static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
55
56struct pci_pme_device {
57 struct list_head list;
58 struct pci_dev *dev;
59};
60
61#define PME_TIMEOUT 1000 /* How long between PME checks */
62
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010063static void pci_dev_d3_sleep(struct pci_dev *dev)
64{
65 unsigned int delay = dev->d3_delay;
66
67 if (delay < pci_pm_d3_delay)
68 delay = pci_pm_d3_delay;
69
Adrian Hunter50b2b542017-03-14 15:21:58 +020070 if (delay)
71 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010072}
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Jeff Garzik32a2eea2007-10-11 16:57:27 -040074#ifdef CONFIG_PCI_DOMAINS
75int pci_domains_supported = 1;
76#endif
77
Atsushi Nemoto4516a612007-02-05 16:36:06 -080078#define DEFAULT_CARDBUS_IO_SIZE (256)
79#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
80/* pci=cbmemsize=nnM,cbiosize=nn can override this */
81unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
82unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
83
Eric W. Biederman28760482009-09-09 14:09:24 -070084#define DEFAULT_HOTPLUG_IO_SIZE (256)
85#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
86/* pci=hpmemsize=nnM,hpiosize=nn can override this */
87unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
88unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
89
Keith Busche16b4662016-07-21 21:40:28 -060090#define DEFAULT_HOTPLUG_BUS_SIZE 1
91unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
92
Keith Busch27d868b2015-08-24 08:48:16 -050093enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050094
Jesse Barnesac1aa472009-10-26 13:20:44 -070095/*
96 * The default CLS is used if arch didn't set CLS explicitly and not
97 * all pci devices agree on the same value. Arch can override either
98 * the dfl or actual value as it sees fit. Don't forget this is
99 * measured in 32-bit words, not bytes.
100 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500101u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700102u8 pci_cache_line_size;
103
Myron Stowe96c55902011-10-28 15:48:38 -0600104/*
105 * If we set up a device for bus mastering, we need to check the latency
106 * timer as certain BIOSes forget to set it properly.
107 */
108unsigned int pcibios_max_latency = 255;
109
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100110/* If set, the PCIe ARI capability will not be used. */
111static bool pcie_ari_disabled;
112
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300113/* Disable bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_disable;
115/* Force bridge_d3 for all PCIe ports */
116static bool pci_bridge_d3_force;
117
118static int __init pcie_port_pm_setup(char *str)
119{
120 if (!strcmp(str, "off"))
121 pci_bridge_d3_disable = true;
122 else if (!strcmp(str, "force"))
123 pci_bridge_d3_force = true;
124 return 1;
125}
126__setup("pcie_port_pm=", pcie_port_pm_setup);
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128/**
129 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
130 * @bus: pointer to PCI bus structure to search
131 *
132 * Given a PCI bus, returns the highest PCI bus number present in the set
133 * including the given PCI bus and its list of child PCI buses.
134 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400135unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800137 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 unsigned char max, n;
139
Yinghai Lub918c622012-05-17 18:51:11 -0700140 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800141 list_for_each_entry(tmp, &bus->children, node) {
142 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400143 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 max = n;
145 }
146 return max;
147}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800148EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Andrew Morton1684f5d2008-12-01 14:30:30 -0800150#ifdef CONFIG_HAS_IOMEM
151void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
152{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500153 struct resource *res = &pdev->resource[bar];
154
Andrew Morton1684f5d2008-12-01 14:30:30 -0800155 /*
156 * Make sure the BAR is actually a memory resource, not an IO resource
157 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500158 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500159 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800160 return NULL;
161 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500162 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800163}
164EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700165
166void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
167{
168 /*
169 * Make sure the BAR is actually a memory resource, not an IO resource
170 */
171 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
172 WARN_ON(1);
173 return NULL;
174 }
175 return ioremap_wc(pci_resource_start(pdev, bar),
176 pci_resource_len(pdev, bar));
177}
178EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800179#endif
180
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100181
182static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700184{
185 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700186 u16 ent;
187
188 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700189
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100190 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700191 if (pos < 0x40)
192 break;
193 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700194 pci_bus_read_config_word(bus, devfn, pos, &ent);
195
196 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700197 if (id == 0xff)
198 break;
199 if (id == cap)
200 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700201 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700202 }
203 return 0;
204}
205
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100206static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
207 u8 pos, int cap)
208{
209 int ttl = PCI_FIND_CAP_TTL;
210
211 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
212}
213
Roland Dreier24a4e372005-10-28 17:35:34 -0700214int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
215{
216 return __pci_find_next_cap(dev->bus, dev->devfn,
217 pos + PCI_CAP_LIST_NEXT, cap);
218}
219EXPORT_SYMBOL_GPL(pci_find_next_capability);
220
Michael Ellermand3bac112006-11-22 18:26:16 +1100221static int __pci_bus_find_cap_start(struct pci_bus *bus,
222 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
224 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
227 if (!(status & PCI_STATUS_CAP_LIST))
228 return 0;
229
230 switch (hdr_type) {
231 case PCI_HEADER_TYPE_NORMAL:
232 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100235 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100237
238 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
241/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700242 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 * @dev: PCI device to query
244 * @cap: capability code
245 *
246 * Tell if a device supports a given PCI capability.
247 * Returns the address of the requested capability structure within the
248 * device's PCI configuration space or 0 in case the device does not
249 * support it. Possible values for @cap:
250 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700251 * %PCI_CAP_ID_PM Power Management
252 * %PCI_CAP_ID_AGP Accelerated Graphics Port
253 * %PCI_CAP_ID_VPD Vital Product Data
254 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700256 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 * %PCI_CAP_ID_PCIX PCI-X
258 * %PCI_CAP_ID_EXP PCI Express
259 */
260int pci_find_capability(struct pci_dev *dev, int cap)
261{
Michael Ellermand3bac112006-11-22 18:26:16 +1100262 int pos;
263
264 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
265 if (pos)
266 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
267
268 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600270EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700273 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 * @bus: the PCI bus to query
275 * @devfn: PCI device to query
276 * @cap: capability code
277 *
278 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700279 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 *
281 * Returns the address of the requested capability structure within the
282 * device's PCI configuration space or 0 in case the device does not
283 * support it.
284 */
285int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
286{
Michael Ellermand3bac112006-11-22 18:26:16 +1100287 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 u8 hdr_type;
289
290 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
291
Michael Ellermand3bac112006-11-22 18:26:16 +1100292 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
293 if (pos)
294 pos = __pci_find_next_cap(bus, devfn, pos, cap);
295
296 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600298EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600301 * pci_find_next_ext_capability - Find an extended capability
302 * @dev: PCI device to query
303 * @start: address at which to start looking (0 to start at beginning of list)
304 * @cap: capability code
305 *
306 * Returns the address of the next matching extended capability structure
307 * within the device's PCI configuration space or 0 if the device does
308 * not support it. Some capabilities can occur several times, e.g., the
309 * vendor-specific capability, and this provides a way to find them all.
310 */
311int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
312{
313 u32 header;
314 int ttl;
315 int pos = PCI_CFG_SPACE_SIZE;
316
317 /* minimum 8 bytes per capability */
318 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
319
320 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
321 return 0;
322
323 if (start)
324 pos = start;
325
326 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
327 return 0;
328
329 /*
330 * If we have no capabilities, this is indicated by cap ID,
331 * cap version and next pointer all being 0.
332 */
333 if (header == 0)
334 return 0;
335
336 while (ttl-- > 0) {
337 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
338 return pos;
339
340 pos = PCI_EXT_CAP_NEXT(header);
341 if (pos < PCI_CFG_SPACE_SIZE)
342 break;
343
344 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
345 break;
346 }
347
348 return 0;
349}
350EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
351
352/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 * pci_find_ext_capability - Find an extended capability
354 * @dev: PCI device to query
355 * @cap: capability code
356 *
357 * Returns the address of the requested extended capability structure
358 * within the device's PCI configuration space or 0 if the device does
359 * not support it. Possible values for @cap:
360 *
361 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
362 * %PCI_EXT_CAP_ID_VC Virtual Channel
363 * %PCI_EXT_CAP_ID_DSN Device Serial Number
364 * %PCI_EXT_CAP_ID_PWR Power Budgeting
365 */
366int pci_find_ext_capability(struct pci_dev *dev, int cap)
367{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600368 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369}
Brice Goglin3a720d72006-05-23 06:10:01 -0400370EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100372static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
373{
374 int rc, ttl = PCI_FIND_CAP_TTL;
375 u8 cap, mask;
376
377 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
378 mask = HT_3BIT_CAP_MASK;
379 else
380 mask = HT_5BIT_CAP_MASK;
381
382 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
383 PCI_CAP_ID_HT, &ttl);
384 while (pos) {
385 rc = pci_read_config_byte(dev, pos + 3, &cap);
386 if (rc != PCIBIOS_SUCCESSFUL)
387 return 0;
388
389 if ((cap & mask) == ht_cap)
390 return pos;
391
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800392 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
393 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100394 PCI_CAP_ID_HT, &ttl);
395 }
396
397 return 0;
398}
399/**
400 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
401 * @dev: PCI device to query
402 * @pos: Position from which to continue searching
403 * @ht_cap: Hypertransport capability code
404 *
405 * To be used in conjunction with pci_find_ht_capability() to search for
406 * all capabilities matching @ht_cap. @pos should always be a value returned
407 * from pci_find_ht_capability().
408 *
409 * NB. To be 100% safe against broken PCI devices, the caller should take
410 * steps to avoid an infinite loop.
411 */
412int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
413{
414 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
415}
416EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
417
418/**
419 * pci_find_ht_capability - query a device's Hypertransport capabilities
420 * @dev: PCI device to query
421 * @ht_cap: Hypertransport capability code
422 *
423 * Tell if a device supports a given Hypertransport capability.
424 * Returns an address within the device's PCI configuration space
425 * or 0 in case the device does not support the request capability.
426 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
427 * which has a Hypertransport capability matching @ht_cap.
428 */
429int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
430{
431 int pos;
432
433 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
434 if (pos)
435 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
436
437 return pos;
438}
439EXPORT_SYMBOL_GPL(pci_find_ht_capability);
440
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441/**
442 * pci_find_parent_resource - return resource region of parent bus of given region
443 * @dev: PCI device structure contains resources to be searched
444 * @res: child resource record for which parent is sought
445 *
446 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700447 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400449struct resource *pci_find_parent_resource(const struct pci_dev *dev,
450 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
452 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700453 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700456 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (!r)
458 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700459 if (res->start && resource_contains(r, res)) {
460
461 /*
462 * If the window is prefetchable but the BAR is
463 * not, the allocator made a mistake.
464 */
465 if (r->flags & IORESOURCE_PREFETCH &&
466 !(res->flags & IORESOURCE_PREFETCH))
467 return NULL;
468
469 /*
470 * If we're below a transparent bridge, there may
471 * be both a positively-decoded aperture and a
472 * subtractively-decoded region that contain the BAR.
473 * We want the positively-decoded one, so this depends
474 * on pci_bus_for_each_resource() giving us those
475 * first.
476 */
477 return r;
478 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700480 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600482EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300485 * pci_find_resource - Return matching PCI device resource
486 * @dev: PCI device to query
487 * @res: Resource to look for
488 *
489 * Goes over standard PCI resources (BARs) and checks if the given resource
490 * is partially or fully contained in any of them. In that case the
491 * matching resource is returned, %NULL otherwise.
492 */
493struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
494{
495 int i;
496
497 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
498 struct resource *r = &dev->resource[i];
499
500 if (r->start && resource_contains(r, res))
501 return r;
502 }
503
504 return NULL;
505}
506EXPORT_SYMBOL(pci_find_resource);
507
508/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530509 * pci_find_pcie_root_port - return PCIe Root Port
510 * @dev: PCI device to query
511 *
512 * Traverse up the parent chain and return the PCIe Root Port PCI Device
513 * for a given PCI Device.
514 */
515struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
516{
517 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
518
519 bridge = pci_upstream_bridge(dev);
520 while (bridge && pci_is_pcie(bridge)) {
521 highest_pcie_bridge = bridge;
522 bridge = pci_upstream_bridge(bridge);
523 }
524
525 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
526 return NULL;
527
528 return highest_pcie_bridge;
529}
530EXPORT_SYMBOL(pci_find_pcie_root_port);
531
532/**
Alex Williamson157e8762013-12-17 16:43:39 -0700533 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
534 * @dev: the PCI device to operate on
535 * @pos: config space offset of status word
536 * @mask: mask of bit(s) to care about in status word
537 *
538 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
539 */
540int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
541{
542 int i;
543
544 /* Wait for Transaction Pending bit clean */
545 for (i = 0; i < 4; i++) {
546 u16 status;
547 if (i)
548 msleep((1 << (i - 1)) * 100);
549
550 pci_read_config_word(dev, pos, &status);
551 if (!(status & mask))
552 return 1;
553 }
554
555 return 0;
556}
557
558/**
Wei Yang70675e02015-07-29 16:52:58 +0800559 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400560 * @dev: PCI device to have its BARs restored
561 *
562 * Restore the BAR values for a given device, so as to make it
563 * accessible by its driver.
564 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400565static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400566{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800567 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400568
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800569 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800570 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400571}
572
Julia Lawall299f2ff2015-12-06 17:33:45 +0100573static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200574
Julia Lawall299f2ff2015-12-06 17:33:45 +0100575int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200576{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200577 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
578 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
579 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200580 return -EINVAL;
581 pci_platform_pm = ops;
582 return 0;
583}
584
585static inline bool platform_pci_power_manageable(struct pci_dev *dev)
586{
587 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
588}
589
590static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400591 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200592{
593 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
594}
595
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200596static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
597{
598 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
599}
600
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200601static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
602{
603 return pci_platform_pm ?
604 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
605}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700606
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200607static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
608{
609 return pci_platform_pm ?
610 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
611}
612
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100613static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
614{
615 return pci_platform_pm ?
616 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
617}
618
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100619static inline bool platform_pci_need_resume(struct pci_dev *dev)
620{
621 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
622}
623
John W. Linville064b53db2005-07-27 10:19:44 -0400624/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200625 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
626 * given PCI device
627 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200628 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200630 * RETURN VALUE:
631 * -EINVAL if the requested state is invalid.
632 * -EIO if device does not support PCI PM or its PM capabilities register has a
633 * wrong version, or device doesn't support the requested state.
634 * 0 if device already is in the requested state.
635 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100637static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200639 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200640 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100642 /* Check if we're already there */
643 if (dev->current_state == state)
644 return 0;
645
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200646 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700647 return -EIO;
648
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200649 if (state < PCI_D0 || state > PCI_D3hot)
650 return -EINVAL;
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700653 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 * to sleep if we're already in a low power state
655 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100656 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200657 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400658 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
659 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200661 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200664 if ((state == PCI_D1 && !dev->d1_support)
665 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700666 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200668 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400669
John W. Linville32a36582005-09-14 09:52:42 -0400670 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 * This doesn't affect PME_Status, disables PME_En, and
672 * sets PowerState to 0.
673 */
John W. Linville32a36582005-09-14 09:52:42 -0400674 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400675 case PCI_D0:
676 case PCI_D1:
677 case PCI_D2:
678 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
679 pmcsr |= state;
680 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200681 case PCI_D3hot:
682 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400683 case PCI_UNKNOWN: /* Boot-up */
684 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100685 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200686 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400687 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400688 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400689 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400690 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 }
692
693 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200694 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
696 /* Mandatory power management transition delays */
697 /* see PCI PM 1.1 5.6.1 table 18 */
698 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100699 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100701 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200703 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
704 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
705 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400706 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
707 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400708
Huang Ying448bd852012-06-23 10:23:51 +0800709 /*
710 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400711 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
712 * from D3hot to D0 _may_ perform an internal reset, thereby
713 * going to "D0 Uninitialized" rather than "D0 Initialized".
714 * For example, at least some versions of the 3c905B and the
715 * 3c556B exhibit this behaviour.
716 *
717 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
718 * devices in a D3hot state at boot. Consequently, we need to
719 * restore at least the BARs so that the device will be
720 * accessible to its driver.
721 */
722 if (need_restore)
723 pci_restore_bars(dev);
724
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100725 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800726 pcie_aspm_pm_state_change(dev->bus->self);
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 return 0;
729}
730
731/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200732 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200733 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100734 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200735 *
736 * The power state is read from the PMCSR register, which however is
737 * inaccessible in D3cold. The platform firmware is therefore queried first
738 * to detect accessibility of the register. In case the platform firmware
739 * reports an incorrect state or the device isn't power manageable by the
740 * platform at all, we try to detect D3cold by testing accessibility of the
741 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100743void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200744{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200745 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
746 !pci_device_is_present(dev)) {
747 dev->current_state = PCI_D3cold;
748 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200749 u16 pmcsr;
750
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200751 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200752 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100753 } else {
754 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200755 }
756}
757
758/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600759 * pci_power_up - Put the given device into D0 forcibly
760 * @dev: PCI device to power up
761 */
762void pci_power_up(struct pci_dev *dev)
763{
764 if (platform_pci_power_manageable(dev))
765 platform_pci_set_power_state(dev, PCI_D0);
766
767 pci_raw_set_power_state(dev, PCI_D0);
768 pci_update_current_state(dev, PCI_D0);
769}
770
771/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100772 * pci_platform_power_transition - Use platform to change device power state
773 * @dev: PCI device to handle.
774 * @state: State to put the device into.
775 */
776static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
777{
778 int error;
779
780 if (platform_pci_power_manageable(dev)) {
781 error = platform_pci_set_power_state(dev, state);
782 if (!error)
783 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000784 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100785 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000786
787 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
788 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100789
790 return error;
791}
792
793/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700794 * pci_wakeup - Wake up a PCI device
795 * @pci_dev: Device to handle.
796 * @ign: ignored parameter
797 */
798static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
799{
800 pci_wakeup_event(pci_dev);
801 pm_request_resume(&pci_dev->dev);
802 return 0;
803}
804
805/**
806 * pci_wakeup_bus - Walk given bus and wake up devices on it
807 * @bus: Top bus of the subtree to walk.
808 */
809static void pci_wakeup_bus(struct pci_bus *bus)
810{
811 if (bus)
812 pci_walk_bus(bus, pci_wakeup, NULL);
813}
814
815/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100816 * __pci_start_power_transition - Start power transition of a PCI device
817 * @dev: PCI device to handle.
818 * @state: State to put the device into.
819 */
820static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
821{
Huang Ying448bd852012-06-23 10:23:51 +0800822 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100823 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800824 /*
825 * Mandatory power management transition delays, see
826 * PCI Express Base Specification Revision 2.0 Section
827 * 6.6.1: Conventional Reset. Do not delay for
828 * devices powered on/off by corresponding bridge,
829 * because have already delayed for the bridge.
830 */
831 if (dev->runtime_d3cold) {
Adrian Hunter50b2b542017-03-14 15:21:58 +0200832 if (dev->d3cold_delay)
833 msleep(dev->d3cold_delay);
Huang Ying448bd852012-06-23 10:23:51 +0800834 /*
835 * When powering on a bridge from D3cold, the
836 * whole hierarchy may be powered on into
837 * D0uninitialized state, resume them to give
838 * them a chance to suspend again
839 */
840 pci_wakeup_bus(dev->subordinate);
841 }
842 }
843}
844
845/**
846 * __pci_dev_set_current_state - Set current state of a PCI device
847 * @dev: Device to handle
848 * @data: pointer to state to be set
849 */
850static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
851{
852 pci_power_t state = *(pci_power_t *)data;
853
854 dev->current_state = state;
855 return 0;
856}
857
858/**
859 * __pci_bus_set_current_state - Walk given bus and set current state of devices
860 * @bus: Top bus of the subtree to walk.
861 * @state: state to be set
862 */
863static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
864{
865 if (bus)
866 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100867}
868
869/**
870 * __pci_complete_power_transition - Complete power transition of a PCI device
871 * @dev: PCI device to handle.
872 * @state: State to put the device into.
873 *
874 * This function should not be called directly by device drivers.
875 */
876int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
877{
Huang Ying448bd852012-06-23 10:23:51 +0800878 int ret;
879
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600880 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800881 return -EINVAL;
882 ret = pci_platform_power_transition(dev, state);
883 /* Power off the bridge may power off the whole hierarchy */
884 if (!ret && state == PCI_D3cold)
885 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
886 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100887}
888EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
889
890/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200891 * pci_set_power_state - Set the power state of a PCI device
892 * @dev: PCI device to handle.
893 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
894 *
Nick Andrew877d0312009-01-26 11:06:57 +0100895 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200896 * the device's PCI PM registers.
897 *
898 * RETURN VALUE:
899 * -EINVAL if the requested state is invalid.
900 * -EIO if device does not support PCI PM or its PM capabilities register has a
901 * wrong version, or device doesn't support the requested state.
902 * 0 if device already is in the requested state.
903 * 0 if device's power state has been successfully changed.
904 */
905int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
906{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200907 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200908
909 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800910 if (state > PCI_D3cold)
911 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200912 else if (state < PCI_D0)
913 state = PCI_D0;
914 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
915 /*
916 * If the device or the parent bridge do not support PCI PM,
917 * ignore the request if we're doing anything other than putting
918 * it into D0 (which would only happen on boot).
919 */
920 return 0;
921
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600922 /* Check if we're already there */
923 if (dev->current_state == state)
924 return 0;
925
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100926 __pci_start_power_transition(dev, state);
927
Alan Cox979b1792008-07-24 17:18:38 +0100928 /* This device is quirked not to be put into D3, so
929 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800930 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100931 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200932
Huang Ying448bd852012-06-23 10:23:51 +0800933 /*
934 * To put device in D3cold, we put device into D3hot in native
935 * way, then put device into D3cold with platform ops
936 */
937 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
938 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200939
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100940 if (!__pci_complete_power_transition(dev, state))
941 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200942
943 return error;
944}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600945EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200946
947/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 * pci_choose_state - Choose the power state of a PCI device
949 * @dev: PCI device to be suspended
950 * @state: target sleep state for the whole system. This is the value
951 * that is passed to suspend() function.
952 *
953 * Returns PCI power state suitable for given device and given system
954 * message.
955 */
956
957pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
958{
Shaohua Liab826ca2007-07-20 10:03:22 +0800959 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500960
Yijing Wang728cdb72013-06-18 16:22:14 +0800961 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 return PCI_D0;
963
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200964 ret = platform_pci_choose_state(dev);
965 if (ret != PCI_POWER_ERROR)
966 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700967
968 switch (state.event) {
969 case PM_EVENT_ON:
970 return PCI_D0;
971 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700972 case PM_EVENT_PRETHAW:
973 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700974 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100975 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700976 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600978 dev_info(&dev->dev, "unrecognized suspend event %d\n",
979 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 BUG();
981 }
982 return PCI_D0;
983}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984EXPORT_SYMBOL(pci_choose_state);
985
Yu Zhao89858512009-02-16 02:55:47 +0800986#define PCI_EXP_SAVE_REGS 7
987
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700988static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
989 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800990{
991 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800992
Sasha Levinb67bfe02013-02-27 17:06:00 -0800993 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700994 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800995 return tmp;
996 }
997 return NULL;
998}
999
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001000struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1001{
1002 return _pci_find_saved_cap(dev, cap, false);
1003}
1004
1005struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1006{
1007 return _pci_find_saved_cap(dev, cap, true);
1008}
1009
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001010static int pci_save_pcie_state(struct pci_dev *dev)
1011{
Jiang Liu59875ae2012-07-24 17:20:06 +08001012 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001013 struct pci_cap_saved_state *save_state;
1014 u16 *cap;
1015
Jiang Liu59875ae2012-07-24 17:20:06 +08001016 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 return 0;
1018
Eric W. Biederman9f355752007-03-08 13:06:13 -07001019 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001020 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001021 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001022 return -ENOMEM;
1023 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001024
Alex Williamson24a4742f2011-05-10 10:02:11 -06001025 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001026 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1029 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1030 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1031 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1032 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001033
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001034 return 0;
1035}
1036
1037static void pci_restore_pcie_state(struct pci_dev *dev)
1038{
Jiang Liu59875ae2012-07-24 17:20:06 +08001039 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001040 struct pci_cap_saved_state *save_state;
1041 u16 *cap;
1042
1043 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001044 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001045 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001046
Alex Williamson24a4742f2011-05-10 10:02:11 -06001047 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001048 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1051 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1052 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1053 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1054 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001055}
1056
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001057
1058static int pci_save_pcix_state(struct pci_dev *dev)
1059{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001060 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001061 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001062
1063 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001064 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 return 0;
1066
Shaohua Lif34303d2007-12-18 09:56:47 +08001067 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001068 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001069 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001070 return -ENOMEM;
1071 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001072
Alex Williamson24a4742f2011-05-10 10:02:11 -06001073 pci_read_config_word(dev, pos + PCI_X_CMD,
1074 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001075
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001076 return 0;
1077}
1078
1079static void pci_restore_pcix_state(struct pci_dev *dev)
1080{
1081 int i = 0, pos;
1082 struct pci_cap_saved_state *save_state;
1083 u16 *cap;
1084
1085 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1086 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001087 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001088 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001089 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001090
1091 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001092}
1093
1094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095/**
1096 * pci_save_state - save the PCI configuration space of a device before suspending
1097 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001099int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
1101 int i;
1102 /* XXX: 100% dword access ok here? */
1103 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001104 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001105 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001106
1107 i = pci_save_pcie_state(dev);
1108 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001109 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001110
1111 i = pci_save_pcix_state(dev);
1112 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001113 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001114
Quentin Lambert754834b2014-11-06 17:45:55 +01001115 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001117EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001119static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1120 u32 saved_val, int retry)
1121{
1122 u32 val;
1123
1124 pci_read_config_dword(pdev, offset, &val);
1125 if (val == saved_val)
1126 return;
1127
1128 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001129 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1130 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001131 pci_write_config_dword(pdev, offset, saved_val);
1132 if (retry-- <= 0)
1133 return;
1134
1135 pci_read_config_dword(pdev, offset, &val);
1136 if (val == saved_val)
1137 return;
1138
1139 mdelay(1);
1140 }
1141}
1142
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001143static void pci_restore_config_space_range(struct pci_dev *pdev,
1144 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001145{
1146 int index;
1147
1148 for (index = end; index >= start; index--)
1149 pci_restore_config_dword(pdev, 4 * index,
1150 pdev->saved_config_space[index],
1151 retry);
1152}
1153
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001154static void pci_restore_config_space(struct pci_dev *pdev)
1155{
1156 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1157 pci_restore_config_space_range(pdev, 10, 15, 0);
1158 /* Restore BARs before the command register. */
1159 pci_restore_config_space_range(pdev, 4, 9, 10);
1160 pci_restore_config_space_range(pdev, 0, 3, 0);
1161 } else {
1162 pci_restore_config_space_range(pdev, 0, 15, 0);
1163 }
1164}
1165
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001166/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 * pci_restore_state - Restore the saved state of a PCI device
1168 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001170void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
Alek Duc82f63e2009-08-08 08:46:19 +08001172 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001173 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001174
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001175 /* PCI Express register must be restored first */
1176 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001177 pci_restore_pasid_state(dev);
1178 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001179 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001180 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001181
Taku Izumib07461a2015-09-17 10:09:37 -05001182 pci_cleanup_aer_error_status_regs(dev);
1183
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001184 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001185
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001186 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001187 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001188
1189 /* Restore ACS and IOV configuration state */
1190 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001191 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001192
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001193 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001195EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001197struct pci_saved_state {
1198 u32 config_space[16];
1199 struct pci_cap_saved_data cap[0];
1200};
1201
1202/**
1203 * pci_store_saved_state - Allocate and return an opaque struct containing
1204 * the device saved state.
1205 * @dev: PCI device that we're dealing with
1206 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001207 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001208 */
1209struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1210{
1211 struct pci_saved_state *state;
1212 struct pci_cap_saved_state *tmp;
1213 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001214 size_t size;
1215
1216 if (!dev->state_saved)
1217 return NULL;
1218
1219 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1220
Sasha Levinb67bfe02013-02-27 17:06:00 -08001221 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001222 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1223
1224 state = kzalloc(size, GFP_KERNEL);
1225 if (!state)
1226 return NULL;
1227
1228 memcpy(state->config_space, dev->saved_config_space,
1229 sizeof(state->config_space));
1230
1231 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001232 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001233 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1234 memcpy(cap, &tmp->cap, len);
1235 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1236 }
1237 /* Empty cap_save terminates list */
1238
1239 return state;
1240}
1241EXPORT_SYMBOL_GPL(pci_store_saved_state);
1242
1243/**
1244 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1245 * @dev: PCI device that we're dealing with
1246 * @state: Saved state returned from pci_store_saved_state()
1247 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001248int pci_load_saved_state(struct pci_dev *dev,
1249 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001250{
1251 struct pci_cap_saved_data *cap;
1252
1253 dev->state_saved = false;
1254
1255 if (!state)
1256 return 0;
1257
1258 memcpy(dev->saved_config_space, state->config_space,
1259 sizeof(state->config_space));
1260
1261 cap = state->cap;
1262 while (cap->size) {
1263 struct pci_cap_saved_state *tmp;
1264
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001265 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001266 if (!tmp || tmp->cap.size != cap->size)
1267 return -EINVAL;
1268
1269 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1270 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1271 sizeof(struct pci_cap_saved_data) + cap->size);
1272 }
1273
1274 dev->state_saved = true;
1275 return 0;
1276}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001277EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001278
1279/**
1280 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1281 * and free the memory allocated for it.
1282 * @dev: PCI device that we're dealing with
1283 * @state: Pointer to saved state returned from pci_store_saved_state()
1284 */
1285int pci_load_and_free_saved_state(struct pci_dev *dev,
1286 struct pci_saved_state **state)
1287{
1288 int ret = pci_load_saved_state(dev, *state);
1289 kfree(*state);
1290 *state = NULL;
1291 return ret;
1292}
1293EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1294
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001295int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1296{
1297 return pci_enable_resources(dev, bars);
1298}
1299
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001300static int do_pci_enable_device(struct pci_dev *dev, int bars)
1301{
1302 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301303 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001304 u16 cmd;
1305 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001306
1307 err = pci_set_power_state(dev, PCI_D0);
1308 if (err < 0 && err != -EIO)
1309 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301310
1311 bridge = pci_upstream_bridge(dev);
1312 if (bridge)
1313 pcie_aspm_powersave_config_link(bridge);
1314
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001315 err = pcibios_enable_device(dev, bars);
1316 if (err < 0)
1317 return err;
1318 pci_fixup_device(pci_fixup_enable, dev);
1319
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001320 if (dev->msi_enabled || dev->msix_enabled)
1321 return 0;
1322
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001323 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1324 if (pin) {
1325 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1326 if (cmd & PCI_COMMAND_INTX_DISABLE)
1327 pci_write_config_word(dev, PCI_COMMAND,
1328 cmd & ~PCI_COMMAND_INTX_DISABLE);
1329 }
1330
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001331 return 0;
1332}
1333
1334/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001335 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001336 * @dev: PCI device to be resumed
1337 *
1338 * Note this function is a backend of pci_default_resume and is not supposed
1339 * to be called by normal code, write proper resume handler and use it instead.
1340 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001341int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001342{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001343 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001344 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1345 return 0;
1346}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001347EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001348
Yinghai Lu928bea92013-07-22 14:37:17 -07001349static void pci_enable_bridge(struct pci_dev *dev)
1350{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001351 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001352 int retval;
1353
Bjorn Helgaas79272132013-11-06 10:00:51 -07001354 bridge = pci_upstream_bridge(dev);
1355 if (bridge)
1356 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001357
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001358 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001359 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001360 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001361 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001362 }
1363
Yinghai Lu928bea92013-07-22 14:37:17 -07001364 retval = pci_enable_device(dev);
1365 if (retval)
1366 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1367 retval);
1368 pci_set_master(dev);
1369}
1370
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001371static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001373 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001375 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Jesse Barnes97c145f2010-11-05 15:16:36 -04001377 /*
1378 * Power state could be unknown at this point, either due to a fresh
1379 * boot or a device removal call. So get the current power state
1380 * so that things like MSI message writing will behave as expected
1381 * (e.g. if the device really is in D0 at enable time).
1382 */
1383 if (dev->pm_cap) {
1384 u16 pmcsr;
1385 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1386 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1387 }
1388
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001389 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001390 return 0; /* already enabled */
1391
Bjorn Helgaas79272132013-11-06 10:00:51 -07001392 bridge = pci_upstream_bridge(dev);
1393 if (bridge)
1394 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001395
Yinghai Lu497f16f2011-12-17 18:33:37 -08001396 /* only skip sriov related */
1397 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1398 if (dev->resource[i].flags & flags)
1399 bars |= (1 << i);
1400 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001401 if (dev->resource[i].flags & flags)
1402 bars |= (1 << i);
1403
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001404 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001405 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001406 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001407 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408}
1409
1410/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001411 * pci_enable_device_io - Initialize a device for use with IO space
1412 * @dev: PCI device to be initialized
1413 *
1414 * Initialize device before it's used by a driver. Ask low-level code
1415 * to enable I/O resources. Wake up the device if it was suspended.
1416 * Beware, this function can fail.
1417 */
1418int pci_enable_device_io(struct pci_dev *dev)
1419{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001420 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001421}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001422EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001423
1424/**
1425 * pci_enable_device_mem - Initialize a device for use with Memory space
1426 * @dev: PCI device to be initialized
1427 *
1428 * Initialize device before it's used by a driver. Ask low-level code
1429 * to enable Memory resources. Wake up the device if it was suspended.
1430 * Beware, this function can fail.
1431 */
1432int pci_enable_device_mem(struct pci_dev *dev)
1433{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001434 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001435}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001436EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438/**
1439 * pci_enable_device - Initialize device before it's used by a driver.
1440 * @dev: PCI device to be initialized
1441 *
1442 * Initialize device before it's used by a driver. Ask low-level code
1443 * to enable I/O and memory. Wake up the device if it was suspended.
1444 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001445 *
1446 * Note we don't actually enable the device many times if we call
1447 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001449int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001451 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001453EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Tejun Heo9ac78492007-01-20 16:00:26 +09001455/*
1456 * Managed PCI resources. This manages device on/off, intx/msi/msix
1457 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1458 * there's no need to track it separately. pci_devres is initialized
1459 * when a device is enabled using managed PCI device enable interface.
1460 */
1461struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001462 unsigned int enabled:1;
1463 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001464 unsigned int orig_intx:1;
1465 unsigned int restore_intx:1;
1466 u32 region_mask;
1467};
1468
1469static void pcim_release(struct device *gendev, void *res)
1470{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001471 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001472 struct pci_devres *this = res;
1473 int i;
1474
1475 if (dev->msi_enabled)
1476 pci_disable_msi(dev);
1477 if (dev->msix_enabled)
1478 pci_disable_msix(dev);
1479
1480 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1481 if (this->region_mask & (1 << i))
1482 pci_release_region(dev, i);
1483
1484 if (this->restore_intx)
1485 pci_intx(dev, this->orig_intx);
1486
Tejun Heo7f375f32007-02-25 04:36:01 -08001487 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001488 pci_disable_device(dev);
1489}
1490
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001491static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001492{
1493 struct pci_devres *dr, *new_dr;
1494
1495 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1496 if (dr)
1497 return dr;
1498
1499 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1500 if (!new_dr)
1501 return NULL;
1502 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1503}
1504
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001505static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001506{
1507 if (pci_is_managed(pdev))
1508 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1509 return NULL;
1510}
1511
1512/**
1513 * pcim_enable_device - Managed pci_enable_device()
1514 * @pdev: PCI device to be initialized
1515 *
1516 * Managed pci_enable_device().
1517 */
1518int pcim_enable_device(struct pci_dev *pdev)
1519{
1520 struct pci_devres *dr;
1521 int rc;
1522
1523 dr = get_pci_dr(pdev);
1524 if (unlikely(!dr))
1525 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001526 if (dr->enabled)
1527 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001528
1529 rc = pci_enable_device(pdev);
1530 if (!rc) {
1531 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001532 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001533 }
1534 return rc;
1535}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001536EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001537
1538/**
1539 * pcim_pin_device - Pin managed PCI device
1540 * @pdev: PCI device to pin
1541 *
1542 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1543 * driver detach. @pdev must have been enabled with
1544 * pcim_enable_device().
1545 */
1546void pcim_pin_device(struct pci_dev *pdev)
1547{
1548 struct pci_devres *dr;
1549
1550 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001551 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001552 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001553 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001554}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001555EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001556
Matthew Garretteca0d4672012-12-05 14:33:27 -07001557/*
1558 * pcibios_add_device - provide arch specific hooks when adding device dev
1559 * @dev: the PCI device being added
1560 *
1561 * Permits the platform to provide architecture specific functionality when
1562 * devices are added. This is the default implementation. Architecture
1563 * implementations can override this.
1564 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001565int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001566{
1567 return 0;
1568}
1569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001571 * pcibios_release_device - provide arch specific hooks when releasing device dev
1572 * @dev: the PCI device being released
1573 *
1574 * Permits the platform to provide architecture specific functionality when
1575 * devices are released. This is the default implementation. Architecture
1576 * implementations can override this.
1577 */
1578void __weak pcibios_release_device(struct pci_dev *dev) {}
1579
1580/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 * pcibios_disable_device - disable arch specific PCI resources for device dev
1582 * @dev: the PCI device to disable
1583 *
1584 * Disables architecture specific PCI resources for the device. This
1585 * is the default implementation. Architecture implementations can
1586 * override this.
1587 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001588void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Hanjun Guoa43ae582014-05-06 11:29:52 +08001590/**
1591 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1592 * @irq: ISA IRQ to penalize
1593 * @active: IRQ active or not
1594 *
1595 * Permits the platform to provide architecture-specific functionality when
1596 * penalizing ISA IRQs. This is the default implementation. Architecture
1597 * implementations can override this.
1598 */
1599void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1600
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001601static void do_pci_disable_device(struct pci_dev *dev)
1602{
1603 u16 pci_command;
1604
1605 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1606 if (pci_command & PCI_COMMAND_MASTER) {
1607 pci_command &= ~PCI_COMMAND_MASTER;
1608 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1609 }
1610
1611 pcibios_disable_device(dev);
1612}
1613
1614/**
1615 * pci_disable_enabled_device - Disable device without updating enable_cnt
1616 * @dev: PCI device to disable
1617 *
1618 * NOTE: This function is a backend of PCI power management routines and is
1619 * not supposed to be called drivers.
1620 */
1621void pci_disable_enabled_device(struct pci_dev *dev)
1622{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001623 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001624 do_pci_disable_device(dev);
1625}
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627/**
1628 * pci_disable_device - Disable PCI device after use
1629 * @dev: PCI device to be disabled
1630 *
1631 * Signal to the system that the PCI device is not in use by the system
1632 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001633 *
1634 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001635 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001637void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
Tejun Heo9ac78492007-01-20 16:00:26 +09001639 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001640
Tejun Heo9ac78492007-01-20 16:00:26 +09001641 dr = find_pci_dr(dev);
1642 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001643 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001644
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001645 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1646 "disabling already-disabled device");
1647
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001648 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001649 return;
1650
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001651 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001653 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001655EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
1657/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001658 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001659 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001660 * @state: Reset state to enter into
1661 *
1662 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001663 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001664 * implementation. Architecture implementations can override this.
1665 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001666int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1667 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001668{
1669 return -EINVAL;
1670}
1671
1672/**
1673 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001674 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001675 * @state: Reset state to enter into
1676 *
1677 *
1678 * Sets the PCI reset state for the device.
1679 */
1680int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1681{
1682 return pcibios_set_pcie_reset_state(dev, state);
1683}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001684EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001685
1686/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001687 * pci_check_pme_status - Check if given device has generated PME.
1688 * @dev: Device to check.
1689 *
1690 * Check the PME status of the device and if set, clear it and clear PME enable
1691 * (if set). Return 'true' if PME status and PME enable were both set or
1692 * 'false' otherwise.
1693 */
1694bool pci_check_pme_status(struct pci_dev *dev)
1695{
1696 int pmcsr_pos;
1697 u16 pmcsr;
1698 bool ret = false;
1699
1700 if (!dev->pm_cap)
1701 return false;
1702
1703 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1704 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1705 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1706 return false;
1707
1708 /* Clear PME status. */
1709 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1710 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1711 /* Disable PME to avoid interrupt flood. */
1712 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1713 ret = true;
1714 }
1715
1716 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1717
1718 return ret;
1719}
1720
1721/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001722 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1723 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001724 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001725 *
1726 * Check if @dev has generated PME and queue a resume request for it in that
1727 * case.
1728 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001729static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001730{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001731 if (pme_poll_reset && dev->pme_poll)
1732 dev->pme_poll = false;
1733
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001734 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001735 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001736 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001737 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001738 return 0;
1739}
1740
1741/**
1742 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1743 * @bus: Top bus of the subtree to walk.
1744 */
1745void pci_pme_wakeup_bus(struct pci_bus *bus)
1746{
1747 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001748 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001749}
1750
Huang Ying448bd852012-06-23 10:23:51 +08001751
1752/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001753 * pci_pme_capable - check the capability of PCI device to generate PME#
1754 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001755 * @state: PCI state from which device will issue PME#.
1756 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001757bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001758{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001759 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001760 return false;
1761
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001762 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001763}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001764EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001765
Matthew Garrettdf17e622010-10-04 14:22:29 -04001766static void pci_pme_list_scan(struct work_struct *work)
1767{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001768 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001769
1770 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001771 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1772 if (pme_dev->dev->pme_poll) {
1773 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001774
Bjorn Helgaasce300002014-01-24 09:51:06 -07001775 bridge = pme_dev->dev->bus->self;
1776 /*
1777 * If bridge is in low power state, the
1778 * configuration space of subordinate devices
1779 * may be not accessible
1780 */
1781 if (bridge && bridge->current_state != PCI_D0)
1782 continue;
1783 pci_pme_wakeup(pme_dev->dev, NULL);
1784 } else {
1785 list_del(&pme_dev->list);
1786 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001787 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001788 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001789 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001790 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1791 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001792 mutex_unlock(&pci_pme_list_mutex);
1793}
1794
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001795static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001796{
1797 u16 pmcsr;
1798
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001799 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001800 return;
1801
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001802 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001803 /* Clear PME_Status by writing 1 to it and enable PME# */
1804 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1805 if (!enable)
1806 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1807
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001808 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001809}
1810
1811/**
1812 * pci_pme_active - enable or disable PCI device's PME# function
1813 * @dev: PCI device to handle.
1814 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1815 *
1816 * The caller must verify that the device is capable of generating PME# before
1817 * calling this function with @enable equal to 'true'.
1818 */
1819void pci_pme_active(struct pci_dev *dev, bool enable)
1820{
1821 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001822
Huang Ying6e965e02012-10-26 13:07:51 +08001823 /*
1824 * PCI (as opposed to PCIe) PME requires that the device have
1825 * its PME# line hooked up correctly. Not all hardware vendors
1826 * do this, so the PME never gets delivered and the device
1827 * remains asleep. The easiest way around this is to
1828 * periodically walk the list of suspended devices and check
1829 * whether any have their PME flag set. The assumption is that
1830 * we'll wake up often enough anyway that this won't be a huge
1831 * hit, and the power savings from the devices will still be a
1832 * win.
1833 *
1834 * Although PCIe uses in-band PME message instead of PME# line
1835 * to report PME, PME does not work for some PCIe devices in
1836 * reality. For example, there are devices that set their PME
1837 * status bits, but don't really bother to send a PME message;
1838 * there are PCI Express Root Ports that don't bother to
1839 * trigger interrupts when they receive PME messages from the
1840 * devices below. So PME poll is used for PCIe devices too.
1841 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001842
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001843 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001844 struct pci_pme_device *pme_dev;
1845 if (enable) {
1846 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1847 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001848 if (!pme_dev) {
1849 dev_warn(&dev->dev, "can't enable PME#\n");
1850 return;
1851 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001852 pme_dev->dev = dev;
1853 mutex_lock(&pci_pme_list_mutex);
1854 list_add(&pme_dev->list, &pci_pme_list);
1855 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001856 queue_delayed_work(system_freezable_wq,
1857 &pci_pme_work,
1858 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001859 mutex_unlock(&pci_pme_list_mutex);
1860 } else {
1861 mutex_lock(&pci_pme_list_mutex);
1862 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1863 if (pme_dev->dev == dev) {
1864 list_del(&pme_dev->list);
1865 kfree(pme_dev);
1866 break;
1867 }
1868 }
1869 mutex_unlock(&pci_pme_list_mutex);
1870 }
1871 }
1872
Vincent Palatin85b85822011-12-05 11:51:18 -08001873 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001874}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001875EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001876
1877/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001878 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001879 * @dev: PCI device affected
1880 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001881 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001882 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 *
David Brownell075c1772007-04-26 00:12:06 -07001884 * This enables the device as a wakeup event source, or disables it.
1885 * When such events involves platform-specific hooks, those hooks are
1886 * called automatically by this routine.
1887 *
1888 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001889 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001890 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001891 * RETURN VALUE:
1892 * 0 is returned on success
1893 * -EINVAL is returned if device is not supposed to wake up the system
1894 * Error code depending on the platform is returned if both the platform and
1895 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001897int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1898 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001900 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001902 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001903 return -EINVAL;
1904
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001905 /* Don't do the same thing twice in a row for one device. */
1906 if (!!enable == !!dev->wakeup_prepared)
1907 return 0;
1908
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001909 /*
1910 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1911 * Anderson we should be doing PME# wake enable followed by ACPI wake
1912 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001913 */
1914
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001915 if (enable) {
1916 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001917
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001918 if (pci_pme_capable(dev, state))
1919 pci_pme_active(dev, true);
1920 else
1921 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001922 error = runtime ? platform_pci_run_wake(dev, true) :
1923 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001924 if (ret)
1925 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001926 if (!ret)
1927 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001928 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001929 if (runtime)
1930 platform_pci_run_wake(dev, false);
1931 else
1932 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001933 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001934 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001935 }
1936
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001937 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001938}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001939EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001940
1941/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001942 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1943 * @dev: PCI device to prepare
1944 * @enable: True to enable wake-up event generation; false to disable
1945 *
1946 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1947 * and this function allows them to set that up cleanly - pci_enable_wake()
1948 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1949 * ordering constraints.
1950 *
1951 * This function only returns error code if the device is not capable of
1952 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1953 * enable wake-up power for it.
1954 */
1955int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1956{
1957 return pci_pme_capable(dev, PCI_D3cold) ?
1958 pci_enable_wake(dev, PCI_D3cold, enable) :
1959 pci_enable_wake(dev, PCI_D3hot, enable);
1960}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001961EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001962
1963/**
Jesse Barnes37139072008-07-28 11:49:26 -07001964 * pci_target_state - find an appropriate low power state for a given PCI dev
1965 * @dev: PCI device
1966 *
1967 * Use underlying platform code to find a supported low power state for @dev.
1968 * If the platform can't manage @dev, return the deepest state from which it
1969 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001970 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001971static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001972{
1973 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001974
1975 if (platform_pci_power_manageable(dev)) {
1976 /*
1977 * Call the platform to choose the target state of the device
1978 * and enable wake-up from this state if supported.
1979 */
1980 pci_power_t state = platform_pci_choose_state(dev);
1981
1982 switch (state) {
1983 case PCI_POWER_ERROR:
1984 case PCI_UNKNOWN:
1985 break;
1986 case PCI_D1:
1987 case PCI_D2:
1988 if (pci_no_d1d2(dev))
1989 break;
1990 default:
1991 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001992 }
Lukas Wunner4132a572016-09-18 05:39:20 +02001993
1994 return target_state;
1995 }
1996
1997 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001998 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02001999
2000 /*
2001 * If the device is in D3cold even though it's not power-manageable by
2002 * the platform, it may have been powered down by non-standard means.
2003 * Best to let it slumber.
2004 */
2005 if (dev->current_state == PCI_D3cold)
2006 target_state = PCI_D3cold;
2007
2008 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002009 /*
2010 * Find the deepest state from which the device can generate
2011 * wake-up events, make it the target state and enable device
2012 * to generate PME#.
2013 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002014 if (dev->pme_support) {
2015 while (target_state
2016 && !(dev->pme_support & (1 << target_state)))
2017 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002018 }
2019 }
2020
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002021 return target_state;
2022}
2023
2024/**
2025 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2026 * @dev: Device to handle.
2027 *
2028 * Choose the power state appropriate for the device depending on whether
2029 * it can wake up the system and/or is power manageable by the platform
2030 * (PCI_D3hot is the default) and put the device into that state.
2031 */
2032int pci_prepare_to_sleep(struct pci_dev *dev)
2033{
2034 pci_power_t target_state = pci_target_state(dev);
2035 int error;
2036
2037 if (target_state == PCI_POWER_ERROR)
2038 return -EIO;
2039
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002040 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002041
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002042 error = pci_set_power_state(dev, target_state);
2043
2044 if (error)
2045 pci_enable_wake(dev, target_state, false);
2046
2047 return error;
2048}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002049EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002050
2051/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002052 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002053 * @dev: Device to handle.
2054 *
Thomas Weber88393162010-03-16 11:47:56 +01002055 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002056 */
2057int pci_back_from_sleep(struct pci_dev *dev)
2058{
2059 pci_enable_wake(dev, PCI_D0, false);
2060 return pci_set_power_state(dev, PCI_D0);
2061}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002062EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002063
2064/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002065 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2066 * @dev: PCI device being suspended.
2067 *
2068 * Prepare @dev to generate wake-up events at run time and put it into a low
2069 * power state.
2070 */
2071int pci_finish_runtime_suspend(struct pci_dev *dev)
2072{
2073 pci_power_t target_state = pci_target_state(dev);
2074 int error;
2075
2076 if (target_state == PCI_POWER_ERROR)
2077 return -EIO;
2078
Huang Ying448bd852012-06-23 10:23:51 +08002079 dev->runtime_d3cold = target_state == PCI_D3cold;
2080
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002081 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2082
2083 error = pci_set_power_state(dev, target_state);
2084
Huang Ying448bd852012-06-23 10:23:51 +08002085 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002086 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002087 dev->runtime_d3cold = false;
2088 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002089
2090 return error;
2091}
2092
2093/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002094 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2095 * @dev: Device to check.
2096 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002097 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002098 * (through the platform or using the native PCIe PME) or if the device supports
2099 * PME and one of its upstream bridges can generate wake-up events.
2100 */
2101bool pci_dev_run_wake(struct pci_dev *dev)
2102{
2103 struct pci_bus *bus = dev->bus;
2104
2105 if (device_run_wake(&dev->dev))
2106 return true;
2107
2108 if (!dev->pme_support)
2109 return false;
2110
Alan Stern6496ebd2016-10-21 16:45:38 -04002111 /* PME-capable in principle, but not from the intended sleep state */
2112 if (!pci_pme_capable(dev, pci_target_state(dev)))
2113 return false;
2114
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002115 while (bus->parent) {
2116 struct pci_dev *bridge = bus->self;
2117
2118 if (device_run_wake(&bridge->dev))
2119 return true;
2120
2121 bus = bus->parent;
2122 }
2123
2124 /* We have reached the root bus. */
2125 if (bus->bridge)
2126 return device_run_wake(bus->bridge);
2127
2128 return false;
2129}
2130EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2131
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002132/**
2133 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2134 * @pci_dev: Device to check.
2135 *
2136 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2137 * reconfigured due to wakeup settings difference between system and runtime
2138 * suspend and the current power state of it is suitable for the upcoming
2139 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002140 *
2141 * If the device is not configured for system wakeup, disable PME for it before
2142 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002143 */
2144bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2145{
2146 struct device *dev = &pci_dev->dev;
2147
2148 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002149 || pci_target_state(pci_dev) != pci_dev->current_state
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002150 || platform_pci_need_resume(pci_dev))
2151 return false;
2152
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002153 /*
2154 * At this point the device is good to go unless it's been configured
2155 * to generate PME at the runtime suspend time, but it is not supposed
2156 * to wake up the system. In that case, simply disable PME for it
2157 * (it will have to be re-enabled on exit from system resume).
2158 *
2159 * If the device's power state is D3cold and the platform check above
2160 * hasn't triggered, the device's configuration is suitable and we don't
2161 * need to manipulate it at all.
2162 */
2163 spin_lock_irq(&dev->power.lock);
2164
2165 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2166 !device_may_wakeup(dev))
2167 __pci_pme_active(pci_dev, false);
2168
2169 spin_unlock_irq(&dev->power.lock);
2170 return true;
2171}
2172
2173/**
2174 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2175 * @pci_dev: Device to handle.
2176 *
2177 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2178 * it might have been disabled during the prepare phase of system suspend if
2179 * the device was not configured for system wakeup.
2180 */
2181void pci_dev_complete_resume(struct pci_dev *pci_dev)
2182{
2183 struct device *dev = &pci_dev->dev;
2184
2185 if (!pci_dev_run_wake(pci_dev))
2186 return;
2187
2188 spin_lock_irq(&dev->power.lock);
2189
2190 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2191 __pci_pme_active(pci_dev, true);
2192
2193 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002194}
2195
Huang Yingb3c32c42012-10-25 09:36:03 +08002196void pci_config_pm_runtime_get(struct pci_dev *pdev)
2197{
2198 struct device *dev = &pdev->dev;
2199 struct device *parent = dev->parent;
2200
2201 if (parent)
2202 pm_runtime_get_sync(parent);
2203 pm_runtime_get_noresume(dev);
2204 /*
2205 * pdev->current_state is set to PCI_D3cold during suspending,
2206 * so wait until suspending completes
2207 */
2208 pm_runtime_barrier(dev);
2209 /*
2210 * Only need to resume devices in D3cold, because config
2211 * registers are still accessible for devices suspended but
2212 * not in D3cold.
2213 */
2214 if (pdev->current_state == PCI_D3cold)
2215 pm_runtime_resume(dev);
2216}
2217
2218void pci_config_pm_runtime_put(struct pci_dev *pdev)
2219{
2220 struct device *dev = &pdev->dev;
2221 struct device *parent = dev->parent;
2222
2223 pm_runtime_put(dev);
2224 if (parent)
2225 pm_runtime_put_sync(parent);
2226}
2227
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002228/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002229 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2230 * @bridge: Bridge to check
2231 *
2232 * This function checks if it is possible to move the bridge to D3.
2233 * Currently we only allow D3 for recent enough PCIe ports.
2234 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002235bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002236{
2237 unsigned int year;
2238
2239 if (!pci_is_pcie(bridge))
2240 return false;
2241
2242 switch (pci_pcie_type(bridge)) {
2243 case PCI_EXP_TYPE_ROOT_PORT:
2244 case PCI_EXP_TYPE_UPSTREAM:
2245 case PCI_EXP_TYPE_DOWNSTREAM:
2246 if (pci_bridge_d3_disable)
2247 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002248
2249 /*
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002250 * Hotplug interrupts cannot be delivered if the link is down,
2251 * so parents of a hotplug port must stay awake. In addition,
2252 * hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002253 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002254 * For simplicity, disallow in general for now.
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002255 */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002256 if (bridge->is_hotplug_bridge)
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002257 return false;
2258
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002259 if (pci_bridge_d3_force)
2260 return true;
2261
2262 /*
2263 * It should be safe to put PCIe ports from 2015 or newer
2264 * to D3.
2265 */
2266 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2267 year >= 2015) {
2268 return true;
2269 }
2270 break;
2271 }
2272
2273 return false;
2274}
2275
2276static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2277{
2278 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002279
Lukas Wunner718a0602016-10-28 10:52:06 +02002280 if (/* The device needs to be allowed to go D3cold ... */
2281 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002282
Lukas Wunner718a0602016-10-28 10:52:06 +02002283 /* ... and if it is wakeup capable to do so from D3cold. */
2284 (device_may_wakeup(&dev->dev) &&
2285 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002286
Lukas Wunner718a0602016-10-28 10:52:06 +02002287 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002288 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002289
2290 *d3cold_ok = false;
2291
2292 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002293}
2294
2295/*
2296 * pci_bridge_d3_update - Update bridge D3 capabilities
2297 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002298 *
2299 * Update upstream bridge PM capabilities accordingly depending on if the
2300 * device PM configuration was changed or the device is being removed. The
2301 * change is also propagated upstream.
2302 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002303void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002304{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002305 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002306 struct pci_dev *bridge;
2307 bool d3cold_ok = true;
2308
2309 bridge = pci_upstream_bridge(dev);
2310 if (!bridge || !pci_bridge_d3_possible(bridge))
2311 return;
2312
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002313 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002314 * If D3 is currently allowed for the bridge, removing one of its
2315 * children won't change that.
2316 */
2317 if (remove && bridge->bridge_d3)
2318 return;
2319
2320 /*
2321 * If D3 is currently allowed for the bridge and a child is added or
2322 * changed, disallowance of D3 can only be caused by that child, so
2323 * we only need to check that single device, not any of its siblings.
2324 *
2325 * If D3 is currently not allowed for the bridge, checking the device
2326 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002327 */
2328 if (!remove)
2329 pci_dev_check_d3cold(dev, &d3cold_ok);
2330
Lukas Wunnere8559b712016-10-28 10:52:06 +02002331 /*
2332 * If D3 is currently not allowed for the bridge, this may be caused
2333 * either by the device being changed/removed or any of its siblings,
2334 * so we need to go through all children to find out if one of them
2335 * continues to block D3.
2336 */
2337 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002338 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2339 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002340
2341 if (bridge->bridge_d3 != d3cold_ok) {
2342 bridge->bridge_d3 = d3cold_ok;
2343 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002344 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002345 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002346}
2347
2348/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002349 * pci_d3cold_enable - Enable D3cold for device
2350 * @dev: PCI device to handle
2351 *
2352 * This function can be used in drivers to enable D3cold from the device
2353 * they handle. It also updates upstream PCI bridge PM capabilities
2354 * accordingly.
2355 */
2356void pci_d3cold_enable(struct pci_dev *dev)
2357{
2358 if (dev->no_d3cold) {
2359 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002360 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002361 }
2362}
2363EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2364
2365/**
2366 * pci_d3cold_disable - Disable D3cold for device
2367 * @dev: PCI device to handle
2368 *
2369 * This function can be used in drivers to disable D3cold from the device
2370 * they handle. It also updates upstream PCI bridge PM capabilities
2371 * accordingly.
2372 */
2373void pci_d3cold_disable(struct pci_dev *dev)
2374{
2375 if (!dev->no_d3cold) {
2376 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002377 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002378 }
2379}
2380EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2381
2382/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002383 * pci_pm_init - Initialize PM functions of given PCI device
2384 * @dev: PCI device to handle.
2385 */
2386void pci_pm_init(struct pci_dev *dev)
2387{
2388 int pm;
2389 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002390
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002391 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002392 pm_runtime_set_active(&dev->dev);
2393 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002394 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002395 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002396
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002397 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002398 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002399
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 /* find PCI PM capability in list */
2401 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002402 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002403 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002405 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002407 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2408 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2409 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002410 return;
David Brownell075c1772007-04-26 00:12:06 -07002411 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002413 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002414 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002415 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002416 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002417 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002418
2419 dev->d1_support = false;
2420 dev->d2_support = false;
2421 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002422 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002423 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002424 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002425 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002426
2427 if (dev->d1_support || dev->d2_support)
2428 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002429 dev->d1_support ? " D1" : "",
2430 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002431 }
2432
2433 pmc &= PCI_PM_CAP_PME_MASK;
2434 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002435 dev_printk(KERN_DEBUG, &dev->dev,
2436 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002437 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2438 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2439 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2440 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2441 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002442 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002443 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002444 /*
2445 * Make device's PM flags reflect the wake-up capability, but
2446 * let the user space enable it to wake up the system as needed.
2447 */
2448 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002449 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002450 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452}
2453
Sean O. Stalley938174e2015-10-29 17:35:39 -05002454static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2455{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002456 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002457
2458 switch (prop) {
2459 case PCI_EA_P_MEM:
2460 case PCI_EA_P_VF_MEM:
2461 flags |= IORESOURCE_MEM;
2462 break;
2463 case PCI_EA_P_MEM_PREFETCH:
2464 case PCI_EA_P_VF_MEM_PREFETCH:
2465 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2466 break;
2467 case PCI_EA_P_IO:
2468 flags |= IORESOURCE_IO;
2469 break;
2470 default:
2471 return 0;
2472 }
2473
2474 return flags;
2475}
2476
2477static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2478 u8 prop)
2479{
2480 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2481 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002482#ifdef CONFIG_PCI_IOV
2483 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2484 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2485 return &dev->resource[PCI_IOV_RESOURCES +
2486 bei - PCI_EA_BEI_VF_BAR0];
2487#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002488 else if (bei == PCI_EA_BEI_ROM)
2489 return &dev->resource[PCI_ROM_RESOURCE];
2490 else
2491 return NULL;
2492}
2493
2494/* Read an Enhanced Allocation (EA) entry */
2495static int pci_ea_read(struct pci_dev *dev, int offset)
2496{
2497 struct resource *res;
2498 int ent_size, ent_offset = offset;
2499 resource_size_t start, end;
2500 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002501 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002502 u8 prop;
2503 bool support_64 = (sizeof(resource_size_t) >= 8);
2504
2505 pci_read_config_dword(dev, ent_offset, &dw0);
2506 ent_offset += 4;
2507
2508 /* Entry size field indicates DWORDs after 1st */
2509 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2510
2511 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2512 goto out;
2513
Bjorn Helgaas26635112015-10-29 17:35:40 -05002514 bei = (dw0 & PCI_EA_BEI) >> 4;
2515 prop = (dw0 & PCI_EA_PP) >> 8;
2516
Sean O. Stalley938174e2015-10-29 17:35:39 -05002517 /*
2518 * If the Property is in the reserved range, try the Secondary
2519 * Property instead.
2520 */
2521 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002522 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002523 if (prop > PCI_EA_P_BRIDGE_IO)
2524 goto out;
2525
Bjorn Helgaas26635112015-10-29 17:35:40 -05002526 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002527 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002528 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002529 goto out;
2530 }
2531
2532 flags = pci_ea_flags(dev, prop);
2533 if (!flags) {
2534 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2535 goto out;
2536 }
2537
2538 /* Read Base */
2539 pci_read_config_dword(dev, ent_offset, &base);
2540 start = (base & PCI_EA_FIELD_MASK);
2541 ent_offset += 4;
2542
2543 /* Read MaxOffset */
2544 pci_read_config_dword(dev, ent_offset, &max_offset);
2545 ent_offset += 4;
2546
2547 /* Read Base MSBs (if 64-bit entry) */
2548 if (base & PCI_EA_IS_64) {
2549 u32 base_upper;
2550
2551 pci_read_config_dword(dev, ent_offset, &base_upper);
2552 ent_offset += 4;
2553
2554 flags |= IORESOURCE_MEM_64;
2555
2556 /* entry starts above 32-bit boundary, can't use */
2557 if (!support_64 && base_upper)
2558 goto out;
2559
2560 if (support_64)
2561 start |= ((u64)base_upper << 32);
2562 }
2563
2564 end = start + (max_offset | 0x03);
2565
2566 /* Read MaxOffset MSBs (if 64-bit entry) */
2567 if (max_offset & PCI_EA_IS_64) {
2568 u32 max_offset_upper;
2569
2570 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2571 ent_offset += 4;
2572
2573 flags |= IORESOURCE_MEM_64;
2574
2575 /* entry too big, can't use */
2576 if (!support_64 && max_offset_upper)
2577 goto out;
2578
2579 if (support_64)
2580 end += ((u64)max_offset_upper << 32);
2581 }
2582
2583 if (end < start) {
2584 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2585 goto out;
2586 }
2587
2588 if (ent_size != ent_offset - offset) {
2589 dev_err(&dev->dev,
2590 "EA Entry Size (%d) does not match length read (%d)\n",
2591 ent_size, ent_offset - offset);
2592 goto out;
2593 }
2594
2595 res->name = pci_name(dev);
2596 res->start = start;
2597 res->end = end;
2598 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002599
2600 if (bei <= PCI_EA_BEI_BAR5)
2601 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2602 bei, res, prop);
2603 else if (bei == PCI_EA_BEI_ROM)
2604 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2605 res, prop);
2606 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2607 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2608 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2609 else
2610 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2611 bei, res, prop);
2612
Sean O. Stalley938174e2015-10-29 17:35:39 -05002613out:
2614 return offset + ent_size;
2615}
2616
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002617/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002618void pci_ea_init(struct pci_dev *dev)
2619{
2620 int ea;
2621 u8 num_ent;
2622 int offset;
2623 int i;
2624
2625 /* find PCI EA capability in list */
2626 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2627 if (!ea)
2628 return;
2629
2630 /* determine the number of entries */
2631 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2632 &num_ent);
2633 num_ent &= PCI_EA_NUM_ENT_MASK;
2634
2635 offset = ea + PCI_EA_FIRST_ENT;
2636
2637 /* Skip DWORD 2 for type 1 functions */
2638 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2639 offset += 4;
2640
2641 /* parse each EA entry */
2642 for (i = 0; i < num_ent; ++i)
2643 offset = pci_ea_read(dev, offset);
2644}
2645
Yinghai Lu34a48762012-02-11 00:18:41 -08002646static void pci_add_saved_cap(struct pci_dev *pci_dev,
2647 struct pci_cap_saved_state *new_cap)
2648{
2649 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2650}
2651
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002652/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002653 * _pci_add_cap_save_buffer - allocate buffer for saving given
2654 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002655 * @dev: the PCI device
2656 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002657 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002658 * @size: requested size of the buffer
2659 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002660static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2661 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002662{
2663 int pos;
2664 struct pci_cap_saved_state *save_state;
2665
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002666 if (extended)
2667 pos = pci_find_ext_capability(dev, cap);
2668 else
2669 pos = pci_find_capability(dev, cap);
2670
Wei Yang0a1a9b42015-06-30 09:16:44 +08002671 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002672 return 0;
2673
2674 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2675 if (!save_state)
2676 return -ENOMEM;
2677
Alex Williamson24a4742f2011-05-10 10:02:11 -06002678 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002679 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002680 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002681 pci_add_saved_cap(dev, save_state);
2682
2683 return 0;
2684}
2685
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002686int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2687{
2688 return _pci_add_cap_save_buffer(dev, cap, false, size);
2689}
2690
2691int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2692{
2693 return _pci_add_cap_save_buffer(dev, cap, true, size);
2694}
2695
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002696/**
2697 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2698 * @dev: the PCI device
2699 */
2700void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2701{
2702 int error;
2703
Yu Zhao89858512009-02-16 02:55:47 +08002704 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2705 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002706 if (error)
2707 dev_err(&dev->dev,
2708 "unable to preallocate PCI Express save buffer\n");
2709
2710 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2711 if (error)
2712 dev_err(&dev->dev,
2713 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002714
2715 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002716}
2717
Yinghai Luf7968412012-02-11 00:18:30 -08002718void pci_free_cap_save_buffers(struct pci_dev *dev)
2719{
2720 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002721 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002722
Sasha Levinb67bfe02013-02-27 17:06:00 -08002723 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002724 kfree(tmp);
2725}
2726
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002727/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002728 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002729 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002730 *
2731 * If @dev and its upstream bridge both support ARI, enable ARI in the
2732 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002733 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002734void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002735{
Yu Zhao58c3a722008-10-14 14:02:53 +08002736 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002737 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002738
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002739 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002740 return;
2741
Zhao, Yu81135872008-10-23 13:15:39 +08002742 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002743 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002744 return;
2745
Jiang Liu59875ae2012-07-24 17:20:06 +08002746 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002747 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2748 return;
2749
Yijing Wangb0cc6022013-01-15 11:12:16 +08002750 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2751 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2752 PCI_EXP_DEVCTL2_ARI);
2753 bridge->ari_enabled = 1;
2754 } else {
2755 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2756 PCI_EXP_DEVCTL2_ARI);
2757 bridge->ari_enabled = 0;
2758 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002759}
2760
Chris Wright5d990b62009-12-04 12:15:21 -08002761static int pci_acs_enable;
2762
2763/**
2764 * pci_request_acs - ask for ACS to be enabled if supported
2765 */
2766void pci_request_acs(void)
2767{
2768 pci_acs_enable = 1;
2769}
2770
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002771/**
Alex Williamson2c744242014-02-03 14:27:33 -07002772 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002773 * @dev: the PCI device
2774 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002775static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002776{
2777 int pos;
2778 u16 cap;
2779 u16 ctrl;
2780
Allen Kayae21ee62009-10-07 10:27:17 -07002781 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2782 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002783 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002784
2785 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2786 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2787
2788 /* Source Validation */
2789 ctrl |= (cap & PCI_ACS_SV);
2790
2791 /* P2P Request Redirect */
2792 ctrl |= (cap & PCI_ACS_RR);
2793
2794 /* P2P Completion Redirect */
2795 ctrl |= (cap & PCI_ACS_CR);
2796
2797 /* Upstream Forwarding */
2798 ctrl |= (cap & PCI_ACS_UF);
2799
2800 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002801}
2802
2803/**
2804 * pci_enable_acs - enable ACS if hardware support it
2805 * @dev: the PCI device
2806 */
2807void pci_enable_acs(struct pci_dev *dev)
2808{
2809 if (!pci_acs_enable)
2810 return;
2811
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002812 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002813 return;
2814
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002815 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002816}
2817
Alex Williamson0a671192013-06-27 16:39:48 -06002818static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2819{
2820 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002821 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002822
2823 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2824 if (!pos)
2825 return false;
2826
Alex Williamson83db7e02013-06-27 16:39:54 -06002827 /*
2828 * Except for egress control, capabilities are either required
2829 * or only required if controllable. Features missing from the
2830 * capability field can therefore be assumed as hard-wired enabled.
2831 */
2832 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2833 acs_flags &= (cap | PCI_ACS_EC);
2834
Alex Williamson0a671192013-06-27 16:39:48 -06002835 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2836 return (ctrl & acs_flags) == acs_flags;
2837}
2838
Allen Kayae21ee62009-10-07 10:27:17 -07002839/**
Alex Williamsonad805752012-06-11 05:27:07 +00002840 * pci_acs_enabled - test ACS against required flags for a given device
2841 * @pdev: device to test
2842 * @acs_flags: required PCI ACS flags
2843 *
2844 * Return true if the device supports the provided flags. Automatically
2845 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002846 *
2847 * Note that this interface checks the effective ACS capabilities of the
2848 * device rather than the actual capabilities. For instance, most single
2849 * function endpoints are not required to support ACS because they have no
2850 * opportunity for peer-to-peer access. We therefore return 'true'
2851 * regardless of whether the device exposes an ACS capability. This makes
2852 * it much easier for callers of this function to ignore the actual type
2853 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002854 */
2855bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2856{
Alex Williamson0a671192013-06-27 16:39:48 -06002857 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002858
2859 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2860 if (ret >= 0)
2861 return ret > 0;
2862
Alex Williamson0a671192013-06-27 16:39:48 -06002863 /*
2864 * Conventional PCI and PCI-X devices never support ACS, either
2865 * effectively or actually. The shared bus topology implies that
2866 * any device on the bus can receive or snoop DMA.
2867 */
Alex Williamsonad805752012-06-11 05:27:07 +00002868 if (!pci_is_pcie(pdev))
2869 return false;
2870
Alex Williamson0a671192013-06-27 16:39:48 -06002871 switch (pci_pcie_type(pdev)) {
2872 /*
2873 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002874 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002875 * handle them as we would a non-PCIe device.
2876 */
2877 case PCI_EXP_TYPE_PCIE_BRIDGE:
2878 /*
2879 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2880 * applicable... must never implement an ACS Extended Capability...".
2881 * This seems arbitrary, but we take a conservative interpretation
2882 * of this statement.
2883 */
2884 case PCI_EXP_TYPE_PCI_BRIDGE:
2885 case PCI_EXP_TYPE_RC_EC:
2886 return false;
2887 /*
2888 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2889 * implement ACS in order to indicate their peer-to-peer capabilities,
2890 * regardless of whether they are single- or multi-function devices.
2891 */
2892 case PCI_EXP_TYPE_DOWNSTREAM:
2893 case PCI_EXP_TYPE_ROOT_PORT:
2894 return pci_acs_flags_enabled(pdev, acs_flags);
2895 /*
2896 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2897 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002898 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002899 * device. The footnote for section 6.12 indicates the specific
2900 * PCIe types included here.
2901 */
2902 case PCI_EXP_TYPE_ENDPOINT:
2903 case PCI_EXP_TYPE_UPSTREAM:
2904 case PCI_EXP_TYPE_LEG_END:
2905 case PCI_EXP_TYPE_RC_END:
2906 if (!pdev->multifunction)
2907 break;
2908
Alex Williamson0a671192013-06-27 16:39:48 -06002909 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002910 }
2911
Alex Williamson0a671192013-06-27 16:39:48 -06002912 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002913 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002914 * to single function devices with the exception of downstream ports.
2915 */
Alex Williamsonad805752012-06-11 05:27:07 +00002916 return true;
2917}
2918
2919/**
2920 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2921 * @start: starting downstream device
2922 * @end: ending upstream device or NULL to search to the root bus
2923 * @acs_flags: required flags
2924 *
2925 * Walk up a device tree from start to end testing PCI ACS support. If
2926 * any step along the way does not support the required flags, return false.
2927 */
2928bool pci_acs_path_enabled(struct pci_dev *start,
2929 struct pci_dev *end, u16 acs_flags)
2930{
2931 struct pci_dev *pdev, *parent = start;
2932
2933 do {
2934 pdev = parent;
2935
2936 if (!pci_acs_enabled(pdev, acs_flags))
2937 return false;
2938
2939 if (pci_is_root_bus(pdev->bus))
2940 return (end == NULL);
2941
2942 parent = pdev->bus->self;
2943 } while (pdev != end);
2944
2945 return true;
2946}
2947
2948/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002949 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2950 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002951 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002952 *
2953 * Perform INTx swizzling for a device behind one level of bridge. This is
2954 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002955 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2956 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2957 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002958 */
John Crispin3df425f2012-04-12 17:33:07 +02002959u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002960{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002961 int slot;
2962
2963 if (pci_ari_enabled(dev->bus))
2964 slot = 0;
2965 else
2966 slot = PCI_SLOT(dev->devfn);
2967
2968 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002969}
2970
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002971int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972{
2973 u8 pin;
2974
Kristen Accardi514d2072005-11-02 16:24:39 -08002975 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976 if (!pin)
2977 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002978
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002979 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002980 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981 dev = dev->bus->self;
2982 }
2983 *bridge = dev;
2984 return pin;
2985}
2986
2987/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002988 * pci_common_swizzle - swizzle INTx all the way to root bridge
2989 * @dev: the PCI device
2990 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2991 *
2992 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2993 * bridges all the way up to a PCI root bus.
2994 */
2995u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2996{
2997 u8 pin = *pinp;
2998
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002999 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003000 pin = pci_swizzle_interrupt_pin(dev, pin);
3001 dev = dev->bus->self;
3002 }
3003 *pinp = pin;
3004 return PCI_SLOT(dev->devfn);
3005}
Ray Juie6b29de2015-04-08 11:21:33 -07003006EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003007
3008/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 * pci_release_region - Release a PCI bar
3010 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3011 * @bar: BAR to release
3012 *
3013 * Releases the PCI I/O and memory resources previously reserved by a
3014 * successful call to pci_request_region. Call this function only
3015 * after all use of the PCI regions has ceased.
3016 */
3017void pci_release_region(struct pci_dev *pdev, int bar)
3018{
Tejun Heo9ac78492007-01-20 16:00:26 +09003019 struct pci_devres *dr;
3020
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021 if (pci_resource_len(pdev, bar) == 0)
3022 return;
3023 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3024 release_region(pci_resource_start(pdev, bar),
3025 pci_resource_len(pdev, bar));
3026 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3027 release_mem_region(pci_resource_start(pdev, bar),
3028 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003029
3030 dr = find_pci_dr(pdev);
3031 if (dr)
3032 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003034EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035
3036/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003037 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038 * @pdev: PCI device whose resources are to be reserved
3039 * @bar: BAR to be reserved
3040 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003041 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 *
3043 * Mark the PCI region associated with PCI device @pdev BR @bar as
3044 * being reserved by owner @res_name. Do not access any
3045 * address inside the PCI regions unless this call returns
3046 * successfully.
3047 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003048 * If @exclusive is set, then the region is marked so that userspace
3049 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003050 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003051 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052 * Returns 0 on success, or %EBUSY on error. A warning
3053 * message is also printed on failure.
3054 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003055static int __pci_request_region(struct pci_dev *pdev, int bar,
3056 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057{
Tejun Heo9ac78492007-01-20 16:00:26 +09003058 struct pci_devres *dr;
3059
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060 if (pci_resource_len(pdev, bar) == 0)
3061 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003062
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3064 if (!request_region(pci_resource_start(pdev, bar),
3065 pci_resource_len(pdev, bar), res_name))
3066 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003067 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003068 if (!__request_mem_region(pci_resource_start(pdev, bar),
3069 pci_resource_len(pdev, bar), res_name,
3070 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071 goto err_out;
3072 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003073
3074 dr = find_pci_dr(pdev);
3075 if (dr)
3076 dr->region_mask |= 1 << bar;
3077
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078 return 0;
3079
3080err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003081 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003082 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 return -EBUSY;
3084}
3085
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003086/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003087 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003088 * @pdev: PCI device whose resources are to be reserved
3089 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003090 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003091 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003092 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003093 * being reserved by owner @res_name. Do not access any
3094 * address inside the PCI regions unless this call returns
3095 * successfully.
3096 *
3097 * Returns 0 on success, or %EBUSY on error. A warning
3098 * message is also printed on failure.
3099 */
3100int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3101{
3102 return __pci_request_region(pdev, bar, res_name, 0);
3103}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003104EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003105
3106/**
3107 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3108 * @pdev: PCI device whose resources are to be reserved
3109 * @bar: BAR to be reserved
3110 * @res_name: Name to be associated with resource.
3111 *
3112 * Mark the PCI region associated with PCI device @pdev BR @bar as
3113 * being reserved by owner @res_name. Do not access any
3114 * address inside the PCI regions unless this call returns
3115 * successfully.
3116 *
3117 * Returns 0 on success, or %EBUSY on error. A warning
3118 * message is also printed on failure.
3119 *
3120 * The key difference that _exclusive makes it that userspace is
3121 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003122 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003123 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003124int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3125 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003126{
3127 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3128}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003129EXPORT_SYMBOL(pci_request_region_exclusive);
3130
Arjan van de Vene8de1482008-10-22 19:55:31 -07003131/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003132 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3133 * @pdev: PCI device whose resources were previously reserved
3134 * @bars: Bitmask of BARs to be released
3135 *
3136 * Release selected PCI I/O and memory resources previously reserved.
3137 * Call this function only after all use of the PCI regions has ceased.
3138 */
3139void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3140{
3141 int i;
3142
3143 for (i = 0; i < 6; i++)
3144 if (bars & (1 << i))
3145 pci_release_region(pdev, i);
3146}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003147EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003148
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003149static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003150 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003151{
3152 int i;
3153
3154 for (i = 0; i < 6; i++)
3155 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003156 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003157 goto err_out;
3158 return 0;
3159
3160err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003161 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003162 if (bars & (1 << i))
3163 pci_release_region(pdev, i);
3164
3165 return -EBUSY;
3166}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167
Arjan van de Vene8de1482008-10-22 19:55:31 -07003168
3169/**
3170 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3171 * @pdev: PCI device whose resources are to be reserved
3172 * @bars: Bitmask of BARs to be requested
3173 * @res_name: Name to be associated with resource
3174 */
3175int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3176 const char *res_name)
3177{
3178 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3179}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003180EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003181
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003182int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3183 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003184{
3185 return __pci_request_selected_regions(pdev, bars, res_name,
3186 IORESOURCE_EXCLUSIVE);
3187}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003188EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003189
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190/**
3191 * pci_release_regions - Release reserved PCI I/O and memory resources
3192 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3193 *
3194 * Releases all PCI I/O and memory resources previously reserved by a
3195 * successful call to pci_request_regions. Call this function only
3196 * after all use of the PCI regions has ceased.
3197 */
3198
3199void pci_release_regions(struct pci_dev *pdev)
3200{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003201 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003203EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204
3205/**
3206 * pci_request_regions - Reserved PCI I/O and memory resources
3207 * @pdev: PCI device whose resources are to be reserved
3208 * @res_name: Name to be associated with resource.
3209 *
3210 * Mark all PCI regions associated with PCI device @pdev as
3211 * being reserved by owner @res_name. Do not access any
3212 * address inside the PCI regions unless this call returns
3213 * successfully.
3214 *
3215 * Returns 0 on success, or %EBUSY on error. A warning
3216 * message is also printed on failure.
3217 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003218int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003220 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003222EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223
3224/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003225 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3226 * @pdev: PCI device whose resources are to be reserved
3227 * @res_name: Name to be associated with resource.
3228 *
3229 * Mark all PCI regions associated with PCI device @pdev as
3230 * being reserved by owner @res_name. Do not access any
3231 * address inside the PCI regions unless this call returns
3232 * successfully.
3233 *
3234 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003235 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003236 *
3237 * Returns 0 on success, or %EBUSY on error. A warning
3238 * message is also printed on failure.
3239 */
3240int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3241{
3242 return pci_request_selected_regions_exclusive(pdev,
3243 ((1 << 6) - 1), res_name);
3244}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003245EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003246
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003247#ifdef PCI_IOBASE
3248struct io_range {
3249 struct list_head list;
3250 phys_addr_t start;
3251 resource_size_t size;
3252};
3253
3254static LIST_HEAD(io_range_list);
3255static DEFINE_SPINLOCK(io_range_lock);
3256#endif
3257
3258/*
3259 * Record the PCI IO range (expressed as CPU physical address + size).
3260 * Return a negative value if an error has occured, zero otherwise
3261 */
3262int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3263{
3264 int err = 0;
3265
3266#ifdef PCI_IOBASE
3267 struct io_range *range;
3268 resource_size_t allocated_size = 0;
3269
3270 /* check if the range hasn't been previously recorded */
3271 spin_lock(&io_range_lock);
3272 list_for_each_entry(range, &io_range_list, list) {
3273 if (addr >= range->start && addr + size <= range->start + size) {
3274 /* range already registered, bail out */
3275 goto end_register;
3276 }
3277 allocated_size += range->size;
3278 }
3279
3280 /* range not registed yet, check for available space */
3281 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3282 /* if it's too big check if 64K space can be reserved */
3283 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3284 err = -E2BIG;
3285 goto end_register;
3286 }
3287
3288 size = SZ_64K;
3289 pr_warn("Requested IO range too big, new size set to 64K\n");
3290 }
3291
3292 /* add the range to the list */
3293 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3294 if (!range) {
3295 err = -ENOMEM;
3296 goto end_register;
3297 }
3298
3299 range->start = addr;
3300 range->size = size;
3301
3302 list_add_tail(&range->list, &io_range_list);
3303
3304end_register:
3305 spin_unlock(&io_range_lock);
3306#endif
3307
3308 return err;
3309}
3310
3311phys_addr_t pci_pio_to_address(unsigned long pio)
3312{
3313 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3314
3315#ifdef PCI_IOBASE
3316 struct io_range *range;
3317 resource_size_t allocated_size = 0;
3318
3319 if (pio > IO_SPACE_LIMIT)
3320 return address;
3321
3322 spin_lock(&io_range_lock);
3323 list_for_each_entry(range, &io_range_list, list) {
3324 if (pio >= allocated_size && pio < allocated_size + range->size) {
3325 address = range->start + pio - allocated_size;
3326 break;
3327 }
3328 allocated_size += range->size;
3329 }
3330 spin_unlock(&io_range_lock);
3331#endif
3332
3333 return address;
3334}
3335
3336unsigned long __weak pci_address_to_pio(phys_addr_t address)
3337{
3338#ifdef PCI_IOBASE
3339 struct io_range *res;
3340 resource_size_t offset = 0;
3341 unsigned long addr = -1;
3342
3343 spin_lock(&io_range_lock);
3344 list_for_each_entry(res, &io_range_list, list) {
3345 if (address >= res->start && address < res->start + res->size) {
3346 addr = address - res->start + offset;
3347 break;
3348 }
3349 offset += res->size;
3350 }
3351 spin_unlock(&io_range_lock);
3352
3353 return addr;
3354#else
3355 if (address > IO_SPACE_LIMIT)
3356 return (unsigned long)-1;
3357
3358 return (unsigned long) address;
3359#endif
3360}
3361
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003362/**
3363 * pci_remap_iospace - Remap the memory mapped I/O space
3364 * @res: Resource describing the I/O space
3365 * @phys_addr: physical address of range to be mapped
3366 *
3367 * Remap the memory mapped I/O space described by the @res
3368 * and the CPU physical address @phys_addr into virtual address space.
3369 * Only architectures that have memory mapped IO functions defined
3370 * (and the PCI_IOBASE value defined) should call this function.
3371 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003372int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003373{
3374#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3375 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3376
3377 if (!(res->flags & IORESOURCE_IO))
3378 return -EINVAL;
3379
3380 if (res->end > IO_SPACE_LIMIT)
3381 return -EINVAL;
3382
3383 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3384 pgprot_device(PAGE_KERNEL));
3385#else
3386 /* this architecture does not have memory mapped I/O space,
3387 so this function should never be called */
3388 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3389 return -ENODEV;
3390#endif
3391}
Brian Norrisf90b0872017-03-09 18:46:16 -08003392EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003393
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003394/**
3395 * pci_unmap_iospace - Unmap the memory mapped I/O space
3396 * @res: resource to be unmapped
3397 *
3398 * Unmap the CPU virtual address @res from virtual address space.
3399 * Only architectures that have memory mapped IO functions defined
3400 * (and the PCI_IOBASE value defined) should call this function.
3401 */
3402void pci_unmap_iospace(struct resource *res)
3403{
3404#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3405 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3406
3407 unmap_kernel_range(vaddr, resource_size(res));
3408#endif
3409}
Brian Norrisf90b0872017-03-09 18:46:16 -08003410EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003411
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003412/**
3413 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3414 * @dev: Generic device to remap IO address for
3415 * @offset: Resource address to map
3416 * @size: Size of map
3417 *
3418 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3419 * detach.
3420 */
3421void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3422 resource_size_t offset,
3423 resource_size_t size)
3424{
3425 void __iomem **ptr, *addr;
3426
3427 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3428 if (!ptr)
3429 return NULL;
3430
3431 addr = pci_remap_cfgspace(offset, size);
3432 if (addr) {
3433 *ptr = addr;
3434 devres_add(dev, ptr);
3435 } else
3436 devres_free(ptr);
3437
3438 return addr;
3439}
3440EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3441
3442/**
3443 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3444 * @dev: generic device to handle the resource for
3445 * @res: configuration space resource to be handled
3446 *
3447 * Checks that a resource is a valid memory region, requests the memory
3448 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3449 * proper PCI configuration space memory attributes are guaranteed.
3450 *
3451 * All operations are managed and will be undone on driver detach.
3452 *
3453 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
3454 * on failure. Usage example:
3455 *
3456 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3457 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3458 * if (IS_ERR(base))
3459 * return PTR_ERR(base);
3460 */
3461void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3462 struct resource *res)
3463{
3464 resource_size_t size;
3465 const char *name;
3466 void __iomem *dest_ptr;
3467
3468 BUG_ON(!dev);
3469
3470 if (!res || resource_type(res) != IORESOURCE_MEM) {
3471 dev_err(dev, "invalid resource\n");
3472 return IOMEM_ERR_PTR(-EINVAL);
3473 }
3474
3475 size = resource_size(res);
3476 name = res->name ?: dev_name(dev);
3477
3478 if (!devm_request_mem_region(dev, res->start, size, name)) {
3479 dev_err(dev, "can't request region for resource %pR\n", res);
3480 return IOMEM_ERR_PTR(-EBUSY);
3481 }
3482
3483 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3484 if (!dest_ptr) {
3485 dev_err(dev, "ioremap failed for resource %pR\n", res);
3486 devm_release_mem_region(dev, res->start, size);
3487 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3488 }
3489
3490 return dest_ptr;
3491}
3492EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3493
Ben Hutchings6a479072008-12-23 03:08:29 +00003494static void __pci_set_master(struct pci_dev *dev, bool enable)
3495{
3496 u16 old_cmd, cmd;
3497
3498 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3499 if (enable)
3500 cmd = old_cmd | PCI_COMMAND_MASTER;
3501 else
3502 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3503 if (cmd != old_cmd) {
3504 dev_dbg(&dev->dev, "%s bus mastering\n",
3505 enable ? "enabling" : "disabling");
3506 pci_write_config_word(dev, PCI_COMMAND, cmd);
3507 }
3508 dev->is_busmaster = enable;
3509}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003510
3511/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003512 * pcibios_setup - process "pci=" kernel boot arguments
3513 * @str: string used to pass in "pci=" kernel boot arguments
3514 *
3515 * Process kernel boot arguments. This is the default implementation.
3516 * Architecture specific implementations can override this as necessary.
3517 */
3518char * __weak __init pcibios_setup(char *str)
3519{
3520 return str;
3521}
3522
3523/**
Myron Stowe96c55902011-10-28 15:48:38 -06003524 * pcibios_set_master - enable PCI bus-mastering for device dev
3525 * @dev: the PCI device to enable
3526 *
3527 * Enables PCI bus-mastering for the device. This is the default
3528 * implementation. Architecture specific implementations can override
3529 * this if necessary.
3530 */
3531void __weak pcibios_set_master(struct pci_dev *dev)
3532{
3533 u8 lat;
3534
Myron Stowef6766782011-10-28 15:49:20 -06003535 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3536 if (pci_is_pcie(dev))
3537 return;
3538
Myron Stowe96c55902011-10-28 15:48:38 -06003539 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3540 if (lat < 16)
3541 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3542 else if (lat > pcibios_max_latency)
3543 lat = pcibios_max_latency;
3544 else
3545 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003546
Myron Stowe96c55902011-10-28 15:48:38 -06003547 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3548}
3549
3550/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003551 * pci_set_master - enables bus-mastering for device dev
3552 * @dev: the PCI device to enable
3553 *
3554 * Enables bus-mastering on the device and calls pcibios_set_master()
3555 * to do the needed arch specific settings.
3556 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003557void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003558{
Ben Hutchings6a479072008-12-23 03:08:29 +00003559 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560 pcibios_set_master(dev);
3561}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003562EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563
Ben Hutchings6a479072008-12-23 03:08:29 +00003564/**
3565 * pci_clear_master - disables bus-mastering for device dev
3566 * @dev: the PCI device to disable
3567 */
3568void pci_clear_master(struct pci_dev *dev)
3569{
3570 __pci_set_master(dev, false);
3571}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003572EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003573
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003575 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3576 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003578 * Helper function for pci_set_mwi.
3579 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3581 *
3582 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3583 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003584int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585{
3586 u8 cacheline_size;
3587
3588 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003589 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003590
3591 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3592 equal to or multiple of the right value. */
3593 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3594 if (cacheline_size >= pci_cache_line_size &&
3595 (cacheline_size % pci_cache_line_size) == 0)
3596 return 0;
3597
3598 /* Write the correct value. */
3599 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3600 /* Read it back. */
3601 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3602 if (cacheline_size == pci_cache_line_size)
3603 return 0;
3604
Ryan Desfosses227f0642014-04-18 20:13:50 -04003605 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3606 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607
3608 return -EINVAL;
3609}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003610EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3611
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612/**
3613 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3614 * @dev: the PCI device for which MWI is enabled
3615 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003616 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003617 *
3618 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3619 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003620int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003621{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003622#ifdef PCI_DISABLE_MWI
3623 return 0;
3624#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003625 int rc;
3626 u16 cmd;
3627
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003628 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003629 if (rc)
3630 return rc;
3631
3632 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003633 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003634 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003635 cmd |= PCI_COMMAND_INVALIDATE;
3636 pci_write_config_word(dev, PCI_COMMAND, cmd);
3637 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003638 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003639#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003640}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003641EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003642
3643/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003644 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3645 * @dev: the PCI device for which MWI is enabled
3646 *
3647 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3648 * Callers are not required to check the return value.
3649 *
3650 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3651 */
3652int pci_try_set_mwi(struct pci_dev *dev)
3653{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003654#ifdef PCI_DISABLE_MWI
3655 return 0;
3656#else
3657 return pci_set_mwi(dev);
3658#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003659}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003660EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003661
3662/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003663 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3664 * @dev: the PCI device to disable
3665 *
3666 * Disables PCI Memory-Write-Invalidate transaction on the device
3667 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003668void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003669{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003670#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003671 u16 cmd;
3672
3673 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3674 if (cmd & PCI_COMMAND_INVALIDATE) {
3675 cmd &= ~PCI_COMMAND_INVALIDATE;
3676 pci_write_config_word(dev, PCI_COMMAND, cmd);
3677 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003678#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003679}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003680EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003681
Brett M Russa04ce0f2005-08-15 15:23:41 -04003682/**
3683 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003684 * @pdev: the PCI device to operate on
3685 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003686 *
3687 * Enables/disables PCI INTx for device dev
3688 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003689void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003690{
3691 u16 pci_command, new;
3692
3693 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3694
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003695 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003696 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003697 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003698 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003699
3700 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003701 struct pci_devres *dr;
3702
Brett M Russ2fd9d742005-09-09 10:02:22 -07003703 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003704
3705 dr = find_pci_dr(pdev);
3706 if (dr && !dr->restore_intx) {
3707 dr->restore_intx = 1;
3708 dr->orig_intx = !enable;
3709 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003710 }
3711}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003712EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003713
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003714/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003715 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003716 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003717 *
3718 * Check if the device dev support INTx masking via the config space
3719 * command word.
3720 */
3721bool pci_intx_mask_supported(struct pci_dev *dev)
3722{
3723 bool mask_supported = false;
3724 u16 orig, new;
3725
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003726 if (dev->broken_intx_masking)
3727 return false;
3728
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003729 pci_cfg_access_lock(dev);
3730
3731 pci_read_config_word(dev, PCI_COMMAND, &orig);
3732 pci_write_config_word(dev, PCI_COMMAND,
3733 orig ^ PCI_COMMAND_INTX_DISABLE);
3734 pci_read_config_word(dev, PCI_COMMAND, &new);
3735
3736 /*
3737 * There's no way to protect against hardware bugs or detect them
3738 * reliably, but as long as we know what the value should be, let's
3739 * go ahead and check it.
3740 */
3741 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003742 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3743 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003744 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3745 mask_supported = true;
3746 pci_write_config_word(dev, PCI_COMMAND, orig);
3747 }
3748
3749 pci_cfg_access_unlock(dev);
3750 return mask_supported;
3751}
3752EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3753
3754static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3755{
3756 struct pci_bus *bus = dev->bus;
3757 bool mask_updated = true;
3758 u32 cmd_status_dword;
3759 u16 origcmd, newcmd;
3760 unsigned long flags;
3761 bool irq_pending;
3762
3763 /*
3764 * We do a single dword read to retrieve both command and status.
3765 * Document assumptions that make this possible.
3766 */
3767 BUILD_BUG_ON(PCI_COMMAND % 4);
3768 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3769
3770 raw_spin_lock_irqsave(&pci_lock, flags);
3771
3772 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3773
3774 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3775
3776 /*
3777 * Check interrupt status register to see whether our device
3778 * triggered the interrupt (when masking) or the next IRQ is
3779 * already pending (when unmasking).
3780 */
3781 if (mask != irq_pending) {
3782 mask_updated = false;
3783 goto done;
3784 }
3785
3786 origcmd = cmd_status_dword;
3787 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3788 if (mask)
3789 newcmd |= PCI_COMMAND_INTX_DISABLE;
3790 if (newcmd != origcmd)
3791 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3792
3793done:
3794 raw_spin_unlock_irqrestore(&pci_lock, flags);
3795
3796 return mask_updated;
3797}
3798
3799/**
3800 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003801 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003802 *
3803 * Check if the device dev has its INTx line asserted, mask it and
3804 * return true in that case. False is returned if not interrupt was
3805 * pending.
3806 */
3807bool pci_check_and_mask_intx(struct pci_dev *dev)
3808{
3809 return pci_check_and_set_intx_mask(dev, true);
3810}
3811EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3812
3813/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003814 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003815 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003816 *
3817 * Check if the device dev has its INTx line asserted, unmask it if not
3818 * and return true. False is returned and the mask remains active if
3819 * there was still an interrupt pending.
3820 */
3821bool pci_check_and_unmask_intx(struct pci_dev *dev)
3822{
3823 return pci_check_and_set_intx_mask(dev, false);
3824}
3825EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3826
Casey Leedom3775a202013-08-06 15:48:36 +05303827/**
3828 * pci_wait_for_pending_transaction - waits for pending transaction
3829 * @dev: the PCI device to operate on
3830 *
3831 * Return 0 if transaction is pending 1 otherwise.
3832 */
3833int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003834{
Alex Williamson157e8762013-12-17 16:43:39 -07003835 if (!pci_is_pcie(dev))
3836 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003837
Gavin Shand0b4cc42014-05-19 13:06:46 +10003838 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3839 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303840}
3841EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003842
Alex Williamson5adecf82016-02-22 13:05:48 -07003843/*
3844 * We should only need to wait 100ms after FLR, but some devices take longer.
3845 * Wait for up to 1000ms for config space to return something other than -1.
3846 * Intel IGD requires this when an LCD panel is attached. We read the 2nd
3847 * dword because VFs don't implement the 1st dword.
3848 */
3849static void pci_flr_wait(struct pci_dev *dev)
3850{
3851 int i = 0;
3852 u32 id;
3853
3854 do {
3855 msleep(100);
3856 pci_read_config_dword(dev, PCI_COMMAND, &id);
3857 } while (i++ < 10 && id == ~0);
3858
3859 if (id == ~0)
3860 dev_warn(&dev->dev, "Failed to return from FLR\n");
3861 else if (i > 1)
3862 dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
3863 (i - 1) * 100);
3864}
3865
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003866/**
3867 * pcie_has_flr - check if a device supports function level resets
3868 * @dev: device to check
3869 *
3870 * Returns true if the device advertises support for PCIe function level
3871 * resets.
3872 */
3873static bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05303874{
3875 u32 cap;
3876
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003877 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003878 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003879
Casey Leedom3775a202013-08-06 15:48:36 +05303880 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003881 return cap & PCI_EXP_DEVCAP_FLR;
3882}
Casey Leedom3775a202013-08-06 15:48:36 +05303883
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003884/**
3885 * pcie_flr - initiate a PCIe function level reset
3886 * @dev: device to reset
3887 *
3888 * Initiate a function level reset on @dev. The caller should ensure the
3889 * device supports FLR before calling this function, e.g. by using the
3890 * pcie_has_flr() helper.
3891 */
3892void pcie_flr(struct pci_dev *dev)
3893{
Casey Leedom3775a202013-08-06 15:48:36 +05303894 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003895 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303896
Jiang Liu59875ae2012-07-24 17:20:06 +08003897 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003898 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003899}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003900EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08003901
Yu Zhao8c1c6992009-06-13 15:52:13 +08003902static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003903{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003904 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003905 u8 cap;
3906
Yu Zhao8c1c6992009-06-13 15:52:13 +08003907 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3908 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003909 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003910
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003911 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
3912 return -ENOTTY;
3913
Yu Zhao8c1c6992009-06-13 15:52:13 +08003914 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003915 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3916 return -ENOTTY;
3917
3918 if (probe)
3919 return 0;
3920
Alex Williamsond066c942014-06-17 15:40:13 -06003921 /*
3922 * Wait for Transaction Pending bit to clear. A word-aligned test
3923 * is used, so we use the conrol offset rather than status and shift
3924 * the test bit to match.
3925 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003926 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003927 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003928 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003929
Yu Zhao8c1c6992009-06-13 15:52:13 +08003930 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003931 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003932 return 0;
3933}
3934
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003935/**
3936 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3937 * @dev: Device to reset.
3938 * @probe: If set, only check if the device can be reset this way.
3939 *
3940 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3941 * unset, it will be reinitialized internally when going from PCI_D3hot to
3942 * PCI_D0. If that's the case and the device is not in a low-power state
3943 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3944 *
3945 * NOTE: This causes the caller to sleep for twice the device power transition
3946 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003947 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003948 * Moreover, only devices in D0 can be reset by this function.
3949 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003950static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003951{
Yu Zhaof85876b2009-06-13 15:52:14 +08003952 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003953
Alex Williamson51e53732014-11-21 11:24:08 -07003954 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003955 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003956
Yu Zhaof85876b2009-06-13 15:52:14 +08003957 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3958 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3959 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003960
Yu Zhaof85876b2009-06-13 15:52:14 +08003961 if (probe)
3962 return 0;
3963
3964 if (dev->current_state != PCI_D0)
3965 return -EINVAL;
3966
3967 csr &= ~PCI_PM_CTRL_STATE_MASK;
3968 csr |= PCI_D3hot;
3969 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003970 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003971
3972 csr &= ~PCI_PM_CTRL_STATE_MASK;
3973 csr |= PCI_D0;
3974 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003975 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003976
3977 return 0;
3978}
3979
Gavin Shan9e330022014-06-19 17:22:44 +10003980void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003981{
3982 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003983
3984 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3985 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3986 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003987 /*
3988 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003989 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003990 */
3991 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003992
3993 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3994 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003995
3996 /*
3997 * Trhfa for conventional PCI is 2^25 clock cycles.
3998 * Assuming a minimum 33MHz clock this results in a 1s
3999 * delay before we can consider subordinate devices to
4000 * be re-initialized. PCIe has some ways to shorten this,
4001 * but we don't make use of them yet.
4002 */
4003 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004004}
Gavin Shand92a2082014-04-24 18:00:24 +10004005
Gavin Shan9e330022014-06-19 17:22:44 +10004006void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4007{
4008 pci_reset_secondary_bus(dev);
4009}
4010
Gavin Shand92a2082014-04-24 18:00:24 +10004011/**
4012 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4013 * @dev: Bridge device
4014 *
4015 * Use the bridge control register to assert reset on the secondary bus.
4016 * Devices on the secondary bus are left in power-on state.
4017 */
4018void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4019{
4020 pcibios_reset_secondary_bus(dev);
4021}
Alex Williamson64e86742013-08-08 14:09:24 -06004022EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4023
4024static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4025{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004026 struct pci_dev *pdev;
4027
Alex Williamsonf331a852015-01-15 18:16:04 -06004028 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4029 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004030 return -ENOTTY;
4031
4032 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4033 if (pdev != dev)
4034 return -ENOTTY;
4035
4036 if (probe)
4037 return 0;
4038
Alex Williamson64e86742013-08-08 14:09:24 -06004039 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004040
4041 return 0;
4042}
4043
Alex Williamson608c3882013-08-08 14:09:43 -06004044static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4045{
4046 int rc = -ENOTTY;
4047
4048 if (!hotplug || !try_module_get(hotplug->ops->owner))
4049 return rc;
4050
4051 if (hotplug->ops->reset_slot)
4052 rc = hotplug->ops->reset_slot(hotplug, probe);
4053
4054 module_put(hotplug->ops->owner);
4055
4056 return rc;
4057}
4058
4059static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4060{
4061 struct pci_dev *pdev;
4062
Alex Williamsonf331a852015-01-15 18:16:04 -06004063 if (dev->subordinate || !dev->slot ||
4064 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004065 return -ENOTTY;
4066
4067 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4068 if (pdev != dev && pdev->slot == dev->slot)
4069 return -ENOTTY;
4070
4071 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4072}
4073
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004074static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004075{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004076 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004077
Yu Zhao8c1c6992009-06-13 15:52:13 +08004078 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08004079
Dexuan Cuib9c3b262009-12-07 13:03:21 +08004080 rc = pci_dev_specific_reset(dev, probe);
4081 if (rc != -ENOTTY)
4082 goto done;
4083
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004084 if (pcie_has_flr(dev)) {
4085 if (!probe)
4086 pcie_flr(dev);
4087 rc = 0;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004088 goto done;
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004089 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08004090
4091 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08004092 if (rc != -ENOTTY)
4093 goto done;
4094
4095 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004096 if (rc != -ENOTTY)
4097 goto done;
4098
Alex Williamson608c3882013-08-08 14:09:43 -06004099 rc = pci_dev_reset_slot_function(dev, probe);
4100 if (rc != -ENOTTY)
4101 goto done;
4102
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004103 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004104done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004105 return rc;
4106}
4107
Alex Williamson77cb9852013-08-08 14:09:49 -06004108static void pci_dev_lock(struct pci_dev *dev)
4109{
4110 pci_cfg_access_lock(dev);
4111 /* block PM suspend, driver probe, etc. */
4112 device_lock(&dev->dev);
4113}
4114
Alex Williamson61cf16d2013-12-16 15:14:31 -07004115/* Return 1 on successful lock, 0 on contention */
4116static int pci_dev_trylock(struct pci_dev *dev)
4117{
4118 if (pci_cfg_access_trylock(dev)) {
4119 if (device_trylock(&dev->dev))
4120 return 1;
4121 pci_cfg_access_unlock(dev);
4122 }
4123
4124 return 0;
4125}
4126
Alex Williamson77cb9852013-08-08 14:09:49 -06004127static void pci_dev_unlock(struct pci_dev *dev)
4128{
4129 device_unlock(&dev->dev);
4130 pci_cfg_access_unlock(dev);
4131}
4132
Keith Busch3ebe7f92014-05-02 10:40:42 -06004133/**
4134 * pci_reset_notify - notify device driver of reset
4135 * @dev: device to be notified of reset
4136 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4137 * completed
4138 *
4139 * Must be called prior to device access being disabled and after device
4140 * access is restored.
4141 */
4142static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4143{
4144 const struct pci_error_handlers *err_handler =
4145 dev->driver ? dev->driver->err_handler : NULL;
Christoph Hellwigb014e962017-06-01 13:10:37 +02004146
4147 /*
4148 * dev->driver->err_handler->reset_notify() is protected against
4149 * races with ->remove() by the device lock, which must be held by
4150 * the caller.
4151 */
Keith Busch3ebe7f92014-05-02 10:40:42 -06004152 if (err_handler && err_handler->reset_notify)
4153 err_handler->reset_notify(dev, prepare);
4154}
4155
Alex Williamson77cb9852013-08-08 14:09:49 -06004156static void pci_dev_save_and_disable(struct pci_dev *dev)
4157{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004158 pci_reset_notify(dev, true);
4159
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004160 /*
4161 * Wake-up device prior to save. PM registers default to D0 after
4162 * reset and a simple register restore doesn't reliably return
4163 * to a non-D0 state anyway.
4164 */
4165 pci_set_power_state(dev, PCI_D0);
4166
Alex Williamson77cb9852013-08-08 14:09:49 -06004167 pci_save_state(dev);
4168 /*
4169 * Disable the device by clearing the Command register, except for
4170 * INTx-disable which is set. This not only disables MMIO and I/O port
4171 * BARs, but also prevents the device from being Bus Master, preventing
4172 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4173 * compliant devices, INTx-disable prevents legacy interrupts.
4174 */
4175 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4176}
4177
4178static void pci_dev_restore(struct pci_dev *dev)
4179{
4180 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004181 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004182}
4183
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004184static int pci_dev_reset(struct pci_dev *dev, int probe)
4185{
4186 int rc;
4187
Alex Williamson77cb9852013-08-08 14:09:49 -06004188 if (!probe)
4189 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004190
4191 rc = __pci_dev_reset(dev, probe);
4192
Alex Williamson77cb9852013-08-08 14:09:49 -06004193 if (!probe)
4194 pci_dev_unlock(dev);
4195
Yu Zhao8c1c6992009-06-13 15:52:13 +08004196 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004197}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004198
Sheng Yang8dd7f802008-10-21 17:38:25 +08004199/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004200 * __pci_reset_function - reset a PCI device function
4201 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004202 *
4203 * Some devices allow an individual function to be reset without affecting
4204 * other functions in the same device. The PCI device must be responsive
4205 * to PCI config space in order to use this function.
4206 *
4207 * The device function is presumed to be unused when this function is called.
4208 * Resetting the device will make the contents of PCI configuration space
4209 * random, so any caller of this must be prepared to reinitialise the
4210 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4211 * etc.
4212 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004213 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004214 * device doesn't support resetting a single function.
4215 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004216int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004217{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004218 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004219}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004220EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004221
4222/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004223 * __pci_reset_function_locked - reset a PCI device function while holding
4224 * the @dev mutex lock.
4225 * @dev: PCI device to reset
4226 *
4227 * Some devices allow an individual function to be reset without affecting
4228 * other functions in the same device. The PCI device must be responsive
4229 * to PCI config space in order to use this function.
4230 *
4231 * The device function is presumed to be unused and the caller is holding
4232 * the device mutex lock when this function is called.
4233 * Resetting the device will make the contents of PCI configuration space
4234 * random, so any caller of this must be prepared to reinitialise the
4235 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4236 * etc.
4237 *
4238 * Returns 0 if the device function was successfully reset or negative if the
4239 * device doesn't support resetting a single function.
4240 */
4241int __pci_reset_function_locked(struct pci_dev *dev)
4242{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004243 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004244}
4245EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4246
4247/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004248 * pci_probe_reset_function - check whether the device can be safely reset
4249 * @dev: PCI device to reset
4250 *
4251 * Some devices allow an individual function to be reset without affecting
4252 * other functions in the same device. The PCI device must be responsive
4253 * to PCI config space in order to use this function.
4254 *
4255 * Returns 0 if the device function can be reset or negative if the
4256 * device doesn't support resetting a single function.
4257 */
4258int pci_probe_reset_function(struct pci_dev *dev)
4259{
4260 return pci_dev_reset(dev, 1);
4261}
4262
4263/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004264 * pci_reset_function - quiesce and reset a PCI device function
4265 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004266 *
4267 * Some devices allow an individual function to be reset without affecting
4268 * other functions in the same device. The PCI device must be responsive
4269 * to PCI config space in order to use this function.
4270 *
4271 * This function does not just reset the PCI portion of a device, but
4272 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004273 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004274 * over the reset.
4275 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004276 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004277 * device doesn't support resetting a single function.
4278 */
4279int pci_reset_function(struct pci_dev *dev)
4280{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004281 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004282
Yu Zhao8c1c6992009-06-13 15:52:13 +08004283 rc = pci_dev_reset(dev, 1);
4284 if (rc)
4285 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004286
Christoph Hellwigb014e962017-06-01 13:10:37 +02004287 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004288 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004289
Christoph Hellwigb014e962017-06-01 13:10:37 +02004290 rc = __pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004291
Alex Williamson77cb9852013-08-08 14:09:49 -06004292 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004293 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004294
Yu Zhao8c1c6992009-06-13 15:52:13 +08004295 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004296}
4297EXPORT_SYMBOL_GPL(pci_reset_function);
4298
Alex Williamson61cf16d2013-12-16 15:14:31 -07004299/**
4300 * pci_try_reset_function - quiesce and reset a PCI device function
4301 * @dev: PCI device to reset
4302 *
4303 * Same as above, except return -EAGAIN if unable to lock device.
4304 */
4305int pci_try_reset_function(struct pci_dev *dev)
4306{
4307 int rc;
4308
4309 rc = pci_dev_reset(dev, 1);
4310 if (rc)
4311 return rc;
4312
Christoph Hellwigb014e962017-06-01 13:10:37 +02004313 if (!pci_dev_trylock(dev))
4314 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004315
Christoph Hellwigb014e962017-06-01 13:10:37 +02004316 pci_dev_save_and_disable(dev);
4317 rc = __pci_dev_reset(dev, 0);
4318 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004319
4320 pci_dev_restore(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004321 return rc;
4322}
4323EXPORT_SYMBOL_GPL(pci_try_reset_function);
4324
Alex Williamsonf331a852015-01-15 18:16:04 -06004325/* Do any devices on or below this bus prevent a bus reset? */
4326static bool pci_bus_resetable(struct pci_bus *bus)
4327{
4328 struct pci_dev *dev;
4329
4330 list_for_each_entry(dev, &bus->devices, bus_list) {
4331 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4332 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4333 return false;
4334 }
4335
4336 return true;
4337}
4338
Alex Williamson090a3c52013-08-08 14:09:55 -06004339/* Lock devices from the top of the tree down */
4340static void pci_bus_lock(struct pci_bus *bus)
4341{
4342 struct pci_dev *dev;
4343
4344 list_for_each_entry(dev, &bus->devices, bus_list) {
4345 pci_dev_lock(dev);
4346 if (dev->subordinate)
4347 pci_bus_lock(dev->subordinate);
4348 }
4349}
4350
4351/* Unlock devices from the bottom of the tree up */
4352static void pci_bus_unlock(struct pci_bus *bus)
4353{
4354 struct pci_dev *dev;
4355
4356 list_for_each_entry(dev, &bus->devices, bus_list) {
4357 if (dev->subordinate)
4358 pci_bus_unlock(dev->subordinate);
4359 pci_dev_unlock(dev);
4360 }
4361}
4362
Alex Williamson61cf16d2013-12-16 15:14:31 -07004363/* Return 1 on successful lock, 0 on contention */
4364static int pci_bus_trylock(struct pci_bus *bus)
4365{
4366 struct pci_dev *dev;
4367
4368 list_for_each_entry(dev, &bus->devices, bus_list) {
4369 if (!pci_dev_trylock(dev))
4370 goto unlock;
4371 if (dev->subordinate) {
4372 if (!pci_bus_trylock(dev->subordinate)) {
4373 pci_dev_unlock(dev);
4374 goto unlock;
4375 }
4376 }
4377 }
4378 return 1;
4379
4380unlock:
4381 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4382 if (dev->subordinate)
4383 pci_bus_unlock(dev->subordinate);
4384 pci_dev_unlock(dev);
4385 }
4386 return 0;
4387}
4388
Alex Williamsonf331a852015-01-15 18:16:04 -06004389/* Do any devices on or below this slot prevent a bus reset? */
4390static bool pci_slot_resetable(struct pci_slot *slot)
4391{
4392 struct pci_dev *dev;
4393
4394 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4395 if (!dev->slot || dev->slot != slot)
4396 continue;
4397 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4398 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4399 return false;
4400 }
4401
4402 return true;
4403}
4404
Alex Williamson090a3c52013-08-08 14:09:55 -06004405/* Lock devices from the top of the tree down */
4406static void pci_slot_lock(struct pci_slot *slot)
4407{
4408 struct pci_dev *dev;
4409
4410 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4411 if (!dev->slot || dev->slot != slot)
4412 continue;
4413 pci_dev_lock(dev);
4414 if (dev->subordinate)
4415 pci_bus_lock(dev->subordinate);
4416 }
4417}
4418
4419/* Unlock devices from the bottom of the tree up */
4420static void pci_slot_unlock(struct pci_slot *slot)
4421{
4422 struct pci_dev *dev;
4423
4424 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4425 if (!dev->slot || dev->slot != slot)
4426 continue;
4427 if (dev->subordinate)
4428 pci_bus_unlock(dev->subordinate);
4429 pci_dev_unlock(dev);
4430 }
4431}
4432
Alex Williamson61cf16d2013-12-16 15:14:31 -07004433/* Return 1 on successful lock, 0 on contention */
4434static int pci_slot_trylock(struct pci_slot *slot)
4435{
4436 struct pci_dev *dev;
4437
4438 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4439 if (!dev->slot || dev->slot != slot)
4440 continue;
4441 if (!pci_dev_trylock(dev))
4442 goto unlock;
4443 if (dev->subordinate) {
4444 if (!pci_bus_trylock(dev->subordinate)) {
4445 pci_dev_unlock(dev);
4446 goto unlock;
4447 }
4448 }
4449 }
4450 return 1;
4451
4452unlock:
4453 list_for_each_entry_continue_reverse(dev,
4454 &slot->bus->devices, bus_list) {
4455 if (!dev->slot || dev->slot != slot)
4456 continue;
4457 if (dev->subordinate)
4458 pci_bus_unlock(dev->subordinate);
4459 pci_dev_unlock(dev);
4460 }
4461 return 0;
4462}
4463
Alex Williamson090a3c52013-08-08 14:09:55 -06004464/* Save and disable devices from the top of the tree down */
4465static void pci_bus_save_and_disable(struct pci_bus *bus)
4466{
4467 struct pci_dev *dev;
4468
4469 list_for_each_entry(dev, &bus->devices, bus_list) {
Christoph Hellwigb014e962017-06-01 13:10:37 +02004470 pci_dev_lock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004471 pci_dev_save_and_disable(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004472 pci_dev_unlock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004473 if (dev->subordinate)
4474 pci_bus_save_and_disable(dev->subordinate);
4475 }
4476}
4477
4478/*
4479 * Restore devices from top of the tree down - parent bridges need to be
4480 * restored before we can get to subordinate devices.
4481 */
4482static void pci_bus_restore(struct pci_bus *bus)
4483{
4484 struct pci_dev *dev;
4485
4486 list_for_each_entry(dev, &bus->devices, bus_list) {
Christoph Hellwigb014e962017-06-01 13:10:37 +02004487 pci_dev_lock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004488 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004489 pci_dev_unlock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004490 if (dev->subordinate)
4491 pci_bus_restore(dev->subordinate);
4492 }
4493}
4494
4495/* Save and disable devices from the top of the tree down */
4496static void pci_slot_save_and_disable(struct pci_slot *slot)
4497{
4498 struct pci_dev *dev;
4499
4500 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4501 if (!dev->slot || dev->slot != slot)
4502 continue;
4503 pci_dev_save_and_disable(dev);
4504 if (dev->subordinate)
4505 pci_bus_save_and_disable(dev->subordinate);
4506 }
4507}
4508
4509/*
4510 * Restore devices from top of the tree down - parent bridges need to be
4511 * restored before we can get to subordinate devices.
4512 */
4513static void pci_slot_restore(struct pci_slot *slot)
4514{
4515 struct pci_dev *dev;
4516
4517 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4518 if (!dev->slot || dev->slot != slot)
4519 continue;
4520 pci_dev_restore(dev);
4521 if (dev->subordinate)
4522 pci_bus_restore(dev->subordinate);
4523 }
4524}
4525
4526static int pci_slot_reset(struct pci_slot *slot, int probe)
4527{
4528 int rc;
4529
Alex Williamsonf331a852015-01-15 18:16:04 -06004530 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004531 return -ENOTTY;
4532
4533 if (!probe)
4534 pci_slot_lock(slot);
4535
4536 might_sleep();
4537
4538 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4539
4540 if (!probe)
4541 pci_slot_unlock(slot);
4542
4543 return rc;
4544}
4545
4546/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004547 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4548 * @slot: PCI slot to probe
4549 *
4550 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4551 */
4552int pci_probe_reset_slot(struct pci_slot *slot)
4553{
4554 return pci_slot_reset(slot, 1);
4555}
4556EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4557
4558/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004559 * pci_reset_slot - reset a PCI slot
4560 * @slot: PCI slot to reset
4561 *
4562 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4563 * independent of other slots. For instance, some slots may support slot power
4564 * control. In the case of a 1:1 bus to slot architecture, this function may
4565 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4566 * Generally a slot reset should be attempted before a bus reset. All of the
4567 * function of the slot and any subordinate buses behind the slot are reset
4568 * through this function. PCI config space of all devices in the slot and
4569 * behind the slot is saved before and restored after reset.
4570 *
4571 * Return 0 on success, non-zero on error.
4572 */
4573int pci_reset_slot(struct pci_slot *slot)
4574{
4575 int rc;
4576
4577 rc = pci_slot_reset(slot, 1);
4578 if (rc)
4579 return rc;
4580
4581 pci_slot_save_and_disable(slot);
4582
4583 rc = pci_slot_reset(slot, 0);
4584
4585 pci_slot_restore(slot);
4586
4587 return rc;
4588}
4589EXPORT_SYMBOL_GPL(pci_reset_slot);
4590
Alex Williamson61cf16d2013-12-16 15:14:31 -07004591/**
4592 * pci_try_reset_slot - Try to reset a PCI slot
4593 * @slot: PCI slot to reset
4594 *
4595 * Same as above except return -EAGAIN if the slot cannot be locked
4596 */
4597int pci_try_reset_slot(struct pci_slot *slot)
4598{
4599 int rc;
4600
4601 rc = pci_slot_reset(slot, 1);
4602 if (rc)
4603 return rc;
4604
4605 pci_slot_save_and_disable(slot);
4606
4607 if (pci_slot_trylock(slot)) {
4608 might_sleep();
4609 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4610 pci_slot_unlock(slot);
4611 } else
4612 rc = -EAGAIN;
4613
4614 pci_slot_restore(slot);
4615
4616 return rc;
4617}
4618EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4619
Alex Williamson090a3c52013-08-08 14:09:55 -06004620static int pci_bus_reset(struct pci_bus *bus, int probe)
4621{
Alex Williamsonf331a852015-01-15 18:16:04 -06004622 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004623 return -ENOTTY;
4624
4625 if (probe)
4626 return 0;
4627
4628 pci_bus_lock(bus);
4629
4630 might_sleep();
4631
4632 pci_reset_bridge_secondary_bus(bus->self);
4633
4634 pci_bus_unlock(bus);
4635
4636 return 0;
4637}
4638
4639/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004640 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4641 * @bus: PCI bus to probe
4642 *
4643 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4644 */
4645int pci_probe_reset_bus(struct pci_bus *bus)
4646{
4647 return pci_bus_reset(bus, 1);
4648}
4649EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4650
4651/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004652 * pci_reset_bus - reset a PCI bus
4653 * @bus: top level PCI bus to reset
4654 *
4655 * Do a bus reset on the given bus and any subordinate buses, saving
4656 * and restoring state of all devices.
4657 *
4658 * Return 0 on success, non-zero on error.
4659 */
4660int pci_reset_bus(struct pci_bus *bus)
4661{
4662 int rc;
4663
4664 rc = pci_bus_reset(bus, 1);
4665 if (rc)
4666 return rc;
4667
4668 pci_bus_save_and_disable(bus);
4669
4670 rc = pci_bus_reset(bus, 0);
4671
4672 pci_bus_restore(bus);
4673
4674 return rc;
4675}
4676EXPORT_SYMBOL_GPL(pci_reset_bus);
4677
Sheng Yang8dd7f802008-10-21 17:38:25 +08004678/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004679 * pci_try_reset_bus - Try to reset a PCI bus
4680 * @bus: top level PCI bus to reset
4681 *
4682 * Same as above except return -EAGAIN if the bus cannot be locked
4683 */
4684int pci_try_reset_bus(struct pci_bus *bus)
4685{
4686 int rc;
4687
4688 rc = pci_bus_reset(bus, 1);
4689 if (rc)
4690 return rc;
4691
4692 pci_bus_save_and_disable(bus);
4693
4694 if (pci_bus_trylock(bus)) {
4695 might_sleep();
4696 pci_reset_bridge_secondary_bus(bus->self);
4697 pci_bus_unlock(bus);
4698 } else
4699 rc = -EAGAIN;
4700
4701 pci_bus_restore(bus);
4702
4703 return rc;
4704}
4705EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4706
4707/**
Peter Orubad556ad42007-05-15 13:59:13 +02004708 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4709 * @dev: PCI device to query
4710 *
4711 * Returns mmrbc: maximum designed memory read count in bytes
4712 * or appropriate error value.
4713 */
4714int pcix_get_max_mmrbc(struct pci_dev *dev)
4715{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004716 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004717 u32 stat;
4718
4719 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4720 if (!cap)
4721 return -EINVAL;
4722
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004723 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004724 return -EINVAL;
4725
Dean Nelson25daeb52010-03-09 22:26:40 -05004726 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004727}
4728EXPORT_SYMBOL(pcix_get_max_mmrbc);
4729
4730/**
4731 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4732 * @dev: PCI device to query
4733 *
4734 * Returns mmrbc: maximum memory read count in bytes
4735 * or appropriate error value.
4736 */
4737int pcix_get_mmrbc(struct pci_dev *dev)
4738{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004739 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004740 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004741
4742 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4743 if (!cap)
4744 return -EINVAL;
4745
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004746 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4747 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004748
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004749 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004750}
4751EXPORT_SYMBOL(pcix_get_mmrbc);
4752
4753/**
4754 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4755 * @dev: PCI device to query
4756 * @mmrbc: maximum memory read count in bytes
4757 * valid values are 512, 1024, 2048, 4096
4758 *
4759 * If possible sets maximum memory read byte count, some bridges have erratas
4760 * that prevent this.
4761 */
4762int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4763{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004764 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004765 u32 stat, v, o;
4766 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004767
vignesh babu229f5af2007-08-13 18:23:14 +05304768 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004769 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004770
4771 v = ffs(mmrbc) - 10;
4772
4773 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4774 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004775 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004776
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004777 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4778 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004779
4780 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4781 return -E2BIG;
4782
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004783 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4784 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004785
4786 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4787 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004788 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004789 return -EIO;
4790
4791 cmd &= ~PCI_X_CMD_MAX_READ;
4792 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004793 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4794 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004795 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004796 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004797}
4798EXPORT_SYMBOL(pcix_set_mmrbc);
4799
4800/**
4801 * pcie_get_readrq - get PCI Express read request size
4802 * @dev: PCI device to query
4803 *
4804 * Returns maximum memory read request in bytes
4805 * or appropriate error value.
4806 */
4807int pcie_get_readrq(struct pci_dev *dev)
4808{
Peter Orubad556ad42007-05-15 13:59:13 +02004809 u16 ctl;
4810
Jiang Liu59875ae2012-07-24 17:20:06 +08004811 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004812
Jiang Liu59875ae2012-07-24 17:20:06 +08004813 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004814}
4815EXPORT_SYMBOL(pcie_get_readrq);
4816
4817/**
4818 * pcie_set_readrq - set PCI Express maximum memory read request
4819 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07004820 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004821 * valid values are 128, 256, 512, 1024, 2048, 4096
4822 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004823 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004824 */
4825int pcie_set_readrq(struct pci_dev *dev, int rq)
4826{
Jiang Liu59875ae2012-07-24 17:20:06 +08004827 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004828
vignesh babu229f5af2007-08-13 18:23:14 +05304829 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004830 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004831
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004832 /*
4833 * If using the "performance" PCIe config, we clamp the
4834 * read rq size to the max packet size to prevent the
4835 * host bridge generating requests larger than we can
4836 * cope with
4837 */
4838 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4839 int mps = pcie_get_mps(dev);
4840
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004841 if (mps < rq)
4842 rq = mps;
4843 }
4844
4845 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004846
Jiang Liu59875ae2012-07-24 17:20:06 +08004847 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4848 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004849}
4850EXPORT_SYMBOL(pcie_set_readrq);
4851
4852/**
Jon Masonb03e7492011-07-20 15:20:54 -05004853 * pcie_get_mps - get PCI Express maximum payload size
4854 * @dev: PCI device to query
4855 *
4856 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004857 */
4858int pcie_get_mps(struct pci_dev *dev)
4859{
Jon Masonb03e7492011-07-20 15:20:54 -05004860 u16 ctl;
4861
Jiang Liu59875ae2012-07-24 17:20:06 +08004862 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004863
Jiang Liu59875ae2012-07-24 17:20:06 +08004864 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004865}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004866EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004867
4868/**
4869 * pcie_set_mps - set PCI Express maximum payload size
4870 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004871 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004872 * valid values are 128, 256, 512, 1024, 2048, 4096
4873 *
4874 * If possible sets maximum payload size
4875 */
4876int pcie_set_mps(struct pci_dev *dev, int mps)
4877{
Jiang Liu59875ae2012-07-24 17:20:06 +08004878 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004879
4880 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004881 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004882
4883 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004884 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004885 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004886 v <<= 5;
4887
Jiang Liu59875ae2012-07-24 17:20:06 +08004888 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4889 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004890}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004891EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004892
4893/**
Jacob Keller81377c82013-07-31 06:53:26 +00004894 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4895 * @dev: PCI device to query
4896 * @speed: storage for minimum speed
4897 * @width: storage for minimum width
4898 *
4899 * This function will walk up the PCI device chain and determine the minimum
4900 * link width and speed of the device.
4901 */
4902int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4903 enum pcie_link_width *width)
4904{
4905 int ret;
4906
4907 *speed = PCI_SPEED_UNKNOWN;
4908 *width = PCIE_LNK_WIDTH_UNKNOWN;
4909
4910 while (dev) {
4911 u16 lnksta;
4912 enum pci_bus_speed next_speed;
4913 enum pcie_link_width next_width;
4914
4915 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4916 if (ret)
4917 return ret;
4918
4919 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4920 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4921 PCI_EXP_LNKSTA_NLW_SHIFT;
4922
4923 if (next_speed < *speed)
4924 *speed = next_speed;
4925
4926 if (next_width < *width)
4927 *width = next_width;
4928
4929 dev = dev->bus->self;
4930 }
4931
4932 return 0;
4933}
4934EXPORT_SYMBOL(pcie_get_minimum_link);
4935
4936/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004937 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004938 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004939 * @flags: resource type mask to be selected
4940 *
4941 * This helper routine makes bar mask from the type of resource.
4942 */
4943int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4944{
4945 int i, bars = 0;
4946 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4947 if (pci_resource_flags(dev, i) & flags)
4948 bars |= (1 << i);
4949 return bars;
4950}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004951EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004952
Mike Travis95a8b6e2010-02-02 14:38:13 -08004953/* Some architectures require additional programming to enable VGA */
4954static arch_set_vga_state_t arch_set_vga_state;
4955
4956void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4957{
4958 arch_set_vga_state = func; /* NULL disables */
4959}
4960
4961static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004962 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004963{
4964 if (arch_set_vga_state)
4965 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004966 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004967 return 0;
4968}
4969
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004970/**
4971 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004972 * @dev: the PCI device
4973 * @decode: true = enable decoding, false = disable decoding
4974 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004975 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004976 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004977 */
4978int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004979 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004980{
4981 struct pci_bus *bus;
4982 struct pci_dev *bridge;
4983 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004984 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004985
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004986 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004987
Mike Travis95a8b6e2010-02-02 14:38:13 -08004988 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004989 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004990 if (rc)
4991 return rc;
4992
Dave Airlie3448a192010-06-01 15:32:24 +10004993 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4994 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4995 if (decode == true)
4996 cmd |= command_bits;
4997 else
4998 cmd &= ~command_bits;
4999 pci_write_config_word(dev, PCI_COMMAND, cmd);
5000 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005001
Dave Airlie3448a192010-06-01 15:32:24 +10005002 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005003 return 0;
5004
5005 bus = dev->bus;
5006 while (bus) {
5007 bridge = bus->self;
5008 if (bridge) {
5009 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5010 &cmd);
5011 if (decode == true)
5012 cmd |= PCI_BRIDGE_CTL_VGA;
5013 else
5014 cmd &= ~PCI_BRIDGE_CTL_VGA;
5015 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5016 cmd);
5017 }
5018 bus = bus->parent;
5019 }
5020 return 0;
5021}
5022
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005023/**
5024 * pci_add_dma_alias - Add a DMA devfn alias for a device
5025 * @dev: the PCI device for which alias is added
5026 * @devfn: alias slot and function
5027 *
5028 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5029 * It should be called early, preferably as PCI fixup header quirk.
5030 */
5031void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5032{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005033 if (!dev->dma_alias_mask)
5034 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5035 sizeof(long), GFP_KERNEL);
5036 if (!dev->dma_alias_mask) {
5037 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5038 return;
5039 }
5040
5041 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005042 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5043 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005044}
5045
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005046bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5047{
5048 return (dev1->dma_alias_mask &&
5049 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5050 (dev2->dma_alias_mask &&
5051 test_bit(dev1->devfn, dev2->dma_alias_mask));
5052}
5053
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005054bool pci_device_is_present(struct pci_dev *pdev)
5055{
5056 u32 v;
5057
Keith Buschfe2bd752017-03-29 22:49:17 -05005058 if (pci_dev_is_disconnected(pdev))
5059 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005060 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5061}
5062EXPORT_SYMBOL_GPL(pci_device_is_present);
5063
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005064void pci_ignore_hotplug(struct pci_dev *dev)
5065{
5066 struct pci_dev *bridge = dev->bus->self;
5067
5068 dev->ignore_hotplug = 1;
5069 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5070 if (bridge)
5071 bridge->ignore_hotplug = 1;
5072}
5073EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5074
Yongji Xie0a701aa2017-04-10 19:58:12 +08005075resource_size_t __weak pcibios_default_alignment(void)
5076{
5077 return 0;
5078}
5079
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005080#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5081static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005082static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005083
5084/**
5085 * pci_specified_resource_alignment - get resource alignment specified by user.
5086 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08005087 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005088 *
5089 * RETURNS: Resource alignment if it is specified.
5090 * Zero if it is not specified.
5091 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005092static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5093 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005094{
5095 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005096 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005097 resource_size_t align = pcibios_default_alignment();
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005098 char *p;
5099
5100 spin_lock(&resource_alignment_lock);
5101 p = resource_alignment_param;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005102 if (!*p && !align)
Yongji Xief0b99f72016-09-13 17:00:31 +08005103 goto out;
5104 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08005105 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08005106 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5107 goto out;
5108 }
5109
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005110 while (*p) {
5111 count = 0;
5112 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5113 p[count] == '@') {
5114 p += count + 1;
5115 } else {
5116 align_order = -1;
5117 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005118 if (strncmp(p, "pci:", 4) == 0) {
5119 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5120 p += 4;
5121 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5122 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5123 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5124 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5125 p);
5126 break;
5127 }
5128 subsystem_vendor = subsystem_device = 0;
5129 }
5130 p += count;
5131 if ((!vendor || (vendor == dev->vendor)) &&
5132 (!device || (device == dev->device)) &&
5133 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5134 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005135 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005136 if (align_order == -1)
5137 align = PAGE_SIZE;
5138 else
5139 align = 1 << align_order;
5140 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005141 break;
5142 }
5143 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005144 else {
5145 if (sscanf(p, "%x:%x:%x.%x%n",
5146 &seg, &bus, &slot, &func, &count) != 4) {
5147 seg = 0;
5148 if (sscanf(p, "%x:%x.%x%n",
5149 &bus, &slot, &func, &count) != 3) {
5150 /* Invalid format */
5151 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5152 p);
5153 break;
5154 }
5155 }
5156 p += count;
5157 if (seg == pci_domain_nr(dev->bus) &&
5158 bus == dev->bus->number &&
5159 slot == PCI_SLOT(dev->devfn) &&
5160 func == PCI_FUNC(dev->devfn)) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005161 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005162 if (align_order == -1)
5163 align = PAGE_SIZE;
5164 else
5165 align = 1 << align_order;
5166 /* Found */
5167 break;
5168 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005169 }
5170 if (*p != ';' && *p != ',') {
5171 /* End of param or invalid format */
5172 break;
5173 }
5174 p++;
5175 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005176out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005177 spin_unlock(&resource_alignment_lock);
5178 return align;
5179}
5180
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005181static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08005182 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005183{
5184 struct resource *r = &dev->resource[bar];
5185 resource_size_t size;
5186
5187 if (!(r->flags & IORESOURCE_MEM))
5188 return;
5189
5190 if (r->flags & IORESOURCE_PCI_FIXED) {
5191 dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
5192 bar, r, (unsigned long long)align);
5193 return;
5194 }
5195
5196 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005197 if (size >= align)
5198 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005199
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005200 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08005201 * Increase the alignment of the resource. There are two ways we
5202 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005203 *
Yongji Xiee3adec72017-04-10 19:58:14 +08005204 * 1) Increase the size of the resource. BARs are aligned on their
5205 * size, so when we reallocate space for this resource, we'll
5206 * allocate it with the larger alignment. This also prevents
5207 * assignment of any other BARs inside the alignment region, so
5208 * if we're requesting page alignment, this means no other BARs
5209 * will share the page.
5210 *
5211 * The disadvantage is that this makes the resource larger than
5212 * the hardware BAR, which may break drivers that compute things
5213 * based on the resource size, e.g., to find registers at a
5214 * fixed offset before the end of the BAR.
5215 *
5216 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5217 * set r->start to the desired alignment. By itself this
5218 * doesn't prevent other BARs being put inside the alignment
5219 * region, but if we realign *every* resource of every device in
5220 * the system, none of them will share an alignment region.
5221 *
5222 * When the user has requested alignment for only some devices via
5223 * the "pci=resource_alignment" argument, "resize" is true and we
5224 * use the first method. Otherwise we assume we're aligning all
5225 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005226 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005227
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005228 dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
5229 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005230
Yongji Xiee3adec72017-04-10 19:58:14 +08005231 if (resize) {
5232 r->start = 0;
5233 r->end = align - 1;
5234 } else {
5235 r->flags &= ~IORESOURCE_SIZEALIGN;
5236 r->flags |= IORESOURCE_STARTALIGN;
5237 r->start = align;
5238 r->end = r->start + size - 1;
5239 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005240 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005241}
5242
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005243/*
5244 * This function disables memory decoding and releases memory resources
5245 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5246 * It also rounds up size to specified alignment.
5247 * Later on, the kernel will assign page-aligned memory resource back
5248 * to the device.
5249 */
5250void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5251{
5252 int i;
5253 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005254 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005255 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08005256 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005257
Yongji Xie62d9a782016-09-13 17:00:32 +08005258 /*
5259 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5260 * 3.4.1.11. Their resources are allocated from the space
5261 * described by the VF BARx register in the PF's SR-IOV capability.
5262 * We can't influence their alignment here.
5263 */
5264 if (dev->is_virtfn)
5265 return;
5266
Yinghai Lu10c463a2012-03-18 22:46:26 -07005267 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08005268 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07005269 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005270 return;
5271
5272 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5273 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5274 dev_warn(&dev->dev,
5275 "Can't reassign resources to host bridge.\n");
5276 return;
5277 }
5278
5279 dev_info(&dev->dev,
5280 "Disabling memory decoding and releasing memory resources.\n");
5281 pci_read_config_word(dev, PCI_COMMAND, &command);
5282 command &= ~PCI_COMMAND_MEMORY;
5283 pci_write_config_word(dev, PCI_COMMAND, command);
5284
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005285 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08005286 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08005287
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005288 /*
5289 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005290 * to enable the kernel to reassign new resource
5291 * window later on.
5292 */
5293 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5294 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5295 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5296 r = &dev->resource[i];
5297 if (!(r->flags & IORESOURCE_MEM))
5298 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005299 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005300 r->end = resource_size(r) - 1;
5301 r->start = 0;
5302 }
5303 pci_disable_bridge_window(dev);
5304 }
5305}
5306
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005307static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005308{
5309 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5310 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5311 spin_lock(&resource_alignment_lock);
5312 strncpy(resource_alignment_param, buf, count);
5313 resource_alignment_param[count] = '\0';
5314 spin_unlock(&resource_alignment_lock);
5315 return count;
5316}
5317
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005318static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005319{
5320 size_t count;
5321 spin_lock(&resource_alignment_lock);
5322 count = snprintf(buf, size, "%s", resource_alignment_param);
5323 spin_unlock(&resource_alignment_lock);
5324 return count;
5325}
5326
5327static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5328{
5329 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5330}
5331
5332static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5333 const char *buf, size_t count)
5334{
5335 return pci_set_resource_alignment_param(buf, count);
5336}
5337
Ben Dooks21751a92016-06-09 11:42:13 +01005338static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005339 pci_resource_alignment_store);
5340
5341static int __init pci_resource_alignment_sysfs_init(void)
5342{
5343 return bus_create_file(&pci_bus_type,
5344 &bus_attr_resource_alignment);
5345}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005346late_initcall(pci_resource_alignment_sysfs_init);
5347
Bill Pemberton15856ad2012-11-21 15:35:00 -05005348static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005349{
5350#ifdef CONFIG_PCI_DOMAINS
5351 pci_domains_supported = 0;
5352#endif
5353}
5354
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005355#ifdef CONFIG_PCI_DOMAINS
5356static atomic_t __domain_nr = ATOMIC_INIT(-1);
5357
5358int pci_get_new_domain_nr(void)
5359{
5360 return atomic_inc_return(&__domain_nr);
5361}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005362
5363#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005364static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005365{
5366 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005367 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005368
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005369 if (parent)
5370 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005371 /*
5372 * Check DT domain and use_dt_domains values.
5373 *
5374 * If DT domain property is valid (domain >= 0) and
5375 * use_dt_domains != 0, the DT assignment is valid since this means
5376 * we have not previously allocated a domain number by using
5377 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5378 * 1, to indicate that we have just assigned a domain number from
5379 * DT.
5380 *
5381 * If DT domain property value is not valid (ie domain < 0), and we
5382 * have not previously assigned a domain number from DT
5383 * (use_dt_domains != 1) we should assign a domain number by
5384 * using the:
5385 *
5386 * pci_get_new_domain_nr()
5387 *
5388 * API and update the use_dt_domains value to keep track of method we
5389 * are using to assign domain numbers (use_dt_domains = 0).
5390 *
5391 * All other combinations imply we have a platform that is trying
5392 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5393 * which is a recipe for domain mishandling and it is prevented by
5394 * invalidating the domain value (domain = -1) and printing a
5395 * corresponding error.
5396 */
5397 if (domain >= 0 && use_dt_domains) {
5398 use_dt_domains = 1;
5399 } else if (domain < 0 && use_dt_domains != 1) {
5400 use_dt_domains = 0;
5401 domain = pci_get_new_domain_nr();
5402 } else {
5403 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5404 parent->of_node->full_name);
5405 domain = -1;
5406 }
5407
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005408 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005409}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005410
5411int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5412{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005413 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5414 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005415}
5416#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005417#endif
5418
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005419/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005420 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005421 *
5422 * Returns 1 if we can access PCI extended config space (offsets
5423 * greater than 0xff). This is the default implementation. Architecture
5424 * implementations can override this.
5425 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005426int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005427{
5428 return 1;
5429}
5430
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005431void __weak pci_fixup_cardbus(struct pci_bus *bus)
5432{
5433}
5434EXPORT_SYMBOL(pci_fixup_cardbus);
5435
Al Viroad04d312008-11-22 17:37:14 +00005436static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005437{
5438 while (str) {
5439 char *k = strchr(str, ',');
5440 if (k)
5441 *k++ = 0;
5442 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005443 if (!strcmp(str, "nomsi")) {
5444 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005445 } else if (!strcmp(str, "noaer")) {
5446 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005447 } else if (!strncmp(str, "realloc=", 8)) {
5448 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005449 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005450 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005451 } else if (!strcmp(str, "nodomains")) {
5452 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005453 } else if (!strncmp(str, "noari", 5)) {
5454 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005455 } else if (!strncmp(str, "cbiosize=", 9)) {
5456 pci_cardbus_io_size = memparse(str + 9, &str);
5457 } else if (!strncmp(str, "cbmemsize=", 10)) {
5458 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005459 } else if (!strncmp(str, "resource_alignment=", 19)) {
5460 pci_set_resource_alignment_param(str + 19,
5461 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005462 } else if (!strncmp(str, "ecrc=", 5)) {
5463 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005464 } else if (!strncmp(str, "hpiosize=", 9)) {
5465 pci_hotplug_io_size = memparse(str + 9, &str);
5466 } else if (!strncmp(str, "hpmemsize=", 10)) {
5467 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005468 } else if (!strncmp(str, "hpbussize=", 10)) {
5469 pci_hotplug_bus_size =
5470 simple_strtoul(str + 10, &str, 0);
5471 if (pci_hotplug_bus_size > 0xff)
5472 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005473 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5474 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005475 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5476 pcie_bus_config = PCIE_BUS_SAFE;
5477 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5478 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005479 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5480 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005481 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5482 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005483 } else {
5484 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5485 str);
5486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005487 }
5488 str = k;
5489 }
Andi Kleen0637a702006-09-26 10:52:41 +02005490 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491}
Andi Kleen0637a702006-09-26 10:52:41 +02005492early_param("pci", pci_setup);