blob: 5d63acb09813b8d2e93840adfe95333f913cc485 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Chris Leechc13c8262006-05-23 17:18:44 -070014 * The full GNU General Public License is included in this distribution in the
15 * file called COPYING.
16 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000017#ifndef LINUX_DMAENGINE_H
18#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070019
Chris Leechc13c8262006-05-23 17:18:44 -070020#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -070021#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070022#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050023#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053024#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100025#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053026#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100027#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000028
Chris Leechc13c8262006-05-23 17:18:44 -070029/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070030 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070031 *
32 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
33 */
34typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070035#define DMA_MIN_COOKIE 1
Chris Leechc13c8262006-05-23 17:18:44 -070036
Dan Carpenter71ea1482013-08-10 10:46:50 +030037static inline int dma_submit_error(dma_cookie_t cookie)
38{
39 return cookie < 0 ? cookie : 0;
40}
Chris Leechc13c8262006-05-23 17:18:44 -070041
42/**
43 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053044 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070045 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070046 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070047 * @DMA_ERROR: transaction failed
48 */
49enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053050 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070051 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070052 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070053 DMA_ERROR,
54};
55
56/**
Dan Williams7405f742007-01-02 11:10:43 -070057 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070058 *
59 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
60 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070061 */
62enum dma_transaction_type {
63 DMA_MEMCPY,
64 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070065 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070066 DMA_XOR_VAL,
67 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070068 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000069 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070070 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070071 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070072 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000073 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053074 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070075/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053076 DMA_TX_TYPE_END,
77};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070078
Vinod Koul49920bc2011-10-13 15:15:27 +053079/**
80 * enum dma_transfer_direction - dma transfer mode and direction indicator
81 * @DMA_MEM_TO_MEM: Async/Memcpy mode
82 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
83 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
84 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
85 */
86enum dma_transfer_direction {
87 DMA_MEM_TO_MEM,
88 DMA_MEM_TO_DEV,
89 DMA_DEV_TO_MEM,
90 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080091 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053092};
Dan Williams7405f742007-01-02 11:10:43 -070093
94/**
Jassi Brarb14dab72011-10-13 12:33:30 +053095 * Interleaved Transfer Request
96 * ----------------------------
97 * A chunk is collection of contiguous bytes to be transfered.
98 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
99 * ICGs may or maynot change between chunks.
100 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
101 * that when repeated an integral number of times, specifies the transfer.
102 * A transfer template is specification of a Frame, the number of times
103 * it is to be repeated and other per-transfer attributes.
104 *
105 * Practically, a client driver would have ready a template for each
106 * type of transfer it is going to need during its lifetime and
107 * set only 'src_start' and 'dst_start' before submitting the requests.
108 *
109 *
110 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
111 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
112 *
113 * == Chunk size
114 * ... ICG
115 */
116
117/**
118 * struct data_chunk - Element of scatter-gather list that makes a frame.
119 * @size: Number of bytes to read from source.
120 * size_dst := fn(op, size_src), so doesn't mean much for destination.
121 * @icg: Number of bytes to jump after last src/dst address of this
122 * chunk and before first src/dst address for next chunk.
123 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
124 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
Maxime Riparde1031dc2015-05-07 17:38:07 +0200125 * @dst_icg: Number of bytes to jump after last dst address of this
126 * chunk and before the first dst address for next chunk.
127 * Ignored if dst_inc is true and dst_sgl is false.
128 * @src_icg: Number of bytes to jump after last src address of this
129 * chunk and before the first src address for next chunk.
130 * Ignored if src_inc is true and src_sgl is false.
Jassi Brarb14dab72011-10-13 12:33:30 +0530131 */
132struct data_chunk {
133 size_t size;
134 size_t icg;
Maxime Riparde1031dc2015-05-07 17:38:07 +0200135 size_t dst_icg;
136 size_t src_icg;
Jassi Brarb14dab72011-10-13 12:33:30 +0530137};
138
139/**
140 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
141 * and attributes.
142 * @src_start: Bus address of source for the first chunk.
143 * @dst_start: Bus address of destination for the first chunk.
144 * @dir: Specifies the type of Source and Destination.
145 * @src_inc: If the source address increments after reading from it.
146 * @dst_inc: If the destination address increments after writing to it.
147 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
148 * Otherwise, source is read contiguously (icg ignored).
149 * Ignored if src_inc is false.
150 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
151 * Otherwise, destination is filled contiguously (icg ignored).
152 * Ignored if dst_inc is false.
153 * @numf: Number of frames in this template.
154 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
155 * @sgl: Array of {chunk,icg} pairs that make up a frame.
156 */
157struct dma_interleaved_template {
158 dma_addr_t src_start;
159 dma_addr_t dst_start;
160 enum dma_transfer_direction dir;
161 bool src_inc;
162 bool dst_inc;
163 bool src_sgl;
164 bool dst_sgl;
165 size_t numf;
166 size_t frame_size;
167 struct data_chunk sgl[0];
168};
169
170/**
Dan Williams636bdea2008-04-17 20:17:26 -0700171 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700172 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700173 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700174 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100175 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700176 * acknowledges receipt, i.e. has has a chance to establish any dependency
177 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700178 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
179 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
180 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
181 * sources that were the result of a previous operation, in the case of a PQ
182 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700183 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
184 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700185 */
Dan Williams636bdea2008-04-17 20:17:26 -0700186enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700187 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700188 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200189 DMA_PREP_PQ_DISABLE_P = (1 << 2),
190 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
191 DMA_PREP_CONTINUE = (1 << 4),
192 DMA_PREP_FENCE = (1 << 5),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700193};
194
195/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700196 * enum sum_check_bits - bit position of pq_check_flags
197 */
198enum sum_check_bits {
199 SUM_CHECK_P = 0,
200 SUM_CHECK_Q = 1,
201};
202
203/**
204 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
205 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
206 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
207 */
208enum sum_check_flags {
209 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
210 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
211};
212
213
214/**
Dan Williams7405f742007-01-02 11:10:43 -0700215 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
216 * See linux/cpumask.h
217 */
218typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
219
220/**
Chris Leechc13c8262006-05-23 17:18:44 -0700221 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700222 * @memcpy_count: transaction counter
223 * @bytes_transferred: byte counter
224 */
225
226struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700227 /* stats */
228 unsigned long memcpy_count;
229 unsigned long bytes_transferred;
230};
231
232/**
233 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700234 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700235 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000236 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700237 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700238 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700239 * @device_node: used to add this to the device chan list
240 * @local: per-cpu pointer to a struct dma_chan_percpu
Vinod Koul868d2ee2013-12-18 21:39:39 +0530241 * @client_count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700242 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800243 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700244 */
245struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700246 struct dma_device *device;
247 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000248 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700249
250 /* sysfs */
251 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700252 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700253
Chris Leechc13c8262006-05-23 17:18:44 -0700254 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900255 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700256 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700257 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800258 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700259};
260
Dan Williams41d5e592009-01-06 11:38:21 -0700261/**
262 * struct dma_chan_dev - relate sysfs device node to backing channel device
Vinod Koul868d2ee2013-12-18 21:39:39 +0530263 * @chan: driver channel device
264 * @device: sysfs device
265 * @dev_id: parent dma_device dev_id
266 * @idr_ref: reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700267 */
268struct dma_chan_dev {
269 struct dma_chan *chan;
270 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700271 int dev_id;
272 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700273};
274
Linus Walleijc156d0a2010-08-04 13:37:33 +0200275/**
Alexander Popovba730342014-05-15 18:15:31 +0400276 * enum dma_slave_buswidth - defines bus width of the DMA slave
Linus Walleijc156d0a2010-08-04 13:37:33 +0200277 * device, source or target buses
278 */
279enum dma_slave_buswidth {
280 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
281 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
282 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
Peter Ujfalusi93c6ee92014-07-03 07:51:52 +0300283 DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200284 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
285 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
Laurent Pinchart534a7292014-08-06 10:52:41 +0200286 DMA_SLAVE_BUSWIDTH_16_BYTES = 16,
287 DMA_SLAVE_BUSWIDTH_32_BYTES = 32,
288 DMA_SLAVE_BUSWIDTH_64_BYTES = 64,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200289};
290
291/**
292 * struct dma_slave_config - dma slave channel runtime config
293 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400294 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
Laurent Pinchartd9ff9582014-08-20 19:20:53 +0200295 * legal values. DEPRECATED, drivers should use the direction argument
296 * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
297 * the dir field in the dma_interleaved_template structure.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200298 * @src_addr: this is the physical address where DMA slave data
299 * should be read (RX), if the source is memory this argument is
300 * ignored.
301 * @dst_addr: this is the physical address where DMA slave data
302 * should be written (TX), if the source is memory this argument
303 * is ignored.
304 * @src_addr_width: this is the width in bytes of the source (RX)
305 * register where DMA data shall be read. If the source
306 * is memory this may be ignored depending on architecture.
307 * Legal values: 1, 2, 4, 8.
308 * @dst_addr_width: same as src_addr_width but for destination
309 * target (TX) mutatis mutandis.
310 * @src_maxburst: the maximum number of words (note: words, as in
311 * units of the src_addr_width member, not bytes) that can be sent
312 * in one burst to the device. Typically something like half the
313 * FIFO depth on I/O peripherals so you don't overflow it. This
314 * may or may not be applicable on memory sources.
315 * @dst_maxburst: same as src_maxburst but for destination target
316 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530317 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
318 * with 'true' if peripheral should be flow controller. Direction will be
319 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530320 * @slave_id: Slave requester id. Only valid for slave channels. The dma
321 * slave peripheral will have unique id as dma requester which need to be
322 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200323 *
324 * This struct is passed in as configuration data to a DMA engine
325 * in order to set up a certain channel for DMA transport at runtime.
326 * The DMA device/engine has to provide support for an additional
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100327 * callback in the dma_device structure, device_config and this struct
328 * will then be passed in as an argument to the function.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200329 *
Lars-Peter Clausen7cbccb52014-02-16 14:21:22 +0100330 * The rationale for adding configuration information to this struct is as
331 * follows: if it is likely that more than one DMA slave controllers in
332 * the world will support the configuration option, then make it generic.
333 * If not: if it is fixed so that it be sent in static from the platform
334 * data, then prefer to do that.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200335 */
336struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530337 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200338 dma_addr_t src_addr;
339 dma_addr_t dst_addr;
340 enum dma_slave_buswidth src_addr_width;
341 enum dma_slave_buswidth dst_addr_width;
342 u32 src_maxburst;
343 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530344 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530345 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200346};
347
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100348/**
349 * enum dma_residue_granularity - Granularity of the reported transfer residue
350 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
351 * DMA channel is only able to tell whether a descriptor has been completed or
352 * not, which means residue reporting is not supported by this channel. The
353 * residue field of the dma_tx_state field will always be 0.
354 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
355 * completed segment of the transfer (For cyclic transfers this is after each
356 * period). This is typically implemented by having the hardware generate an
357 * interrupt after each transferred segment and then the drivers updates the
358 * outstanding residue by the size of the segment. Another possibility is if
359 * the hardware supports scatter-gather and the segment descriptor has a field
360 * which gets set after the segment has been completed. The driver then counts
361 * the number of segments without the flag set to compute the residue.
362 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
363 * burst. This is typically only supported if the hardware has a progress
364 * register of some sort (E.g. a register with the current read/write address
365 * or a register with the amount of bursts/beats/bytes that have been
366 * transferred or still need to be transferred).
367 */
368enum dma_residue_granularity {
369 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
370 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
371 DMA_RESIDUE_GRANULARITY_BURST = 2,
372};
373
Vinod Koul221a27c72013-07-08 14:15:25 +0530374/* struct dma_slave_caps - expose capabilities of a slave channel only
375 *
376 * @src_addr_widths: bit mask of src addr widths the channel supports
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100377 * @dst_addr_widths: bit mask of dstn addr widths the channel supports
Vinod Koul221a27c72013-07-08 14:15:25 +0530378 * @directions: bit mask of slave direction the channel supported
379 * since the enum dma_transfer_direction is not defined as bits for each
380 * type of direction, the dma controller should fill (1 << <TYPE>) and same
381 * should be checked by controller as well
382 * @cmd_pause: true, if pause and thereby resume is supported
383 * @cmd_terminate: true, if terminate cmd is supported
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100384 * @residue_granularity: granularity of the reported transfer residue
Vinod Koul221a27c72013-07-08 14:15:25 +0530385 */
386struct dma_slave_caps {
387 u32 src_addr_widths;
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100388 u32 dst_addr_widths;
Vinod Koul221a27c72013-07-08 14:15:25 +0530389 u32 directions;
390 bool cmd_pause;
391 bool cmd_terminate;
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100392 enum dma_residue_granularity residue_granularity;
Vinod Koul221a27c72013-07-08 14:15:25 +0530393};
394
Dan Williams41d5e592009-01-06 11:38:21 -0700395static inline const char *dma_chan_name(struct dma_chan *chan)
396{
397 return dev_name(&chan->dev->device);
398}
Dan Williamsd379b012007-07-09 11:56:42 -0700399
Chris Leechc13c8262006-05-23 17:18:44 -0700400void dma_chan_cleanup(struct kref *kref);
401
Chris Leechc13c8262006-05-23 17:18:44 -0700402/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700403 * typedef dma_filter_fn - callback filter for dma_request_channel
404 * @chan: channel to be reviewed
405 * @filter_param: opaque parameter passed through dma_request_channel
406 *
407 * When this optional parameter is specified in a call to dma_request_channel a
408 * suitable channel is passed to this routine for further dispositioning before
409 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700410 * satisfies the given capability mask. It returns 'true' to indicate that the
411 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700412 */
Dan Williams7dd60252009-01-06 11:38:19 -0700413typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700414
Dan Williams7405f742007-01-02 11:10:43 -0700415typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200416
417struct dmaengine_unmap_data {
Xuelin Shic1f43dd2014-05-21 14:02:37 -0700418 u8 map_cnt;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200419 u8 to_cnt;
420 u8 from_cnt;
421 u8 bidi_cnt;
422 struct device *dev;
423 struct kref kref;
424 size_t len;
425 dma_addr_t addr[0];
426};
427
Dan Williams7405f742007-01-02 11:10:43 -0700428/**
429 * struct dma_async_tx_descriptor - async transaction descriptor
430 * ---dma generic offload fields---
431 * @cookie: tracking cookie for this transaction, set to -EBUSY if
432 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700433 * @flags: flags to augment operation preparation, control completion, and
434 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700435 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700436 * @chan: target channel for this operation
Vinod Koulaba96ba2014-12-05 20:49:07 +0530437 * @tx_submit: accept the descriptor, assign ordered cookie and mark the
438 * descriptor pending. To be pushed on .issue_pending() call
Dan Williams7405f742007-01-02 11:10:43 -0700439 * @callback: routine to call after this operation is complete
440 * @callback_param: general parameter to pass to the callback routine
441 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700442 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700443 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700444 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700445 */
446struct dma_async_tx_descriptor {
447 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700448 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700449 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700450 struct dma_chan *chan;
451 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700452 dma_async_tx_callback callback;
453 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200454 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700455#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700456 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700457 struct dma_async_tx_descriptor *parent;
458 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700459#endif
Dan Williams7405f742007-01-02 11:10:43 -0700460};
461
Dan Williams89716462013-10-18 19:35:25 +0200462#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200463static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
464 struct dmaengine_unmap_data *unmap)
465{
466 kref_get(&unmap->kref);
467 tx->unmap = unmap;
468}
469
Dan Williams89716462013-10-18 19:35:25 +0200470struct dmaengine_unmap_data *
471dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200472void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200473#else
474static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
475 struct dmaengine_unmap_data *unmap)
476{
477}
478static inline struct dmaengine_unmap_data *
479dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
480{
481 return NULL;
482}
483static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
484{
485}
486#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200487
Dan Williamsd38a8c62013-10-18 19:35:23 +0200488static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
489{
490 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200491 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200492 tx->unmap = NULL;
493 }
494}
495
Dan Williams5fc6d892010-10-07 16:44:50 -0700496#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700497static inline void txd_lock(struct dma_async_tx_descriptor *txd)
498{
499}
500static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
501{
502}
503static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
504{
505 BUG();
506}
507static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
508{
509}
510static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
511{
512}
513static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
514{
515 return NULL;
516}
517static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
518{
519 return NULL;
520}
521
522#else
523static inline void txd_lock(struct dma_async_tx_descriptor *txd)
524{
525 spin_lock_bh(&txd->lock);
526}
527static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
528{
529 spin_unlock_bh(&txd->lock);
530}
531static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
532{
533 txd->next = next;
534 next->parent = txd;
535}
536static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
537{
538 txd->parent = NULL;
539}
540static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
541{
542 txd->next = NULL;
543}
544static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
545{
546 return txd->parent;
547}
548static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
549{
550 return txd->next;
551}
552#endif
553
Chris Leechc13c8262006-05-23 17:18:44 -0700554/**
Linus Walleij07934482010-03-26 16:50:49 -0700555 * struct dma_tx_state - filled in to report the status of
556 * a transfer.
557 * @last: last completed DMA cookie
558 * @used: last issued DMA cookie (i.e. the one in progress)
559 * @residue: the remaining number of bytes left to transmit
560 * on the selected transfer for states DMA_IN_PROGRESS and
561 * DMA_PAUSED if this is implemented in the driver, else 0
562 */
563struct dma_tx_state {
564 dma_cookie_t last;
565 dma_cookie_t used;
566 u32 residue;
567};
568
569/**
Chris Leechc13c8262006-05-23 17:18:44 -0700570 * struct dma_device - info on the entity supplying DMA services
571 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900572 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700573 * @channels: the list of struct dma_chan
574 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700575 * @cap_mask: one or more dma_capability flags
576 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700577 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700578 * @copy_align: alignment shift for memcpy operations
579 * @xor_align: alignment shift for xor operations
580 * @pq_align: alignment shift for pq operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700581 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700582 * @dev: struct device reference for dma mapping api
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100583 * @src_addr_widths: bit mask of src addr widths the device supports
584 * @dst_addr_widths: bit mask of dst addr widths the device supports
585 * @directions: bit mask of slave direction the device supports since
586 * the enum dma_transfer_direction is not defined as bits for
587 * each type of direction, the dma controller should fill (1 <<
588 * <TYPE>) and same should be checked by controller as well
589 * @residue_granularity: granularity of the transfer residue reported
590 * by tx_status
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700591 * @device_alloc_chan_resources: allocate resources and return the
592 * number of allocated descriptors
593 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700594 * @device_prep_dma_memcpy: prepares a memcpy operation
595 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700596 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700597 * @device_prep_dma_pq: prepares a pq operation
598 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700599 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700600 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000601 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
602 * The function takes a buffer of size buf_len. The callback function will
603 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530604 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Maxime Ripard94a73e32014-11-17 14:42:00 +0100605 * @device_config: Pushes a new configuration to a channel, return 0 or an error
606 * code
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100607 * @device_pause: Pauses any transfer happening on a channel. Returns
608 * 0 or an error code
609 * @device_resume: Resumes any transfer on a channel previously
610 * paused. Returns 0 or an error code
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100611 * @device_terminate_all: Aborts all transfers on a channel. Returns 0
612 * or an error code
Linus Walleij07934482010-03-26 16:50:49 -0700613 * @device_tx_status: poll for transaction completion, the optional
614 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300615 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700616 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700617 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700618 */
619struct dma_device {
620
621 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900622 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700623 struct list_head channels;
624 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700625 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700626 unsigned short max_xor;
627 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700628 u8 copy_align;
629 u8 xor_align;
630 u8 pq_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700631 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700632
Chris Leechc13c8262006-05-23 17:18:44 -0700633 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700634 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700635
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100636 u32 src_addr_widths;
637 u32 dst_addr_widths;
638 u32 directions;
639 enum dma_residue_granularity residue_granularity;
640
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700641 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700642 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700643
644 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100645 struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700646 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700647 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100648 struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700649 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700650 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700651 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700652 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700653 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
654 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
655 unsigned int src_cnt, const unsigned char *scf,
656 size_t len, unsigned long flags);
657 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
658 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
659 unsigned int src_cnt, const unsigned char *scf, size_t len,
660 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700661 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700662 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000663 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
664 struct dma_chan *chan,
665 struct scatterlist *dst_sg, unsigned int dst_nents,
666 struct scatterlist *src_sg, unsigned int src_nents,
667 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700668
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700669 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
670 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530671 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500672 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000673 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
674 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500675 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200676 unsigned long flags);
Jassi Brarb14dab72011-10-13 12:33:30 +0530677 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
678 struct dma_chan *chan, struct dma_interleaved_template *xt,
679 unsigned long flags);
Maxime Ripard94a73e32014-11-17 14:42:00 +0100680
681 int (*device_config)(struct dma_chan *chan,
682 struct dma_slave_config *config);
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100683 int (*device_pause)(struct dma_chan *chan);
684 int (*device_resume)(struct dma_chan *chan);
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100685 int (*device_terminate_all)(struct dma_chan *chan);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700686
Linus Walleij07934482010-03-26 16:50:49 -0700687 enum dma_status (*device_tx_status)(struct dma_chan *chan,
688 dma_cookie_t cookie,
689 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700690 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700691};
692
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000693static inline int dmaengine_slave_config(struct dma_chan *chan,
694 struct dma_slave_config *config)
695{
Maxime Ripard94a73e32014-11-17 14:42:00 +0100696 if (chan->device->device_config)
697 return chan->device->device_config(chan, config);
698
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100699 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000700}
701
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200702static inline bool is_slave_direction(enum dma_transfer_direction direction)
703{
704 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
705}
706
Vinod Koul90b44f82011-07-25 19:57:52 +0530707static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200708 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530709 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530710{
711 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200712 sg_init_table(&sg, 1);
713 sg_dma_address(&sg) = buf;
714 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530715
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500716 return chan->device->device_prep_slave_sg(chan, &sg, 1,
717 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530718}
719
Alexandre Bounine16052822012-03-08 16:11:18 -0500720static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
721 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
722 enum dma_transfer_direction dir, unsigned long flags)
723{
724 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500725 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500726}
727
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700728#ifdef CONFIG_RAPIDIO_DMA_ENGINE
729struct rio_dma_ext;
730static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
731 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
732 enum dma_transfer_direction dir, unsigned long flags,
733 struct rio_dma_ext *rio_ext)
734{
735 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
736 dir, flags, rio_ext);
737}
738#endif
739
Alexandre Bounine16052822012-03-08 16:11:18 -0500740static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
741 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300742 size_t period_len, enum dma_transfer_direction dir,
743 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500744{
745 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200746 period_len, dir, flags);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000747}
748
Barry Songa14acb42012-11-06 21:32:39 +0800749static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
750 struct dma_chan *chan, struct dma_interleaved_template *xt,
751 unsigned long flags)
752{
753 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
754}
755
Vinod Koulb65612a2014-10-11 21:16:43 +0530756static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_sg(
757 struct dma_chan *chan,
758 struct scatterlist *dst_sg, unsigned int dst_nents,
759 struct scatterlist *src_sg, unsigned int src_nents,
760 unsigned long flags)
761{
762 return chan->device->device_prep_dma_sg(chan, dst_sg, dst_nents,
763 src_sg, src_nents, flags);
764}
765
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000766static inline int dmaengine_terminate_all(struct dma_chan *chan)
767{
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100768 if (chan->device->device_terminate_all)
769 return chan->device->device_terminate_all(chan);
770
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100771 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000772}
773
774static inline int dmaengine_pause(struct dma_chan *chan)
775{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100776 if (chan->device->device_pause)
777 return chan->device->device_pause(chan);
778
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100779 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000780}
781
782static inline int dmaengine_resume(struct dma_chan *chan)
783{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100784 if (chan->device->device_resume)
785 return chan->device->device_resume(chan);
786
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100787 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000788}
789
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200790static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
791 dma_cookie_t cookie, struct dma_tx_state *state)
792{
793 return chan->device->device_tx_status(chan, cookie, state);
794}
795
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000796static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000797{
798 return desc->tx_submit(desc);
799}
800
Dan Williams83544ae2009-09-08 17:42:53 -0700801static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
802{
803 size_t mask;
804
805 if (!align)
806 return true;
807 mask = (1 << align) - 1;
808 if (mask & (off1 | off2 | len))
809 return false;
810 return true;
811}
812
813static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
814 size_t off2, size_t len)
815{
816 return dmaengine_check_align(dev->copy_align, off1, off2, len);
817}
818
819static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
820 size_t off2, size_t len)
821{
822 return dmaengine_check_align(dev->xor_align, off1, off2, len);
823}
824
825static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
826 size_t off2, size_t len)
827{
828 return dmaengine_check_align(dev->pq_align, off1, off2, len);
829}
830
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700831static inline void
832dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
833{
834 dma->max_pq = maxpq;
835 if (has_pq_continue)
836 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
837}
838
839static inline bool dmaf_continue(enum dma_ctrl_flags flags)
840{
841 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
842}
843
844static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
845{
846 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
847
848 return (flags & mask) == mask;
849}
850
851static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
852{
853 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
854}
855
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200856static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700857{
858 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
859}
860
861/* dma_maxpq - reduce maxpq in the face of continued operations
862 * @dma - dma device with PQ capability
863 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
864 *
865 * When an engine does not support native continuation we need 3 extra
866 * source slots to reuse P and Q with the following coefficients:
867 * 1/ {00} * P : remove P from Q', but use it as a source for P'
868 * 2/ {01} * Q : use Q to continue Q' calculation
869 * 3/ {00} * Q : subtract Q from P' to cancel (2)
870 *
871 * In the case where P is disabled we only need 1 extra source:
872 * 1/ {01} * Q : use Q to continue Q' calculation
873 */
874static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
875{
876 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
877 return dma_dev_to_maxpq(dma);
878 else if (dmaf_p_disabled_continue(flags))
879 return dma_dev_to_maxpq(dma) - 1;
880 else if (dmaf_continue(flags))
881 return dma_dev_to_maxpq(dma) - 3;
882 BUG();
883}
884
Chris Leechc13c8262006-05-23 17:18:44 -0700885/* --- public DMA engine API --- */
886
Dan Williams649274d2009-01-11 00:20:39 -0800887#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700888void dmaengine_get(void);
889void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800890#else
891static inline void dmaengine_get(void)
892{
893}
894static inline void dmaengine_put(void)
895{
896}
897#endif
898
Dan Williams729b5d12009-03-25 09:13:25 -0700899#ifdef CONFIG_ASYNC_TX_DMA
900#define async_dmaengine_get() dmaengine_get()
901#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700902#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700903#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
904#else
Dan Williams729b5d12009-03-25 09:13:25 -0700905#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700906#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700907#else
908static inline void async_dmaengine_get(void)
909{
910}
911static inline void async_dmaengine_put(void)
912{
913}
914static inline struct dma_chan *
915async_dma_find_channel(enum dma_transaction_type type)
916{
917 return NULL;
918}
Dan Williams138f4c32009-09-08 17:42:51 -0700919#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams7405f742007-01-02 11:10:43 -0700920void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
Dan Williams7bced392013-12-30 12:37:29 -0800921 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700922
Dan Williams08398752008-07-17 17:59:56 -0700923static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700924{
Dan Williams636bdea2008-04-17 20:17:26 -0700925 tx->flags |= DMA_CTRL_ACK;
926}
927
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700928static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
929{
930 tx->flags &= ~DMA_CTRL_ACK;
931}
932
Dan Williams08398752008-07-17 17:59:56 -0700933static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700934{
Dan Williams08398752008-07-17 17:59:56 -0700935 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700936}
937
Dan Williams7405f742007-01-02 11:10:43 -0700938#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
939static inline void
940__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
941{
942 set_bit(tx_type, dstp->bits);
943}
944
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900945#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
946static inline void
947__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
948{
949 clear_bit(tx_type, dstp->bits);
950}
951
Dan Williams33df8ca2009-01-06 11:38:15 -0700952#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
953static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
954{
955 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
956}
957
Dan Williams7405f742007-01-02 11:10:43 -0700958#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
959static inline int
960__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
961{
962 return test_bit(tx_type, srcp->bits);
963}
964
965#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900966 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700967
Chris Leechc13c8262006-05-23 17:18:44 -0700968/**
Dan Williams7405f742007-01-02 11:10:43 -0700969 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700970 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700971 *
972 * This allows drivers to push copies to HW in batches,
973 * reducing MMIO writes where possible.
974 */
Dan Williams7405f742007-01-02 11:10:43 -0700975static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700976{
Dan Williamsec8670f2008-03-01 07:51:29 -0700977 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700978}
979
980/**
Dan Williams7405f742007-01-02 11:10:43 -0700981 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700982 * @chan: DMA channel
983 * @cookie: transaction identifier to check status of
984 * @last: returns last completed cookie, can be NULL
985 * @used: returns last issued cookie, can be NULL
986 *
987 * If @last and @used are passed in, upon return they reflect the driver
988 * internal state and can be used with dma_async_is_complete() to check
989 * the status of multiple cookies without re-checking hardware state.
990 */
Dan Williams7405f742007-01-02 11:10:43 -0700991static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700992 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
993{
Linus Walleij07934482010-03-26 16:50:49 -0700994 struct dma_tx_state state;
995 enum dma_status status;
996
997 status = chan->device->device_tx_status(chan, cookie, &state);
998 if (last)
999 *last = state.last;
1000 if (used)
1001 *used = state.used;
1002 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001003}
1004
1005/**
1006 * dma_async_is_complete - test a cookie against chan state
1007 * @cookie: transaction identifier to test status of
1008 * @last_complete: last know completed transaction
1009 * @last_used: last cookie value handed out
1010 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001011 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001012 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001013 */
1014static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1015 dma_cookie_t last_complete, dma_cookie_t last_used)
1016{
1017 if (last_complete <= last_used) {
1018 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301019 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001020 } else {
1021 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301022 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001023 }
1024 return DMA_IN_PROGRESS;
1025}
1026
Dan Williamsbca34692010-03-26 16:52:10 -07001027static inline void
1028dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1029{
1030 if (st) {
1031 st->last = last;
1032 st->used = used;
1033 st->residue = residue;
1034 }
1035}
1036
Dan Williams07f22112009-01-05 17:14:31 -07001037#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001038struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1039enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001040enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001041void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001042struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1043 dma_filter_fn fn, void *fn_param);
Stephen Warren0ad7c002013-11-26 10:04:22 -07001044struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1045 const char *name);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001046struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001047void dma_release_channel(struct dma_chan *chan);
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001048int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps);
Dan Williams07f22112009-01-05 17:14:31 -07001049#else
Jon Mason4a43f392013-09-09 16:51:59 -07001050static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1051{
1052 return NULL;
1053}
1054static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1055{
Vinod Kouladfedd92013-10-16 13:29:02 +05301056 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001057}
Dan Williams07f22112009-01-05 17:14:31 -07001058static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1059{
Vinod Kouladfedd92013-10-16 13:29:02 +05301060 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001061}
Dan Williamsc50331e2009-01-19 15:33:14 -07001062static inline void dma_issue_pending_all(void)
1063{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001064}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001065static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001066 dma_filter_fn fn, void *fn_param)
1067{
1068 return NULL;
1069}
Stephen Warren0ad7c002013-11-26 10:04:22 -07001070static inline struct dma_chan *dma_request_slave_channel_reason(
1071 struct device *dev, const char *name)
1072{
1073 return ERR_PTR(-ENODEV);
1074}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001075static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001076 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001077{
Vinod Kould18d5f52012-09-25 16:18:55 +05301078 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001079}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001080static inline void dma_release_channel(struct dma_chan *chan)
1081{
Dan Williamsc50331e2009-01-19 15:33:14 -07001082}
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001083static inline int dma_get_slave_caps(struct dma_chan *chan,
1084 struct dma_slave_caps *caps)
1085{
1086 return -ENXIO;
1087}
Dan Williams07f22112009-01-05 17:14:31 -07001088#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001089
1090/* --- DMA device --- */
1091
1092int dma_async_device_register(struct dma_device *device);
1093void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001094void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001095struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001096struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Dan Williams59b5ec22009-01-06 11:38:15 -07001097#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001098#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1099 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1100
1101static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001102*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1103 dma_filter_fn fn, void *fn_param,
1104 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001105{
1106 struct dma_chan *chan;
1107
1108 chan = dma_request_slave_channel(dev, name);
1109 if (chan)
1110 return chan;
1111
1112 return __dma_request_channel(mask, fn, fn_param);
1113}
Chris Leechc13c8262006-05-23 17:18:44 -07001114#endif /* DMAENGINE_H */