blob: 02447afcebade0e49ee33b24d44cca1280e3cb16 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
25#include <linux/uio.h>
Dan Williams7405f742007-01-02 11:10:43 -070026#include <linux/dma-mapping.h>
Chris Leechc13c8262006-05-23 17:18:44 -070027
28/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070029 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070030 *
31 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
32 */
33typedef s32 dma_cookie_t;
34
35#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
36
37/**
38 * enum dma_status - DMA transaction status
39 * @DMA_SUCCESS: transaction completed successfully
40 * @DMA_IN_PROGRESS: transaction not yet processed
41 * @DMA_ERROR: transaction failed
42 */
43enum dma_status {
44 DMA_SUCCESS,
45 DMA_IN_PROGRESS,
46 DMA_ERROR,
47};
48
49/**
Dan Williams7405f742007-01-02 11:10:43 -070050 * enum dma_transaction_type - DMA transaction types/indexes
51 */
52enum dma_transaction_type {
53 DMA_MEMCPY,
54 DMA_XOR,
55 DMA_PQ_XOR,
56 DMA_DUAL_XOR,
57 DMA_PQ_UPDATE,
Dan Williams099f53c2009-04-08 14:28:37 -070058 DMA_XOR_VAL,
59 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070060 DMA_MEMSET,
61 DMA_MEMCPY_CRC32C,
62 DMA_INTERRUPT,
Dan Williams59b5ec22009-01-06 11:38:15 -070063 DMA_PRIVATE,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070064 DMA_SLAVE,
Dan Williams7405f742007-01-02 11:10:43 -070065};
66
67/* last transaction type for creation of the capabilities mask */
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070068#define DMA_TX_TYPE_END (DMA_SLAVE + 1)
69
Dan Williams7405f742007-01-02 11:10:43 -070070
71/**
Dan Williams636bdea2008-04-17 20:17:26 -070072 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
73 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -070074 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
75 * this transaction
Dan Williams636bdea2008-04-17 20:17:26 -070076 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
77 * acknowledges receipt, i.e. has has a chance to establish any
78 * dependency chains
Dan Williamse1d181e2008-07-04 00:13:40 -070079 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
80 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
Dan Williamsd4c56f92008-02-02 19:49:58 -070081 */
Dan Williams636bdea2008-04-17 20:17:26 -070082enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -070083 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -070084 DMA_CTRL_ACK = (1 << 1),
Dan Williamse1d181e2008-07-04 00:13:40 -070085 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
86 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
Dan Williamsd4c56f92008-02-02 19:49:58 -070087};
88
89/**
Dan Williamsad283ea2009-08-29 19:09:26 -070090 * enum sum_check_bits - bit position of pq_check_flags
91 */
92enum sum_check_bits {
93 SUM_CHECK_P = 0,
94 SUM_CHECK_Q = 1,
95};
96
97/**
98 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
99 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
100 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
101 */
102enum sum_check_flags {
103 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
104 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
105};
106
107
108/**
Dan Williams7405f742007-01-02 11:10:43 -0700109 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
110 * See linux/cpumask.h
111 */
112typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
113
114/**
Chris Leechc13c8262006-05-23 17:18:44 -0700115 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700116 * @memcpy_count: transaction counter
117 * @bytes_transferred: byte counter
118 */
119
120struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700121 /* stats */
122 unsigned long memcpy_count;
123 unsigned long bytes_transferred;
124};
125
126/**
127 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700128 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700129 * @cookie: last cookie value returned to client
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700130 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700131 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700132 * @device_node: used to add this to the device chan list
133 * @local: per-cpu pointer to a struct dma_chan_percpu
Dan Williams7cc5bf92008-07-08 11:58:21 -0700134 * @client-count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700135 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800136 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700137 */
138struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700139 struct dma_device *device;
140 dma_cookie_t cookie;
141
142 /* sysfs */
143 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700144 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700145
Chris Leechc13c8262006-05-23 17:18:44 -0700146 struct list_head device_node;
147 struct dma_chan_percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700148 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700149 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800150 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700151};
152
Dan Williams41d5e592009-01-06 11:38:21 -0700153/**
154 * struct dma_chan_dev - relate sysfs device node to backing channel device
155 * @chan - driver channel device
156 * @device - sysfs device
Dan Williams864498a2009-01-06 11:38:21 -0700157 * @dev_id - parent dma_device dev_id
158 * @idr_ref - reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700159 */
160struct dma_chan_dev {
161 struct dma_chan *chan;
162 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700163 int dev_id;
164 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700165};
166
167static inline const char *dma_chan_name(struct dma_chan *chan)
168{
169 return dev_name(&chan->dev->device);
170}
Dan Williamsd379b012007-07-09 11:56:42 -0700171
Chris Leechc13c8262006-05-23 17:18:44 -0700172void dma_chan_cleanup(struct kref *kref);
173
Chris Leechc13c8262006-05-23 17:18:44 -0700174/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700175 * typedef dma_filter_fn - callback filter for dma_request_channel
176 * @chan: channel to be reviewed
177 * @filter_param: opaque parameter passed through dma_request_channel
178 *
179 * When this optional parameter is specified in a call to dma_request_channel a
180 * suitable channel is passed to this routine for further dispositioning before
181 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700182 * satisfies the given capability mask. It returns 'true' to indicate that the
183 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700184 */
Dan Williams7dd60252009-01-06 11:38:19 -0700185typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700186
Dan Williams7405f742007-01-02 11:10:43 -0700187typedef void (*dma_async_tx_callback)(void *dma_async_param);
188/**
189 * struct dma_async_tx_descriptor - async transaction descriptor
190 * ---dma generic offload fields---
191 * @cookie: tracking cookie for this transaction, set to -EBUSY if
192 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700193 * @flags: flags to augment operation preparation, control completion, and
194 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700195 * @phys: physical address of the descriptor
196 * @tx_list: driver common field for operations that require multiple
197 * descriptors
198 * @chan: target channel for this operation
199 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700200 * @callback: routine to call after this operation is complete
201 * @callback_param: general parameter to pass to the callback routine
202 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700203 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700204 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700205 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700206 */
207struct dma_async_tx_descriptor {
208 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700209 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700210 dma_addr_t phys;
211 struct list_head tx_list;
212 struct dma_chan *chan;
213 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700214 dma_async_tx_callback callback;
215 void *callback_param;
Dan Williams19242d72008-04-17 20:17:25 -0700216 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700217 struct dma_async_tx_descriptor *parent;
218 spinlock_t lock;
219};
220
Chris Leechc13c8262006-05-23 17:18:44 -0700221/**
222 * struct dma_device - info on the entity supplying DMA services
223 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900224 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700225 * @channels: the list of struct dma_chan
226 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700227 * @cap_mask: one or more dma_capability flags
228 * @max_xor: maximum number of xor sources, 0 if no capability
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700229 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700230 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700231 * @device_alloc_chan_resources: allocate resources and return the
232 * number of allocated descriptors
233 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700234 * @device_prep_dma_memcpy: prepares a memcpy operation
235 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700236 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williams7405f742007-01-02 11:10:43 -0700237 * @device_prep_dma_memset: prepares a memset operation
238 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700239 * @device_prep_slave_sg: prepares a slave dma operation
240 * @device_terminate_all: terminate all pending operations
Johannes Weiner1d93e522009-02-11 08:47:19 -0700241 * @device_is_tx_complete: poll for transaction completion
Dan Williams7405f742007-01-02 11:10:43 -0700242 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700243 */
244struct dma_device {
245
246 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900247 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700248 struct list_head channels;
249 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700250 dma_cap_mask_t cap_mask;
251 int max_xor;
Chris Leechc13c8262006-05-23 17:18:44 -0700252
Chris Leechc13c8262006-05-23 17:18:44 -0700253 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700254 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700255
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700256 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700257 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700258
259 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700260 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700261 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700262 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700263 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700264 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700265 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700266 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700267 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700268 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
Dan Williams00367312008-02-02 19:49:57 -0700269 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700270 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700271 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700272 struct dma_chan *chan, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700273
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700274 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
275 struct dma_chan *chan, struct scatterlist *sgl,
276 unsigned int sg_len, enum dma_data_direction direction,
277 unsigned long flags);
278 void (*device_terminate_all)(struct dma_chan *chan);
279
Dan Williams7405f742007-01-02 11:10:43 -0700280 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700281 dma_cookie_t cookie, dma_cookie_t *last,
282 dma_cookie_t *used);
Dan Williams7405f742007-01-02 11:10:43 -0700283 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700284};
285
286/* --- public DMA engine API --- */
287
Dan Williams649274d2009-01-11 00:20:39 -0800288#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700289void dmaengine_get(void);
290void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800291#else
292static inline void dmaengine_get(void)
293{
294}
295static inline void dmaengine_put(void)
296{
297}
298#endif
299
David S. Millerb4bd07c2009-02-06 22:06:43 -0800300#ifdef CONFIG_NET_DMA
301#define net_dmaengine_get() dmaengine_get()
302#define net_dmaengine_put() dmaengine_put()
303#else
304static inline void net_dmaengine_get(void)
305{
306}
307static inline void net_dmaengine_put(void)
308{
309}
310#endif
311
Dan Williams729b5d12009-03-25 09:13:25 -0700312#ifdef CONFIG_ASYNC_TX_DMA
313#define async_dmaengine_get() dmaengine_get()
314#define async_dmaengine_put() dmaengine_put()
315#define async_dma_find_channel(type) dma_find_channel(type)
316#else
317static inline void async_dmaengine_get(void)
318{
319}
320static inline void async_dmaengine_put(void)
321{
322}
323static inline struct dma_chan *
324async_dma_find_channel(enum dma_transaction_type type)
325{
326 return NULL;
327}
328#endif
329
Dan Williams7405f742007-01-02 11:10:43 -0700330dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
331 void *dest, void *src, size_t len);
332dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
333 struct page *page, unsigned int offset, void *kdata, size_t len);
334dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700335 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700336 unsigned int src_off, size_t len);
337void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
338 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700339
Dan Williams08398752008-07-17 17:59:56 -0700340static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700341{
Dan Williams636bdea2008-04-17 20:17:26 -0700342 tx->flags |= DMA_CTRL_ACK;
343}
344
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700345static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
346{
347 tx->flags &= ~DMA_CTRL_ACK;
348}
349
Dan Williams08398752008-07-17 17:59:56 -0700350static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700351{
Dan Williams08398752008-07-17 17:59:56 -0700352 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700353}
354
Dan Williams7405f742007-01-02 11:10:43 -0700355#define first_dma_cap(mask) __first_dma_cap(&(mask))
356static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
357{
358 return min_t(int, DMA_TX_TYPE_END,
359 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
360}
361
362#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
363static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
364{
365 return min_t(int, DMA_TX_TYPE_END,
366 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
367}
368
369#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
370static inline void
371__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
372{
373 set_bit(tx_type, dstp->bits);
374}
375
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900376#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
377static inline void
378__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
379{
380 clear_bit(tx_type, dstp->bits);
381}
382
Dan Williams33df8ca2009-01-06 11:38:15 -0700383#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
384static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
385{
386 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
387}
388
Dan Williams7405f742007-01-02 11:10:43 -0700389#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
390static inline int
391__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
392{
393 return test_bit(tx_type, srcp->bits);
394}
395
396#define for_each_dma_cap_mask(cap, mask) \
397 for ((cap) = first_dma_cap(mask); \
398 (cap) < DMA_TX_TYPE_END; \
399 (cap) = next_dma_cap((cap), (mask)))
400
Chris Leechc13c8262006-05-23 17:18:44 -0700401/**
Dan Williams7405f742007-01-02 11:10:43 -0700402 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700403 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700404 *
405 * This allows drivers to push copies to HW in batches,
406 * reducing MMIO writes where possible.
407 */
Dan Williams7405f742007-01-02 11:10:43 -0700408static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700409{
Dan Williamsec8670f2008-03-01 07:51:29 -0700410 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700411}
412
Dan Williams7405f742007-01-02 11:10:43 -0700413#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
414
Chris Leechc13c8262006-05-23 17:18:44 -0700415/**
Dan Williams7405f742007-01-02 11:10:43 -0700416 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700417 * @chan: DMA channel
418 * @cookie: transaction identifier to check status of
419 * @last: returns last completed cookie, can be NULL
420 * @used: returns last issued cookie, can be NULL
421 *
422 * If @last and @used are passed in, upon return they reflect the driver
423 * internal state and can be used with dma_async_is_complete() to check
424 * the status of multiple cookies without re-checking hardware state.
425 */
Dan Williams7405f742007-01-02 11:10:43 -0700426static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700427 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
428{
Dan Williams7405f742007-01-02 11:10:43 -0700429 return chan->device->device_is_tx_complete(chan, cookie, last, used);
Chris Leechc13c8262006-05-23 17:18:44 -0700430}
431
Dan Williams7405f742007-01-02 11:10:43 -0700432#define dma_async_memcpy_complete(chan, cookie, last, used)\
433 dma_async_is_tx_complete(chan, cookie, last, used)
434
Chris Leechc13c8262006-05-23 17:18:44 -0700435/**
436 * dma_async_is_complete - test a cookie against chan state
437 * @cookie: transaction identifier to test status of
438 * @last_complete: last know completed transaction
439 * @last_used: last cookie value handed out
440 *
441 * dma_async_is_complete() is used in dma_async_memcpy_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +0000442 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -0700443 */
444static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
445 dma_cookie_t last_complete, dma_cookie_t last_used)
446{
447 if (last_complete <= last_used) {
448 if ((cookie <= last_complete) || (cookie > last_used))
449 return DMA_SUCCESS;
450 } else {
451 if ((cookie <= last_complete) && (cookie > last_used))
452 return DMA_SUCCESS;
453 }
454 return DMA_IN_PROGRESS;
455}
456
Dan Williams7405f742007-01-02 11:10:43 -0700457enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -0700458#ifdef CONFIG_DMA_ENGINE
459enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -0700460void dma_issue_pending_all(void);
Dan Williams07f22112009-01-05 17:14:31 -0700461#else
462static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
463{
464 return DMA_SUCCESS;
465}
Dan Williamsc50331e2009-01-19 15:33:14 -0700466static inline void dma_issue_pending_all(void)
467{
468 do { } while (0);
469}
Dan Williams07f22112009-01-05 17:14:31 -0700470#endif
Chris Leechc13c8262006-05-23 17:18:44 -0700471
472/* --- DMA device --- */
473
474int dma_async_device_register(struct dma_device *device);
475void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -0700476void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Dan Williamsbec08512009-01-06 11:38:14 -0700477struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
Dan Williams59b5ec22009-01-06 11:38:15 -0700478#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
479struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
480void dma_release_channel(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700481
Chris Leechde5506e2006-05-23 17:50:37 -0700482/* --- Helper iov-locking functions --- */
483
484struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +0000485 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -0700486 int nr_pages;
487 struct page **pages;
488};
489
490struct dma_pinned_list {
491 int nr_iovecs;
492 struct dma_page_list page_list[0];
493};
494
495struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
496void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
497
498dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
499 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
500dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
501 struct dma_pinned_list *pinned_list, struct page *page,
502 unsigned int offset, size_t len);
503
Chris Leechc13c8262006-05-23 17:18:44 -0700504#endif /* DMAENGINE_H */