blob: 3d291f59acd88fa41d9a423d8d955596d75cb82f [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000021#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -070025#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070026#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050027#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053028#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100029#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053030#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100031#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000032
Chris Leechc13c8262006-05-23 17:18:44 -070033/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070034 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070035 *
36 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
37 */
38typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070039#define DMA_MIN_COOKIE 1
Chris Leechc13c8262006-05-23 17:18:44 -070040
Dan Carpenter71ea1482013-08-10 10:46:50 +030041static inline int dma_submit_error(dma_cookie_t cookie)
42{
43 return cookie < 0 ? cookie : 0;
44}
Chris Leechc13c8262006-05-23 17:18:44 -070045
46/**
47 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053048 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070049 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070050 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070051 * @DMA_ERROR: transaction failed
52 */
53enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053054 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070055 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070056 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070057 DMA_ERROR,
58};
59
60/**
Dan Williams7405f742007-01-02 11:10:43 -070061 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070062 *
63 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
64 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070065 */
66enum dma_transaction_type {
67 DMA_MEMCPY,
68 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070069 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070070 DMA_XOR_VAL,
71 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070072 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000073 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070074 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070075 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070076 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000077 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070079/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053080 DMA_TX_TYPE_END,
81};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070082
Vinod Koul49920bc2011-10-13 15:15:27 +053083/**
84 * enum dma_transfer_direction - dma transfer mode and direction indicator
85 * @DMA_MEM_TO_MEM: Async/Memcpy mode
86 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
87 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
88 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
89 */
90enum dma_transfer_direction {
91 DMA_MEM_TO_MEM,
92 DMA_MEM_TO_DEV,
93 DMA_DEV_TO_MEM,
94 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080095 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053096};
Dan Williams7405f742007-01-02 11:10:43 -070097
98/**
Jassi Brarb14dab72011-10-13 12:33:30 +053099 * Interleaved Transfer Request
100 * ----------------------------
101 * A chunk is collection of contiguous bytes to be transfered.
102 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
103 * ICGs may or maynot change between chunks.
104 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
105 * that when repeated an integral number of times, specifies the transfer.
106 * A transfer template is specification of a Frame, the number of times
107 * it is to be repeated and other per-transfer attributes.
108 *
109 * Practically, a client driver would have ready a template for each
110 * type of transfer it is going to need during its lifetime and
111 * set only 'src_start' and 'dst_start' before submitting the requests.
112 *
113 *
114 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
115 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
116 *
117 * == Chunk size
118 * ... ICG
119 */
120
121/**
122 * struct data_chunk - Element of scatter-gather list that makes a frame.
123 * @size: Number of bytes to read from source.
124 * size_dst := fn(op, size_src), so doesn't mean much for destination.
125 * @icg: Number of bytes to jump after last src/dst address of this
126 * chunk and before first src/dst address for next chunk.
127 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
128 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
129 */
130struct data_chunk {
131 size_t size;
132 size_t icg;
133};
134
135/**
136 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
137 * and attributes.
138 * @src_start: Bus address of source for the first chunk.
139 * @dst_start: Bus address of destination for the first chunk.
140 * @dir: Specifies the type of Source and Destination.
141 * @src_inc: If the source address increments after reading from it.
142 * @dst_inc: If the destination address increments after writing to it.
143 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
144 * Otherwise, source is read contiguously (icg ignored).
145 * Ignored if src_inc is false.
146 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
147 * Otherwise, destination is filled contiguously (icg ignored).
148 * Ignored if dst_inc is false.
149 * @numf: Number of frames in this template.
150 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
151 * @sgl: Array of {chunk,icg} pairs that make up a frame.
152 */
153struct dma_interleaved_template {
154 dma_addr_t src_start;
155 dma_addr_t dst_start;
156 enum dma_transfer_direction dir;
157 bool src_inc;
158 bool dst_inc;
159 bool src_sgl;
160 bool dst_sgl;
161 size_t numf;
162 size_t frame_size;
163 struct data_chunk sgl[0];
164};
165
166/**
Dan Williams636bdea2008-04-17 20:17:26 -0700167 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700168 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700169 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700170 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100171 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700172 * acknowledges receipt, i.e. has has a chance to establish any dependency
173 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700174 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
175 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
176 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
177 * sources that were the result of a previous operation, in the case of a PQ
178 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700179 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
180 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700181 */
Dan Williams636bdea2008-04-17 20:17:26 -0700182enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700183 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700184 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200185 DMA_PREP_PQ_DISABLE_P = (1 << 2),
186 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
187 DMA_PREP_CONTINUE = (1 << 4),
188 DMA_PREP_FENCE = (1 << 5),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189};
190
191/**
Linus Walleijc3635c72010-03-26 16:44:01 -0700192 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
193 * on a running channel.
194 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
195 * @DMA_PAUSE: pause ongoing transfers
196 * @DMA_RESUME: resume paused transfer
Linus Walleijc156d0a2010-08-04 13:37:33 +0200197 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
198 * that need to runtime reconfigure the slave channels (as opposed to passing
199 * configuration data in statically from the platform). An additional
200 * argument of struct dma_slave_config must be passed in with this
201 * command.
Ira Snyder968f19a2010-09-30 11:46:46 +0000202 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
203 * into external start mode.
Linus Walleijc3635c72010-03-26 16:44:01 -0700204 */
205enum dma_ctrl_cmd {
206 DMA_TERMINATE_ALL,
207 DMA_PAUSE,
208 DMA_RESUME,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200209 DMA_SLAVE_CONFIG,
Ira Snyder968f19a2010-09-30 11:46:46 +0000210 FSLDMA_EXTERNAL_START,
Linus Walleijc3635c72010-03-26 16:44:01 -0700211};
212
213/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700214 * enum sum_check_bits - bit position of pq_check_flags
215 */
216enum sum_check_bits {
217 SUM_CHECK_P = 0,
218 SUM_CHECK_Q = 1,
219};
220
221/**
222 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
223 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
224 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
225 */
226enum sum_check_flags {
227 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
228 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
229};
230
231
232/**
Dan Williams7405f742007-01-02 11:10:43 -0700233 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
234 * See linux/cpumask.h
235 */
236typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
237
238/**
Chris Leechc13c8262006-05-23 17:18:44 -0700239 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700240 * @memcpy_count: transaction counter
241 * @bytes_transferred: byte counter
242 */
243
244struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700245 /* stats */
246 unsigned long memcpy_count;
247 unsigned long bytes_transferred;
248};
249
250/**
251 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700252 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700253 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000254 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700255 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700256 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700257 * @device_node: used to add this to the device chan list
258 * @local: per-cpu pointer to a struct dma_chan_percpu
Vinod Koul868d2ee2013-12-18 21:39:39 +0530259 * @client_count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700260 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800261 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700262 */
263struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700264 struct dma_device *device;
265 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000266 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700267
268 /* sysfs */
269 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700270 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700271
Chris Leechc13c8262006-05-23 17:18:44 -0700272 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900273 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700274 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700275 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800276 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700277};
278
Dan Williams41d5e592009-01-06 11:38:21 -0700279/**
280 * struct dma_chan_dev - relate sysfs device node to backing channel device
Vinod Koul868d2ee2013-12-18 21:39:39 +0530281 * @chan: driver channel device
282 * @device: sysfs device
283 * @dev_id: parent dma_device dev_id
284 * @idr_ref: reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700285 */
286struct dma_chan_dev {
287 struct dma_chan *chan;
288 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700289 int dev_id;
290 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700291};
292
Linus Walleijc156d0a2010-08-04 13:37:33 +0200293/**
Alexander Popovba730342014-05-15 18:15:31 +0400294 * enum dma_slave_buswidth - defines bus width of the DMA slave
Linus Walleijc156d0a2010-08-04 13:37:33 +0200295 * device, source or target buses
296 */
297enum dma_slave_buswidth {
298 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
299 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
300 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
Peter Ujfalusi93c6ee92014-07-03 07:51:52 +0300301 DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200302 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
303 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
304};
305
306/**
307 * struct dma_slave_config - dma slave channel runtime config
308 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400309 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
Laurent Pinchartd9ff9582014-08-20 19:20:53 +0200310 * legal values. DEPRECATED, drivers should use the direction argument
311 * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
312 * the dir field in the dma_interleaved_template structure.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200313 * @src_addr: this is the physical address where DMA slave data
314 * should be read (RX), if the source is memory this argument is
315 * ignored.
316 * @dst_addr: this is the physical address where DMA slave data
317 * should be written (TX), if the source is memory this argument
318 * is ignored.
319 * @src_addr_width: this is the width in bytes of the source (RX)
320 * register where DMA data shall be read. If the source
321 * is memory this may be ignored depending on architecture.
322 * Legal values: 1, 2, 4, 8.
323 * @dst_addr_width: same as src_addr_width but for destination
324 * target (TX) mutatis mutandis.
325 * @src_maxburst: the maximum number of words (note: words, as in
326 * units of the src_addr_width member, not bytes) that can be sent
327 * in one burst to the device. Typically something like half the
328 * FIFO depth on I/O peripherals so you don't overflow it. This
329 * may or may not be applicable on memory sources.
330 * @dst_maxburst: same as src_maxburst but for destination target
331 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530332 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
333 * with 'true' if peripheral should be flow controller. Direction will be
334 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530335 * @slave_id: Slave requester id. Only valid for slave channels. The dma
336 * slave peripheral will have unique id as dma requester which need to be
337 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200338 *
339 * This struct is passed in as configuration data to a DMA engine
340 * in order to set up a certain channel for DMA transport at runtime.
341 * The DMA device/engine has to provide support for an additional
342 * command in the channel config interface, DMA_SLAVE_CONFIG
343 * and this struct will then be passed in as an argument to the
344 * DMA engine device_control() function.
345 *
Lars-Peter Clausen7cbccb52014-02-16 14:21:22 +0100346 * The rationale for adding configuration information to this struct is as
347 * follows: if it is likely that more than one DMA slave controllers in
348 * the world will support the configuration option, then make it generic.
349 * If not: if it is fixed so that it be sent in static from the platform
350 * data, then prefer to do that.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200351 */
352struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530353 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200354 dma_addr_t src_addr;
355 dma_addr_t dst_addr;
356 enum dma_slave_buswidth src_addr_width;
357 enum dma_slave_buswidth dst_addr_width;
358 u32 src_maxburst;
359 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530360 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530361 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200362};
363
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100364/**
365 * enum dma_residue_granularity - Granularity of the reported transfer residue
366 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
367 * DMA channel is only able to tell whether a descriptor has been completed or
368 * not, which means residue reporting is not supported by this channel. The
369 * residue field of the dma_tx_state field will always be 0.
370 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
371 * completed segment of the transfer (For cyclic transfers this is after each
372 * period). This is typically implemented by having the hardware generate an
373 * interrupt after each transferred segment and then the drivers updates the
374 * outstanding residue by the size of the segment. Another possibility is if
375 * the hardware supports scatter-gather and the segment descriptor has a field
376 * which gets set after the segment has been completed. The driver then counts
377 * the number of segments without the flag set to compute the residue.
378 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
379 * burst. This is typically only supported if the hardware has a progress
380 * register of some sort (E.g. a register with the current read/write address
381 * or a register with the amount of bursts/beats/bytes that have been
382 * transferred or still need to be transferred).
383 */
384enum dma_residue_granularity {
385 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
386 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
387 DMA_RESIDUE_GRANULARITY_BURST = 2,
388};
389
Vinod Koul221a27c72013-07-08 14:15:25 +0530390/* struct dma_slave_caps - expose capabilities of a slave channel only
391 *
392 * @src_addr_widths: bit mask of src addr widths the channel supports
393 * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
394 * @directions: bit mask of slave direction the channel supported
395 * since the enum dma_transfer_direction is not defined as bits for each
396 * type of direction, the dma controller should fill (1 << <TYPE>) and same
397 * should be checked by controller as well
398 * @cmd_pause: true, if pause and thereby resume is supported
399 * @cmd_terminate: true, if terminate cmd is supported
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100400 * @residue_granularity: granularity of the reported transfer residue
Vinod Koul221a27c72013-07-08 14:15:25 +0530401 */
402struct dma_slave_caps {
403 u32 src_addr_widths;
404 u32 dstn_addr_widths;
405 u32 directions;
406 bool cmd_pause;
407 bool cmd_terminate;
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100408 enum dma_residue_granularity residue_granularity;
Vinod Koul221a27c72013-07-08 14:15:25 +0530409};
410
Dan Williams41d5e592009-01-06 11:38:21 -0700411static inline const char *dma_chan_name(struct dma_chan *chan)
412{
413 return dev_name(&chan->dev->device);
414}
Dan Williamsd379b012007-07-09 11:56:42 -0700415
Chris Leechc13c8262006-05-23 17:18:44 -0700416void dma_chan_cleanup(struct kref *kref);
417
Chris Leechc13c8262006-05-23 17:18:44 -0700418/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700419 * typedef dma_filter_fn - callback filter for dma_request_channel
420 * @chan: channel to be reviewed
421 * @filter_param: opaque parameter passed through dma_request_channel
422 *
423 * When this optional parameter is specified in a call to dma_request_channel a
424 * suitable channel is passed to this routine for further dispositioning before
425 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700426 * satisfies the given capability mask. It returns 'true' to indicate that the
427 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700428 */
Dan Williams7dd60252009-01-06 11:38:19 -0700429typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700430
Dan Williams7405f742007-01-02 11:10:43 -0700431typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200432
433struct dmaengine_unmap_data {
Xuelin Shic1f43dd2014-05-21 14:02:37 -0700434 u8 map_cnt;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200435 u8 to_cnt;
436 u8 from_cnt;
437 u8 bidi_cnt;
438 struct device *dev;
439 struct kref kref;
440 size_t len;
441 dma_addr_t addr[0];
442};
443
Dan Williams7405f742007-01-02 11:10:43 -0700444/**
445 * struct dma_async_tx_descriptor - async transaction descriptor
446 * ---dma generic offload fields---
447 * @cookie: tracking cookie for this transaction, set to -EBUSY if
448 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700449 * @flags: flags to augment operation preparation, control completion, and
450 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700451 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700452 * @chan: target channel for this operation
453 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700454 * @callback: routine to call after this operation is complete
455 * @callback_param: general parameter to pass to the callback routine
456 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700457 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700458 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700459 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700460 */
461struct dma_async_tx_descriptor {
462 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700463 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700464 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700465 struct dma_chan *chan;
466 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700467 dma_async_tx_callback callback;
468 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200469 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700470#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700471 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700472 struct dma_async_tx_descriptor *parent;
473 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700474#endif
Dan Williams7405f742007-01-02 11:10:43 -0700475};
476
Dan Williams89716462013-10-18 19:35:25 +0200477#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200478static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
479 struct dmaengine_unmap_data *unmap)
480{
481 kref_get(&unmap->kref);
482 tx->unmap = unmap;
483}
484
Dan Williams89716462013-10-18 19:35:25 +0200485struct dmaengine_unmap_data *
486dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200487void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200488#else
489static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
490 struct dmaengine_unmap_data *unmap)
491{
492}
493static inline struct dmaengine_unmap_data *
494dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
495{
496 return NULL;
497}
498static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
499{
500}
501#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200502
Dan Williamsd38a8c62013-10-18 19:35:23 +0200503static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
504{
505 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200506 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200507 tx->unmap = NULL;
508 }
509}
510
Dan Williams5fc6d892010-10-07 16:44:50 -0700511#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700512static inline void txd_lock(struct dma_async_tx_descriptor *txd)
513{
514}
515static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
516{
517}
518static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
519{
520 BUG();
521}
522static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
523{
524}
525static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
526{
527}
528static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
529{
530 return NULL;
531}
532static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
533{
534 return NULL;
535}
536
537#else
538static inline void txd_lock(struct dma_async_tx_descriptor *txd)
539{
540 spin_lock_bh(&txd->lock);
541}
542static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
543{
544 spin_unlock_bh(&txd->lock);
545}
546static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
547{
548 txd->next = next;
549 next->parent = txd;
550}
551static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
552{
553 txd->parent = NULL;
554}
555static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
556{
557 txd->next = NULL;
558}
559static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
560{
561 return txd->parent;
562}
563static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
564{
565 return txd->next;
566}
567#endif
568
Chris Leechc13c8262006-05-23 17:18:44 -0700569/**
Linus Walleij07934482010-03-26 16:50:49 -0700570 * struct dma_tx_state - filled in to report the status of
571 * a transfer.
572 * @last: last completed DMA cookie
573 * @used: last issued DMA cookie (i.e. the one in progress)
574 * @residue: the remaining number of bytes left to transmit
575 * on the selected transfer for states DMA_IN_PROGRESS and
576 * DMA_PAUSED if this is implemented in the driver, else 0
577 */
578struct dma_tx_state {
579 dma_cookie_t last;
580 dma_cookie_t used;
581 u32 residue;
582};
583
584/**
Chris Leechc13c8262006-05-23 17:18:44 -0700585 * struct dma_device - info on the entity supplying DMA services
586 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900587 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700588 * @channels: the list of struct dma_chan
589 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700590 * @cap_mask: one or more dma_capability flags
591 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700592 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700593 * @copy_align: alignment shift for memcpy operations
594 * @xor_align: alignment shift for xor operations
595 * @pq_align: alignment shift for pq operations
596 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700597 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700598 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700599 * @device_alloc_chan_resources: allocate resources and return the
600 * number of allocated descriptors
601 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700602 * @device_prep_dma_memcpy: prepares a memcpy operation
603 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700604 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700605 * @device_prep_dma_pq: prepares a pq operation
606 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700607 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700608 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000609 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
610 * The function takes a buffer of size buf_len. The callback function will
611 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530612 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Linus Walleijc3635c72010-03-26 16:44:01 -0700613 * @device_control: manipulate all pending operations on a channel, returns
614 * zero or error code
Linus Walleij07934482010-03-26 16:50:49 -0700615 * @device_tx_status: poll for transaction completion, the optional
616 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300617 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700618 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700619 * @device_issue_pending: push pending transactions to hardware
Vinod Koul221a27c72013-07-08 14:15:25 +0530620 * @device_slave_caps: return the slave channel capabilities
Chris Leechc13c8262006-05-23 17:18:44 -0700621 */
622struct dma_device {
623
624 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900625 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700626 struct list_head channels;
627 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700628 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700629 unsigned short max_xor;
630 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700631 u8 copy_align;
632 u8 xor_align;
633 u8 pq_align;
634 u8 fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700635 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700636
Chris Leechc13c8262006-05-23 17:18:44 -0700637 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700638 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700639
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700640 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700641 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700642
643 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700644 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700645 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700646 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700647 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700648 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700649 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700650 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700651 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700652 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
653 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
654 unsigned int src_cnt, const unsigned char *scf,
655 size_t len, unsigned long flags);
656 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
657 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
658 unsigned int src_cnt, const unsigned char *scf, size_t len,
659 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700660 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700661 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000662 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
663 struct dma_chan *chan,
664 struct scatterlist *dst_sg, unsigned int dst_nents,
665 struct scatterlist *src_sg, unsigned int src_nents,
666 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700667
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700668 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
669 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530670 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500671 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000672 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
673 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500674 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200675 unsigned long flags);
Jassi Brarb14dab72011-10-13 12:33:30 +0530676 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
677 struct dma_chan *chan, struct dma_interleaved_template *xt,
678 unsigned long flags);
Linus Walleij05827632010-05-17 16:30:42 -0700679 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
680 unsigned long arg);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700681
Linus Walleij07934482010-03-26 16:50:49 -0700682 enum dma_status (*device_tx_status)(struct dma_chan *chan,
683 dma_cookie_t cookie,
684 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700685 void (*device_issue_pending)(struct dma_chan *chan);
Vinod Koul221a27c72013-07-08 14:15:25 +0530686 int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
Chris Leechc13c8262006-05-23 17:18:44 -0700687};
688
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000689static inline int dmaengine_device_control(struct dma_chan *chan,
690 enum dma_ctrl_cmd cmd,
691 unsigned long arg)
692{
Jon Mason944ea4d2012-11-11 23:03:20 +0000693 if (chan->device->device_control)
694 return chan->device->device_control(chan, cmd, arg);
Andy Shevchenko978c4172013-02-14 11:00:16 +0200695
696 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000697}
698
699static inline int dmaengine_slave_config(struct dma_chan *chan,
700 struct dma_slave_config *config)
701{
702 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
703 (unsigned long)config);
704}
705
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200706static inline bool is_slave_direction(enum dma_transfer_direction direction)
707{
708 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
709}
710
Vinod Koul90b44f82011-07-25 19:57:52 +0530711static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200712 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530713 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530714{
715 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200716 sg_init_table(&sg, 1);
717 sg_dma_address(&sg) = buf;
718 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530719
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500720 return chan->device->device_prep_slave_sg(chan, &sg, 1,
721 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530722}
723
Alexandre Bounine16052822012-03-08 16:11:18 -0500724static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
725 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
726 enum dma_transfer_direction dir, unsigned long flags)
727{
728 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500729 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500730}
731
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700732#ifdef CONFIG_RAPIDIO_DMA_ENGINE
733struct rio_dma_ext;
734static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
735 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
736 enum dma_transfer_direction dir, unsigned long flags,
737 struct rio_dma_ext *rio_ext)
738{
739 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
740 dir, flags, rio_ext);
741}
742#endif
743
Alexandre Bounine16052822012-03-08 16:11:18 -0500744static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
745 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300746 size_t period_len, enum dma_transfer_direction dir,
747 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500748{
749 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200750 period_len, dir, flags);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000751}
752
Barry Songa14acb42012-11-06 21:32:39 +0800753static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
754 struct dma_chan *chan, struct dma_interleaved_template *xt,
755 unsigned long flags)
756{
757 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
758}
759
Vinod Koul221a27c72013-07-08 14:15:25 +0530760static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
761{
762 if (!chan || !caps)
763 return -EINVAL;
764
765 /* check if the channel supports slave transactions */
766 if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
767 return -ENXIO;
768
769 if (chan->device->device_slave_caps)
770 return chan->device->device_slave_caps(chan, caps);
771
772 return -ENXIO;
773}
774
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000775static inline int dmaengine_terminate_all(struct dma_chan *chan)
776{
777 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
778}
779
780static inline int dmaengine_pause(struct dma_chan *chan)
781{
782 return dmaengine_device_control(chan, DMA_PAUSE, 0);
783}
784
785static inline int dmaengine_resume(struct dma_chan *chan)
786{
787 return dmaengine_device_control(chan, DMA_RESUME, 0);
788}
789
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200790static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
791 dma_cookie_t cookie, struct dma_tx_state *state)
792{
793 return chan->device->device_tx_status(chan, cookie, state);
794}
795
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000796static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000797{
798 return desc->tx_submit(desc);
799}
800
Dan Williams83544ae2009-09-08 17:42:53 -0700801static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
802{
803 size_t mask;
804
805 if (!align)
806 return true;
807 mask = (1 << align) - 1;
808 if (mask & (off1 | off2 | len))
809 return false;
810 return true;
811}
812
813static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
814 size_t off2, size_t len)
815{
816 return dmaengine_check_align(dev->copy_align, off1, off2, len);
817}
818
819static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
820 size_t off2, size_t len)
821{
822 return dmaengine_check_align(dev->xor_align, off1, off2, len);
823}
824
825static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
826 size_t off2, size_t len)
827{
828 return dmaengine_check_align(dev->pq_align, off1, off2, len);
829}
830
831static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
832 size_t off2, size_t len)
833{
834 return dmaengine_check_align(dev->fill_align, off1, off2, len);
835}
836
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700837static inline void
838dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
839{
840 dma->max_pq = maxpq;
841 if (has_pq_continue)
842 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
843}
844
845static inline bool dmaf_continue(enum dma_ctrl_flags flags)
846{
847 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
848}
849
850static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
851{
852 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
853
854 return (flags & mask) == mask;
855}
856
857static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
858{
859 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
860}
861
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200862static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700863{
864 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
865}
866
867/* dma_maxpq - reduce maxpq in the face of continued operations
868 * @dma - dma device with PQ capability
869 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
870 *
871 * When an engine does not support native continuation we need 3 extra
872 * source slots to reuse P and Q with the following coefficients:
873 * 1/ {00} * P : remove P from Q', but use it as a source for P'
874 * 2/ {01} * Q : use Q to continue Q' calculation
875 * 3/ {00} * Q : subtract Q from P' to cancel (2)
876 *
877 * In the case where P is disabled we only need 1 extra source:
878 * 1/ {01} * Q : use Q to continue Q' calculation
879 */
880static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
881{
882 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
883 return dma_dev_to_maxpq(dma);
884 else if (dmaf_p_disabled_continue(flags))
885 return dma_dev_to_maxpq(dma) - 1;
886 else if (dmaf_continue(flags))
887 return dma_dev_to_maxpq(dma) - 3;
888 BUG();
889}
890
Chris Leechc13c8262006-05-23 17:18:44 -0700891/* --- public DMA engine API --- */
892
Dan Williams649274d2009-01-11 00:20:39 -0800893#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700894void dmaengine_get(void);
895void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800896#else
897static inline void dmaengine_get(void)
898{
899}
900static inline void dmaengine_put(void)
901{
902}
903#endif
904
David S. Millerb4bd07c2009-02-06 22:06:43 -0800905#ifdef CONFIG_NET_DMA
906#define net_dmaengine_get() dmaengine_get()
907#define net_dmaengine_put() dmaengine_put()
908#else
909static inline void net_dmaengine_get(void)
910{
911}
912static inline void net_dmaengine_put(void)
913{
914}
915#endif
916
Dan Williams729b5d12009-03-25 09:13:25 -0700917#ifdef CONFIG_ASYNC_TX_DMA
918#define async_dmaengine_get() dmaengine_get()
919#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700920#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700921#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
922#else
Dan Williams729b5d12009-03-25 09:13:25 -0700923#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700924#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700925#else
926static inline void async_dmaengine_get(void)
927{
928}
929static inline void async_dmaengine_put(void)
930{
931}
932static inline struct dma_chan *
933async_dma_find_channel(enum dma_transaction_type type)
934{
935 return NULL;
936}
Dan Williams138f4c32009-09-08 17:42:51 -0700937#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams729b5d12009-03-25 09:13:25 -0700938
Dan Williams7405f742007-01-02 11:10:43 -0700939dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
940 void *dest, void *src, size_t len);
941dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
942 struct page *page, unsigned int offset, void *kdata, size_t len);
943dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700944 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700945 unsigned int src_off, size_t len);
946void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
947 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700948
Dan Williams08398752008-07-17 17:59:56 -0700949static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700950{
Dan Williams636bdea2008-04-17 20:17:26 -0700951 tx->flags |= DMA_CTRL_ACK;
952}
953
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700954static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
955{
956 tx->flags &= ~DMA_CTRL_ACK;
957}
958
Dan Williams08398752008-07-17 17:59:56 -0700959static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700960{
Dan Williams08398752008-07-17 17:59:56 -0700961 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700962}
963
Dan Williams7405f742007-01-02 11:10:43 -0700964#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
965static inline void
966__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
967{
968 set_bit(tx_type, dstp->bits);
969}
970
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900971#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
972static inline void
973__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
974{
975 clear_bit(tx_type, dstp->bits);
976}
977
Dan Williams33df8ca2009-01-06 11:38:15 -0700978#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
979static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
980{
981 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
982}
983
Dan Williams7405f742007-01-02 11:10:43 -0700984#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
985static inline int
986__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
987{
988 return test_bit(tx_type, srcp->bits);
989}
990
991#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900992 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700993
Chris Leechc13c8262006-05-23 17:18:44 -0700994/**
Dan Williams7405f742007-01-02 11:10:43 -0700995 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700996 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700997 *
998 * This allows drivers to push copies to HW in batches,
999 * reducing MMIO writes where possible.
1000 */
Dan Williams7405f742007-01-02 11:10:43 -07001001static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -07001002{
Dan Williamsec8670f2008-03-01 07:51:29 -07001003 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001004}
1005
1006/**
Dan Williams7405f742007-01-02 11:10:43 -07001007 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -07001008 * @chan: DMA channel
1009 * @cookie: transaction identifier to check status of
1010 * @last: returns last completed cookie, can be NULL
1011 * @used: returns last issued cookie, can be NULL
1012 *
1013 * If @last and @used are passed in, upon return they reflect the driver
1014 * internal state and can be used with dma_async_is_complete() to check
1015 * the status of multiple cookies without re-checking hardware state.
1016 */
Dan Williams7405f742007-01-02 11:10:43 -07001017static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -07001018 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
1019{
Linus Walleij07934482010-03-26 16:50:49 -07001020 struct dma_tx_state state;
1021 enum dma_status status;
1022
1023 status = chan->device->device_tx_status(chan, cookie, &state);
1024 if (last)
1025 *last = state.last;
1026 if (used)
1027 *used = state.used;
1028 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001029}
1030
1031/**
1032 * dma_async_is_complete - test a cookie against chan state
1033 * @cookie: transaction identifier to test status of
1034 * @last_complete: last know completed transaction
1035 * @last_used: last cookie value handed out
1036 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001037 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001038 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001039 */
1040static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1041 dma_cookie_t last_complete, dma_cookie_t last_used)
1042{
1043 if (last_complete <= last_used) {
1044 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301045 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001046 } else {
1047 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301048 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001049 }
1050 return DMA_IN_PROGRESS;
1051}
1052
Dan Williamsbca34692010-03-26 16:52:10 -07001053static inline void
1054dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1055{
1056 if (st) {
1057 st->last = last;
1058 st->used = used;
1059 st->residue = residue;
1060 }
1061}
1062
Dan Williams07f22112009-01-05 17:14:31 -07001063#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001064struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1065enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001066enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001067void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001068struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1069 dma_filter_fn fn, void *fn_param);
Stephen Warren0ad7c002013-11-26 10:04:22 -07001070struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1071 const char *name);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001072struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001073void dma_release_channel(struct dma_chan *chan);
Dan Williams07f22112009-01-05 17:14:31 -07001074#else
Jon Mason4a43f392013-09-09 16:51:59 -07001075static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1076{
1077 return NULL;
1078}
1079static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1080{
Vinod Kouladfedd92013-10-16 13:29:02 +05301081 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001082}
Dan Williams07f22112009-01-05 17:14:31 -07001083static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1084{
Vinod Kouladfedd92013-10-16 13:29:02 +05301085 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001086}
Dan Williamsc50331e2009-01-19 15:33:14 -07001087static inline void dma_issue_pending_all(void)
1088{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001089}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001090static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001091 dma_filter_fn fn, void *fn_param)
1092{
1093 return NULL;
1094}
Stephen Warren0ad7c002013-11-26 10:04:22 -07001095static inline struct dma_chan *dma_request_slave_channel_reason(
1096 struct device *dev, const char *name)
1097{
1098 return ERR_PTR(-ENODEV);
1099}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001100static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001101 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001102{
Vinod Kould18d5f52012-09-25 16:18:55 +05301103 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001104}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001105static inline void dma_release_channel(struct dma_chan *chan)
1106{
Dan Williamsc50331e2009-01-19 15:33:14 -07001107}
Dan Williams07f22112009-01-05 17:14:31 -07001108#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001109
1110/* --- DMA device --- */
1111
1112int dma_async_device_register(struct dma_device *device);
1113void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001114void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001115struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001116struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Dave Jianga2bd1142012-04-04 16:10:46 -07001117struct dma_chan *net_dma_find_channel(void);
Dan Williams59b5ec22009-01-06 11:38:15 -07001118#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001119#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1120 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1121
1122static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001123*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1124 dma_filter_fn fn, void *fn_param,
1125 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001126{
1127 struct dma_chan *chan;
1128
1129 chan = dma_request_slave_channel(dev, name);
1130 if (chan)
1131 return chan;
1132
1133 return __dma_request_channel(mask, fn, fn_param);
1134}
Chris Leechc13c8262006-05-23 17:18:44 -07001135
Chris Leechde5506e2006-05-23 17:50:37 -07001136/* --- Helper iov-locking functions --- */
1137
1138struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +00001139 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -07001140 int nr_pages;
1141 struct page **pages;
1142};
1143
1144struct dma_pinned_list {
1145 int nr_iovecs;
1146 struct dma_page_list page_list[0];
1147};
1148
1149struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1150void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1151
1152dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1153 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1154dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1155 struct dma_pinned_list *pinned_list, struct page *page,
1156 unsigned int offset, size_t len);
1157
Chris Leechc13c8262006-05-23 17:18:44 -07001158#endif /* DMAENGINE_H */