blob: 7a7bd7785ed40ba2d078354ba16d17d722cf5e88 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkov1433eb92009-10-21 13:44:36 +020028 * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
29 * later.
Borislav Petkovb70ef012009-06-25 19:32:38 +020030 */
Borislav Petkov1433eb92009-10-21 13:44:36 +020031static int ddr2_dbam_revCG[] = {
32 [0] = 32,
33 [1] = 64,
34 [2] = 128,
35 [3] = 256,
36 [4] = 512,
37 [5] = 1024,
38 [6] = 2048,
39};
40
41static int ddr2_dbam_revD[] = {
42 [0] = 32,
43 [1] = 64,
44 [2 ... 3] = 128,
45 [4] = 256,
46 [5] = 512,
47 [6] = 256,
48 [7] = 512,
49 [8 ... 9] = 1024,
50 [10] = 2048,
51};
52
53static int ddr2_dbam[] = { [0] = 128,
54 [1] = 256,
55 [2 ... 4] = 512,
56 [5 ... 6] = 1024,
57 [7 ... 8] = 2048,
58 [9 ... 10] = 4096,
59 [11] = 8192,
60};
61
62static int ddr3_dbam[] = { [0] = -1,
63 [1] = 256,
64 [2] = 512,
65 [3 ... 4] = -1,
66 [5 ... 6] = 1024,
67 [7 ... 8] = 2048,
68 [9 ... 10] = 4096,
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020069 [11] = 8192,
Borislav Petkovb70ef012009-06-25 19:32:38 +020070};
71
72/*
73 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
74 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
75 * or higher value'.
76 *
77 *FIXME: Produce a better mapping/linearisation.
78 */
79
Borislav Petkov39094442010-11-24 19:52:09 +010080
81struct scrubrate {
82 u32 scrubval; /* bit pattern for scrub rate */
83 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
84} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020085 { 0x01, 1600000000UL},
86 { 0x02, 800000000UL},
87 { 0x03, 400000000UL},
88 { 0x04, 200000000UL},
89 { 0x05, 100000000UL},
90 { 0x06, 50000000UL},
91 { 0x07, 25000000UL},
92 { 0x08, 12284069UL},
93 { 0x09, 6274509UL},
94 { 0x0A, 3121951UL},
95 { 0x0B, 1560975UL},
96 { 0x0C, 781440UL},
97 { 0x0D, 390720UL},
98 { 0x0E, 195300UL},
99 { 0x0F, 97650UL},
100 { 0x10, 48854UL},
101 { 0x11, 24427UL},
102 { 0x12, 12213UL},
103 { 0x13, 6101UL},
104 { 0x14, 3051UL},
105 { 0x15, 1523UL},
106 { 0x16, 761UL},
107 { 0x00, 0UL}, /* scrubbing off */
108};
109
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200110static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
111 u32 *val, const char *func)
112{
113 int err = 0;
114
115 err = pci_read_config_dword(pdev, offset, val);
116 if (err)
117 amd64_warn("%s: error reading F%dx%03x.\n",
118 func, PCI_FUNC(pdev->devfn), offset);
119
120 return err;
121}
122
123int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
124 u32 val, const char *func)
125{
126 int err = 0;
127
128 err = pci_write_config_dword(pdev, offset, val);
129 if (err)
130 amd64_warn("%s: error writing to F%dx%03x.\n",
131 func, PCI_FUNC(pdev->devfn), offset);
132
133 return err;
134}
135
136/*
137 *
138 * Depending on the family, F2 DCT reads need special handling:
139 *
140 * K8: has a single DCT only
141 *
142 * F10h: each DCT has its own set of regs
143 * DCT0 -> F2x040..
144 * DCT1 -> F2x140..
145 *
146 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
147 *
148 */
149static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
150 const char *func)
151{
152 if (addr >= 0x100)
153 return -EINVAL;
154
155 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
156}
157
158static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
159 const char *func)
160{
161 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
162}
163
164static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
165 const char *func)
166{
167 u32 reg = 0;
168 u8 dct = 0;
169
170 if (addr >= 0x140 && addr <= 0x1a0) {
171 dct = 1;
172 addr -= 0x100;
173 }
174
175 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
176 reg &= 0xfffffffe;
177 reg |= dct;
178 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
179
180 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
181}
182
Borislav Petkovb70ef012009-06-25 19:32:38 +0200183/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200184 * Memory scrubber control interface. For K8, memory scrubbing is handled by
185 * hardware and can involve L2 cache, dcache as well as the main memory. With
186 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
187 * functionality.
188 *
189 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
190 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
191 * bytes/sec for the setting.
192 *
193 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
194 * other archs, we might not have access to the caches directly.
195 */
196
197/*
198 * scan the scrub rate mapping table for a close or matching bandwidth value to
199 * issue. If requested is too big, then use last maximum value found.
200 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200201static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 u32 scrubval;
204 int i;
205
206 /*
207 * map the configured rate (new_bw) to a value specific to the AMD64
208 * memory controller and apply to register. Search for the first
209 * bandwidth entry that is greater or equal than the setting requested
210 * and program that. If at last entry, turn off DRAM scrubbing.
211 */
212 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
213 /*
214 * skip scrub rates which aren't recommended
215 * (see F10 BKDG, F3x58)
216 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200217 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218 continue;
219
220 if (scrubrates[i].bandwidth <= new_bw)
221 break;
222
223 /*
224 * if no suitable bandwidth found, turn off DRAM scrubbing
225 * entirely by falling back to the last element in the
226 * scrubrates array.
227 */
228 }
229
230 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200231
Borislav Petkov5980bb92011-01-07 16:26:49 +0100232 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200233
Borislav Petkov39094442010-11-24 19:52:09 +0100234 if (scrubval)
235 return scrubrates[i].bandwidth;
236
Doug Thompson2bc65412009-05-04 20:11:14 +0200237 return 0;
238}
239
Borislav Petkov395ae782010-10-01 18:38:19 +0200240static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200241{
242 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson2bc65412009-05-04 20:11:14 +0200243
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200244 return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200245}
246
Borislav Petkov39094442010-11-24 19:52:09 +0100247static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200248{
249 struct amd64_pvt *pvt = mci->pvt_info;
250 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100251 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200252
Borislav Petkov5980bb92011-01-07 16:26:49 +0100253 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200254
255 scrubval = scrubval & 0x001F;
256
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200257 amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200258
Roel Kluin926311f2010-01-11 20:58:21 +0100259 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200260 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100261 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200262 break;
263 }
264 }
Borislav Petkov39094442010-11-24 19:52:09 +0100265 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200266}
267
Doug Thompson67757632009-04-27 15:53:22 +0200268/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200269 * returns true if the SysAddr given by sys_addr matches the
270 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200271 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200272static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid)
Doug Thompson67757632009-04-27 15:53:22 +0200273{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200274 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200275
276 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
277 * all ones if the most significant implemented address bit is 1.
278 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
279 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
280 * Application Programming.
281 */
282 addr = sys_addr & 0x000000ffffffffffull;
283
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200284 return ((addr >= get_dram_base(pvt, nid)) &&
285 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200286}
287
288/*
289 * Attempt to map a SysAddr to a node. On success, return a pointer to the
290 * mem_ctl_info structure for the node that the SysAddr maps to.
291 *
292 * On failure, return NULL.
293 */
294static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
295 u64 sys_addr)
296{
297 struct amd64_pvt *pvt;
298 int node_id;
299 u32 intlv_en, bits;
300
301 /*
302 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
303 * 3.4.4.2) registers to map the SysAddr to a node ID.
304 */
305 pvt = mci->pvt_info;
306
307 /*
308 * The value of this field should be the same for all DRAM Base
309 * registers. Therefore we arbitrarily choose to read it from the
310 * register for node 0.
311 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200312 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200313
314 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200315 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200316 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200317 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200318 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200319 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200320 }
321
Borislav Petkov72f158f2009-09-18 12:27:27 +0200322 if (unlikely((intlv_en != 0x01) &&
323 (intlv_en != 0x03) &&
324 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200325 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200326 return NULL;
327 }
328
329 bits = (((u32) sys_addr) >> 12) & intlv_en;
330
331 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200332 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200333 break; /* intlv_sel field matches */
334
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200335 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200336 goto err_no_match;
337 }
338
339 /* sanity test for sys_addr */
340 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200341 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
342 "range for node %d with node interleaving enabled.\n",
343 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200344 return NULL;
345 }
346
347found:
348 return edac_mc_find(node_id);
349
350err_no_match:
351 debugf2("sys_addr 0x%lx doesn't match any node\n",
352 (unsigned long)sys_addr);
353
354 return NULL;
355}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200356
357/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100358 * compute the CS base address of the @csrow on the DRAM controller @dct.
359 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200360 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100361static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
362 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200363{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100364 u64 csbase, csmask, base_bits, mask_bits;
365 u8 addr_shift;
366
367 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
368 csbase = pvt->csels[dct].csbases[csrow];
369 csmask = pvt->csels[dct].csmasks[csrow];
370 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
371 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
372 addr_shift = 4;
373 } else {
374 csbase = pvt->csels[dct].csbases[csrow];
375 csmask = pvt->csels[dct].csmasks[csrow >> 1];
376 addr_shift = 8;
377
378 if (boot_cpu_data.x86 == 0x15)
379 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
380 else
381 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
382 }
383
384 *base = (csbase & base_bits) << addr_shift;
385
386 *mask = ~0ULL;
387 /* poke holes for the csmask */
388 *mask &= ~(mask_bits << addr_shift);
389 /* OR them in */
390 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200391}
392
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100393#define for_each_chip_select(i, dct, pvt) \
394 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200395
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100396#define for_each_chip_select_mask(i, dct, pvt) \
397 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200398
399/*
400 * @input_addr is an InputAddr associated with the node given by mci. Return the
401 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
402 */
403static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
404{
405 struct amd64_pvt *pvt;
406 int csrow;
407 u64 base, mask;
408
409 pvt = mci->pvt_info;
410
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100411 for_each_chip_select(csrow, 0, pvt) {
412 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200413 continue;
414
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100415 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
416
417 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200418
419 if ((input_addr & mask) == (base & mask)) {
420 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
421 (unsigned long)input_addr, csrow,
422 pvt->mc_node_id);
423
424 return csrow;
425 }
426 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200427 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
428 (unsigned long)input_addr, pvt->mc_node_id);
429
430 return -1;
431}
432
433/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200434 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
435 * for the node represented by mci. Info is passed back in *hole_base,
436 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
437 * info is invalid. Info may be invalid for either of the following reasons:
438 *
439 * - The revision of the node is not E or greater. In this case, the DRAM Hole
440 * Address Register does not exist.
441 *
442 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
443 * indicating that its contents are not valid.
444 *
445 * The values passed back in *hole_base, *hole_offset, and *hole_size are
446 * complete 32-bit values despite the fact that the bitfields in the DHAR
447 * only represent bits 31-24 of the base and offset values.
448 */
449int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
450 u64 *hole_offset, u64 *hole_size)
451{
452 struct amd64_pvt *pvt = mci->pvt_info;
453 u64 base;
454
455 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200456 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200457 debugf1(" revision %d for node %d does not support DHAR\n",
458 pvt->ext_model, pvt->mc_node_id);
459 return 1;
460 }
461
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100462 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100463 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200464 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
465 return 1;
466 }
467
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100468 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200469 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
470 pvt->mc_node_id);
471 return 1;
472 }
473
474 /* This node has Memory Hoisting */
475
476 /* +------------------+--------------------+--------------------+-----
477 * | memory | DRAM hole | relocated |
478 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
479 * | | | DRAM hole |
480 * | | | [0x100000000, |
481 * | | | (0x100000000+ |
482 * | | | (0xffffffff-x))] |
483 * +------------------+--------------------+--------------------+-----
484 *
485 * Above is a diagram of physical memory showing the DRAM hole and the
486 * relocated addresses from the DRAM hole. As shown, the DRAM hole
487 * starts at address x (the base address) and extends through address
488 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
489 * addresses in the hole so that they start at 0x100000000.
490 */
491
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100492 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200493
494 *hole_base = base;
495 *hole_size = (0x1ull << 32) - base;
496
497 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100498 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200499 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100500 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200501
502 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
503 pvt->mc_node_id, (unsigned long)*hole_base,
504 (unsigned long)*hole_offset, (unsigned long)*hole_size);
505
506 return 0;
507}
508EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
509
Doug Thompson93c2df52009-05-04 20:46:50 +0200510/*
511 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
512 * assumed that sys_addr maps to the node given by mci.
513 *
514 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
515 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
516 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
517 * then it is also involved in translating a SysAddr to a DramAddr. Sections
518 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
519 * These parts of the documentation are unclear. I interpret them as follows:
520 *
521 * When node n receives a SysAddr, it processes the SysAddr as follows:
522 *
523 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
524 * Limit registers for node n. If the SysAddr is not within the range
525 * specified by the base and limit values, then node n ignores the Sysaddr
526 * (since it does not map to node n). Otherwise continue to step 2 below.
527 *
528 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
529 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
530 * the range of relocated addresses (starting at 0x100000000) from the DRAM
531 * hole. If not, skip to step 3 below. Else get the value of the
532 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
533 * offset defined by this value from the SysAddr.
534 *
535 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
536 * Base register for node n. To obtain the DramAddr, subtract the base
537 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
538 */
539static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
540{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200541 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200542 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
543 int ret = 0;
544
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200545 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200546
547 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
548 &hole_size);
549 if (!ret) {
550 if ((sys_addr >= (1ull << 32)) &&
551 (sys_addr < ((1ull << 32) + hole_size))) {
552 /* use DHAR to translate SysAddr to DramAddr */
553 dram_addr = sys_addr - hole_offset;
554
555 debugf2("using DHAR to translate SysAddr 0x%lx to "
556 "DramAddr 0x%lx\n",
557 (unsigned long)sys_addr,
558 (unsigned long)dram_addr);
559
560 return dram_addr;
561 }
562 }
563
564 /*
565 * Translate the SysAddr to a DramAddr as shown near the start of
566 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
567 * only deals with 40-bit values. Therefore we discard bits 63-40 of
568 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
569 * discard are all 1s. Otherwise the bits we discard are all 0s. See
570 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
571 * Programmer's Manual Volume 1 Application Programming.
572 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100573 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200574
575 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
576 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
577 (unsigned long)dram_addr);
578 return dram_addr;
579}
580
581/*
582 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
583 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
584 * for node interleaving.
585 */
586static int num_node_interleave_bits(unsigned intlv_en)
587{
588 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
589 int n;
590
591 BUG_ON(intlv_en > 7);
592 n = intlv_shift_table[intlv_en];
593 return n;
594}
595
596/* Translate the DramAddr given by @dram_addr to an InputAddr. */
597static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
598{
599 struct amd64_pvt *pvt;
600 int intlv_shift;
601 u64 input_addr;
602
603 pvt = mci->pvt_info;
604
605 /*
606 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
607 * concerning translating a DramAddr to an InputAddr.
608 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200609 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100610 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
611 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200612
613 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
614 intlv_shift, (unsigned long)dram_addr,
615 (unsigned long)input_addr);
616
617 return input_addr;
618}
619
620/*
621 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
622 * assumed that @sys_addr maps to the node given by mci.
623 */
624static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
625{
626 u64 input_addr;
627
628 input_addr =
629 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
630
631 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
632 (unsigned long)sys_addr, (unsigned long)input_addr);
633
634 return input_addr;
635}
636
637
638/*
639 * @input_addr is an InputAddr associated with the node represented by mci.
640 * Translate @input_addr to a DramAddr and return the result.
641 */
642static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
643{
644 struct amd64_pvt *pvt;
645 int node_id, intlv_shift;
646 u64 bits, dram_addr;
647 u32 intlv_sel;
648
649 /*
650 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
651 * shows how to translate a DramAddr to an InputAddr. Here we reverse
652 * this procedure. When translating from a DramAddr to an InputAddr, the
653 * bits used for node interleaving are discarded. Here we recover these
654 * bits from the IntlvSel field of the DRAM Limit register (section
655 * 3.4.4.2) for the node that input_addr is associated with.
656 */
657 pvt = mci->pvt_info;
658 node_id = pvt->mc_node_id;
659 BUG_ON((node_id < 0) || (node_id > 7));
660
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200661 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200662
663 if (intlv_shift == 0) {
664 debugf1(" InputAddr 0x%lx translates to DramAddr of "
665 "same value\n", (unsigned long)input_addr);
666
667 return input_addr;
668 }
669
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100670 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
671 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200672
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200673 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200674 dram_addr = bits + (intlv_sel << 12);
675
676 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
677 "(%d node interleave bits)\n", (unsigned long)input_addr,
678 (unsigned long)dram_addr, intlv_shift);
679
680 return dram_addr;
681}
682
683/*
684 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
685 * @dram_addr to a SysAddr.
686 */
687static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
688{
689 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200690 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200691 int ret = 0;
692
693 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
694 &hole_size);
695 if (!ret) {
696 if ((dram_addr >= hole_base) &&
697 (dram_addr < (hole_base + hole_size))) {
698 sys_addr = dram_addr + hole_offset;
699
700 debugf1("using DHAR to translate DramAddr 0x%lx to "
701 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
702 (unsigned long)sys_addr);
703
704 return sys_addr;
705 }
706 }
707
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200708 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200709 sys_addr = dram_addr + base;
710
711 /*
712 * The sys_addr we have computed up to this point is a 40-bit value
713 * because the k8 deals with 40-bit values. However, the value we are
714 * supposed to return is a full 64-bit physical address. The AMD
715 * x86-64 architecture specifies that the most significant implemented
716 * address bit through bit 63 of a physical address must be either all
717 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
718 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
719 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
720 * Programming.
721 */
722 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
723
724 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
725 pvt->mc_node_id, (unsigned long)dram_addr,
726 (unsigned long)sys_addr);
727
728 return sys_addr;
729}
730
731/*
732 * @input_addr is an InputAddr associated with the node given by mci. Translate
733 * @input_addr to a SysAddr.
734 */
735static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
736 u64 input_addr)
737{
738 return dram_addr_to_sys_addr(mci,
739 input_addr_to_dram_addr(mci, input_addr));
740}
741
742/*
743 * Find the minimum and maximum InputAddr values that map to the given @csrow.
744 * Pass back these values in *input_addr_min and *input_addr_max.
745 */
746static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
747 u64 *input_addr_min, u64 *input_addr_max)
748{
749 struct amd64_pvt *pvt;
750 u64 base, mask;
751
752 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100753 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200754
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100755 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200756
757 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100758 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200759}
760
Doug Thompson93c2df52009-05-04 20:46:50 +0200761/* Map the Error address to a PAGE and PAGE OFFSET. */
762static inline void error_address_to_page_and_offset(u64 error_address,
763 u32 *page, u32 *offset)
764{
765 *page = (u32) (error_address >> PAGE_SHIFT);
766 *offset = ((u32) error_address) & ~PAGE_MASK;
767}
768
769/*
770 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
771 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
772 * of a node that detected an ECC memory error. mci represents the node that
773 * the error address maps to (possibly different from the node that detected
774 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
775 * error.
776 */
777static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
778{
779 int csrow;
780
781 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
782
783 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200784 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
785 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200786 return csrow;
787}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200788
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100789static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200790
Doug Thompson2da11652009-04-27 16:09:09 +0200791/*
792 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
793 * are ECC capable.
794 */
795static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
796{
Borislav Petkovcb328502010-12-22 14:28:24 +0100797 u8 bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200798 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200799
Borislav Petkov1433eb92009-10-21 13:44:36 +0200800 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200801 ? 19
802 : 17;
803
Borislav Petkov584fcff2009-06-10 18:29:54 +0200804 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200805 edac_cap = EDAC_FLAG_SECDED;
806
807 return edac_cap;
808}
809
810
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200811static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200812
Borislav Petkov68798e12009-11-03 16:18:33 +0100813static void amd64_dump_dramcfg_low(u32 dclr, int chan)
814{
815 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
816
817 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
818 (dclr & BIT(16)) ? "un" : "",
819 (dclr & BIT(19)) ? "yes" : "no");
820
821 debugf1(" PAR/ERR parity: %s\n",
822 (dclr & BIT(8)) ? "enabled" : "disabled");
823
Borislav Petkovcb328502010-12-22 14:28:24 +0100824 if (boot_cpu_data.x86 == 0x10)
825 debugf1(" DCT 128bit mode width: %s\n",
826 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100827
828 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
829 (dclr & BIT(12)) ? "yes" : "no",
830 (dclr & BIT(13)) ? "yes" : "no",
831 (dclr & BIT(14)) ? "yes" : "no",
832 (dclr & BIT(15)) ? "yes" : "no");
833}
834
Doug Thompson2da11652009-04-27 16:09:09 +0200835/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200836static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200837{
Borislav Petkov68798e12009-11-03 16:18:33 +0100838 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200839
Borislav Petkov68798e12009-11-03 16:18:33 +0100840 debugf1(" NB two channel DRAM capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100841 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100842
843 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100844 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
845 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100846
847 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200848
Borislav Petkov8de1d912009-10-16 13:39:30 +0200849 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200850
Borislav Petkov8de1d912009-10-16 13:39:30 +0200851 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
852 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100853 pvt->dhar, dhar_base(pvt),
854 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
855 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200856
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100857 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200858
Borislav Petkov4d796362011-02-03 15:59:57 +0100859 amd64_debug_display_dimm_sizes(0, pvt);
860
Borislav Petkov8de1d912009-10-16 13:39:30 +0200861 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100862 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200863 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100864
865 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200866
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200867 amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100868
Borislav Petkov8de1d912009-10-16 13:39:30 +0200869 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100870 if (!dct_ganging_enabled(pvt))
871 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200872}
873
Doug Thompson94be4bf2009-04-27 16:12:00 +0200874/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100875 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200876 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100877static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200878{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200879 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100880 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
881 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200882 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100883 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
884 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200885 }
886}
887
888/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100889 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200890 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200891static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200892{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100893 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200894
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100895 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200896
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100897 for_each_chip_select(cs, 0, pvt) {
898 u32 reg0 = DCSB0 + (cs * 4);
899 u32 reg1 = DCSB1 + (cs * 4);
900 u32 *base0 = &pvt->csels[0].csbases[cs];
901 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200902
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100903 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200904 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100905 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200906
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100907 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
908 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200909
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100910 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
911 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
912 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200913 }
914
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100915 for_each_chip_select_mask(cs, 0, pvt) {
916 u32 reg0 = DCSM0 + (cs * 4);
917 u32 reg1 = DCSM1 + (cs * 4);
918 u32 *mask0 = &pvt->csels[0].csmasks[cs];
919 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200920
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100921 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200922 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100923 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200924
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100925 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
926 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200927
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100928 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
929 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
930 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200931 }
932}
933
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200934static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200935{
936 enum mem_type type;
937
Borislav Petkovcb328502010-12-22 14:28:24 +0100938 /* F15h supports only DDR3 */
939 if (boot_cpu_data.x86 >= 0x15)
940 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
941 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100942 if (pvt->dchr0 & DDR3_MODE)
943 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
944 else
945 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200946 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200947 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
948 }
949
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200950 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200951
952 return type;
953}
954
Borislav Petkovcb328502010-12-22 14:28:24 +0100955/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200956static int k8_early_channel_count(struct amd64_pvt *pvt)
957{
Borislav Petkovcb328502010-12-22 14:28:24 +0100958 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200959
Borislav Petkov9f56da02010-10-01 19:44:53 +0200960 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200961 /* RevF (NPT) and later */
962 flag = pvt->dclr0 & F10_WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200963 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200964 /* RevE and earlier */
965 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200966
967 /* not used */
968 pvt->dclr1 = 0;
969
970 return (flag) ? 2 : 1;
971}
972
Borislav Petkov70046622011-01-10 14:37:27 +0100973/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
974static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200975{
Borislav Petkov70046622011-01-10 14:37:27 +0100976 u8 start_bit = 1;
977 u8 end_bit = 47;
978
979 if (boot_cpu_data.x86 == 0xf) {
980 start_bit = 3;
981 end_bit = 39;
982 }
983
984 return m->addr & GENMASK(start_bit, end_bit);
Doug Thompsonddff8762009-04-27 16:14:52 +0200985}
986
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200987static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200988{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200989 u32 off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200990
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200991 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
992 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200993
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200994 if (boot_cpu_data.x86 == 0xf)
995 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200996
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200997 if (!dram_rw(pvt, range))
998 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200999
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001000 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1001 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Doug Thompsonddff8762009-04-27 16:14:52 +02001002}
1003
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001004static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1005 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +02001006{
1007 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001008 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001009 int channel, csrow;
1010 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +02001011
1012 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001013 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001014 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001015 if (channel < 0) {
1016 /*
1017 * Syndrome didn't map, so we don't know which of the
1018 * 2 DIMMs is in error. So we need to ID 'both' of them
1019 * as suspect.
1020 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001021 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1022 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001023 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1024 return;
1025 }
1026 } else {
1027 /*
1028 * non-chipkill ecc mode
1029 *
1030 * The k8 documentation is unclear about how to determine the
1031 * channel number when using non-chipkill memory. This method
1032 * was obtained from email communication with someone at AMD.
1033 * (Wish the email was placed in this comment - norsk)
1034 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001035 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001036 }
1037
1038 /*
1039 * Find out which node the error address belongs to. This may be
1040 * different from the node that detected the error.
1041 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001042 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001043 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001044 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001045 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001046 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1047 return;
1048 }
1049
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001050 /* Now map the sys_addr to a CSROW */
1051 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001052 if (csrow < 0) {
1053 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1054 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001055 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001056
1057 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1058 channel, EDAC_MOD_STR);
1059 }
1060}
1061
Borislav Petkov1433eb92009-10-21 13:44:36 +02001062static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompsonddff8762009-04-27 16:14:52 +02001063{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001064 int *dbam_map;
Doug Thompsonddff8762009-04-27 16:14:52 +02001065
Borislav Petkov1433eb92009-10-21 13:44:36 +02001066 if (pvt->ext_model >= K8_REV_F)
1067 dbam_map = ddr2_dbam;
1068 else if (pvt->ext_model >= K8_REV_D)
1069 dbam_map = ddr2_dbam_revD;
1070 else
1071 dbam_map = ddr2_dbam_revCG;
Doug Thompsonddff8762009-04-27 16:14:52 +02001072
Borislav Petkov1433eb92009-10-21 13:44:36 +02001073 return dbam_map[cs_mode];
Doug Thompsonddff8762009-04-27 16:14:52 +02001074}
1075
Doug Thompson1afd3c92009-04-27 16:16:50 +02001076/*
1077 * Get the number of DCT channels in use.
1078 *
1079 * Return:
1080 * number of Memory Channels in operation
1081 * Pass back:
1082 * contents of the DCL0_LOW register
1083 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001084static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001085{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001086 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001087
Borislav Petkov7d20d142011-01-07 17:58:04 +01001088 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
1089 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & F10_WIDTH_128))
1090 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001091
1092 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001093 * Need to check if in unganged mode: In such, there are 2 channels,
1094 * but they are not in 128 bit mode and thus the above 'dclr0' status
1095 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001096 *
1097 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1098 * their CSEnable bit on. If so, then SINGLE DIMM case.
1099 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001100 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001101
1102 /*
1103 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1104 * is more than just one DIMM present in unganged mode. Need to check
1105 * both controllers since DIMMs can be placed in either one.
1106 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001107 for (i = 0; i < 2; i++) {
1108 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001109
Wan Wei57a30852009-08-07 17:04:49 +02001110 for (j = 0; j < 4; j++) {
1111 if (DBAM_DIMM(j, dbam) > 0) {
1112 channels++;
1113 break;
1114 }
1115 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001116 }
1117
Borislav Petkovd16149e2009-10-16 19:55:49 +02001118 if (channels > 2)
1119 channels = 2;
1120
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001121 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001122
1123 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001124}
1125
Borislav Petkov1433eb92009-10-21 13:44:36 +02001126static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001127{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001128 int *dbam_map;
1129
1130 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
1131 dbam_map = ddr3_dbam;
1132 else
1133 dbam_map = ddr2_dbam;
1134
1135 return dbam_map[cs_mode];
Doug Thompson1afd3c92009-04-27 16:16:50 +02001136}
1137
Doug Thompson6163b5d2009-04-27 16:20:17 +02001138static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1139{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001140
Borislav Petkov78da1212010-12-22 19:31:45 +01001141 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
1142 debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1143 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001144
Borislav Petkov78da1212010-12-22 19:31:45 +01001145 debugf0(" mode: %s, All DCTs on: %s\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001146 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1147 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001148
Borislav Petkov72381bd2009-10-09 19:14:43 +02001149 if (!dct_ganging_enabled(pvt))
1150 debugf0(" Address range split per DCT: %s\n",
1151 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1152
Borislav Petkov78da1212010-12-22 19:31:45 +01001153 debugf0(" data interleave for ECC: %s, "
Borislav Petkov72381bd2009-10-09 19:14:43 +02001154 "DRAM cleared since last warm reset: %s\n",
1155 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1156 (dct_memory_cleared(pvt) ? "yes" : "no"));
1157
Borislav Petkov78da1212010-12-22 19:31:45 +01001158 debugf0(" channel interleave: %s, "
1159 "interleave bits selector: 0x%x\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001160 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001161 dct_sel_interleave_addr(pvt));
1162 }
1163
Borislav Petkov78da1212010-12-22 19:31:45 +01001164 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001165}
1166
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001167/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001168 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001169 * Interleaving Modes.
1170 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001171static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001172 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001173{
Borislav Petkov78da1212010-12-22 19:31:45 +01001174 u32 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001175
1176 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001177 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001178
Borislav Petkov229a7a12010-12-09 18:57:54 +01001179 if (hi_range_sel)
1180 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001181
Borislav Petkov229a7a12010-12-09 18:57:54 +01001182 /*
1183 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1184 */
1185 if (dct_interleave_enabled(pvt)) {
1186 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001187
Borislav Petkov229a7a12010-12-09 18:57:54 +01001188 /* return DCT select function: 0=DCT0, 1=DCT1 */
1189 if (!intlv_addr)
1190 return sys_addr >> 6 & 1;
1191
1192 if (intlv_addr & 0x2) {
1193 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1194 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1195
1196 return ((sys_addr >> shift) & 1) ^ temp;
1197 }
1198
1199 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1200 }
1201
1202 if (dct_high_range_enabled(pvt))
1203 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001204
1205 return 0;
1206}
1207
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001208/* Convert the sys_addr to the normalized DCT address */
1209static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
1210 u64 sys_addr, bool hi_rng,
1211 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001212{
1213 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001214 u64 dram_base = get_dram_base(pvt, range);
1215 u64 hole_off = f10_dhar_offset(pvt);
1216 u32 hole_valid = dhar_valid(pvt);
1217 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001218
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001219 if (hi_rng) {
1220 /*
1221 * if
1222 * base address of high range is below 4Gb
1223 * (bits [47:27] at [31:11])
1224 * DRAM address space on this DCT is hoisted above 4Gb &&
1225 * sys_addr > 4Gb
1226 *
1227 * remove hole offset from sys_addr
1228 * else
1229 * remove high range offset from sys_addr
1230 */
1231 if ((!(dct_sel_base_addr >> 16) ||
1232 dct_sel_base_addr < dhar_base(pvt)) &&
1233 hole_valid &&
1234 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001235 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001236 else
1237 chan_off = dct_sel_base_off;
1238 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001239 /*
1240 * if
1241 * we have a valid hole &&
1242 * sys_addr > 4Gb
1243 *
1244 * remove hole
1245 * else
1246 * remove dram base to normalize to DCT address
1247 */
1248 if (hole_valid && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001249 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001250 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001251 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001252 }
1253
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001254 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001255}
1256
1257/* Hack for the time being - Can we get this from BIOS?? */
1258#define CH0SPARE_RANK 0
1259#define CH1SPARE_RANK 1
1260
1261/*
1262 * checks if the csrow passed in is marked as SPARED, if so returns the new
1263 * spare row
1264 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001265static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001266{
1267 u32 swap_done;
1268 u32 bad_dram_cs;
1269
1270 /* Depending on channel, isolate respective SPARING info */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001271 if (dct) {
Doug Thompson6163b5d2009-04-27 16:20:17 +02001272 swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
1273 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
1274 if (swap_done && (csrow == bad_dram_cs))
1275 csrow = CH1SPARE_RANK;
1276 } else {
1277 swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
1278 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
1279 if (swap_done && (csrow == bad_dram_cs))
1280 csrow = CH0SPARE_RANK;
1281 }
1282 return csrow;
1283}
1284
1285/*
1286 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1287 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1288 *
1289 * Return:
1290 * -EINVAL: NOT FOUND
1291 * 0..csrow = Chip-Select Row
1292 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001293static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001294{
1295 struct mem_ctl_info *mci;
1296 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001297 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001298 int cs_found = -EINVAL;
1299 int csrow;
1300
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001301 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001302 if (!mci)
1303 return cs_found;
1304
1305 pvt = mci->pvt_info;
1306
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001307 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001308
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001309 for_each_chip_select(csrow, dct, pvt) {
1310 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001311 continue;
1312
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001313 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001314
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001315 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1316 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001317
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001318 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001319
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001320 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1321 "(CSBase & ~CSMask)=0x%llx\n",
1322 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001323
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001324 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1325 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001326
1327 debugf1(" MATCH csrow=%d\n", cs_found);
1328 break;
1329 }
1330 }
1331 return cs_found;
1332}
1333
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001334/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001335static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001336 u64 sys_addr, int *nid, int *chan_sel)
1337{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001338 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001339 u64 chan_addr;
1340 u32 tmp, dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001341 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001342 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001343
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001344 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001345 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001346 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001347
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001348 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1349 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001350
Borislav Petkove726f3c2010-12-06 16:20:25 +01001351 if (intlv_en &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001352 (intlv_sel != ((sys_addr >> 12) & intlv_en)))
1353 return -EINVAL;
1354
1355 dct_sel_base = dct_sel_baseaddr(pvt);
1356
1357 /*
1358 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1359 * select between DCT0 and DCT1.
1360 */
1361 if (dct_high_range_enabled(pvt) &&
1362 !dct_ganging_enabled(pvt) &&
1363 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001364 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001365
1366 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1367
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001368 chan_addr = f10_get_norm_dct_addr(pvt, range, sys_addr,
1369 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001370
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001371 /* remove Node ID (in case of node interleaving) */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001372 tmp = chan_addr & 0xFC0;
1373
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001374 chan_addr = ((chan_addr >> hweight8(intlv_en)) & GENMASK(12, 47)) | tmp;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001375
1376 /* remove channel interleave and hash */
1377 if (dct_interleave_enabled(pvt) &&
1378 !dct_high_range_enabled(pvt) &&
1379 !dct_ganging_enabled(pvt)) {
1380 if (dct_sel_interleave_addr(pvt) != 1)
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001381 chan_addr = (chan_addr >> 1) & GENMASK(6, 63);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001382 else {
1383 tmp = chan_addr & 0xFC0;
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001384 chan_addr = ((chan_addr & GENMASK(14, 63)) >> 1) | tmp;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001385 }
1386 }
1387
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001388 debugf1(" (ChannelAddrLong=0x%llx)\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001389
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001390 cs_found = f10_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001391
1392 if (cs_found >= 0) {
1393 *nid = node_id;
1394 *chan_sel = channel;
1395 }
1396 return cs_found;
1397}
1398
1399static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1400 int *node, int *chan_sel)
1401{
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001402 int range, cs_found = -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001403
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001404 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001405
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001406 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001407 continue;
1408
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001409 if ((get_dram_base(pvt, range) <= sys_addr) &&
1410 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001411
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001412 cs_found = f10_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001413 sys_addr, node,
1414 chan_sel);
1415 if (cs_found >= 0)
1416 break;
1417 }
1418 }
1419 return cs_found;
1420}
1421
1422/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001423 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1424 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001425 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001426 * The @sys_addr is usually an error address received from the hardware
1427 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001428 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001429static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1430 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001431{
1432 struct amd64_pvt *pvt = mci->pvt_info;
1433 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001434 int nid, csrow, chan = 0;
1435
1436 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1437
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001438 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001439 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001440 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001441 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001442
1443 error_address_to_page_and_offset(sys_addr, &page, &offset);
1444
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001445 /*
1446 * We need the syndromes for channel detection only when we're
1447 * ganged. Otherwise @chan should already contain the channel at
1448 * this point.
1449 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001450 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001451 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1452
1453 if (chan >= 0)
1454 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1455 EDAC_MOD_STR);
1456 else
1457 /*
1458 * Channel unknown, report all channels on this CSROW as failed.
1459 */
1460 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1461 edac_mc_handle_ce(mci, page, offset, syndrome,
1462 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001463}
1464
1465/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001466 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001467 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001468 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001469static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001470{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001471 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001472 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1473 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001474
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001475 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov603adaf2009-12-21 14:52:53 +01001476 if (pvt->dclr0 & F10_WIDTH_128)
1477 factor = 1;
1478
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001479 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001480 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001481 return;
1482 else
1483 WARN_ON(ctrl != 0);
1484 }
1485
Borislav Petkov4d796362011-02-03 15:59:57 +01001486 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001487 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1488 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001489
Borislav Petkov4d796362011-02-03 15:59:57 +01001490 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001491
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001492 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1493
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001494 /* Dump memory sizes for DIMM and its CSROWs */
1495 for (dimm = 0; dimm < 4; dimm++) {
1496
1497 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001498 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001499 size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001500
1501 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001502 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001503 size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001504
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001505 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1506 dimm * 2, size0 << factor,
1507 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001508 }
1509}
1510
Doug Thompson4d376072009-04-27 16:25:05 +02001511static struct amd64_family_type amd64_family_types[] = {
1512 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001513 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001514 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1515 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001516 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001517 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001518 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1519 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001520 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001521 }
1522 },
1523 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001524 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001525 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1526 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001527 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001528 .early_channel_count = f1x_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001529 .read_dram_ctl_register = f10_read_dram_ctl_register,
1530 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1531 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001532 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1533 }
1534 },
1535 [F15_CPUS] = {
1536 .ctl_name = "F15h",
1537 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001538 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001539 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001540 }
1541 },
Doug Thompson4d376072009-04-27 16:25:05 +02001542};
1543
1544static struct pci_dev *pci_get_related_function(unsigned int vendor,
1545 unsigned int device,
1546 struct pci_dev *related)
1547{
1548 struct pci_dev *dev = NULL;
1549
1550 dev = pci_get_device(vendor, device, dev);
1551 while (dev) {
1552 if ((dev->bus->number == related->bus->number) &&
1553 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1554 break;
1555 dev = pci_get_device(vendor, device, dev);
1556 }
1557
1558 return dev;
1559}
1560
Doug Thompsonb1289d62009-04-27 16:37:05 +02001561/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001562 * These are tables of eigenvectors (one per line) which can be used for the
1563 * construction of the syndrome tables. The modified syndrome search algorithm
1564 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001565 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001566 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001567 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001568static u16 x4_vectors[] = {
1569 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1570 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1571 0x0001, 0x0002, 0x0004, 0x0008,
1572 0x1013, 0x3032, 0x4044, 0x8088,
1573 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1574 0x4857, 0xc4fe, 0x13cc, 0x3288,
1575 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1576 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1577 0x15c1, 0x2a42, 0x89ac, 0x4758,
1578 0x2b03, 0x1602, 0x4f0c, 0xca08,
1579 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1580 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1581 0x2b87, 0x164e, 0x642c, 0xdc18,
1582 0x40b9, 0x80de, 0x1094, 0x20e8,
1583 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1584 0x11c1, 0x2242, 0x84ac, 0x4c58,
1585 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1586 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1587 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1588 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1589 0x16b3, 0x3d62, 0x4f34, 0x8518,
1590 0x1e2f, 0x391a, 0x5cac, 0xf858,
1591 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1592 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1593 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1594 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1595 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1596 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1597 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1598 0x185d, 0x2ca6, 0x7914, 0x9e28,
1599 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1600 0x4199, 0x82ee, 0x19f4, 0x2e58,
1601 0x4807, 0xc40e, 0x130c, 0x3208,
1602 0x1905, 0x2e0a, 0x5804, 0xac08,
1603 0x213f, 0x132a, 0xadfc, 0x5ba8,
1604 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001605};
1606
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001607static u16 x8_vectors[] = {
1608 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1609 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1610 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1611 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1612 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1613 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1614 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1615 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1616 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1617 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1618 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1619 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1620 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1621 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1622 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1623 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1624 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1625 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1626 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1627};
1628
1629static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001630 int v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001631{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001632 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001633
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001634 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1635 u16 s = syndrome;
1636 int v_idx = err_sym * v_dim;
1637 int v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001638
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001639 /* walk over all 16 bits of the syndrome */
1640 for (i = 1; i < (1U << 16); i <<= 1) {
1641
1642 /* if bit is set in that eigenvector... */
1643 if (v_idx < v_end && vectors[v_idx] & i) {
1644 u16 ev_comp = vectors[v_idx++];
1645
1646 /* ... and bit set in the modified syndrome, */
1647 if (s & i) {
1648 /* remove it. */
1649 s ^= ev_comp;
1650
1651 if (!s)
1652 return err_sym;
1653 }
1654
1655 } else if (s & i)
1656 /* can't get to zero, move to next symbol */
1657 break;
1658 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001659 }
1660
1661 debugf0("syndrome(%x) not found\n", syndrome);
1662 return -1;
1663}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001664
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001665static int map_err_sym_to_channel(int err_sym, int sym_size)
1666{
1667 if (sym_size == 4)
1668 switch (err_sym) {
1669 case 0x20:
1670 case 0x21:
1671 return 0;
1672 break;
1673 case 0x22:
1674 case 0x23:
1675 return 1;
1676 break;
1677 default:
1678 return err_sym >> 4;
1679 break;
1680 }
1681 /* x8 symbols */
1682 else
1683 switch (err_sym) {
1684 /* imaginary bits not in a DIMM */
1685 case 0x10:
1686 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1687 err_sym);
1688 return -1;
1689 break;
1690
1691 case 0x11:
1692 return 0;
1693 break;
1694 case 0x12:
1695 return 1;
1696 break;
1697 default:
1698 return err_sym >> 3;
1699 break;
1700 }
1701 return -1;
1702}
1703
1704static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1705{
1706 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001707 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001708
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001709 if (pvt->syn_type == 8)
1710 err_sym = decode_syndrome(syndrome, x8_vectors,
1711 ARRAY_SIZE(x8_vectors),
1712 pvt->syn_type);
1713 else if (pvt->syn_type == 4)
1714 err_sym = decode_syndrome(syndrome, x4_vectors,
1715 ARRAY_SIZE(x4_vectors),
1716 pvt->syn_type);
1717 else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001718 amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001719 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001720 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001721
1722 return map_err_sym_to_channel(err_sym, pvt->syn_type);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001723}
1724
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001725/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001726 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1727 * ADDRESS and process.
1728 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001729static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001730{
1731 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001732 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001733 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001734
1735 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001736 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001737 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001738 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1739 return;
1740 }
1741
Borislav Petkov70046622011-01-10 14:37:27 +01001742 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001743 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001744
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001745 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001746
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001747 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001748}
1749
1750/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001751static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001752{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001753 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001754 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001755 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001756 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001757
1758 log_mci = mci;
1759
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001760 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001761 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001762 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1763 return;
1764 }
1765
Borislav Petkov70046622011-01-10 14:37:27 +01001766 sys_addr = get_error_address(m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001767
1768 /*
1769 * Find out which node the error address belongs to. This may be
1770 * different from the node that detected the error.
1771 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001772 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001773 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001774 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1775 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001776 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1777 return;
1778 }
1779
1780 log_mci = src_mci;
1781
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001782 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001783 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001784 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1785 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001786 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1787 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001788 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001789 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1790 }
1791}
1792
Borislav Petkov549d0422009-07-24 13:51:42 +02001793static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001794 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001795{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001796 u16 ec = EC(m->status);
1797 u8 xec = XEC(m->status, 0x1f);
1798 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001799
Borislav Petkovb70ef012009-06-25 19:32:38 +02001800 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01001801 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02001802 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001803
Borislav Petkovecaf5602009-07-23 16:32:01 +02001804 /* Do only ECC errors */
1805 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001806 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001807
Borislav Petkovecaf5602009-07-23 16:32:01 +02001808 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001809 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001810 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001811 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001812}
1813
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001814void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001815{
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001816 struct mem_ctl_info *mci = mcis[node_id];
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001817
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001818 __amd64_decode_bus_error(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001819}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001820
Doug Thompson0ec449e2009-04-27 19:41:25 +02001821/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001822 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f62010-10-01 19:27:58 +02001823 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001824 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001825static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001826{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001827 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001828 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1829 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001830 amd64_err("error address map device not found: "
1831 "vendor %x device 0x%x (broken BIOS?)\n",
1832 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f62010-10-01 19:27:58 +02001833 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001834 }
1835
1836 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001837 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1838 if (!pvt->F3) {
1839 pci_dev_put(pvt->F1);
1840 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001841
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001842 amd64_err("error F3 device not found: "
1843 "vendor %x device 0x%x (broken BIOS?)\n",
1844 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001845
Borislav Petkovbbd0c1f62010-10-01 19:27:58 +02001846 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001847 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001848 debugf1("F1: %s\n", pci_name(pvt->F1));
1849 debugf1("F2: %s\n", pci_name(pvt->F2));
1850 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001851
1852 return 0;
1853}
1854
Borislav Petkov360b7f32010-10-15 19:25:38 +02001855static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001856{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001857 pci_dev_put(pvt->F1);
1858 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001859}
1860
1861/*
1862 * Retrieve the hardware registers of the memory controller (this includes the
1863 * 'Address Map' and 'Misc' device regs)
1864 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001865static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001866{
1867 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001868 u32 tmp;
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001869 int range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001870
1871 /*
1872 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
1873 * those are Read-As-Zero
1874 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001875 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
1876 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001877
1878 /* check first whether TOP_MEM2 is enabled */
1879 rdmsrl(MSR_K8_SYSCFG, msr_val);
1880 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001881 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
1882 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001883 } else
1884 debugf0(" TOP_MEM2 disabled.\n");
1885
Borislav Petkov5980bb92011-01-07 16:26:49 +01001886 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001887
1888 if (pvt->ops->read_dram_ctl_register)
1889 pvt->ops->read_dram_ctl_register(pvt);
1890
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001891 for (range = 0; range < DRAM_RANGES; range++) {
1892 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001893
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001894 /* read settings for this DRAM range */
1895 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001896
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001897 rw = dram_rw(pvt, range);
1898 if (!rw)
1899 continue;
1900
1901 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
1902 range,
1903 get_dram_base(pvt, range),
1904 get_dram_limit(pvt, range));
1905
1906 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
1907 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
1908 (rw & 0x1) ? "R" : "-",
1909 (rw & 0x2) ? "W" : "-",
1910 dram_intlv_sel(pvt, range),
1911 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001912 }
1913
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001914 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001915
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001916 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001917 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001918
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001919 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001920
Borislav Petkovcb328502010-12-22 14:28:24 +01001921 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
1922 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001923
Borislav Petkov78da1212010-12-22 19:31:45 +01001924 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01001925 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
1926 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001927 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001928
Borislav Petkov525a1b22010-12-21 15:53:27 +01001929 if (boot_cpu_data.x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001930 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001931 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
1932 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001933
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001934 if (boot_cpu_data.x86 == 0x10 &&
1935 boot_cpu_data.x86_model > 7 &&
1936 /* F3x180[EccSymbolSize]=1 => x8 symbols */
1937 tmp & BIT(25))
1938 pvt->syn_type = 8;
1939 else
1940 pvt->syn_type = 4;
1941
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001942 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001943}
1944
1945/*
1946 * NOTE: CPU Revision Dependent code
1947 *
1948 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001949 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001950 * k8 private pointer to -->
1951 * DRAM Bank Address mapping register
1952 * node_id
1953 * DCL register where dual_channel_active is
1954 *
1955 * The DBAM register consists of 4 sets of 4 bits each definitions:
1956 *
1957 * Bits: CSROWs
1958 * 0-3 CSROWs 0 and 1
1959 * 4-7 CSROWs 2 and 3
1960 * 8-11 CSROWs 4 and 5
1961 * 12-15 CSROWs 6 and 7
1962 *
1963 * Values range from: 0 to 15
1964 * The meaning of the values depends on CPU revision and dual-channel state,
1965 * see relevant BKDG more info.
1966 *
1967 * The memory controller provides for total of only 8 CSROWs in its current
1968 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
1969 * single channel or two (2) DIMMs in dual channel mode.
1970 *
1971 * The following code logic collapses the various tables for CSROW based on CPU
1972 * revision.
1973 *
1974 * Returns:
1975 * The number of PAGE_SIZE pages on the specified CSROW number it
1976 * encompasses
1977 *
1978 */
1979static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
1980{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001981 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001982
1983 /*
1984 * The math on this doesn't look right on the surface because x/2*4 can
1985 * be simplified to x*2 but this expression makes use of the fact that
1986 * it is integral math where 1/2=0. This intermediate value becomes the
1987 * number of bits to shift the DBAM register to extract the proper CSROW
1988 * field.
1989 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001990 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001991
Borislav Petkov1433eb92009-10-21 13:44:36 +02001992 nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001993
1994 /*
1995 * If dual channel then double the memory size of single channel.
1996 * Channel count is 1 or 2
1997 */
1998 nr_pages <<= (pvt->channel_count - 1);
1999
Borislav Petkov1433eb92009-10-21 13:44:36 +02002000 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002001 debugf0(" nr_pages= %u channel-count = %d\n",
2002 nr_pages, pvt->channel_count);
2003
2004 return nr_pages;
2005}
2006
2007/*
2008 * Initialize the array of csrow attribute instances, based on the values
2009 * from pci config hardware registers.
2010 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002011static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002012{
2013 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002014 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002015 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002016 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002017 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002018
Borislav Petkova97fa682010-12-23 14:07:18 +01002019 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002020
Borislav Petkov2299ef72010-10-15 17:44:04 +02002021 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002022
Borislav Petkov2299ef72010-10-15 17:44:04 +02002023 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2024 pvt->mc_node_id, val,
Borislav Petkova97fa682010-12-23 14:07:18 +01002025 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002026
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002027 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002028 csrow = &mci->csrows[i];
2029
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002030 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002031 debugf1("----CSROW %d EMPTY for node %d\n", i,
2032 pvt->mc_node_id);
2033 continue;
2034 }
2035
2036 debugf1("----CSROW %d VALID for MC node %d\n",
2037 i, pvt->mc_node_id);
2038
2039 empty = 0;
2040 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2041 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2042 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2043 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2044 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2045 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002046
2047 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2048 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002049 /* 8 bytes of resolution */
2050
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002051 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002052
2053 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2054 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2055 (unsigned long)input_addr_min,
2056 (unsigned long)input_addr_max);
2057 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2058 (unsigned long)sys_addr, csrow->page_mask);
2059 debugf1(" nr_pages: %u first_page: 0x%lx "
2060 "last_page: 0x%lx\n",
2061 (unsigned)csrow->nr_pages,
2062 csrow->first_page, csrow->last_page);
2063
2064 /*
2065 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2066 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002067 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002068 csrow->edac_mode =
Borislav Petkova97fa682010-12-23 14:07:18 +01002069 (pvt->nbcfg & NBCFG_CHIPKILL) ?
Doug Thompson0ec449e2009-04-27 19:41:25 +02002070 EDAC_S4ECD4ED : EDAC_SECDED;
2071 else
2072 csrow->edac_mode = EDAC_NONE;
2073 }
2074
2075 return empty;
2076}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002077
Borislav Petkov06724532009-09-16 13:05:46 +02002078/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302079static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002080{
Borislav Petkov06724532009-09-16 13:05:46 +02002081 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002082
Borislav Petkov06724532009-09-16 13:05:46 +02002083 for_each_online_cpu(cpu)
2084 if (amd_get_nb_id(cpu) == nid)
2085 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002086}
2087
2088/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002089static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002090{
Rusty Russellba578cb2009-11-03 14:56:35 +10302091 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002092 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002093 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002094
Rusty Russellba578cb2009-11-03 14:56:35 +10302095 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002096 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302097 return false;
2098 }
Borislav Petkov06724532009-09-16 13:05:46 +02002099
Rusty Russellba578cb2009-11-03 14:56:35 +10302100 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002101
Rusty Russellba578cb2009-11-03 14:56:35 +10302102 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002103
Rusty Russellba578cb2009-11-03 14:56:35 +10302104 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002105 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002106 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002107
2108 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002109 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002110 (nbe ? "enabled" : "disabled"));
2111
2112 if (!nbe)
2113 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002114 }
2115 ret = true;
2116
2117out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302118 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002119 return ret;
2120}
2121
Borislav Petkov2299ef72010-10-15 17:44:04 +02002122static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002123{
2124 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002125 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002126
2127 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002128 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002129 return false;
2130 }
2131
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002132 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002133
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002134 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2135
2136 for_each_cpu(cpu, cmask) {
2137
Borislav Petkov50542252009-12-11 18:14:40 +01002138 struct msr *reg = per_cpu_ptr(msrs, cpu);
2139
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002140 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002141 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002142 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002143
Borislav Petkov5980bb92011-01-07 16:26:49 +01002144 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002145 } else {
2146 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002147 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002148 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002149 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002150 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002151 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002152 }
2153 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2154
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002155 free_cpumask_var(cmask);
2156
2157 return 0;
2158}
2159
Borislav Petkov2299ef72010-10-15 17:44:04 +02002160static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2161 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002162{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002163 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002164 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002165
Borislav Petkov2299ef72010-10-15 17:44:04 +02002166 if (toggle_ecc_err_reporting(s, nid, ON)) {
2167 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2168 return false;
2169 }
2170
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002171 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002172
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002173 s->old_nbctl = value & mask;
2174 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002175
2176 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002177 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002178
Borislav Petkova97fa682010-12-23 14:07:18 +01002179 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002180
Borislav Petkova97fa682010-12-23 14:07:18 +01002181 debugf0("1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2182 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002183
Borislav Petkova97fa682010-12-23 14:07:18 +01002184 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002185 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002186
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002187 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002188
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002189 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002190 value |= NBCFG_ECC_ENABLE;
2191 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002192
Borislav Petkova97fa682010-12-23 14:07:18 +01002193 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002194
Borislav Petkova97fa682010-12-23 14:07:18 +01002195 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002196 amd64_warn("Hardware rejected DRAM ECC enable,"
2197 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002198 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002199 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002200 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002201 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002202 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002203 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002204 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002205
Borislav Petkova97fa682010-12-23 14:07:18 +01002206 debugf0("2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2207 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002208
Borislav Petkov2299ef72010-10-15 17:44:04 +02002209 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002210}
2211
Borislav Petkov360b7f32010-10-15 19:25:38 +02002212static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2213 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002214{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002215 u32 value, mask = 0x3; /* UECC/CECC enable */
2216
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002217
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002218 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002219 return;
2220
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002221 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002222 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002223 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002224
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002225 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002226
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002227 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2228 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002229 amd64_read_pci_cfg(F3, NBCFG, &value);
2230 value &= ~NBCFG_ECC_ENABLE;
2231 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002232 }
2233
2234 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002235 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002236 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002237}
2238
Doug Thompsonf9431992009-04-27 19:46:08 +02002239/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002240 * EDAC requires that the BIOS have ECC enabled before
2241 * taking over the processing of ECC errors. A command line
2242 * option allows to force-enable hardware ECC later in
2243 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002244 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002245static const char *ecc_msg =
2246 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2247 " Either enable ECC checking or force module loading by setting "
2248 "'ecc_enable_override'.\n"
2249 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002250
Borislav Petkov2299ef72010-10-15 17:44:04 +02002251static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002252{
2253 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002254 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002255 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002256
Borislav Petkova97fa682010-12-23 14:07:18 +01002257 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002258
Borislav Petkova97fa682010-12-23 14:07:18 +01002259 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002260 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002261
Borislav Petkov2299ef72010-10-15 17:44:04 +02002262 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002263 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002264 amd64_notice("NB MCE bank disabled, set MSR "
2265 "0x%08x[4] on node %d to enable.\n",
2266 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002267
Borislav Petkov2299ef72010-10-15 17:44:04 +02002268 if (!ecc_en || !nb_mce_en) {
2269 amd64_notice("%s", ecc_msg);
2270 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002271 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002272 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002273}
2274
Doug Thompson7d6034d2009-04-27 20:01:01 +02002275struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2276 ARRAY_SIZE(amd64_inj_attrs) +
2277 1];
2278
2279struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2280
Borislav Petkov360b7f32010-10-15 19:25:38 +02002281static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002282{
2283 unsigned int i = 0, j = 0;
2284
2285 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2286 sysfs_attrs[i] = amd64_dbg_attrs[i];
2287
Borislav Petkova135cef2010-11-26 19:24:44 +01002288 if (boot_cpu_data.x86 >= 0x10)
2289 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2290 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002291
2292 sysfs_attrs[i] = terminator;
2293
2294 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2295}
2296
Borislav Petkov360b7f32010-10-15 19:25:38 +02002297static void setup_mci_misc_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002298{
2299 struct amd64_pvt *pvt = mci->pvt_info;
2300
2301 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2302 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002303
Borislav Petkov5980bb92011-01-07 16:26:49 +01002304 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002305 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2306
Borislav Petkov5980bb92011-01-07 16:26:49 +01002307 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002308 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2309
2310 mci->edac_cap = amd64_determine_edac_cap(pvt);
2311 mci->mod_name = EDAC_MOD_STR;
2312 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkov0092b202010-10-01 19:20:05 +02002313 mci->ctl_name = pvt->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002314 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002315 mci->ctl_page_to_phys = NULL;
2316
Doug Thompson7d6034d2009-04-27 20:01:01 +02002317 /* memory scrubber interface */
2318 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2319 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2320}
2321
Borislav Petkov0092b202010-10-01 19:20:05 +02002322/*
2323 * returns a pointer to the family descriptor on success, NULL otherwise.
2324 */
2325static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002326{
Borislav Petkov0092b202010-10-01 19:20:05 +02002327 u8 fam = boot_cpu_data.x86;
2328 struct amd64_family_type *fam_type = NULL;
2329
2330 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002331 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002332 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002333 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002334 pvt->ctl_name = fam_type->ctl_name;
2335 pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002336 break;
2337 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002338 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002339 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002340 pvt->ctl_name = fam_type->ctl_name;
2341 pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002342 break;
2343
2344 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002345 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002346 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002347 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002348
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002349 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2350
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002351 amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002352 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002353 (pvt->ext_model >= K8_REV_F ? "revF or later "
2354 : "revE or earlier ")
2355 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002356 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002357}
2358
Borislav Petkov2299ef72010-10-15 17:44:04 +02002359static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002360{
2361 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002362 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002363 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002364 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002365 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002366
2367 ret = -ENOMEM;
2368 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2369 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002370 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002371
Borislav Petkov360b7f32010-10-15 19:25:38 +02002372 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002373 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002374
Borislav Petkov395ae782010-10-01 18:38:19 +02002375 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002376 fam_type = amd64_per_family_init(pvt);
2377 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002378 goto err_free;
2379
Doug Thompson7d6034d2009-04-27 20:01:01 +02002380 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002381 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002382 if (err)
2383 goto err_free;
2384
Borislav Petkov360b7f32010-10-15 19:25:38 +02002385 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002386
Doug Thompson7d6034d2009-04-27 20:01:01 +02002387 /*
2388 * We need to determine how many memory channels there are. Then use
2389 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002390 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002391 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002392 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002393 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2394 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002395 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002396
2397 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002398 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002399 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002400 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002401
2402 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002403 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002404
Borislav Petkov360b7f32010-10-15 19:25:38 +02002405 setup_mci_misc_attrs(mci);
2406
2407 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002408 mci->edac_cap = EDAC_FLAG_NONE;
2409
Borislav Petkov360b7f32010-10-15 19:25:38 +02002410 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002411
2412 ret = -ENODEV;
2413 if (edac_mc_add_mc(mci)) {
2414 debugf1("failed edac_mc_add_mc()\n");
2415 goto err_add_mc;
2416 }
2417
Borislav Petkov549d0422009-07-24 13:51:42 +02002418 /* register stuff with EDAC MCE */
2419 if (report_gart_errors)
2420 amd_report_gart_errors(true);
2421
2422 amd_register_ecc_decoder(amd64_decode_bus_error);
2423
Borislav Petkov360b7f32010-10-15 19:25:38 +02002424 mcis[nid] = mci;
2425
2426 atomic_inc(&drv_instances);
2427
Doug Thompson7d6034d2009-04-27 20:01:01 +02002428 return 0;
2429
2430err_add_mc:
2431 edac_mc_free(mci);
2432
Borislav Petkov360b7f32010-10-15 19:25:38 +02002433err_siblings:
2434 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002435
Borislav Petkov360b7f32010-10-15 19:25:38 +02002436err_free:
2437 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002438
Borislav Petkov360b7f32010-10-15 19:25:38 +02002439err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002440 return ret;
2441}
2442
Borislav Petkov2299ef72010-10-15 17:44:04 +02002443static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002444 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002445{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002446 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002447 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002448 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002449 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002450
Doug Thompson7d6034d2009-04-27 20:01:01 +02002451 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002452 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002453 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002454 return -EIO;
2455 }
2456
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002457 ret = -ENOMEM;
2458 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2459 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002460 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002461
2462 ecc_stngs[nid] = s;
2463
Borislav Petkov2299ef72010-10-15 17:44:04 +02002464 if (!ecc_enabled(F3, nid)) {
2465 ret = -ENODEV;
2466
2467 if (!ecc_enable_override)
2468 goto err_enable;
2469
2470 amd64_warn("Forcing ECC on!\n");
2471
2472 if (!enable_ecc_error_reporting(s, nid, F3))
2473 goto err_enable;
2474 }
2475
2476 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002477 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002478 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002479 restore_ecc_error_reporting(s, nid, F3);
2480 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002481
2482 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002483
2484err_enable:
2485 kfree(s);
2486 ecc_stngs[nid] = NULL;
2487
2488err_out:
2489 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002490}
2491
2492static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2493{
2494 struct mem_ctl_info *mci;
2495 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002496 u8 nid = get_node_id(pdev);
2497 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2498 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002499
2500 /* Remove from EDAC CORE tracking list */
2501 mci = edac_mc_del_mc(&pdev->dev);
2502 if (!mci)
2503 return;
2504
2505 pvt = mci->pvt_info;
2506
Borislav Petkov360b7f32010-10-15 19:25:38 +02002507 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002508
Borislav Petkov360b7f32010-10-15 19:25:38 +02002509 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002510
Borislav Petkov549d0422009-07-24 13:51:42 +02002511 /* unregister from EDAC MCE */
2512 amd_report_gart_errors(false);
2513 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2514
Borislav Petkov360b7f32010-10-15 19:25:38 +02002515 kfree(ecc_stngs[nid]);
2516 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002517
Doug Thompson7d6034d2009-04-27 20:01:01 +02002518 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002519 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002520 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002521
2522 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002523 edac_mc_free(mci);
2524}
2525
2526/*
2527 * This table is part of the interface for loading drivers for PCI devices. The
2528 * PCI core identifies what devices are on a system during boot, and then
2529 * inquiry this table to see if this driver is for a given device found.
2530 */
2531static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2532 {
2533 .vendor = PCI_VENDOR_ID_AMD,
2534 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2535 .subvendor = PCI_ANY_ID,
2536 .subdevice = PCI_ANY_ID,
2537 .class = 0,
2538 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002539 },
2540 {
2541 .vendor = PCI_VENDOR_ID_AMD,
2542 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2543 .subvendor = PCI_ANY_ID,
2544 .subdevice = PCI_ANY_ID,
2545 .class = 0,
2546 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002547 },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002548 {0, }
2549};
2550MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2551
2552static struct pci_driver amd64_pci_driver = {
2553 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002554 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002555 .remove = __devexit_p(amd64_remove_one_instance),
2556 .id_table = amd64_pci_table,
2557};
2558
Borislav Petkov360b7f32010-10-15 19:25:38 +02002559static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002560{
2561 struct mem_ctl_info *mci;
2562 struct amd64_pvt *pvt;
2563
2564 if (amd64_ctl_pci)
2565 return;
2566
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002567 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002568 if (mci) {
2569
2570 pvt = mci->pvt_info;
2571 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002572 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002573
2574 if (!amd64_ctl_pci) {
2575 pr_warning("%s(): Unable to create PCI control\n",
2576 __func__);
2577
2578 pr_warning("%s(): PCI error report via EDAC not set\n",
2579 __func__);
2580 }
2581 }
2582}
2583
2584static int __init amd64_edac_init(void)
2585{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002586 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002587
2588 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
2589
2590 opstate_init();
2591
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002592 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b92009-12-21 18:13:01 +01002593 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002594
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002595 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002596 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2597 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002598 if (!(mcis && ecc_stngs))
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002599 goto err_ret;
2600
Borislav Petkov50542252009-12-11 18:14:40 +01002601 msrs = msrs_alloc();
Borislav Petkov56b34b92009-12-21 18:13:01 +01002602 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002603 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002604
Doug Thompson7d6034d2009-04-27 20:01:01 +02002605 err = pci_register_driver(&amd64_pci_driver);
2606 if (err)
Borislav Petkov56b34b92009-12-21 18:13:01 +01002607 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002608
Borislav Petkov56b34b92009-12-21 18:13:01 +01002609 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002610 if (!atomic_read(&drv_instances))
2611 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002612
Borislav Petkov360b7f32010-10-15 19:25:38 +02002613 setup_pci_device();
2614 return 0;
Borislav Petkov56b34b92009-12-21 18:13:01 +01002615
Borislav Petkov360b7f32010-10-15 19:25:38 +02002616err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002617 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002618
Borislav Petkov56b34b92009-12-21 18:13:01 +01002619err_pci:
2620 msrs_free(msrs);
2621 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002622
Borislav Petkov360b7f32010-10-15 19:25:38 +02002623err_free:
2624 kfree(mcis);
2625 mcis = NULL;
2626
2627 kfree(ecc_stngs);
2628 ecc_stngs = NULL;
2629
Borislav Petkov56b34b92009-12-21 18:13:01 +01002630err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002631 return err;
2632}
2633
2634static void __exit amd64_edac_exit(void)
2635{
2636 if (amd64_ctl_pci)
2637 edac_pci_release_generic_ctl(amd64_ctl_pci);
2638
2639 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002640
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002641 kfree(ecc_stngs);
2642 ecc_stngs = NULL;
2643
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002644 kfree(mcis);
2645 mcis = NULL;
2646
Borislav Petkov50542252009-12-11 18:14:40 +01002647 msrs_free(msrs);
2648 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002649}
2650
2651module_init(amd64_edac_init);
2652module_exit(amd64_edac_exit);
2653
2654MODULE_LICENSE("GPL");
2655MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2656 "Dave Peterson, Thayne Harbaugh");
2657MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2658 EDAC_AMD64_VERSION);
2659
2660module_param(edac_op_state, int, 0444);
2661MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");