blob: 0a9edf8cdaf32f5abce9af180efbe7cc40ef1a5e [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Doug Thompson2bc65412009-05-04 20:11:14 +020018/* Lookup table for all possible MC control instances */
19struct amd64_pvt;
Borislav Petkov3011b202009-09-21 13:23:34 +020020static struct mem_ctl_info *mci_lookup[EDAC_MAX_NUMNODES];
21static struct amd64_pvt *pvt_lookup[EDAC_MAX_NUMNODES];
Doug Thompson2bc65412009-05-04 20:11:14 +020022
23/*
Borislav Petkov1433eb92009-10-21 13:44:36 +020024 * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
25 * later.
Borislav Petkovb70ef012009-06-25 19:32:38 +020026 */
Borislav Petkov1433eb92009-10-21 13:44:36 +020027static int ddr2_dbam_revCG[] = {
28 [0] = 32,
29 [1] = 64,
30 [2] = 128,
31 [3] = 256,
32 [4] = 512,
33 [5] = 1024,
34 [6] = 2048,
35};
36
37static int ddr2_dbam_revD[] = {
38 [0] = 32,
39 [1] = 64,
40 [2 ... 3] = 128,
41 [4] = 256,
42 [5] = 512,
43 [6] = 256,
44 [7] = 512,
45 [8 ... 9] = 1024,
46 [10] = 2048,
47};
48
49static int ddr2_dbam[] = { [0] = 128,
50 [1] = 256,
51 [2 ... 4] = 512,
52 [5 ... 6] = 1024,
53 [7 ... 8] = 2048,
54 [9 ... 10] = 4096,
55 [11] = 8192,
56};
57
58static int ddr3_dbam[] = { [0] = -1,
59 [1] = 256,
60 [2] = 512,
61 [3 ... 4] = -1,
62 [5 ... 6] = 1024,
63 [7 ... 8] = 2048,
64 [9 ... 10] = 4096,
65 [11] = 8192,
Borislav Petkovb70ef012009-06-25 19:32:38 +020066};
67
68/*
69 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
70 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
71 * or higher value'.
72 *
73 *FIXME: Produce a better mapping/linearisation.
74 */
75
76struct scrubrate scrubrates[] = {
77 { 0x01, 1600000000UL},
78 { 0x02, 800000000UL},
79 { 0x03, 400000000UL},
80 { 0x04, 200000000UL},
81 { 0x05, 100000000UL},
82 { 0x06, 50000000UL},
83 { 0x07, 25000000UL},
84 { 0x08, 12284069UL},
85 { 0x09, 6274509UL},
86 { 0x0A, 3121951UL},
87 { 0x0B, 1560975UL},
88 { 0x0C, 781440UL},
89 { 0x0D, 390720UL},
90 { 0x0E, 195300UL},
91 { 0x0F, 97650UL},
92 { 0x10, 48854UL},
93 { 0x11, 24427UL},
94 { 0x12, 12213UL},
95 { 0x13, 6101UL},
96 { 0x14, 3051UL},
97 { 0x15, 1523UL},
98 { 0x16, 761UL},
99 { 0x00, 0UL}, /* scrubbing off */
100};
101
102/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200103 * Memory scrubber control interface. For K8, memory scrubbing is handled by
104 * hardware and can involve L2 cache, dcache as well as the main memory. With
105 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
106 * functionality.
107 *
108 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
109 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
110 * bytes/sec for the setting.
111 *
112 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
113 * other archs, we might not have access to the caches directly.
114 */
115
116/*
117 * scan the scrub rate mapping table for a close or matching bandwidth value to
118 * issue. If requested is too big, then use last maximum value found.
119 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200120static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200121{
122 u32 scrubval;
123 int i;
124
125 /*
126 * map the configured rate (new_bw) to a value specific to the AMD64
127 * memory controller and apply to register. Search for the first
128 * bandwidth entry that is greater or equal than the setting requested
129 * and program that. If at last entry, turn off DRAM scrubbing.
130 */
131 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
132 /*
133 * skip scrub rates which aren't recommended
134 * (see F10 BKDG, F3x58)
135 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200136 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200137 continue;
138
139 if (scrubrates[i].bandwidth <= new_bw)
140 break;
141
142 /*
143 * if no suitable bandwidth found, turn off DRAM scrubbing
144 * entirely by falling back to the last element in the
145 * scrubrates array.
146 */
147 }
148
149 scrubval = scrubrates[i].scrubval;
150 if (scrubval)
151 edac_printk(KERN_DEBUG, EDAC_MC,
152 "Setting scrub rate bandwidth: %u\n",
153 scrubrates[i].bandwidth);
154 else
155 edac_printk(KERN_DEBUG, EDAC_MC, "Turning scrubbing off.\n");
156
157 pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F);
158
159 return 0;
160}
161
Borislav Petkov395ae782010-10-01 18:38:19 +0200162static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200163{
164 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson2bc65412009-05-04 20:11:14 +0200165
Borislav Petkov395ae782010-10-01 18:38:19 +0200166 return __amd64_set_scrub_rate(pvt->misc_f3_ctl, bw, pvt->min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200167}
168
169static int amd64_get_scrub_rate(struct mem_ctl_info *mci, u32 *bw)
170{
171 struct amd64_pvt *pvt = mci->pvt_info;
172 u32 scrubval = 0;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200173 int status = -1, i;
Doug Thompson2bc65412009-05-04 20:11:14 +0200174
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200175 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200176
177 scrubval = scrubval & 0x001F;
178
179 edac_printk(KERN_DEBUG, EDAC_MC,
180 "pci-read, sdram scrub control value: %d \n", scrubval);
181
Roel Kluin926311f2010-01-11 20:58:21 +0100182 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200183 if (scrubrates[i].scrubval == scrubval) {
184 *bw = scrubrates[i].bandwidth;
185 status = 0;
186 break;
187 }
188 }
189
190 return status;
191}
192
Doug Thompson67757632009-04-27 15:53:22 +0200193/* Map from a CSROW entry to the mask entry that operates on it */
194static inline u32 amd64_map_to_dcs_mask(struct amd64_pvt *pvt, int csrow)
195{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200196 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F)
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200197 return csrow;
198 else
199 return csrow >> 1;
Doug Thompson67757632009-04-27 15:53:22 +0200200}
201
202/* return the 'base' address the i'th CS entry of the 'dct' DRAM controller */
203static u32 amd64_get_dct_base(struct amd64_pvt *pvt, int dct, int csrow)
204{
205 if (dct == 0)
206 return pvt->dcsb0[csrow];
207 else
208 return pvt->dcsb1[csrow];
209}
210
211/*
212 * Return the 'mask' address the i'th CS entry. This function is needed because
213 * there number of DCSM registers on Rev E and prior vs Rev F and later is
214 * different.
215 */
216static u32 amd64_get_dct_mask(struct amd64_pvt *pvt, int dct, int csrow)
217{
218 if (dct == 0)
219 return pvt->dcsm0[amd64_map_to_dcs_mask(pvt, csrow)];
220 else
221 return pvt->dcsm1[amd64_map_to_dcs_mask(pvt, csrow)];
222}
223
224
225/*
226 * In *base and *limit, pass back the full 40-bit base and limit physical
227 * addresses for the node given by node_id. This information is obtained from
228 * DRAM Base (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers. The
229 * base and limit addresses are of type SysAddr, as defined at the start of
230 * section 3.4.4 (p. 70). They are the lowest and highest physical addresses
231 * in the address range they represent.
232 */
233static void amd64_get_base_and_limit(struct amd64_pvt *pvt, int node_id,
234 u64 *base, u64 *limit)
235{
236 *base = pvt->dram_base[node_id];
237 *limit = pvt->dram_limit[node_id];
238}
239
240/*
241 * Return 1 if the SysAddr given by sys_addr matches the base/limit associated
242 * with node_id
243 */
244static int amd64_base_limit_match(struct amd64_pvt *pvt,
245 u64 sys_addr, int node_id)
246{
247 u64 base, limit, addr;
248
249 amd64_get_base_and_limit(pvt, node_id, &base, &limit);
250
251 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
252 * all ones if the most significant implemented address bit is 1.
253 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
254 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
255 * Application Programming.
256 */
257 addr = sys_addr & 0x000000ffffffffffull;
258
259 return (addr >= base) && (addr <= limit);
260}
261
262/*
263 * Attempt to map a SysAddr to a node. On success, return a pointer to the
264 * mem_ctl_info structure for the node that the SysAddr maps to.
265 *
266 * On failure, return NULL.
267 */
268static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
269 u64 sys_addr)
270{
271 struct amd64_pvt *pvt;
272 int node_id;
273 u32 intlv_en, bits;
274
275 /*
276 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
277 * 3.4.4.2) registers to map the SysAddr to a node ID.
278 */
279 pvt = mci->pvt_info;
280
281 /*
282 * The value of this field should be the same for all DRAM Base
283 * registers. Therefore we arbitrarily choose to read it from the
284 * register for node 0.
285 */
286 intlv_en = pvt->dram_IntlvEn[0];
287
288 if (intlv_en == 0) {
Borislav Petkov8edc5442009-09-18 12:39:19 +0200289 for (node_id = 0; node_id < DRAM_REG_COUNT; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200290 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200291 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200292 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200293 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200294 }
295
Borislav Petkov72f158f2009-09-18 12:27:27 +0200296 if (unlikely((intlv_en != 0x01) &&
297 (intlv_en != 0x03) &&
298 (intlv_en != 0x07))) {
Doug Thompson67757632009-04-27 15:53:22 +0200299 amd64_printk(KERN_WARNING, "junk value of 0x%x extracted from "
300 "IntlvEn field of DRAM Base Register for node 0: "
Borislav Petkov72f158f2009-09-18 12:27:27 +0200301 "this probably indicates a BIOS bug.\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200302 return NULL;
303 }
304
305 bits = (((u32) sys_addr) >> 12) & intlv_en;
306
307 for (node_id = 0; ; ) {
Borislav Petkov8edc5442009-09-18 12:39:19 +0200308 if ((pvt->dram_IntlvSel[node_id] & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200309 break; /* intlv_sel field matches */
310
311 if (++node_id >= DRAM_REG_COUNT)
312 goto err_no_match;
313 }
314
315 /* sanity test for sys_addr */
316 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
317 amd64_printk(KERN_WARNING,
Borislav Petkov8edc5442009-09-18 12:39:19 +0200318 "%s(): sys_addr 0x%llx falls outside base/limit "
319 "address range for node %d with node interleaving "
320 "enabled.\n",
321 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200322 return NULL;
323 }
324
325found:
326 return edac_mc_find(node_id);
327
328err_no_match:
329 debugf2("sys_addr 0x%lx doesn't match any node\n",
330 (unsigned long)sys_addr);
331
332 return NULL;
333}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200334
335/*
336 * Extract the DRAM CS base address from selected csrow register.
337 */
338static u64 base_from_dct_base(struct amd64_pvt *pvt, int csrow)
339{
340 return ((u64) (amd64_get_dct_base(pvt, 0, csrow) & pvt->dcsb_base)) <<
341 pvt->dcs_shift;
342}
343
344/*
345 * Extract the mask from the dcsb0[csrow] entry in a CPU revision-specific way.
346 */
347static u64 mask_from_dct_mask(struct amd64_pvt *pvt, int csrow)
348{
349 u64 dcsm_bits, other_bits;
350 u64 mask;
351
352 /* Extract bits from DRAM CS Mask. */
353 dcsm_bits = amd64_get_dct_mask(pvt, 0, csrow) & pvt->dcsm_mask;
354
355 other_bits = pvt->dcsm_mask;
356 other_bits = ~(other_bits << pvt->dcs_shift);
357
358 /*
359 * The extracted bits from DCSM belong in the spaces represented by
360 * the cleared bits in other_bits.
361 */
362 mask = (dcsm_bits << pvt->dcs_shift) | other_bits;
363
364 return mask;
365}
366
367/*
368 * @input_addr is an InputAddr associated with the node given by mci. Return the
369 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
370 */
371static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
372{
373 struct amd64_pvt *pvt;
374 int csrow;
375 u64 base, mask;
376
377 pvt = mci->pvt_info;
378
379 /*
380 * Here we use the DRAM CS Base and DRAM CS Mask registers. For each CS
381 * base/mask register pair, test the condition shown near the start of
382 * section 3.5.4 (p. 84, BKDG #26094, K8, revA-E).
383 */
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200384 for (csrow = 0; csrow < pvt->cs_count; csrow++) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200385
386 /* This DRAM chip select is disabled on this node */
387 if ((pvt->dcsb0[csrow] & K8_DCSB_CS_ENABLE) == 0)
388 continue;
389
390 base = base_from_dct_base(pvt, csrow);
391 mask = ~mask_from_dct_mask(pvt, csrow);
392
393 if ((input_addr & mask) == (base & mask)) {
394 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
395 (unsigned long)input_addr, csrow,
396 pvt->mc_node_id);
397
398 return csrow;
399 }
400 }
401
402 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
403 (unsigned long)input_addr, pvt->mc_node_id);
404
405 return -1;
406}
407
408/*
409 * Return the base value defined by the DRAM Base register for the node
410 * represented by mci. This function returns the full 40-bit value despite the
411 * fact that the register only stores bits 39-24 of the value. See section
412 * 3.4.4.1 (BKDG #26094, K8, revA-E)
413 */
414static inline u64 get_dram_base(struct mem_ctl_info *mci)
415{
416 struct amd64_pvt *pvt = mci->pvt_info;
417
418 return pvt->dram_base[pvt->mc_node_id];
419}
420
421/*
422 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
423 * for the node represented by mci. Info is passed back in *hole_base,
424 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
425 * info is invalid. Info may be invalid for either of the following reasons:
426 *
427 * - The revision of the node is not E or greater. In this case, the DRAM Hole
428 * Address Register does not exist.
429 *
430 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
431 * indicating that its contents are not valid.
432 *
433 * The values passed back in *hole_base, *hole_offset, and *hole_size are
434 * complete 32-bit values despite the fact that the bitfields in the DHAR
435 * only represent bits 31-24 of the base and offset values.
436 */
437int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
438 u64 *hole_offset, u64 *hole_size)
439{
440 struct amd64_pvt *pvt = mci->pvt_info;
441 u64 base;
442
443 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200444 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200445 debugf1(" revision %d for node %d does not support DHAR\n",
446 pvt->ext_model, pvt->mc_node_id);
447 return 1;
448 }
449
450 /* only valid for Fam10h */
451 if (boot_cpu_data.x86 == 0x10 &&
452 (pvt->dhar & F10_DRAM_MEM_HOIST_VALID) == 0) {
453 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
454 return 1;
455 }
456
457 if ((pvt->dhar & DHAR_VALID) == 0) {
458 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
459 pvt->mc_node_id);
460 return 1;
461 }
462
463 /* This node has Memory Hoisting */
464
465 /* +------------------+--------------------+--------------------+-----
466 * | memory | DRAM hole | relocated |
467 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
468 * | | | DRAM hole |
469 * | | | [0x100000000, |
470 * | | | (0x100000000+ |
471 * | | | (0xffffffff-x))] |
472 * +------------------+--------------------+--------------------+-----
473 *
474 * Above is a diagram of physical memory showing the DRAM hole and the
475 * relocated addresses from the DRAM hole. As shown, the DRAM hole
476 * starts at address x (the base address) and extends through address
477 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
478 * addresses in the hole so that they start at 0x100000000.
479 */
480
481 base = dhar_base(pvt->dhar);
482
483 *hole_base = base;
484 *hole_size = (0x1ull << 32) - base;
485
486 if (boot_cpu_data.x86 > 0xf)
487 *hole_offset = f10_dhar_offset(pvt->dhar);
488 else
489 *hole_offset = k8_dhar_offset(pvt->dhar);
490
491 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
492 pvt->mc_node_id, (unsigned long)*hole_base,
493 (unsigned long)*hole_offset, (unsigned long)*hole_size);
494
495 return 0;
496}
497EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
498
Doug Thompson93c2df52009-05-04 20:46:50 +0200499/*
500 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
501 * assumed that sys_addr maps to the node given by mci.
502 *
503 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
504 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
505 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
506 * then it is also involved in translating a SysAddr to a DramAddr. Sections
507 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
508 * These parts of the documentation are unclear. I interpret them as follows:
509 *
510 * When node n receives a SysAddr, it processes the SysAddr as follows:
511 *
512 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
513 * Limit registers for node n. If the SysAddr is not within the range
514 * specified by the base and limit values, then node n ignores the Sysaddr
515 * (since it does not map to node n). Otherwise continue to step 2 below.
516 *
517 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
518 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
519 * the range of relocated addresses (starting at 0x100000000) from the DRAM
520 * hole. If not, skip to step 3 below. Else get the value of the
521 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
522 * offset defined by this value from the SysAddr.
523 *
524 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
525 * Base register for node n. To obtain the DramAddr, subtract the base
526 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
527 */
528static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
529{
530 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
531 int ret = 0;
532
533 dram_base = get_dram_base(mci);
534
535 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
536 &hole_size);
537 if (!ret) {
538 if ((sys_addr >= (1ull << 32)) &&
539 (sys_addr < ((1ull << 32) + hole_size))) {
540 /* use DHAR to translate SysAddr to DramAddr */
541 dram_addr = sys_addr - hole_offset;
542
543 debugf2("using DHAR to translate SysAddr 0x%lx to "
544 "DramAddr 0x%lx\n",
545 (unsigned long)sys_addr,
546 (unsigned long)dram_addr);
547
548 return dram_addr;
549 }
550 }
551
552 /*
553 * Translate the SysAddr to a DramAddr as shown near the start of
554 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
555 * only deals with 40-bit values. Therefore we discard bits 63-40 of
556 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
557 * discard are all 1s. Otherwise the bits we discard are all 0s. See
558 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
559 * Programmer's Manual Volume 1 Application Programming.
560 */
561 dram_addr = (sys_addr & 0xffffffffffull) - dram_base;
562
563 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
564 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
565 (unsigned long)dram_addr);
566 return dram_addr;
567}
568
569/*
570 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
571 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
572 * for node interleaving.
573 */
574static int num_node_interleave_bits(unsigned intlv_en)
575{
576 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
577 int n;
578
579 BUG_ON(intlv_en > 7);
580 n = intlv_shift_table[intlv_en];
581 return n;
582}
583
584/* Translate the DramAddr given by @dram_addr to an InputAddr. */
585static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
586{
587 struct amd64_pvt *pvt;
588 int intlv_shift;
589 u64 input_addr;
590
591 pvt = mci->pvt_info;
592
593 /*
594 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
595 * concerning translating a DramAddr to an InputAddr.
596 */
597 intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
598 input_addr = ((dram_addr >> intlv_shift) & 0xffffff000ull) +
599 (dram_addr & 0xfff);
600
601 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
602 intlv_shift, (unsigned long)dram_addr,
603 (unsigned long)input_addr);
604
605 return input_addr;
606}
607
608/*
609 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
610 * assumed that @sys_addr maps to the node given by mci.
611 */
612static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
613{
614 u64 input_addr;
615
616 input_addr =
617 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
618
619 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
620 (unsigned long)sys_addr, (unsigned long)input_addr);
621
622 return input_addr;
623}
624
625
626/*
627 * @input_addr is an InputAddr associated with the node represented by mci.
628 * Translate @input_addr to a DramAddr and return the result.
629 */
630static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
631{
632 struct amd64_pvt *pvt;
633 int node_id, intlv_shift;
634 u64 bits, dram_addr;
635 u32 intlv_sel;
636
637 /*
638 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
639 * shows how to translate a DramAddr to an InputAddr. Here we reverse
640 * this procedure. When translating from a DramAddr to an InputAddr, the
641 * bits used for node interleaving are discarded. Here we recover these
642 * bits from the IntlvSel field of the DRAM Limit register (section
643 * 3.4.4.2) for the node that input_addr is associated with.
644 */
645 pvt = mci->pvt_info;
646 node_id = pvt->mc_node_id;
647 BUG_ON((node_id < 0) || (node_id > 7));
648
649 intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
650
651 if (intlv_shift == 0) {
652 debugf1(" InputAddr 0x%lx translates to DramAddr of "
653 "same value\n", (unsigned long)input_addr);
654
655 return input_addr;
656 }
657
658 bits = ((input_addr & 0xffffff000ull) << intlv_shift) +
659 (input_addr & 0xfff);
660
661 intlv_sel = pvt->dram_IntlvSel[node_id] & ((1 << intlv_shift) - 1);
662 dram_addr = bits + (intlv_sel << 12);
663
664 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
665 "(%d node interleave bits)\n", (unsigned long)input_addr,
666 (unsigned long)dram_addr, intlv_shift);
667
668 return dram_addr;
669}
670
671/*
672 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
673 * @dram_addr to a SysAddr.
674 */
675static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
676{
677 struct amd64_pvt *pvt = mci->pvt_info;
678 u64 hole_base, hole_offset, hole_size, base, limit, sys_addr;
679 int ret = 0;
680
681 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
682 &hole_size);
683 if (!ret) {
684 if ((dram_addr >= hole_base) &&
685 (dram_addr < (hole_base + hole_size))) {
686 sys_addr = dram_addr + hole_offset;
687
688 debugf1("using DHAR to translate DramAddr 0x%lx to "
689 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
690 (unsigned long)sys_addr);
691
692 return sys_addr;
693 }
694 }
695
696 amd64_get_base_and_limit(pvt, pvt->mc_node_id, &base, &limit);
697 sys_addr = dram_addr + base;
698
699 /*
700 * The sys_addr we have computed up to this point is a 40-bit value
701 * because the k8 deals with 40-bit values. However, the value we are
702 * supposed to return is a full 64-bit physical address. The AMD
703 * x86-64 architecture specifies that the most significant implemented
704 * address bit through bit 63 of a physical address must be either all
705 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
706 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
707 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
708 * Programming.
709 */
710 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
711
712 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
713 pvt->mc_node_id, (unsigned long)dram_addr,
714 (unsigned long)sys_addr);
715
716 return sys_addr;
717}
718
719/*
720 * @input_addr is an InputAddr associated with the node given by mci. Translate
721 * @input_addr to a SysAddr.
722 */
723static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
724 u64 input_addr)
725{
726 return dram_addr_to_sys_addr(mci,
727 input_addr_to_dram_addr(mci, input_addr));
728}
729
730/*
731 * Find the minimum and maximum InputAddr values that map to the given @csrow.
732 * Pass back these values in *input_addr_min and *input_addr_max.
733 */
734static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
735 u64 *input_addr_min, u64 *input_addr_max)
736{
737 struct amd64_pvt *pvt;
738 u64 base, mask;
739
740 pvt = mci->pvt_info;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200741 BUG_ON((csrow < 0) || (csrow >= pvt->cs_count));
Doug Thompson93c2df52009-05-04 20:46:50 +0200742
743 base = base_from_dct_base(pvt, csrow);
744 mask = mask_from_dct_mask(pvt, csrow);
745
746 *input_addr_min = base & ~mask;
747 *input_addr_max = base | mask | pvt->dcs_mask_notused;
748}
749
Doug Thompson93c2df52009-05-04 20:46:50 +0200750/* Map the Error address to a PAGE and PAGE OFFSET. */
751static inline void error_address_to_page_and_offset(u64 error_address,
752 u32 *page, u32 *offset)
753{
754 *page = (u32) (error_address >> PAGE_SHIFT);
755 *offset = ((u32) error_address) & ~PAGE_MASK;
756}
757
758/*
759 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
760 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
761 * of a node that detected an ECC memory error. mci represents the node that
762 * the error address maps to (possibly different from the node that detected
763 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
764 * error.
765 */
766static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
767{
768 int csrow;
769
770 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
771
772 if (csrow == -1)
773 amd64_mc_printk(mci, KERN_ERR,
774 "Failed to translate InputAddr to csrow for "
775 "address 0x%lx\n", (unsigned long)sys_addr);
776 return csrow;
777}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200778
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100779static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200780
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100781static u16 extract_syndrome(struct err_regs *err)
782{
783 return ((err->nbsh >> 15) & 0xff) | ((err->nbsl >> 16) & 0xff00);
784}
785
Doug Thompson2da11652009-04-27 16:09:09 +0200786/*
787 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
788 * are ECC capable.
789 */
790static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
791{
792 int bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200793 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200794
Borislav Petkov1433eb92009-10-21 13:44:36 +0200795 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200796 ? 19
797 : 17;
798
Borislav Petkov584fcff2009-06-10 18:29:54 +0200799 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200800 edac_cap = EDAC_FLAG_SECDED;
801
802 return edac_cap;
803}
804
805
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200806static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200807
Borislav Petkov68798e12009-11-03 16:18:33 +0100808static void amd64_dump_dramcfg_low(u32 dclr, int chan)
809{
810 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
811
812 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
813 (dclr & BIT(16)) ? "un" : "",
814 (dclr & BIT(19)) ? "yes" : "no");
815
816 debugf1(" PAR/ERR parity: %s\n",
817 (dclr & BIT(8)) ? "enabled" : "disabled");
818
819 debugf1(" DCT 128bit mode width: %s\n",
820 (dclr & BIT(11)) ? "128b" : "64b");
821
822 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
823 (dclr & BIT(12)) ? "yes" : "no",
824 (dclr & BIT(13)) ? "yes" : "no",
825 (dclr & BIT(14)) ? "yes" : "no",
826 (dclr & BIT(15)) ? "yes" : "no");
827}
828
Doug Thompson2da11652009-04-27 16:09:09 +0200829/* Display and decode various NB registers for debug purposes. */
830static void amd64_dump_misc_regs(struct amd64_pvt *pvt)
831{
832 int ganged;
833
Borislav Petkov68798e12009-11-03 16:18:33 +0100834 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200835
Borislav Petkov68798e12009-11-03 16:18:33 +0100836 debugf1(" NB two channel DRAM capable: %s\n",
837 (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no");
838
839 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
840 (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no",
841 (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no");
842
843 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200844
Borislav Petkov8de1d912009-10-16 13:39:30 +0200845 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200846
Borislav Petkov8de1d912009-10-16 13:39:30 +0200847 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
848 "offset: 0x%08x\n",
849 pvt->dhar,
850 dhar_base(pvt->dhar),
851 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt->dhar)
852 : f10_dhar_offset(pvt->dhar));
Doug Thompson2da11652009-04-27 16:09:09 +0200853
Borislav Petkov8de1d912009-10-16 13:39:30 +0200854 debugf1(" DramHoleValid: %s\n",
855 (pvt->dhar & DHAR_VALID) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200856
Borislav Petkov8de1d912009-10-16 13:39:30 +0200857 /* everything below this point is Fam10h and above */
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200858 if (boot_cpu_data.x86 == 0xf) {
859 amd64_debug_display_dimm_sizes(0, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200860 return;
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200861 }
Doug Thompson2da11652009-04-27 16:09:09 +0200862
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100863 amd64_printk(KERN_INFO, "using %s syndromes.\n",
864 ((pvt->syn_type == 8) ? "x8" : "x4"));
865
Borislav Petkov8de1d912009-10-16 13:39:30 +0200866 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100867 if (!dct_ganging_enabled(pvt))
868 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200869
870 /*
871 * Determine if ganged and then dump memory sizes for first controller,
872 * and if NOT ganged dump info for 2nd controller.
873 */
874 ganged = dct_ganging_enabled(pvt);
875
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200876 amd64_debug_display_dimm_sizes(0, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200877
878 if (!ganged)
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200879 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200880}
881
882/* Read in both of DBAM registers */
883static void amd64_read_dbam_reg(struct amd64_pvt *pvt)
884{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200885 amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM0, &pvt->dbam0);
Doug Thompson2da11652009-04-27 16:09:09 +0200886
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200887 if (boot_cpu_data.x86 >= 0x10)
888 amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM1, &pvt->dbam1);
Doug Thompson2da11652009-04-27 16:09:09 +0200889}
890
Doug Thompson94be4bf2009-04-27 16:12:00 +0200891/*
892 * NOTE: CPU Revision Dependent code: Rev E and Rev F
893 *
894 * Set the DCSB and DCSM mask values depending on the CPU revision value. Also
895 * set the shift factor for the DCSB and DCSM values.
896 *
897 * ->dcs_mask_notused, RevE:
898 *
899 * To find the max InputAddr for the csrow, start with the base address and set
900 * all bits that are "don't care" bits in the test at the start of section
901 * 3.5.4 (p. 84).
902 *
903 * The "don't care" bits are all set bits in the mask and all bits in the gaps
904 * between bit ranges [35:25] and [19:13]. The value REV_E_DCS_NOTUSED_BITS
905 * represents bits [24:20] and [12:0], which are all bits in the above-mentioned
906 * gaps.
907 *
908 * ->dcs_mask_notused, RevF and later:
909 *
910 * To find the max InputAddr for the csrow, start with the base address and set
911 * all bits that are "don't care" bits in the test at the start of NPT section
912 * 4.5.4 (p. 87).
913 *
914 * The "don't care" bits are all set bits in the mask and all bits in the gaps
915 * between bit ranges [36:27] and [21:13].
916 *
917 * The value REV_F_F1Xh_DCS_NOTUSED_BITS represents bits [26:22] and [12:0],
918 * which are all bits in the above-mentioned gaps.
919 */
920static void amd64_set_dct_base_and_mask(struct amd64_pvt *pvt)
921{
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200922
Borislav Petkov1433eb92009-10-21 13:44:36 +0200923 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200924 pvt->dcsb_base = REV_E_DCSB_BASE_BITS;
925 pvt->dcsm_mask = REV_E_DCSM_MASK_BITS;
926 pvt->dcs_mask_notused = REV_E_DCS_NOTUSED_BITS;
927 pvt->dcs_shift = REV_E_DCS_SHIFT;
928 pvt->cs_count = 8;
929 pvt->num_dcsm = 8;
930 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200931 pvt->dcsb_base = REV_F_F1Xh_DCSB_BASE_BITS;
932 pvt->dcsm_mask = REV_F_F1Xh_DCSM_MASK_BITS;
933 pvt->dcs_mask_notused = REV_F_F1Xh_DCS_NOTUSED_BITS;
934 pvt->dcs_shift = REV_F_F1Xh_DCS_SHIFT;
Borislav Petkov3ab0e7d2010-10-01 18:19:06 +0200935 pvt->cs_count = 8;
936 pvt->num_dcsm = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200937 }
938}
939
940/*
941 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask hw registers
942 */
943static void amd64_read_dct_base_mask(struct amd64_pvt *pvt)
944{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200945 int cs, reg;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200946
947 amd64_set_dct_base_and_mask(pvt);
948
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200949 for (cs = 0; cs < pvt->cs_count; cs++) {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200950 reg = K8_DCSB0 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200951 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsb0[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200952 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
953 cs, pvt->dcsb0[cs], reg);
954
955 /* If DCT are NOT ganged, then read in DCT1's base */
956 if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
957 reg = F10_DCSB1 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200958 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
959 &pvt->dcsb1[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200960 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
961 cs, pvt->dcsb1[cs], reg);
962 } else {
963 pvt->dcsb1[cs] = 0;
964 }
965 }
966
967 for (cs = 0; cs < pvt->num_dcsm; cs++) {
Wan Wei4afcd2d2009-07-27 14:34:15 +0200968 reg = K8_DCSM0 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200969 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsm0[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200970 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
971 cs, pvt->dcsm0[cs], reg);
972
973 /* If DCT are NOT ganged, then read in DCT1's mask */
974 if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
975 reg = F10_DCSM1 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200976 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
977 &pvt->dcsm1[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200978 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
979 cs, pvt->dcsm1[cs], reg);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200980 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200981 pvt->dcsm1[cs] = 0;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200982 }
Doug Thompson94be4bf2009-04-27 16:12:00 +0200983 }
984}
985
986static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt)
987{
988 enum mem_type type;
989
Borislav Petkov1433eb92009-10-21 13:44:36 +0200990 if (boot_cpu_data.x86 >= 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100991 if (pvt->dchr0 & DDR3_MODE)
992 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
993 else
994 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200995 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200996 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
997 }
998
Borislav Petkov239642f2009-11-12 15:33:16 +0100999 debugf1(" Memory type is: %s\n", edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +02001000
1001 return type;
1002}
1003
Doug Thompsonddff8762009-04-27 16:14:52 +02001004/*
1005 * Read the DRAM Configuration Low register. It differs between CG, D & E revs
1006 * and the later RevF memory controllers (DDR vs DDR2)
1007 *
1008 * Return:
1009 * number of memory channels in operation
1010 * Pass back:
1011 * contents of the DCL0_LOW register
1012 */
1013static int k8_early_channel_count(struct amd64_pvt *pvt)
1014{
1015 int flag, err = 0;
1016
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001017 err = amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001018 if (err)
1019 return err;
1020
Borislav Petkov9f56da02010-10-01 19:44:53 +02001021 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +02001022 /* RevF (NPT) and later */
1023 flag = pvt->dclr0 & F10_WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +02001024 else
Doug Thompsonddff8762009-04-27 16:14:52 +02001025 /* RevE and earlier */
1026 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +02001027
1028 /* not used */
1029 pvt->dclr1 = 0;
1030
1031 return (flag) ? 2 : 1;
1032}
1033
1034/* extract the ERROR ADDRESS for the K8 CPUs */
1035static u64 k8_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001036 struct err_regs *info)
Doug Thompsonddff8762009-04-27 16:14:52 +02001037{
1038 return (((u64) (info->nbeah & 0xff)) << 32) +
1039 (info->nbeal & ~0x03);
1040}
1041
1042/*
1043 * Read the Base and Limit registers for K8 based Memory controllers; extract
1044 * fields from the 'raw' reg into separate data fields
1045 *
1046 * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN
1047 */
1048static void k8_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
1049{
1050 u32 low;
1051 u32 off = dram << 3; /* 8 bytes between DRAM entries */
Doug Thompsonddff8762009-04-27 16:14:52 +02001052
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001053 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_BASE_LOW + off, &low);
Doug Thompsonddff8762009-04-27 16:14:52 +02001054
1055 /* Extract parts into separate data entries */
Borislav Petkov49978112009-10-12 17:23:03 +02001056 pvt->dram_base[dram] = ((u64) low & 0xFFFF0000) << 8;
Doug Thompsonddff8762009-04-27 16:14:52 +02001057 pvt->dram_IntlvEn[dram] = (low >> 8) & 0x7;
1058 pvt->dram_rw_en[dram] = (low & 0x3);
1059
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001060 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_LIMIT_LOW + off, &low);
Doug Thompsonddff8762009-04-27 16:14:52 +02001061
1062 /*
1063 * Extract parts into separate data entries. Limit is the HIGHEST memory
1064 * location of the region, so lower 24 bits need to be all ones
1065 */
Borislav Petkov49978112009-10-12 17:23:03 +02001066 pvt->dram_limit[dram] = (((u64) low & 0xFFFF0000) << 8) | 0x00FFFFFF;
Doug Thompsonddff8762009-04-27 16:14:52 +02001067 pvt->dram_IntlvSel[dram] = (low >> 8) & 0x7;
1068 pvt->dram_DstNode[dram] = (low & 0x7);
1069}
1070
1071static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001072 struct err_regs *err_info, u64 sys_addr)
Doug Thompsonddff8762009-04-27 16:14:52 +02001073{
1074 struct mem_ctl_info *src_mci;
Doug Thompsonddff8762009-04-27 16:14:52 +02001075 int channel, csrow;
1076 u32 page, offset;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001077 u16 syndrome;
Doug Thompsonddff8762009-04-27 16:14:52 +02001078
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001079 syndrome = extract_syndrome(err_info);
Doug Thompsonddff8762009-04-27 16:14:52 +02001080
1081 /* CHIPKILL enabled */
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001082 if (err_info->nbcfg & K8_NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001083 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001084 if (channel < 0) {
1085 /*
1086 * Syndrome didn't map, so we don't know which of the
1087 * 2 DIMMs is in error. So we need to ID 'both' of them
1088 * as suspect.
1089 */
1090 amd64_mc_printk(mci, KERN_WARNING,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001091 "unknown syndrome 0x%04x - possible "
1092 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001093 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1094 return;
1095 }
1096 } else {
1097 /*
1098 * non-chipkill ecc mode
1099 *
1100 * The k8 documentation is unclear about how to determine the
1101 * channel number when using non-chipkill memory. This method
1102 * was obtained from email communication with someone at AMD.
1103 * (Wish the email was placed in this comment - norsk)
1104 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001105 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001106 }
1107
1108 /*
1109 * Find out which node the error address belongs to. This may be
1110 * different from the node that detected the error.
1111 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001112 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001113 if (!src_mci) {
Doug Thompsonddff8762009-04-27 16:14:52 +02001114 amd64_mc_printk(mci, KERN_ERR,
1115 "failed to map error address 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001116 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001117 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1118 return;
1119 }
1120
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001121 /* Now map the sys_addr to a CSROW */
1122 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001123 if (csrow < 0) {
1124 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1125 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001126 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001127
1128 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1129 channel, EDAC_MOD_STR);
1130 }
1131}
1132
Borislav Petkov1433eb92009-10-21 13:44:36 +02001133static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompsonddff8762009-04-27 16:14:52 +02001134{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001135 int *dbam_map;
Doug Thompsonddff8762009-04-27 16:14:52 +02001136
Borislav Petkov1433eb92009-10-21 13:44:36 +02001137 if (pvt->ext_model >= K8_REV_F)
1138 dbam_map = ddr2_dbam;
1139 else if (pvt->ext_model >= K8_REV_D)
1140 dbam_map = ddr2_dbam_revD;
1141 else
1142 dbam_map = ddr2_dbam_revCG;
Doug Thompsonddff8762009-04-27 16:14:52 +02001143
Borislav Petkov1433eb92009-10-21 13:44:36 +02001144 return dbam_map[cs_mode];
Doug Thompsonddff8762009-04-27 16:14:52 +02001145}
1146
Doug Thompson1afd3c92009-04-27 16:16:50 +02001147/*
1148 * Get the number of DCT channels in use.
1149 *
1150 * Return:
1151 * number of Memory Channels in operation
1152 * Pass back:
1153 * contents of the DCL0_LOW register
1154 */
1155static int f10_early_channel_count(struct amd64_pvt *pvt)
1156{
Wan Wei57a30852009-08-07 17:04:49 +02001157 int dbams[] = { DBAM0, DBAM1 };
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001158 int i, j, channels = 0;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001159 u32 dbam;
Doug Thompsonddff8762009-04-27 16:14:52 +02001160
Doug Thompson1afd3c92009-04-27 16:16:50 +02001161 /* If we are in 128 bit mode, then we are using 2 channels */
1162 if (pvt->dclr0 & F10_WIDTH_128) {
Doug Thompson1afd3c92009-04-27 16:16:50 +02001163 channels = 2;
1164 return channels;
1165 }
1166
1167 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001168 * Need to check if in unganged mode: In such, there are 2 channels,
1169 * but they are not in 128 bit mode and thus the above 'dclr0' status
1170 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001171 *
1172 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1173 * their CSEnable bit on. If so, then SINGLE DIMM case.
1174 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001175 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001176
1177 /*
1178 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1179 * is more than just one DIMM present in unganged mode. Need to check
1180 * both controllers since DIMMs can be placed in either one.
1181 */
Wan Wei57a30852009-08-07 17:04:49 +02001182 for (i = 0; i < ARRAY_SIZE(dbams); i++) {
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001183 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, dbams[i], &dbam))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001184 goto err_reg;
1185
Wan Wei57a30852009-08-07 17:04:49 +02001186 for (j = 0; j < 4; j++) {
1187 if (DBAM_DIMM(j, dbam) > 0) {
1188 channels++;
1189 break;
1190 }
1191 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001192 }
1193
Borislav Petkovd16149e2009-10-16 19:55:49 +02001194 if (channels > 2)
1195 channels = 2;
1196
Borislav Petkov37da0452009-06-10 17:36:57 +02001197 debugf0("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001198
1199 return channels;
1200
1201err_reg:
1202 return -1;
1203
1204}
1205
Borislav Petkov1433eb92009-10-21 13:44:36 +02001206static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001207{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001208 int *dbam_map;
1209
1210 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
1211 dbam_map = ddr3_dbam;
1212 else
1213 dbam_map = ddr2_dbam;
1214
1215 return dbam_map[cs_mode];
Doug Thompson1afd3c92009-04-27 16:16:50 +02001216}
1217
1218/* Enable extended configuration access via 0xCF8 feature */
1219static void amd64_setup(struct amd64_pvt *pvt)
1220{
1221 u32 reg;
1222
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001223 amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001224
1225 pvt->flags.cf8_extcfg = !!(reg & F10_NB_CFG_LOW_ENABLE_EXT_CFG);
1226 reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1227 pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
1228}
1229
1230/* Restore the extended configuration access via 0xCF8 feature */
1231static void amd64_teardown(struct amd64_pvt *pvt)
1232{
1233 u32 reg;
1234
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001235 amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001236
1237 reg &= ~F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1238 if (pvt->flags.cf8_extcfg)
1239 reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1240 pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
1241}
1242
1243static u64 f10_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001244 struct err_regs *info)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001245{
1246 return (((u64) (info->nbeah & 0xffff)) << 32) +
1247 (info->nbeal & ~0x01);
1248}
1249
1250/*
1251 * Read the Base and Limit registers for F10 based Memory controllers. Extract
1252 * fields from the 'raw' reg into separate data fields.
1253 *
1254 * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN.
1255 */
1256static void f10_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
1257{
1258 u32 high_offset, low_offset, high_base, low_base, high_limit, low_limit;
1259
1260 low_offset = K8_DRAM_BASE_LOW + (dram << 3);
1261 high_offset = F10_DRAM_BASE_HIGH + (dram << 3);
1262
1263 /* read the 'raw' DRAM BASE Address register */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001264 amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_base);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001265
1266 /* Read from the ECS data register */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001267 amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_base);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001268
1269 /* Extract parts into separate data entries */
1270 pvt->dram_rw_en[dram] = (low_base & 0x3);
1271
1272 if (pvt->dram_rw_en[dram] == 0)
1273 return;
1274
1275 pvt->dram_IntlvEn[dram] = (low_base >> 8) & 0x7;
1276
Borislav Petkov66216a72009-09-22 16:48:37 +02001277 pvt->dram_base[dram] = (((u64)high_base & 0x000000FF) << 40) |
Borislav Petkov49978112009-10-12 17:23:03 +02001278 (((u64)low_base & 0xFFFF0000) << 8);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001279
1280 low_offset = K8_DRAM_LIMIT_LOW + (dram << 3);
1281 high_offset = F10_DRAM_LIMIT_HIGH + (dram << 3);
1282
1283 /* read the 'raw' LIMIT registers */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001284 amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_limit);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001285
1286 /* Read from the ECS data register for the HIGH portion */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001287 amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_limit);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001288
Doug Thompson1afd3c92009-04-27 16:16:50 +02001289 pvt->dram_DstNode[dram] = (low_limit & 0x7);
1290 pvt->dram_IntlvSel[dram] = (low_limit >> 8) & 0x7;
1291
1292 /*
1293 * Extract address values and form a LIMIT address. Limit is the HIGHEST
1294 * memory location of the region, so low 24 bits need to be all ones.
1295 */
Borislav Petkov66216a72009-09-22 16:48:37 +02001296 pvt->dram_limit[dram] = (((u64)high_limit & 0x000000FF) << 40) |
Borislav Petkov49978112009-10-12 17:23:03 +02001297 (((u64) low_limit & 0xFFFF0000) << 8) |
Borislav Petkov66216a72009-09-22 16:48:37 +02001298 0x00FFFFFF;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001299}
Doug Thompson6163b5d2009-04-27 16:20:17 +02001300
1301static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1302{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001303
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001304 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_LOW,
1305 &pvt->dram_ctl_select_low)) {
Borislav Petkov72381bd2009-10-09 19:14:43 +02001306 debugf0("F2x110 (DCTL Sel. Low): 0x%08x, "
1307 "High range addresses at: 0x%x\n",
1308 pvt->dram_ctl_select_low,
1309 dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001310
Borislav Petkov72381bd2009-10-09 19:14:43 +02001311 debugf0(" DCT mode: %s, All DCTs on: %s\n",
1312 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1313 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001314
Borislav Petkov72381bd2009-10-09 19:14:43 +02001315 if (!dct_ganging_enabled(pvt))
1316 debugf0(" Address range split per DCT: %s\n",
1317 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1318
1319 debugf0(" DCT data interleave for ECC: %s, "
1320 "DRAM cleared since last warm reset: %s\n",
1321 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1322 (dct_memory_cleared(pvt) ? "yes" : "no"));
1323
1324 debugf0(" DCT channel interleave: %s, "
1325 "DCT interleave bits selector: 0x%x\n",
1326 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001327 dct_sel_interleave_addr(pvt));
1328 }
1329
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001330 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_HIGH,
1331 &pvt->dram_ctl_select_high);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001332}
1333
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001334/*
1335 * determine channel based on the interleaving mode: F10h BKDG, 2.8.9 Memory
1336 * Interleaving Modes.
1337 */
Doug Thompson6163b5d2009-04-27 16:20:17 +02001338static u32 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
1339 int hi_range_sel, u32 intlv_en)
1340{
1341 u32 cs, temp, dct_sel_high = (pvt->dram_ctl_select_low >> 1) & 1;
1342
1343 if (dct_ganging_enabled(pvt))
1344 cs = 0;
1345 else if (hi_range_sel)
1346 cs = dct_sel_high;
1347 else if (dct_interleave_enabled(pvt)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001348 /*
1349 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1350 */
Doug Thompson6163b5d2009-04-27 16:20:17 +02001351 if (dct_sel_interleave_addr(pvt) == 0)
1352 cs = sys_addr >> 6 & 1;
1353 else if ((dct_sel_interleave_addr(pvt) >> 1) & 1) {
1354 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1355
1356 if (dct_sel_interleave_addr(pvt) & 1)
1357 cs = (sys_addr >> 9 & 1) ^ temp;
1358 else
1359 cs = (sys_addr >> 6 & 1) ^ temp;
1360 } else if (intlv_en & 4)
1361 cs = sys_addr >> 15 & 1;
1362 else if (intlv_en & 2)
1363 cs = sys_addr >> 14 & 1;
1364 else if (intlv_en & 1)
1365 cs = sys_addr >> 13 & 1;
1366 else
1367 cs = sys_addr >> 12 & 1;
1368 } else if (dct_high_range_enabled(pvt) && !dct_ganging_enabled(pvt))
1369 cs = ~dct_sel_high & 1;
1370 else
1371 cs = 0;
1372
1373 return cs;
1374}
1375
1376static inline u32 f10_map_intlv_en_to_shift(u32 intlv_en)
1377{
1378 if (intlv_en == 1)
1379 return 1;
1380 else if (intlv_en == 3)
1381 return 2;
1382 else if (intlv_en == 7)
1383 return 3;
1384
1385 return 0;
1386}
1387
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001388/* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */
1389static inline u64 f10_get_base_addr_offset(u64 sys_addr, int hi_range_sel,
Doug Thompson6163b5d2009-04-27 16:20:17 +02001390 u32 dct_sel_base_addr,
1391 u64 dct_sel_base_off,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001392 u32 hole_valid, u32 hole_off,
Doug Thompson6163b5d2009-04-27 16:20:17 +02001393 u64 dram_base)
1394{
1395 u64 chan_off;
1396
1397 if (hi_range_sel) {
Borislav Petkov9975a5f2010-03-08 18:29:35 +01001398 if (!(dct_sel_base_addr & 0xFFFF0000) &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001399 hole_valid && (sys_addr >= 0x100000000ULL))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001400 chan_off = hole_off << 16;
1401 else
1402 chan_off = dct_sel_base_off;
1403 } else {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001404 if (hole_valid && (sys_addr >= 0x100000000ULL))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001405 chan_off = hole_off << 16;
1406 else
1407 chan_off = dram_base & 0xFFFFF8000000ULL;
1408 }
1409
1410 return (sys_addr & 0x0000FFFFFFFFFFC0ULL) -
1411 (chan_off & 0x0000FFFFFF800000ULL);
1412}
1413
1414/* Hack for the time being - Can we get this from BIOS?? */
1415#define CH0SPARE_RANK 0
1416#define CH1SPARE_RANK 1
1417
1418/*
1419 * checks if the csrow passed in is marked as SPARED, if so returns the new
1420 * spare row
1421 */
1422static inline int f10_process_possible_spare(int csrow,
1423 u32 cs, struct amd64_pvt *pvt)
1424{
1425 u32 swap_done;
1426 u32 bad_dram_cs;
1427
1428 /* Depending on channel, isolate respective SPARING info */
1429 if (cs) {
1430 swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
1431 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
1432 if (swap_done && (csrow == bad_dram_cs))
1433 csrow = CH1SPARE_RANK;
1434 } else {
1435 swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
1436 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
1437 if (swap_done && (csrow == bad_dram_cs))
1438 csrow = CH0SPARE_RANK;
1439 }
1440 return csrow;
1441}
1442
1443/*
1444 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1445 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1446 *
1447 * Return:
1448 * -EINVAL: NOT FOUND
1449 * 0..csrow = Chip-Select Row
1450 */
1451static int f10_lookup_addr_in_dct(u32 in_addr, u32 nid, u32 cs)
1452{
1453 struct mem_ctl_info *mci;
1454 struct amd64_pvt *pvt;
1455 u32 cs_base, cs_mask;
1456 int cs_found = -EINVAL;
1457 int csrow;
1458
1459 mci = mci_lookup[nid];
1460 if (!mci)
1461 return cs_found;
1462
1463 pvt = mci->pvt_info;
1464
1465 debugf1("InputAddr=0x%x channelselect=%d\n", in_addr, cs);
1466
Borislav Petkov9d858bb2009-09-21 14:35:51 +02001467 for (csrow = 0; csrow < pvt->cs_count; csrow++) {
Doug Thompson6163b5d2009-04-27 16:20:17 +02001468
1469 cs_base = amd64_get_dct_base(pvt, cs, csrow);
1470 if (!(cs_base & K8_DCSB_CS_ENABLE))
1471 continue;
1472
1473 /*
1474 * We have an ENABLED CSROW, Isolate just the MASK bits of the
1475 * target: [28:19] and [13:5], which map to [36:27] and [21:13]
1476 * of the actual address.
1477 */
1478 cs_base &= REV_F_F1Xh_DCSB_BASE_BITS;
1479
1480 /*
1481 * Get the DCT Mask, and ENABLE the reserved bits: [18:16] and
1482 * [4:0] to become ON. Then mask off bits [28:0] ([36:8])
1483 */
1484 cs_mask = amd64_get_dct_mask(pvt, cs, csrow);
1485
1486 debugf1(" CSROW=%d CSBase=0x%x RAW CSMask=0x%x\n",
1487 csrow, cs_base, cs_mask);
1488
1489 cs_mask = (cs_mask | 0x0007C01F) & 0x1FFFFFFF;
1490
1491 debugf1(" Final CSMask=0x%x\n", cs_mask);
1492 debugf1(" (InputAddr & ~CSMask)=0x%x "
1493 "(CSBase & ~CSMask)=0x%x\n",
1494 (in_addr & ~cs_mask), (cs_base & ~cs_mask));
1495
1496 if ((in_addr & ~cs_mask) == (cs_base & ~cs_mask)) {
1497 cs_found = f10_process_possible_spare(csrow, cs, pvt);
1498
1499 debugf1(" MATCH csrow=%d\n", cs_found);
1500 break;
1501 }
1502 }
1503 return cs_found;
1504}
1505
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001506/* For a given @dram_range, check if @sys_addr falls within it. */
1507static int f10_match_to_this_node(struct amd64_pvt *pvt, int dram_range,
1508 u64 sys_addr, int *nid, int *chan_sel)
1509{
1510 int node_id, cs_found = -EINVAL, high_range = 0;
1511 u32 intlv_en, intlv_sel, intlv_shift, hole_off;
1512 u32 hole_valid, tmp, dct_sel_base, channel;
1513 u64 dram_base, chan_addr, dct_sel_base_off;
1514
1515 dram_base = pvt->dram_base[dram_range];
1516 intlv_en = pvt->dram_IntlvEn[dram_range];
1517
1518 node_id = pvt->dram_DstNode[dram_range];
1519 intlv_sel = pvt->dram_IntlvSel[dram_range];
1520
1521 debugf1("(dram=%d) Base=0x%llx SystemAddr= 0x%llx Limit=0x%llx\n",
1522 dram_range, dram_base, sys_addr, pvt->dram_limit[dram_range]);
1523
1524 /*
1525 * This assumes that one node's DHAR is the same as all the other
1526 * nodes' DHAR.
1527 */
1528 hole_off = (pvt->dhar & 0x0000FF80);
1529 hole_valid = (pvt->dhar & 0x1);
1530 dct_sel_base_off = (pvt->dram_ctl_select_high & 0xFFFFFC00) << 16;
1531
1532 debugf1(" HoleOffset=0x%x HoleValid=0x%x IntlvSel=0x%x\n",
1533 hole_off, hole_valid, intlv_sel);
1534
Borislav Petkove726f3c2010-12-06 16:20:25 +01001535 if (intlv_en &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001536 (intlv_sel != ((sys_addr >> 12) & intlv_en)))
1537 return -EINVAL;
1538
1539 dct_sel_base = dct_sel_baseaddr(pvt);
1540
1541 /*
1542 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1543 * select between DCT0 and DCT1.
1544 */
1545 if (dct_high_range_enabled(pvt) &&
1546 !dct_ganging_enabled(pvt) &&
1547 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
1548 high_range = 1;
1549
1550 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1551
1552 chan_addr = f10_get_base_addr_offset(sys_addr, high_range, dct_sel_base,
1553 dct_sel_base_off, hole_valid,
1554 hole_off, dram_base);
1555
1556 intlv_shift = f10_map_intlv_en_to_shift(intlv_en);
1557
1558 /* remove Node ID (in case of memory interleaving) */
1559 tmp = chan_addr & 0xFC0;
1560
1561 chan_addr = ((chan_addr >> intlv_shift) & 0xFFFFFFFFF000ULL) | tmp;
1562
1563 /* remove channel interleave and hash */
1564 if (dct_interleave_enabled(pvt) &&
1565 !dct_high_range_enabled(pvt) &&
1566 !dct_ganging_enabled(pvt)) {
1567 if (dct_sel_interleave_addr(pvt) != 1)
1568 chan_addr = (chan_addr >> 1) & 0xFFFFFFFFFFFFFFC0ULL;
1569 else {
1570 tmp = chan_addr & 0xFC0;
1571 chan_addr = ((chan_addr & 0xFFFFFFFFFFFFC000ULL) >> 1)
1572 | tmp;
1573 }
1574 }
1575
1576 debugf1(" (ChannelAddrLong=0x%llx) >> 8 becomes InputAddr=0x%x\n",
1577 chan_addr, (u32)(chan_addr >> 8));
1578
1579 cs_found = f10_lookup_addr_in_dct(chan_addr >> 8, node_id, channel);
1580
1581 if (cs_found >= 0) {
1582 *nid = node_id;
1583 *chan_sel = channel;
1584 }
1585 return cs_found;
1586}
1587
1588static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1589 int *node, int *chan_sel)
1590{
1591 int dram_range, cs_found = -EINVAL;
1592 u64 dram_base, dram_limit;
1593
1594 for (dram_range = 0; dram_range < DRAM_REG_COUNT; dram_range++) {
1595
1596 if (!pvt->dram_rw_en[dram_range])
1597 continue;
1598
1599 dram_base = pvt->dram_base[dram_range];
1600 dram_limit = pvt->dram_limit[dram_range];
1601
1602 if ((dram_base <= sys_addr) && (sys_addr <= dram_limit)) {
1603
1604 cs_found = f10_match_to_this_node(pvt, dram_range,
1605 sys_addr, node,
1606 chan_sel);
1607 if (cs_found >= 0)
1608 break;
1609 }
1610 }
1611 return cs_found;
1612}
1613
1614/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001615 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1616 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001617 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001618 * The @sys_addr is usually an error address received from the hardware
1619 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001620 */
1621static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001622 struct err_regs *err_info,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001623 u64 sys_addr)
1624{
1625 struct amd64_pvt *pvt = mci->pvt_info;
1626 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001627 int nid, csrow, chan = 0;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001628 u16 syndrome;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001629
1630 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1631
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001632 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001633 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001634 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001635 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001636
1637 error_address_to_page_and_offset(sys_addr, &page, &offset);
1638
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001639 syndrome = extract_syndrome(err_info);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001640
1641 /*
1642 * We need the syndromes for channel detection only when we're
1643 * ganged. Otherwise @chan should already contain the channel at
1644 * this point.
1645 */
Borislav Petkov962b70a2010-08-03 16:51:28 +02001646 if (dct_ganging_enabled(pvt) && (pvt->nbcfg & K8_NBCFG_CHIPKILL))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001647 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1648
1649 if (chan >= 0)
1650 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1651 EDAC_MOD_STR);
1652 else
1653 /*
1654 * Channel unknown, report all channels on this CSROW as failed.
1655 */
1656 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1657 edac_mc_handle_ce(mci, page, offset, syndrome,
1658 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001659}
1660
1661/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001662 * debug routine to display the memory sizes of all logical DIMMs and its
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001663 * CSROWs as well
1664 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001665static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001666{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001667 int dimm, size0, size1, factor = 0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001668 u32 dbam;
1669 u32 *dcsb;
1670
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001671 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov603adaf2009-12-21 14:52:53 +01001672 if (pvt->dclr0 & F10_WIDTH_128)
1673 factor = 1;
1674
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001675 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001676 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001677 return;
1678 else
1679 WARN_ON(ctrl != 0);
1680 }
1681
1682 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1683 ctrl, ctrl ? pvt->dbam1 : pvt->dbam0);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001684
1685 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
1686 dcsb = ctrl ? pvt->dcsb1 : pvt->dcsb0;
1687
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001688 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1689
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001690 /* Dump memory sizes for DIMM and its CSROWs */
1691 for (dimm = 0; dimm < 4; dimm++) {
1692
1693 size0 = 0;
1694 if (dcsb[dimm*2] & K8_DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001695 size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001696
1697 size1 = 0;
1698 if (dcsb[dimm*2 + 1] & K8_DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001699 size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001700
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001701 edac_printk(KERN_DEBUG, EDAC_MC, " %d: %5dMB %d: %5dMB\n",
Borislav Petkov603adaf2009-12-21 14:52:53 +01001702 dimm * 2, size0 << factor,
1703 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001704 }
1705}
1706
Doug Thompson4d376072009-04-27 16:25:05 +02001707static struct amd64_family_type amd64_family_types[] = {
1708 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001709 .ctl_name = "K8",
Doug Thompson4d376072009-04-27 16:25:05 +02001710 .addr_f1_ctl = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1711 .misc_f3_ctl = PCI_DEVICE_ID_AMD_K8_NB_MISC,
1712 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001713 .early_channel_count = k8_early_channel_count,
1714 .get_error_address = k8_get_error_address,
1715 .read_dram_base_limit = k8_read_dram_base_limit,
1716 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1717 .dbam_to_cs = k8_dbam_to_chip_select,
Doug Thompson4d376072009-04-27 16:25:05 +02001718 }
1719 },
1720 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001721 .ctl_name = "F10h",
Doug Thompson4d376072009-04-27 16:25:05 +02001722 .addr_f1_ctl = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1723 .misc_f3_ctl = PCI_DEVICE_ID_AMD_10H_NB_MISC,
1724 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001725 .early_channel_count = f10_early_channel_count,
1726 .get_error_address = f10_get_error_address,
1727 .read_dram_base_limit = f10_read_dram_base_limit,
1728 .read_dram_ctl_register = f10_read_dram_ctl_register,
1729 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1730 .dbam_to_cs = f10_dbam_to_chip_select,
Doug Thompson4d376072009-04-27 16:25:05 +02001731 }
1732 },
Doug Thompson4d376072009-04-27 16:25:05 +02001733};
1734
1735static struct pci_dev *pci_get_related_function(unsigned int vendor,
1736 unsigned int device,
1737 struct pci_dev *related)
1738{
1739 struct pci_dev *dev = NULL;
1740
1741 dev = pci_get_device(vendor, device, dev);
1742 while (dev) {
1743 if ((dev->bus->number == related->bus->number) &&
1744 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1745 break;
1746 dev = pci_get_device(vendor, device, dev);
1747 }
1748
1749 return dev;
1750}
1751
Doug Thompsonb1289d62009-04-27 16:37:05 +02001752/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001753 * These are tables of eigenvectors (one per line) which can be used for the
1754 * construction of the syndrome tables. The modified syndrome search algorithm
1755 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001756 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001757 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001758 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001759static u16 x4_vectors[] = {
1760 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1761 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1762 0x0001, 0x0002, 0x0004, 0x0008,
1763 0x1013, 0x3032, 0x4044, 0x8088,
1764 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1765 0x4857, 0xc4fe, 0x13cc, 0x3288,
1766 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1767 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1768 0x15c1, 0x2a42, 0x89ac, 0x4758,
1769 0x2b03, 0x1602, 0x4f0c, 0xca08,
1770 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1771 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1772 0x2b87, 0x164e, 0x642c, 0xdc18,
1773 0x40b9, 0x80de, 0x1094, 0x20e8,
1774 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1775 0x11c1, 0x2242, 0x84ac, 0x4c58,
1776 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1777 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1778 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1779 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1780 0x16b3, 0x3d62, 0x4f34, 0x8518,
1781 0x1e2f, 0x391a, 0x5cac, 0xf858,
1782 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1783 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1784 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1785 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1786 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1787 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1788 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1789 0x185d, 0x2ca6, 0x7914, 0x9e28,
1790 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1791 0x4199, 0x82ee, 0x19f4, 0x2e58,
1792 0x4807, 0xc40e, 0x130c, 0x3208,
1793 0x1905, 0x2e0a, 0x5804, 0xac08,
1794 0x213f, 0x132a, 0xadfc, 0x5ba8,
1795 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001796};
1797
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001798static u16 x8_vectors[] = {
1799 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1800 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1801 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1802 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1803 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1804 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1805 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1806 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1807 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1808 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1809 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1810 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1811 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1812 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1813 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1814 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1815 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1816 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1817 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1818};
1819
1820static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001821 int v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001822{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001823 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001824
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001825 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1826 u16 s = syndrome;
1827 int v_idx = err_sym * v_dim;
1828 int v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001829
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001830 /* walk over all 16 bits of the syndrome */
1831 for (i = 1; i < (1U << 16); i <<= 1) {
1832
1833 /* if bit is set in that eigenvector... */
1834 if (v_idx < v_end && vectors[v_idx] & i) {
1835 u16 ev_comp = vectors[v_idx++];
1836
1837 /* ... and bit set in the modified syndrome, */
1838 if (s & i) {
1839 /* remove it. */
1840 s ^= ev_comp;
1841
1842 if (!s)
1843 return err_sym;
1844 }
1845
1846 } else if (s & i)
1847 /* can't get to zero, move to next symbol */
1848 break;
1849 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001850 }
1851
1852 debugf0("syndrome(%x) not found\n", syndrome);
1853 return -1;
1854}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001855
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001856static int map_err_sym_to_channel(int err_sym, int sym_size)
1857{
1858 if (sym_size == 4)
1859 switch (err_sym) {
1860 case 0x20:
1861 case 0x21:
1862 return 0;
1863 break;
1864 case 0x22:
1865 case 0x23:
1866 return 1;
1867 break;
1868 default:
1869 return err_sym >> 4;
1870 break;
1871 }
1872 /* x8 symbols */
1873 else
1874 switch (err_sym) {
1875 /* imaginary bits not in a DIMM */
1876 case 0x10:
1877 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1878 err_sym);
1879 return -1;
1880 break;
1881
1882 case 0x11:
1883 return 0;
1884 break;
1885 case 0x12:
1886 return 1;
1887 break;
1888 default:
1889 return err_sym >> 3;
1890 break;
1891 }
1892 return -1;
1893}
1894
1895static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1896{
1897 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001898 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001899
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001900 if (pvt->syn_type == 8)
1901 err_sym = decode_syndrome(syndrome, x8_vectors,
1902 ARRAY_SIZE(x8_vectors),
1903 pvt->syn_type);
1904 else if (pvt->syn_type == 4)
1905 err_sym = decode_syndrome(syndrome, x4_vectors,
1906 ARRAY_SIZE(x4_vectors),
1907 pvt->syn_type);
1908 else {
1909 amd64_printk(KERN_WARNING, "%s: Illegal syndrome type: %u\n",
1910 __func__, pvt->syn_type);
1911 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001912 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001913
1914 return map_err_sym_to_channel(err_sym, pvt->syn_type);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001915}
1916
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001917/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001918 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1919 * ADDRESS and process.
1920 */
1921static void amd64_handle_ce(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001922 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001923{
1924 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001925 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001926
1927 /* Ensure that the Error Address is VALID */
1928 if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
1929 amd64_mc_printk(mci, KERN_ERR,
1930 "HW has no ERROR_ADDRESS available\n");
1931 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1932 return;
1933 }
1934
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001935 sys_addr = pvt->ops->get_error_address(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001936
1937 amd64_mc_printk(mci, KERN_ERR,
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001938 "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001939
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001940 pvt->ops->map_sysaddr_to_csrow(mci, info, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001941}
1942
1943/* Handle any Un-correctable Errors (UEs) */
1944static void amd64_handle_ue(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001945 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001946{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001947 struct amd64_pvt *pvt = mci->pvt_info;
1948 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001949 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001950 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001951 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001952
1953 log_mci = mci;
1954
1955 if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
1956 amd64_mc_printk(mci, KERN_CRIT,
1957 "HW has no ERROR_ADDRESS available\n");
1958 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1959 return;
1960 }
1961
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001962 sys_addr = pvt->ops->get_error_address(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001963
1964 /*
1965 * Find out which node the error address belongs to. This may be
1966 * different from the node that detected the error.
1967 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001968 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001969 if (!src_mci) {
1970 amd64_mc_printk(mci, KERN_CRIT,
1971 "ERROR ADDRESS (0x%lx) value NOT mapped to a MC\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001972 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001973 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1974 return;
1975 }
1976
1977 log_mci = src_mci;
1978
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001979 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001980 if (csrow < 0) {
1981 amd64_mc_printk(mci, KERN_CRIT,
1982 "ERROR_ADDRESS (0x%lx) value NOT mapped to 'csrow'\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001983 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001984 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1985 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001986 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001987 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1988 }
1989}
1990
Borislav Petkov549d0422009-07-24 13:51:42 +02001991static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovb69b29d2009-07-27 16:21:14 +02001992 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001993{
Borislav Petkovb70ef012009-06-25 19:32:38 +02001994 u32 ec = ERROR_CODE(info->nbsl);
1995 u32 xec = EXT_ERROR_CODE(info->nbsl);
Borislav Petkov17adea02009-11-04 14:04:06 +01001996 int ecc_type = (info->nbsh >> 13) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001997
Borislav Petkovb70ef012009-06-25 19:32:38 +02001998 /* Bail early out if this was an 'observed' error */
1999 if (PP(ec) == K8_NBSL_PP_OBS)
2000 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002001
Borislav Petkovecaf5602009-07-23 16:32:01 +02002002 /* Do only ECC errors */
2003 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002004 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002005
Borislav Petkovecaf5602009-07-23 16:32:01 +02002006 if (ecc_type == 2)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002007 amd64_handle_ce(mci, info);
Borislav Petkovecaf5602009-07-23 16:32:01 +02002008 else if (ecc_type == 1)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002009 amd64_handle_ue(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002010}
2011
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02002012void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002013{
Borislav Petkov549d0422009-07-24 13:51:42 +02002014 struct mem_ctl_info *mci = mci_lookup[node_id];
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02002015 struct err_regs regs;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002016
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02002017 regs.nbsl = (u32) m->status;
2018 regs.nbsh = (u32)(m->status >> 32);
2019 regs.nbeal = (u32) m->addr;
2020 regs.nbeah = (u32)(m->addr >> 32);
2021 regs.nbcfg = nbcfg;
2022
2023 __amd64_decode_bus_error(mci, &regs);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002024
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002025 /*
2026 * Check the UE bit of the NB status high register, if set generate some
2027 * logs. If NOT a GART error, then process the event as a NO-INFO event.
2028 * If it was a GART error, skip that process.
Borislav Petkov549d0422009-07-24 13:51:42 +02002029 *
2030 * FIXME: this should go somewhere else, if at all.
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002031 */
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02002032 if (regs.nbsh & K8_NBSH_UC_ERR && !report_gart_errors)
Borislav Petkov5110dbd2009-06-25 19:51:04 +02002033 edac_mc_handle_ue_no_info(mci, "UE bit is set");
Borislav Petkov549d0422009-07-24 13:51:42 +02002034
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002035}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002036
Doug Thompson0ec449e2009-04-27 19:41:25 +02002037/*
Doug Thompson0ec449e2009-04-27 19:41:25 +02002038 * Input:
2039 * 1) struct amd64_pvt which contains pvt->dram_f2_ctl pointer
2040 * 2) AMD Family index value
2041 *
2042 * Ouput:
2043 * Upon return of 0, the following filled in:
2044 *
2045 * struct pvt->addr_f1_ctl
2046 * struct pvt->misc_f3_ctl
2047 *
2048 * Filled in with related device funcitions of 'dram_f2_ctl'
2049 * These devices are "reserved" via the pci_get_device()
2050 *
2051 * Upon return of 1 (error status):
2052 *
2053 * Nothing reserved
2054 */
2055static int amd64_reserve_mc_sibling_devices(struct amd64_pvt *pvt, int mc_idx)
2056{
2057 const struct amd64_family_type *amd64_dev = &amd64_family_types[mc_idx];
2058
2059 /* Reserve the ADDRESS MAP Device */
2060 pvt->addr_f1_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
2061 amd64_dev->addr_f1_ctl,
2062 pvt->dram_f2_ctl);
2063
2064 if (!pvt->addr_f1_ctl) {
2065 amd64_printk(KERN_ERR, "error address map device not found: "
2066 "vendor %x device 0x%x (broken BIOS?)\n",
2067 PCI_VENDOR_ID_AMD, amd64_dev->addr_f1_ctl);
2068 return 1;
2069 }
2070
2071 /* Reserve the MISC Device */
2072 pvt->misc_f3_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
2073 amd64_dev->misc_f3_ctl,
2074 pvt->dram_f2_ctl);
2075
2076 if (!pvt->misc_f3_ctl) {
2077 pci_dev_put(pvt->addr_f1_ctl);
2078 pvt->addr_f1_ctl = NULL;
2079
2080 amd64_printk(KERN_ERR, "error miscellaneous device not found: "
2081 "vendor %x device 0x%x (broken BIOS?)\n",
2082 PCI_VENDOR_ID_AMD, amd64_dev->misc_f3_ctl);
2083 return 1;
2084 }
2085
2086 debugf1(" Addr Map device PCI Bus ID:\t%s\n",
2087 pci_name(pvt->addr_f1_ctl));
2088 debugf1(" DRAM MEM-CTL PCI Bus ID:\t%s\n",
2089 pci_name(pvt->dram_f2_ctl));
2090 debugf1(" Misc device PCI Bus ID:\t%s\n",
2091 pci_name(pvt->misc_f3_ctl));
2092
2093 return 0;
2094}
2095
2096static void amd64_free_mc_sibling_devices(struct amd64_pvt *pvt)
2097{
2098 pci_dev_put(pvt->addr_f1_ctl);
2099 pci_dev_put(pvt->misc_f3_ctl);
2100}
2101
2102/*
2103 * Retrieve the hardware registers of the memory controller (this includes the
2104 * 'Address Map' and 'Misc' device regs)
2105 */
2106static void amd64_read_mc_registers(struct amd64_pvt *pvt)
2107{
2108 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002109 u32 tmp;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002110 int dram;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002111
2112 /*
2113 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2114 * those are Read-As-Zero
2115 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002116 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
2117 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002118
2119 /* check first whether TOP_MEM2 is enabled */
2120 rdmsrl(MSR_K8_SYSCFG, msr_val);
2121 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002122 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
2123 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002124 } else
2125 debugf0(" TOP_MEM2 disabled.\n");
2126
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002127 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002128
2129 if (pvt->ops->read_dram_ctl_register)
2130 pvt->ops->read_dram_ctl_register(pvt);
2131
2132 for (dram = 0; dram < DRAM_REG_COUNT; dram++) {
2133 /*
2134 * Call CPU specific READ function to get the DRAM Base and
2135 * Limit values from the DCT.
2136 */
2137 pvt->ops->read_dram_base_limit(pvt, dram);
2138
2139 /*
2140 * Only print out debug info on rows with both R and W Enabled.
2141 * Normal processing, compiler should optimize this whole 'if'
2142 * debug output block away.
2143 */
2144 if (pvt->dram_rw_en[dram] != 0) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002145 debugf1(" DRAM-BASE[%d]: 0x%016llx "
2146 "DRAM-LIMIT: 0x%016llx\n",
Doug Thompson0ec449e2009-04-27 19:41:25 +02002147 dram,
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002148 pvt->dram_base[dram],
2149 pvt->dram_limit[dram]);
2150
Doug Thompson0ec449e2009-04-27 19:41:25 +02002151 debugf1(" IntlvEn=%s %s %s "
2152 "IntlvSel=%d DstNode=%d\n",
2153 pvt->dram_IntlvEn[dram] ?
2154 "Enabled" : "Disabled",
2155 (pvt->dram_rw_en[dram] & 0x2) ? "W" : "!W",
2156 (pvt->dram_rw_en[dram] & 0x1) ? "R" : "!R",
2157 pvt->dram_IntlvSel[dram],
2158 pvt->dram_DstNode[dram]);
2159 }
2160 }
2161
2162 amd64_read_dct_base_mask(pvt);
2163
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002164 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DHAR, &pvt->dhar);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002165 amd64_read_dbam_reg(pvt);
2166
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002167 amd64_read_pci_cfg(pvt->misc_f3_ctl,
2168 F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002169
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002170 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
2171 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002172
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002173 if (boot_cpu_data.x86 >= 0x10) {
2174 if (!dct_ganging_enabled(pvt)) {
2175 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_1, &pvt->dclr1);
2176 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_1, &pvt->dchr1);
2177 }
2178 amd64_read_pci_cfg(pvt->misc_f3_ctl, EXT_NB_MCA_CFG, &tmp);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002179 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002180
2181 if (boot_cpu_data.x86 == 0x10 &&
2182 boot_cpu_data.x86_model > 7 &&
2183 /* F3x180[EccSymbolSize]=1 => x8 symbols */
2184 tmp & BIT(25))
2185 pvt->syn_type = 8;
2186 else
2187 pvt->syn_type = 4;
2188
Doug Thompson0ec449e2009-04-27 19:41:25 +02002189 amd64_dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002190}
2191
2192/*
2193 * NOTE: CPU Revision Dependent code
2194 *
2195 * Input:
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002196 * @csrow_nr ChipSelect Row Number (0..pvt->cs_count-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002197 * k8 private pointer to -->
2198 * DRAM Bank Address mapping register
2199 * node_id
2200 * DCL register where dual_channel_active is
2201 *
2202 * The DBAM register consists of 4 sets of 4 bits each definitions:
2203 *
2204 * Bits: CSROWs
2205 * 0-3 CSROWs 0 and 1
2206 * 4-7 CSROWs 2 and 3
2207 * 8-11 CSROWs 4 and 5
2208 * 12-15 CSROWs 6 and 7
2209 *
2210 * Values range from: 0 to 15
2211 * The meaning of the values depends on CPU revision and dual-channel state,
2212 * see relevant BKDG more info.
2213 *
2214 * The memory controller provides for total of only 8 CSROWs in its current
2215 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2216 * single channel or two (2) DIMMs in dual channel mode.
2217 *
2218 * The following code logic collapses the various tables for CSROW based on CPU
2219 * revision.
2220 *
2221 * Returns:
2222 * The number of PAGE_SIZE pages on the specified CSROW number it
2223 * encompasses
2224 *
2225 */
2226static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2227{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002228 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002229
2230 /*
2231 * The math on this doesn't look right on the surface because x/2*4 can
2232 * be simplified to x*2 but this expression makes use of the fact that
2233 * it is integral math where 1/2=0. This intermediate value becomes the
2234 * number of bits to shift the DBAM register to extract the proper CSROW
2235 * field.
2236 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002237 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002238
Borislav Petkov1433eb92009-10-21 13:44:36 +02002239 nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002240
2241 /*
2242 * If dual channel then double the memory size of single channel.
2243 * Channel count is 1 or 2
2244 */
2245 nr_pages <<= (pvt->channel_count - 1);
2246
Borislav Petkov1433eb92009-10-21 13:44:36 +02002247 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002248 debugf0(" nr_pages= %u channel-count = %d\n",
2249 nr_pages, pvt->channel_count);
2250
2251 return nr_pages;
2252}
2253
2254/*
2255 * Initialize the array of csrow attribute instances, based on the values
2256 * from pci config hardware registers.
2257 */
2258static int amd64_init_csrows(struct mem_ctl_info *mci)
2259{
2260 struct csrow_info *csrow;
2261 struct amd64_pvt *pvt;
2262 u64 input_addr_min, input_addr_max, sys_addr;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002263 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002264
2265 pvt = mci->pvt_info;
2266
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002267 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &pvt->nbcfg);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002268
2269 debugf0("NBCFG= 0x%x CHIPKILL= %s DRAM ECC= %s\n", pvt->nbcfg,
2270 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2271 (pvt->nbcfg & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled"
2272 );
2273
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002274 for (i = 0; i < pvt->cs_count; i++) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002275 csrow = &mci->csrows[i];
2276
2277 if ((pvt->dcsb0[i] & K8_DCSB_CS_ENABLE) == 0) {
2278 debugf1("----CSROW %d EMPTY for node %d\n", i,
2279 pvt->mc_node_id);
2280 continue;
2281 }
2282
2283 debugf1("----CSROW %d VALID for MC node %d\n",
2284 i, pvt->mc_node_id);
2285
2286 empty = 0;
2287 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2288 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2289 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2290 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2291 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2292 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
2293 csrow->page_mask = ~mask_from_dct_mask(pvt, i);
2294 /* 8 bytes of resolution */
2295
2296 csrow->mtype = amd64_determine_memory_type(pvt);
2297
2298 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2299 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2300 (unsigned long)input_addr_min,
2301 (unsigned long)input_addr_max);
2302 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2303 (unsigned long)sys_addr, csrow->page_mask);
2304 debugf1(" nr_pages: %u first_page: 0x%lx "
2305 "last_page: 0x%lx\n",
2306 (unsigned)csrow->nr_pages,
2307 csrow->first_page, csrow->last_page);
2308
2309 /*
2310 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2311 */
2312 if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE)
2313 csrow->edac_mode =
2314 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ?
2315 EDAC_S4ECD4ED : EDAC_SECDED;
2316 else
2317 csrow->edac_mode = EDAC_NONE;
2318 }
2319
2320 return empty;
2321}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002322
Borislav Petkov06724532009-09-16 13:05:46 +02002323/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302324static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002325{
Borislav Petkov06724532009-09-16 13:05:46 +02002326 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002327
Borislav Petkov06724532009-09-16 13:05:46 +02002328 for_each_online_cpu(cpu)
2329 if (amd_get_nb_id(cpu) == nid)
2330 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002331}
2332
2333/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002334static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002335{
Rusty Russellba578cb2009-11-03 14:56:35 +10302336 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002337 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002338 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002339
Rusty Russellba578cb2009-11-03 14:56:35 +10302340 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
2341 amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
2342 __func__);
2343 return false;
2344 }
Borislav Petkov06724532009-09-16 13:05:46 +02002345
Rusty Russellba578cb2009-11-03 14:56:35 +10302346 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002347
Rusty Russellba578cb2009-11-03 14:56:35 +10302348 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002349
Rusty Russellba578cb2009-11-03 14:56:35 +10302350 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002351 struct msr *reg = per_cpu_ptr(msrs, cpu);
2352 nbe = reg->l & K8_MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002353
2354 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002355 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002356 (nbe ? "enabled" : "disabled"));
2357
2358 if (!nbe)
2359 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002360 }
2361 ret = true;
2362
2363out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302364 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002365 return ret;
2366}
2367
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002368static int amd64_toggle_ecc_err_reporting(struct amd64_pvt *pvt, bool on)
2369{
2370 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002371 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002372
2373 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
2374 amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
2375 __func__);
2376 return false;
2377 }
2378
2379 get_cpus_on_this_dct_cpumask(cmask, pvt->mc_node_id);
2380
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002381 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2382
2383 for_each_cpu(cpu, cmask) {
2384
Borislav Petkov50542252009-12-11 18:14:40 +01002385 struct msr *reg = per_cpu_ptr(msrs, cpu);
2386
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002387 if (on) {
Borislav Petkov50542252009-12-11 18:14:40 +01002388 if (reg->l & K8_MSR_MCGCTL_NBE)
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002389 pvt->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002390
Borislav Petkov50542252009-12-11 18:14:40 +01002391 reg->l |= K8_MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002392 } else {
2393 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002394 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002395 */
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002396 if (!pvt->flags.nb_mce_enable)
Borislav Petkov50542252009-12-11 18:14:40 +01002397 reg->l &= ~K8_MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002398 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002399 }
2400 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2401
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002402 free_cpumask_var(cmask);
2403
2404 return 0;
2405}
2406
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002407static void amd64_enable_ecc_error_reporting(struct mem_ctl_info *mci)
2408{
2409 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002410 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2411
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002412 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002413
2414 /* turn on UECCn and CECCEn bits */
2415 pvt->old_nbctl = value & mask;
2416 pvt->nbctl_mcgctl_saved = 1;
2417
2418 value |= mask;
2419 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
2420
2421 if (amd64_toggle_ecc_err_reporting(pvt, ON))
2422 amd64_printk(KERN_WARNING, "Error enabling ECC reporting over "
2423 "MCGCTL!\n");
2424
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002425 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002426
2427 debugf0("NBCFG(1)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
2428 (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2429 (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
2430
2431 if (!(value & K8_NBCFG_ECC_ENABLE)) {
2432 amd64_printk(KERN_WARNING,
2433 "This node reports that DRAM ECC is "
2434 "currently Disabled; ENABLING now\n");
2435
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002436 pvt->flags.nb_ecc_prev = 0;
2437
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002438 /* Attempt to turn on DRAM ECC Enable */
2439 value |= K8_NBCFG_ECC_ENABLE;
2440 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCFG, value);
2441
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002442 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002443
2444 if (!(value & K8_NBCFG_ECC_ENABLE)) {
2445 amd64_printk(KERN_WARNING,
2446 "Hardware rejects Enabling DRAM ECC checking\n"
2447 "Check memory DIMM configuration\n");
2448 } else {
2449 amd64_printk(KERN_DEBUG,
2450 "Hardware accepted DRAM ECC Enable\n");
2451 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002452 } else {
2453 pvt->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002454 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002455
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002456 debugf0("NBCFG(2)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
2457 (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2458 (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
2459
2460 pvt->ctl_error_info.nbcfg = value;
2461}
2462
2463static void amd64_restore_ecc_error_reporting(struct amd64_pvt *pvt)
2464{
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002465 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2466
2467 if (!pvt->nbctl_mcgctl_saved)
2468 return;
2469
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002470 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002471 value &= ~mask;
2472 value |= pvt->old_nbctl;
2473
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002474 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
2475
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002476 /* restore previous BIOS DRAM ECC "off" setting which we force-enabled */
2477 if (!pvt->flags.nb_ecc_prev) {
2478 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
2479 value &= ~K8_NBCFG_ECC_ENABLE;
2480 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCFG, value);
2481 }
2482
2483 /* restore the NB Enable MCGCTL bit */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002484 if (amd64_toggle_ecc_err_reporting(pvt, OFF))
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002485 amd64_printk(KERN_WARNING, "Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002486}
2487
Doug Thompsonf9431992009-04-27 19:46:08 +02002488/*
2489 * EDAC requires that the BIOS have ECC enabled before taking over the
2490 * processing of ECC errors. This is because the BIOS can properly initialize
2491 * the memory system completely. A command line option allows to force-enable
2492 * hardware ECC later in amd64_enable_ecc_error_reporting().
2493 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002494static const char *ecc_msg =
2495 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2496 " Either enable ECC checking or force module loading by setting "
2497 "'ecc_enable_override'.\n"
2498 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002499
Doug Thompsonf9431992009-04-27 19:46:08 +02002500static int amd64_check_ecc_enabled(struct amd64_pvt *pvt)
2501{
2502 u32 value;
Borislav Petkov06724532009-09-16 13:05:46 +02002503 u8 ecc_enabled = 0;
2504 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002505
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002506 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002507
2508 ecc_enabled = !!(value & K8_NBCFG_ECC_ENABLE);
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002509 if (!ecc_enabled)
Borislav Petkovcab4d272010-02-11 17:15:57 +01002510 amd64_printk(KERN_NOTICE, "This node reports that Memory ECC "
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002511 "is currently disabled, set F3x%x[22] (%s).\n",
2512 K8_NBCFG, pci_name(pvt->misc_f3_ctl));
2513 else
2514 amd64_printk(KERN_INFO, "ECC is enabled by BIOS.\n");
Doug Thompsonf9431992009-04-27 19:46:08 +02002515
Borislav Petkov06724532009-09-16 13:05:46 +02002516 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(pvt->mc_node_id);
2517 if (!nb_mce_en)
Borislav Petkovcab4d272010-02-11 17:15:57 +01002518 amd64_printk(KERN_NOTICE, "NB MCE bank disabled, set MSR "
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002519 "0x%08x[4] on node %d to enable.\n",
2520 MSR_IA32_MCG_CTL, pvt->mc_node_id);
Doug Thompsonf9431992009-04-27 19:46:08 +02002521
Borislav Petkov06724532009-09-16 13:05:46 +02002522 if (!ecc_enabled || !nb_mce_en) {
Doug Thompsonf9431992009-04-27 19:46:08 +02002523 if (!ecc_enable_override) {
Borislav Petkovcab4d272010-02-11 17:15:57 +01002524 amd64_printk(KERN_NOTICE, "%s", ecc_msg);
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002525 return -ENODEV;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002526 } else {
2527 amd64_printk(KERN_WARNING, "Forcing ECC checking on!\n");
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002528 }
Borislav Petkov43f5e682009-12-21 18:55:18 +01002529 }
Doug Thompsonf9431992009-04-27 19:46:08 +02002530
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002531 return 0;
Doug Thompsonf9431992009-04-27 19:46:08 +02002532}
2533
Doug Thompson7d6034d2009-04-27 20:01:01 +02002534struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2535 ARRAY_SIZE(amd64_inj_attrs) +
2536 1];
2537
2538struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2539
2540static void amd64_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
2541{
2542 unsigned int i = 0, j = 0;
2543
2544 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2545 sysfs_attrs[i] = amd64_dbg_attrs[i];
2546
2547 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2548 sysfs_attrs[i] = amd64_inj_attrs[j];
2549
2550 sysfs_attrs[i] = terminator;
2551
2552 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2553}
2554
2555static void amd64_setup_mci_misc_attributes(struct mem_ctl_info *mci)
2556{
2557 struct amd64_pvt *pvt = mci->pvt_info;
2558
2559 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2560 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002561
2562 if (pvt->nbcap & K8_NBCAP_SECDED)
2563 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2564
2565 if (pvt->nbcap & K8_NBCAP_CHIPKILL)
2566 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2567
2568 mci->edac_cap = amd64_determine_edac_cap(pvt);
2569 mci->mod_name = EDAC_MOD_STR;
2570 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkov0092b202010-10-01 19:20:05 +02002571 mci->ctl_name = pvt->ctl_name;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002572 mci->dev_name = pci_name(pvt->dram_f2_ctl);
2573 mci->ctl_page_to_phys = NULL;
2574
Doug Thompson7d6034d2009-04-27 20:01:01 +02002575 /* memory scrubber interface */
2576 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2577 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2578}
2579
Borislav Petkov0092b202010-10-01 19:20:05 +02002580/*
2581 * returns a pointer to the family descriptor on success, NULL otherwise.
2582 */
2583static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002584{
Borislav Petkov0092b202010-10-01 19:20:05 +02002585 u8 fam = boot_cpu_data.x86;
2586 struct amd64_family_type *fam_type = NULL;
2587
2588 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002589 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002590 fam_type = &amd64_family_types[K8_CPUS];
2591 pvt->ctl_name = fam_type->ctl_name;
2592 pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002593 break;
2594 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002595 fam_type = &amd64_family_types[F10_CPUS];
2596 pvt->ctl_name = fam_type->ctl_name;
2597 pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002598 break;
2599
2600 default:
2601 amd64_printk(KERN_ERR, "Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002602 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002603 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002604
2605 amd64_printk(KERN_INFO, "%s %s detected.\n", pvt->ctl_name,
2606 (fam == 0xf ?
2607 (pvt->ext_model >= K8_REV_F ? "revF or later"
2608 : "revE or earlier")
2609 : ""));
2610 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002611}
2612
Doug Thompson7d6034d2009-04-27 20:01:01 +02002613/*
2614 * Init stuff for this DRAM Controller device.
2615 *
2616 * Due to a hardware feature on Fam10h CPUs, the Enable Extended Configuration
2617 * Space feature MUST be enabled on ALL Processors prior to actually reading
2618 * from the ECS registers. Since the loading of the module can occur on any
2619 * 'core', and cores don't 'see' all the other processors ECS data when the
2620 * others are NOT enabled. Our solution is to first enable ECS access in this
2621 * routine on all processors, gather some data in a amd64_pvt structure and
2622 * later come back in a finish-setup function to perform that final
2623 * initialization. See also amd64_init_2nd_stage() for that.
2624 */
2625static int amd64_probe_one_instance(struct pci_dev *dram_f2_ctl,
2626 int mc_type_index)
2627{
2628 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002629 struct amd64_family_type *fam_type = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002630 int err = 0, ret;
2631
2632 ret = -ENOMEM;
2633 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2634 if (!pvt)
2635 goto err_exit;
2636
Borislav Petkov37da0452009-06-10 17:36:57 +02002637 pvt->mc_node_id = get_node_id(dram_f2_ctl);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002638
2639 pvt->dram_f2_ctl = dram_f2_ctl;
2640 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2641 pvt->mc_type_index = mc_type_index;
2642 pvt->ops = family_ops(mc_type_index);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002643
Borislav Petkov395ae782010-10-01 18:38:19 +02002644 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002645 fam_type = amd64_per_family_init(pvt);
2646 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002647 goto err_free;
2648
Doug Thompson7d6034d2009-04-27 20:01:01 +02002649 /*
2650 * We have the dram_f2_ctl device as an argument, now go reserve its
2651 * sibling devices from the PCI system.
2652 */
2653 ret = -ENODEV;
2654 err = amd64_reserve_mc_sibling_devices(pvt, mc_type_index);
2655 if (err)
2656 goto err_free;
2657
2658 ret = -EINVAL;
2659 err = amd64_check_ecc_enabled(pvt);
2660 if (err)
2661 goto err_put;
2662
2663 /*
2664 * Key operation here: setup of HW prior to performing ops on it. Some
2665 * setup is required to access ECS data. After this is performed, the
2666 * 'teardown' function must be called upon error and normal exit paths.
2667 */
2668 if (boot_cpu_data.x86 >= 0x10)
2669 amd64_setup(pvt);
2670
2671 /*
2672 * Save the pointer to the private data for use in 2nd initialization
2673 * stage
2674 */
2675 pvt_lookup[pvt->mc_node_id] = pvt;
2676
2677 return 0;
2678
2679err_put:
2680 amd64_free_mc_sibling_devices(pvt);
2681
2682err_free:
2683 kfree(pvt);
2684
2685err_exit:
2686 return ret;
2687}
2688
2689/*
2690 * This is the finishing stage of the init code. Needs to be performed after all
2691 * MCs' hardware have been prepped for accessing extended config space.
2692 */
2693static int amd64_init_2nd_stage(struct amd64_pvt *pvt)
2694{
2695 int node_id = pvt->mc_node_id;
2696 struct mem_ctl_info *mci;
Andrew Morton18ba54a2009-12-07 19:04:23 +01002697 int ret = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002698
2699 amd64_read_mc_registers(pvt);
2700
Doug Thompson7d6034d2009-04-27 20:01:01 +02002701 /*
2702 * We need to determine how many memory channels there are. Then use
2703 * that information for calculating the size of the dynamic instance
2704 * tables in the 'mci' structure
2705 */
2706 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2707 if (pvt->channel_count < 0)
2708 goto err_exit;
2709
2710 ret = -ENOMEM;
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002711 mci = edac_mc_alloc(0, pvt->cs_count, pvt->channel_count, node_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002712 if (!mci)
2713 goto err_exit;
2714
2715 mci->pvt_info = pvt;
2716
2717 mci->dev = &pvt->dram_f2_ctl->dev;
2718 amd64_setup_mci_misc_attributes(mci);
2719
2720 if (amd64_init_csrows(mci))
2721 mci->edac_cap = EDAC_FLAG_NONE;
2722
2723 amd64_enable_ecc_error_reporting(mci);
2724 amd64_set_mc_sysfs_attributes(mci);
2725
2726 ret = -ENODEV;
2727 if (edac_mc_add_mc(mci)) {
2728 debugf1("failed edac_mc_add_mc()\n");
2729 goto err_add_mc;
2730 }
2731
2732 mci_lookup[node_id] = mci;
2733 pvt_lookup[node_id] = NULL;
Borislav Petkov549d0422009-07-24 13:51:42 +02002734
2735 /* register stuff with EDAC MCE */
2736 if (report_gart_errors)
2737 amd_report_gart_errors(true);
2738
2739 amd_register_ecc_decoder(amd64_decode_bus_error);
2740
Doug Thompson7d6034d2009-04-27 20:01:01 +02002741 return 0;
2742
2743err_add_mc:
2744 edac_mc_free(mci);
2745
2746err_exit:
2747 debugf0("failure to init 2nd stage: ret=%d\n", ret);
2748
2749 amd64_restore_ecc_error_reporting(pvt);
2750
2751 if (boot_cpu_data.x86 > 0xf)
2752 amd64_teardown(pvt);
2753
2754 amd64_free_mc_sibling_devices(pvt);
2755
2756 kfree(pvt_lookup[pvt->mc_node_id]);
2757 pvt_lookup[node_id] = NULL;
2758
2759 return ret;
2760}
2761
2762
2763static int __devinit amd64_init_one_instance(struct pci_dev *pdev,
2764 const struct pci_device_id *mc_type)
2765{
2766 int ret = 0;
2767
Borislav Petkov0092b202010-10-01 19:20:05 +02002768 debugf0("(MC node=%d)\n", get_node_id(pdev));
Doug Thompson7d6034d2009-04-27 20:01:01 +02002769
2770 ret = pci_enable_device(pdev);
2771 if (ret < 0)
2772 ret = -EIO;
2773 else
2774 ret = amd64_probe_one_instance(pdev, mc_type->driver_data);
2775
2776 if (ret < 0)
2777 debugf0("ret=%d\n", ret);
2778
2779 return ret;
2780}
2781
2782static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2783{
2784 struct mem_ctl_info *mci;
2785 struct amd64_pvt *pvt;
2786
2787 /* Remove from EDAC CORE tracking list */
2788 mci = edac_mc_del_mc(&pdev->dev);
2789 if (!mci)
2790 return;
2791
2792 pvt = mci->pvt_info;
2793
2794 amd64_restore_ecc_error_reporting(pvt);
2795
2796 if (boot_cpu_data.x86 > 0xf)
2797 amd64_teardown(pvt);
2798
2799 amd64_free_mc_sibling_devices(pvt);
2800
Borislav Petkov549d0422009-07-24 13:51:42 +02002801 /* unregister from EDAC MCE */
2802 amd_report_gart_errors(false);
2803 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2804
Doug Thompson7d6034d2009-04-27 20:01:01 +02002805 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002806 mci->pvt_info = NULL;
2807 mci_lookup[pvt->mc_node_id] = NULL;
2808
2809 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002810 edac_mc_free(mci);
2811}
2812
2813/*
2814 * This table is part of the interface for loading drivers for PCI devices. The
2815 * PCI core identifies what devices are on a system during boot, and then
2816 * inquiry this table to see if this driver is for a given device found.
2817 */
2818static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2819 {
2820 .vendor = PCI_VENDOR_ID_AMD,
2821 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2822 .subvendor = PCI_ANY_ID,
2823 .subdevice = PCI_ANY_ID,
2824 .class = 0,
2825 .class_mask = 0,
2826 .driver_data = K8_CPUS
2827 },
2828 {
2829 .vendor = PCI_VENDOR_ID_AMD,
2830 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2831 .subvendor = PCI_ANY_ID,
2832 .subdevice = PCI_ANY_ID,
2833 .class = 0,
2834 .class_mask = 0,
2835 .driver_data = F10_CPUS
2836 },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002837 {0, }
2838};
2839MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2840
2841static struct pci_driver amd64_pci_driver = {
2842 .name = EDAC_MOD_STR,
2843 .probe = amd64_init_one_instance,
2844 .remove = __devexit_p(amd64_remove_one_instance),
2845 .id_table = amd64_pci_table,
2846};
2847
2848static void amd64_setup_pci_device(void)
2849{
2850 struct mem_ctl_info *mci;
2851 struct amd64_pvt *pvt;
2852
2853 if (amd64_ctl_pci)
2854 return;
2855
2856 mci = mci_lookup[0];
2857 if (mci) {
2858
2859 pvt = mci->pvt_info;
2860 amd64_ctl_pci =
2861 edac_pci_create_generic_ctl(&pvt->dram_f2_ctl->dev,
2862 EDAC_MOD_STR);
2863
2864 if (!amd64_ctl_pci) {
2865 pr_warning("%s(): Unable to create PCI control\n",
2866 __func__);
2867
2868 pr_warning("%s(): PCI error report via EDAC not set\n",
2869 __func__);
2870 }
2871 }
2872}
2873
2874static int __init amd64_edac_init(void)
2875{
2876 int nb, err = -ENODEV;
Borislav Petkov56b34b92009-12-21 18:13:01 +01002877 bool load_ok = false;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002878
2879 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
2880
2881 opstate_init();
2882
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002883 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b92009-12-21 18:13:01 +01002884 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002885
Borislav Petkov50542252009-12-11 18:14:40 +01002886 msrs = msrs_alloc();
Borislav Petkov56b34b92009-12-21 18:13:01 +01002887 if (!msrs)
2888 goto err_ret;
Borislav Petkov50542252009-12-11 18:14:40 +01002889
Doug Thompson7d6034d2009-04-27 20:01:01 +02002890 err = pci_register_driver(&amd64_pci_driver);
2891 if (err)
Borislav Petkov56b34b92009-12-21 18:13:01 +01002892 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002893
2894 /*
2895 * At this point, the array 'pvt_lookup[]' contains pointers to alloc'd
2896 * amd64_pvt structs. These will be used in the 2nd stage init function
2897 * to finish initialization of the MC instances.
2898 */
Borislav Petkov56b34b92009-12-21 18:13:01 +01002899 err = -ENODEV;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002900 for (nb = 0; nb < amd_nb_num(); nb++) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002901 if (!pvt_lookup[nb])
2902 continue;
2903
2904 err = amd64_init_2nd_stage(pvt_lookup[nb]);
2905 if (err)
Borislav Petkov37da0452009-06-10 17:36:57 +02002906 goto err_2nd_stage;
Borislav Petkov56b34b92009-12-21 18:13:01 +01002907
2908 load_ok = true;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002909 }
2910
Borislav Petkov56b34b92009-12-21 18:13:01 +01002911 if (load_ok) {
2912 amd64_setup_pci_device();
2913 return 0;
2914 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002915
Borislav Petkov37da0452009-06-10 17:36:57 +02002916err_2nd_stage:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002917 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov56b34b92009-12-21 18:13:01 +01002918err_pci:
2919 msrs_free(msrs);
2920 msrs = NULL;
2921err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002922 return err;
2923}
2924
2925static void __exit amd64_edac_exit(void)
2926{
2927 if (amd64_ctl_pci)
2928 edac_pci_release_generic_ctl(amd64_ctl_pci);
2929
2930 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002931
2932 msrs_free(msrs);
2933 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002934}
2935
2936module_init(amd64_edac_init);
2937module_exit(amd64_edac_exit);
2938
2939MODULE_LICENSE("GPL");
2940MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2941 "Dave Peterson, Thayne Harbaugh");
2942MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2943 EDAC_AMD64_VERSION);
2944
2945module_param(edac_op_state, int, 0444);
2946MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");