blob: 0b3fedc9c6fe815c39d859b70db5a26cefbb871d [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100031#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100032#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080071static int io_queue_count_set(const char *val, const struct kernel_param *kp)
72{
73 unsigned int n;
74 int ret;
75
76 ret = kstrtouint(val, 10, &n);
77 if (ret != 0 || n > num_possible_cpus())
78 return -EINVAL;
79 return param_set_uint(val, kp);
80}
81
82static const struct kernel_param_ops io_queue_count_ops = {
83 .set = io_queue_count_set,
84 .get = param_get_uint,
85};
86
Keith Busch3f68baf2019-12-07 01:51:54 +090087static unsigned int write_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080088module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060089MODULE_PARM_DESC(write_queues,
90 "Number of queues to use for writes. If not set, reads and writes "
91 "will share a queue set.");
92
Keith Busch3f68baf2019-12-07 01:51:54 +090093static unsigned int poll_queues;
Weiping Zhang9c9e76d2020-05-09 14:22:08 +080094module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070095MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
96
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097struct nvme_dev;
98struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070099
Keith Buscha5cdb682016-01-12 14:41:18 -0700100static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -0700101static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -0700102
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500103/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 * Represents an NVM Express device. Each nvme_dev is a PCI function.
105 */
106struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200107 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100108 struct blk_mq_tag_set tagset;
109 struct blk_mq_tag_set admin_tagset;
110 u32 __iomem *dbs;
111 struct device *dev;
112 struct dma_pool *prp_page_pool;
113 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 unsigned online_queues;
115 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100116 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600117 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100118 int q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000119 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100120 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100121 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800122 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100123 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100124 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100125 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100126 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600127 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100128 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600129 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100130 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600131 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200132
Jens Axboe943e9422018-06-21 09:49:37 -0600133 mempool_t *iod_mempool;
134
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200135 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300136 u32 *dbbuf_dbs;
137 dma_addr_t dbbuf_dbs_dma_addr;
138 u32 *dbbuf_eis;
139 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200140
141 /* host memory buffer support: */
142 u64 host_mem_size;
143 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200144 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200145 struct nvme_host_mem_buf_desc *host_mem_descs;
146 void **host_mem_desc_bufs;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800147 unsigned int nr_allocated_queues;
148 unsigned int nr_write_queues;
149 unsigned int nr_poll_queues;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500150};
151
weiping zhangb27c1e62017-07-10 16:46:59 +0800152static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
153{
154 int n = 0, ret;
155
156 ret = kstrtoint(val, 10, &n);
157 if (ret != 0 || n < 2)
158 return -EINVAL;
159
160 return param_set_int(val, kp);
161}
162
Helen Koikef9f38e32017-04-10 12:51:07 -0300163static inline unsigned int sq_idx(unsigned int qid, u32 stride)
164{
165 return qid * 2 * stride;
166}
167
168static inline unsigned int cq_idx(unsigned int qid, u32 stride)
169{
170 return (qid * 2 + 1) * stride;
171}
172
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100173static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
174{
175 return container_of(ctrl, struct nvme_dev, ctrl);
176}
177
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500178/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500179 * An NVM Express queue. Each device has at least two (one for admin
180 * commands and one for I/O commands).
181 */
182struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500183 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200184 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000185 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100186 /* only used for poll queues: */
187 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Keith Busch74943d42020-04-28 07:21:56 -0700188 struct nvme_completion *cqes;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500189 dma_addr_t sq_dma_addr;
190 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500191 u32 __iomem *q_db;
192 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700193 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500194 u16 sq_tail;
195 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700196 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400197 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000198 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100199 unsigned long flags;
200#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100201#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100202#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700203#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300204 u32 *dbbuf_sq_db;
205 u32 *dbbuf_cq_db;
206 u32 *dbbuf_sq_ei;
207 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100208 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500209};
210
211/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700212 * The nvme_iod describes the data in an I/O.
213 *
214 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
215 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200216 */
217struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800218 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100219 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700220 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100221 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200222 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200223 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200224 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700225 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700226 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100227 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500228};
229
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800230static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
Jens Axboe3b6592f2018-10-31 08:36:31 -0600231{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800232 return dev->nr_allocated_queues * 8 * dev->db_stride;
Helen Koikef9f38e32017-04-10 12:51:07 -0300233}
234
235static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
236{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800237 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300238
239 if (dev->dbbuf_dbs)
240 return 0;
241
242 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
243 &dev->dbbuf_dbs_dma_addr,
244 GFP_KERNEL);
245 if (!dev->dbbuf_dbs)
246 return -ENOMEM;
247 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
248 &dev->dbbuf_eis_dma_addr,
249 GFP_KERNEL);
250 if (!dev->dbbuf_eis) {
251 dma_free_coherent(dev->dev, mem_size,
252 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
253 dev->dbbuf_dbs = NULL;
254 return -ENOMEM;
255 }
256
257 return 0;
258}
259
260static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
261{
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +0800262 unsigned int mem_size = nvme_dbbuf_size(dev);
Helen Koikef9f38e32017-04-10 12:51:07 -0300263
264 if (dev->dbbuf_dbs) {
265 dma_free_coherent(dev->dev, mem_size,
266 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
267 dev->dbbuf_dbs = NULL;
268 }
269 if (dev->dbbuf_eis) {
270 dma_free_coherent(dev->dev, mem_size,
271 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
272 dev->dbbuf_eis = NULL;
273 }
274}
275
276static void nvme_dbbuf_init(struct nvme_dev *dev,
277 struct nvme_queue *nvmeq, int qid)
278{
279 if (!dev->dbbuf_dbs || !qid)
280 return;
281
282 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
283 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
284 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
285 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
286}
287
288static void nvme_dbbuf_set(struct nvme_dev *dev)
289{
290 struct nvme_command c;
291
292 if (!dev->dbbuf_dbs)
293 return;
294
295 memset(&c, 0, sizeof(c));
296 c.dbbuf.opcode = nvme_admin_dbbuf;
297 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
298 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
299
300 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200301 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300302 /* Free memory and continue on */
303 nvme_dbbuf_dma_free(dev);
304 }
305}
306
307static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
308{
309 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
310}
311
312/* Update dbbuf and return true if an MMIO is required */
313static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
314 volatile u32 *dbbuf_ei)
315{
316 if (dbbuf_db) {
317 u16 old_value;
318
319 /*
320 * Ensure that the queue is written before updating
321 * the doorbell in memory
322 */
323 wmb();
324
325 old_value = *dbbuf_db;
326 *dbbuf_db = value;
327
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700328 /*
329 * Ensure that the doorbell is updated before reading the event
330 * index from memory. The controller needs to provide similar
331 * ordering to ensure the envent index is updated before reading
332 * the doorbell.
333 */
334 mb();
335
Helen Koikef9f38e32017-04-10 12:51:07 -0300336 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
337 return false;
338 }
339
340 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500341}
342
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700343/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344 * Will slightly overestimate the number of pages needed. This is OK
345 * as it only leads to a small amount of wasted memory for the lifetime of
346 * the I/O.
347 */
348static int nvme_npages(unsigned size, struct nvme_dev *dev)
349{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100350 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
351 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700352 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
353}
354
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700355/*
356 * Calculates the number of pages needed for the SGL segments. For example a 4k
357 * page can accommodate 256 SGL descriptors.
358 */
359static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100360{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700361 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100362}
363
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700364static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
365 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700366{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700367 size_t alloc_size;
368
369 if (use_sgl)
370 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
371 else
372 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
373
374 return alloc_size + sizeof(struct scatterlist) * nseg;
375}
376
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700377static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
378 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500379{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700380 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200381 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700382
Keith Busch42483222015-06-01 09:29:54 -0600383 WARN_ON(hctx_idx != 0);
384 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600385
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386 hctx->driver_data = nvmeq;
387 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500388}
389
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700390static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
391 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500392{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700393 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200394 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500395
Keith Busch42483222015-06-01 09:29:54 -0600396 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397 hctx->driver_data = nvmeq;
398 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500399}
400
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600401static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
402 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500403{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600404 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100405 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200406 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200407 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700408
409 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100410 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600411
412 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700413 return 0;
414}
415
Jens Axboe3b6592f2018-10-31 08:36:31 -0600416static int queue_irq_offset(struct nvme_dev *dev)
417{
418 /* if we have more than 1 vec, admin queue offsets us by 1 */
419 if (dev->num_vecs > 1)
420 return 1;
421
422 return 0;
423}
424
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200425static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
426{
427 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600428 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200429
Jens Axboe3b6592f2018-10-31 08:36:31 -0600430 offset = queue_irq_offset(dev);
431 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
432 struct blk_mq_queue_map *map = &set->map[i];
433
434 map->nr_queues = dev->io_queues[i];
435 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100436 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100437 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600438 }
439
Jens Axboe4b04cc62018-11-05 12:44:33 -0700440 /*
441 * The poll queue(s) doesn't have an IRQ (and hence IRQ
442 * affinity), so use the regular blk-mq cpu mapping
443 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600444 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600445 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700446 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
447 else
448 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600449 qoff += map->nr_queues;
450 offset += map->nr_queues;
451 }
452
453 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200454}
455
Keith Busch54b2fce2020-04-27 11:54:46 -0700456static inline void nvme_write_sq_db(struct nvme_queue *nvmeq)
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700457{
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700458 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
459 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
460 writel(nvmeq->sq_tail, nvmeq->q_db);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700461}
462
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500463/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200464 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500465 * @nvmeq: The queue to use
466 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700467 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500468 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700469static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
470 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500471{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200472 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000473 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
474 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200475 if (++nvmeq->sq_tail == nvmeq->q_depth)
476 nvmeq->sq_tail = 0;
Keith Busch54b2fce2020-04-27 11:54:46 -0700477 if (write_sq)
478 nvme_write_sq_db(nvmeq);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700479 spin_unlock(&nvmeq->sq_lock);
480}
481
482static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
483{
484 struct nvme_queue *nvmeq = hctx->driver_data;
485
486 spin_lock(&nvmeq->sq_lock);
Keith Busch54b2fce2020-04-27 11:54:46 -0700487 nvme_write_sq_db(nvmeq);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200488 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500489}
490
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700491static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700492{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100493 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700494 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700495}
496
Minwoo Im955b1b52017-12-20 16:30:50 +0900497static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
498{
499 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100500 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900501 unsigned int avg_seg_size;
502
Keith Busch20469a32018-01-17 22:04:37 +0100503 if (nseg == 0)
504 return false;
505
506 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900507
508 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
509 return false;
510 if (!iod->nvmeq->qid)
511 return false;
512 if (!sgl_threshold || avg_seg_size < sgl_threshold)
513 return false;
514 return true;
515}
516
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700517static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500518{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100519 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700520 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
521 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500522 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500523
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700524 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300525 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
526 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700527 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700528 }
529
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700530 WARN_ON_ONCE(!iod->nents);
531
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600532 if (is_pci_p2pdma_page(sg_page(iod->sg)))
533 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
534 rq_dma_dir(req));
535 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700536 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
537
538
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500539 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700540 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
541 dma_addr);
542
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500543 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700544 void *addr = nvme_pci_iod_list(req)[i];
545
546 if (iod->use_sgl) {
547 struct nvme_sgl_desc *sg_list = addr;
548
549 next_dma_addr =
550 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
551 } else {
552 __le64 *prp_list = addr;
553
554 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
555 }
556
557 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
558 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500559 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700560
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700561 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600562}
563
Keith Buschd0877472017-09-15 13:05:38 -0400564static void nvme_print_sgl(struct scatterlist *sgl, int nents)
565{
566 int i;
567 struct scatterlist *sg;
568
569 for_each_sg(sgl, sg, nents, i) {
570 dma_addr_t phys = sg_phys(sg);
571 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
572 "dma_address:%pad dma_length:%d\n",
573 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
574 sg_dma_len(sg));
575 }
576}
577
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700578static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
579 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500580{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100581 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500582 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100583 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500584 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500585 int dma_len = sg_dma_len(sg);
586 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100587 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500588 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500589 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700590 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500591 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500592 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500593
Keith Busch1d090622014-06-23 11:34:01 -0600594 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200595 if (length <= 0) {
596 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700597 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200598 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500599
Keith Busch1d090622014-06-23 11:34:01 -0600600 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500601 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600602 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500603 } else {
604 sg = sg_next(sg);
605 dma_addr = sg_dma_address(sg);
606 dma_len = sg_dma_len(sg);
607 }
608
Keith Busch1d090622014-06-23 11:34:01 -0600609 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600610 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700611 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500612 }
613
Keith Busch1d090622014-06-23 11:34:01 -0600614 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500615 if (nprps <= (256 / 8)) {
616 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500617 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500618 } else {
619 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500620 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500621 }
622
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200623 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400624 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600625 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500626 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400627 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400628 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500629 list[0] = prp_list;
630 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500631 i = 0;
632 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600633 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500634 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200635 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500636 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400637 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500638 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400639 prp_list[0] = old_prp_list[i - 1];
640 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
641 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500642 }
643 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600644 dma_len -= page_size;
645 dma_addr += page_size;
646 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500647 if (length <= 0)
648 break;
649 if (dma_len > 0)
650 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400651 if (unlikely(dma_len < 0))
652 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500653 sg = sg_next(sg);
654 dma_addr = sg_dma_address(sg);
655 dma_len = sg_dma_len(sg);
656 }
657
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700658done:
659 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
660 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
661
Keith Busch86eea282017-07-12 15:59:07 -0400662 return BLK_STS_OK;
663
664 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400665 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
666 "Invalid SGL for payload:%d nents:%d\n",
667 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400668 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500669}
670
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700671static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
672 struct scatterlist *sg)
673{
674 sge->addr = cpu_to_le64(sg_dma_address(sg));
675 sge->length = cpu_to_le32(sg_dma_len(sg));
676 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
677}
678
679static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
680 dma_addr_t dma_addr, int entries)
681{
682 sge->addr = cpu_to_le64(dma_addr);
683 if (entries < SGES_PER_PAGE) {
684 sge->length = cpu_to_le32(entries * sizeof(*sge));
685 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
686 } else {
687 sge->length = cpu_to_le32(PAGE_SIZE);
688 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
689 }
690}
691
692static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100693 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700694{
695 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700696 struct dma_pool *pool;
697 struct nvme_sgl_desc *sg_list;
698 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700699 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100700 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700701
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700702 /* setting the transfer type as SGL */
703 cmd->flags = NVME_CMD_SGL_METABUF;
704
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100705 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700706 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
707 return BLK_STS_OK;
708 }
709
710 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
711 pool = dev->prp_small_pool;
712 iod->npages = 0;
713 } else {
714 pool = dev->prp_page_pool;
715 iod->npages = 1;
716 }
717
718 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
719 if (!sg_list) {
720 iod->npages = -1;
721 return BLK_STS_RESOURCE;
722 }
723
724 nvme_pci_iod_list(req)[0] = sg_list;
725 iod->first_dma = sgl_dma;
726
727 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
728
729 do {
730 if (i == SGES_PER_PAGE) {
731 struct nvme_sgl_desc *old_sg_desc = sg_list;
732 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
733
734 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
735 if (!sg_list)
736 return BLK_STS_RESOURCE;
737
738 i = 0;
739 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
740 sg_list[i++] = *link;
741 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
742 }
743
744 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700745 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100746 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700747
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700748 return BLK_STS_OK;
749}
750
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700751static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
752 struct request *req, struct nvme_rw_command *cmnd,
753 struct bio_vec *bv)
754{
755 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Kevin Haoa4f40482019-10-18 10:53:14 +0800756 unsigned int offset = bv->bv_offset & (dev->ctrl.page_size - 1);
757 unsigned int first_prp_len = dev->ctrl.page_size - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700758
759 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
760 if (dma_mapping_error(dev->dev, iod->first_dma))
761 return BLK_STS_RESOURCE;
762 iod->dma_len = bv->bv_len;
763
764 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
765 if (bv->bv_len > first_prp_len)
766 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
767 return 0;
768}
769
Christoph Hellwig29791052019-03-05 05:54:18 -0700770static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
771 struct request *req, struct nvme_rw_command *cmnd,
772 struct bio_vec *bv)
773{
774 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
775
776 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
777 if (dma_mapping_error(dev->dev, iod->first_dma))
778 return BLK_STS_RESOURCE;
779 iod->dma_len = bv->bv_len;
780
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200781 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700782 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
783 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
784 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
785 return 0;
786}
787
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200788static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100789 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200790{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100791 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700792 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100793 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200794
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700795 if (blk_rq_nr_phys_segments(req) == 1) {
796 struct bio_vec bv = req_bvec(req);
797
798 if (!is_pci_p2pdma_page(bv.bv_page)) {
799 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
800 return nvme_setup_prp_simple(dev, req,
801 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700802
803 if (iod->nvmeq->qid &&
804 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
805 return nvme_setup_sgl_simple(dev, req,
806 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700807 }
808 }
809
810 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700811 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
812 if (!iod->sg)
813 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700814 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700815 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200816 if (!iod->nents)
817 goto out;
818
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600819 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600820 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
821 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600822 else
823 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700824 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100825 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200826 goto out;
827
Christoph Hellwig70479b72019-03-05 05:59:02 -0700828 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900829 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100830 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700831 else
832 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200833out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700834 if (ret != BLK_STS_OK)
835 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200836 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200837}
838
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700839static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
840 struct nvme_command *cmnd)
841{
842 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
843
844 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
845 rq_dma_dir(req), 0);
846 if (dma_mapping_error(dev->dev, iod->meta_dma))
847 return BLK_STS_IOERR;
848 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
849 return 0;
850}
851
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700852/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200853 * NOTE: ns is NULL when called on the admin queue.
854 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200855static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700856 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600857{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700858 struct nvme_ns *ns = hctx->queue->queuedata;
859 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200860 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700861 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700862 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200863 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200864 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700865
Christoph Hellwig9b048112019-03-03 08:04:01 -0700866 iod->aborted = 0;
867 iod->npages = -1;
868 iod->nents = 0;
869
Jens Axboed1f06f42018-05-17 18:31:49 +0200870 /*
871 * We should not need to do this, but we're still using this to
872 * ensure we can drain requests on a dying queue.
873 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100874 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200875 return BLK_STS_IOERR;
876
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700877 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200878 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100879 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600880
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200881 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100882 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200883 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700884 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200885 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700886
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700887 if (blk_integrity_rq(req)) {
888 ret = nvme_map_metadata(dev, req, &cmnd);
889 if (ret)
890 goto out_unmap_data;
891 }
892
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100893 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700894 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200895 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700896out_unmap_data:
897 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700898out_free_cmd:
899 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200900 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500901}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500902
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200903static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100904{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100905 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700906 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100907
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700908 if (blk_integrity_rq(req))
909 dma_unmap_page(dev->dev, iod->meta_dma,
910 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700911 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700912 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200913 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500914}
915
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100916/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600917static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100918{
Keith Busch74943d42020-04-28 07:21:56 -0700919 struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
920
921 return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100922}
923
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300924static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500925{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300926 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500927
Keith Busch397c6992018-06-06 08:13:05 -0600928 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
929 nvmeq->dbbuf_cq_ei))
930 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300931}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500932
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100933static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
934{
935 if (!nvmeq->qid)
936 return nvmeq->dev->admin_tagset.tags[0];
937 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
938}
939
Jens Axboe5cb525c2018-05-17 18:31:50 +0200940static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300941{
Keith Busch74943d42020-04-28 07:21:56 -0700942 struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300943 struct request *req;
944
945 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
946 dev_warn(nvmeq->dev->ctrl.device,
947 "invalid id %d completed on queue %d\n",
948 cqe->command_id, le16_to_cpu(cqe->sq_id));
949 return;
950 }
951
952 /*
953 * AEN requests are special as they don't time out and can
954 * survive any kind of queue freeze and often don't respond to
955 * aborts. We don't even bother to allocate a struct request
956 * for them but rather special case them here.
957 */
Israel Rukshin58a8df62019-10-13 19:57:31 +0300958 if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300959 nvme_complete_async_event(&nvmeq->dev->ctrl,
960 cqe->status, &cqe->result);
961 return;
962 }
963
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100964 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100965 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Christoph Hellwigff029452020-06-11 08:44:52 +0200966 if (!nvme_end_request(req, cqe->status, cqe->result))
967 nvme_pci_complete_rq(req);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300968}
969
Jens Axboe5cb525c2018-05-17 18:31:50 +0200970static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700971{
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300972 u16 tmp = nvmeq->cq_head + 1;
973
974 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200975 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +0300976 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300977 } else {
978 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500979 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200980}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500981
Keith Busch324b4942020-03-02 08:56:53 -0800982static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +0200983{
Jens Axboe1052b8a2018-11-26 08:21:49 -0700984 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200985
Jens Axboe1052b8a2018-11-26 08:21:49 -0700986 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -0800987 found++;
Keith Buschb69e2ef2020-05-08 13:04:06 -0700988 /*
989 * load-load control dependency between phase and the rest of
990 * the cqe requires a full read memory barrier
991 */
992 dma_rmb();
Keith Busch324b4942020-03-02 08:56:53 -0800993 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200994 nvme_update_cq_head(nvmeq);
995 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200996
Keith Busch324b4942020-03-02 08:56:53 -0800997 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300998 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200999 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001000}
1001
1002static irqreturn_t nvme_irq(int irq, void *data)
1003{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001004 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001005 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001006
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001007 /*
1008 * The rmb/wmb pair ensures we see all updates from a previous run of
1009 * the irq handler, even if that was on another CPU.
1010 */
1011 rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001012 if (nvme_process_cq(nvmeq))
1013 ret = IRQ_HANDLED;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001014 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001015
Jens Axboe68fa9db2018-05-21 08:41:52 -06001016 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001017}
1018
1019static irqreturn_t nvme_irq_check(int irq, void *data)
1020{
1021 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001022 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001023 return IRQ_WAKE_THREAD;
1024 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001025}
1026
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001027/*
Keith Buschfa059b82020-03-04 09:17:01 -08001028 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001029 * Can be called from any context.
1030 */
Keith Buschfa059b82020-03-04 09:17:01 -08001031static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001032{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001033 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001034
Keith Buschfa059b82020-03-04 09:17:01 -08001035 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001036
Keith Buschfa059b82020-03-04 09:17:01 -08001037 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1038 nvme_process_cq(nvmeq);
1039 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001040}
1041
Jens Axboe97431392018-11-16 09:48:21 -07001042static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001043{
1044 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001045 bool found;
1046
1047 if (!nvme_cqe_pending(nvmeq))
1048 return 0;
1049
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001050 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001051 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001052 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001053
Jens Axboedabcefa2018-11-14 09:38:28 -07001054 return found;
1055}
1056
Keith Buschad22c352017-11-07 15:13:12 -07001057static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001058{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001059 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001060 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001061 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001062
1063 memset(&c, 0, sizeof(c));
1064 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001065 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001066 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001067}
1068
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001069static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1070{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001071 struct nvme_command c;
1072
1073 memset(&c, 0, sizeof(c));
1074 c.delete_queue.opcode = opcode;
1075 c.delete_queue.qid = cpu_to_le16(id);
1076
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001077 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001078}
1079
1080static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001081 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001082{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001083 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001084 int flags = NVME_QUEUE_PHYS_CONTIG;
1085
Keith Busch7c349dd2019-03-08 10:43:06 -07001086 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001087 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001088
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001089 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001090 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001091 * is attached to the request.
1092 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001093 memset(&c, 0, sizeof(c));
1094 c.create_cq.opcode = nvme_admin_create_cq;
1095 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1096 c.create_cq.cqid = cpu_to_le16(qid);
1097 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1098 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001099 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001100
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001101 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001102}
1103
1104static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1105 struct nvme_queue *nvmeq)
1106{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001107 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001108 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001109 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001110
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001111 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001112 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1113 * set. Since URGENT priority is zeroes, it makes all queues
1114 * URGENT.
1115 */
1116 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1117 flags |= NVME_SQ_PRIO_MEDIUM;
1118
1119 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001120 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001121 * is attached to the request.
1122 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001123 memset(&c, 0, sizeof(c));
1124 c.create_sq.opcode = nvme_admin_create_sq;
1125 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1126 c.create_sq.sqid = cpu_to_le16(qid);
1127 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1128 c.create_sq.sq_flags = cpu_to_le16(flags);
1129 c.create_sq.cqid = cpu_to_le16(qid);
1130
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001131 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001132}
1133
1134static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1135{
1136 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1137}
1138
1139static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1140{
1141 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1142}
1143
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001144static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001145{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001146 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1147 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001148
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001149 dev_warn(nvmeq->dev->ctrl.device,
1150 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001151 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001152 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001153}
1154
Keith Buschb2a0eb12017-06-07 20:32:50 +02001155static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1156{
1157
1158 /* If true, indicates loss of adapter communication, possibly by a
1159 * NVMe Subsystem reset.
1160 */
1161 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1162
Jianchao Wangad700622018-01-22 22:03:16 +08001163 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1164 switch (dev->ctrl.state) {
1165 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001166 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001167 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001168 default:
1169 break;
1170 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001171
1172 /* We shouldn't reset unless the controller is on fatal error state
1173 * _or_ if we lost the communication with it.
1174 */
1175 if (!(csts & NVME_CSTS_CFS) && !nssro)
1176 return false;
1177
Keith Buschb2a0eb12017-06-07 20:32:50 +02001178 return true;
1179}
1180
1181static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1182{
1183 /* Read a config register to help see what died. */
1184 u16 pci_status;
1185 int result;
1186
1187 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1188 &pci_status);
1189 if (result == PCIBIOS_SUCCESSFUL)
1190 dev_warn(dev->ctrl.device,
1191 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1192 csts, pci_status);
1193 else
1194 dev_warn(dev->ctrl.device,
1195 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1196 csts, result);
1197}
1198
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001199static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001200{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001201 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1202 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001203 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001204 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001205 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001206 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1207
Wen Xiong651438b2018-02-15 14:05:10 -06001208 /* If PCI error recovery process is happening, we cannot reset or
1209 * the recovery mechanism will surely fail.
1210 */
1211 mb();
1212 if (pci_channel_offline(to_pci_dev(dev->dev)))
1213 return BLK_EH_RESET_TIMER;
1214
Keith Buschb2a0eb12017-06-07 20:32:50 +02001215 /*
1216 * Reset immediately if the controller is failed
1217 */
1218 if (nvme_should_reset(dev, csts)) {
1219 nvme_warn_reset(dev, csts);
1220 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001221 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001222 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001223 }
Keith Buschc30341d2013-12-10 13:10:38 -07001224
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001225 /*
Keith Busch7776db12017-02-24 17:59:28 -05001226 * Did we miss an interrupt?
1227 */
Keith Buschfa059b82020-03-04 09:17:01 -08001228 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1229 nvme_poll(req->mq_hctx);
1230 else
1231 nvme_poll_irqdisable(nvmeq);
1232
Keith Buschbf392a52020-03-02 08:45:04 -08001233 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001234 dev_warn(dev->ctrl.device,
1235 "I/O %d QID %d timeout, completion polled\n",
1236 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001237 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001238 }
1239
1240 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001241 * Shutdown immediately if controller times out while starting. The
1242 * reset work will see the pci device disabled when it gets the forced
1243 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001244 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001245 */
Keith Busch42441402018-02-08 08:55:34 -07001246 switch (dev->ctrl.state) {
1247 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001248 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1249 /* fall through */
1250 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001251 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001252 "I/O %d QID %d timeout, disable controller\n",
1253 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001254 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001255 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001256 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001257 case NVME_CTRL_RESETTING:
1258 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001259 default:
1260 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001261 }
1262
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001263 /*
1264 * Shutdown the controller immediately and schedule a reset if the
1265 * command was already aborted once before and still hasn't been
1266 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001267 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001268 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001269 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001270 "I/O %d QID %d timeout, reset controller\n",
1271 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001272 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001273 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001274
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001275 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001276 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001277 }
Keith Buschc30341d2013-12-10 13:10:38 -07001278
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001279 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1280 atomic_inc(&dev->ctrl.abort_limit);
1281 return BLK_EH_RESET_TIMER;
1282 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001283 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001284
Keith Buschc30341d2013-12-10 13:10:38 -07001285 memset(&cmd, 0, sizeof(cmd));
1286 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001287 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001288 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001289
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001290 dev_warn(nvmeq->dev->ctrl.device,
1291 "I/O %d QID %d timeout, aborting\n",
1292 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001293
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001294 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001295 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001296 if (IS_ERR(abort_req)) {
1297 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001298 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001299 }
Keith Buschc30341d2013-12-10 13:10:38 -07001300
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001301 abort_req->timeout = ADMIN_TIMEOUT;
1302 abort_req->end_io_data = NULL;
1303 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001304
Keith Busch7a509a62015-01-07 18:55:53 -07001305 /*
1306 * The aborted req will be completed on receiving the abort req.
1307 * We enable the timer again. If hit twice, it'll cause a device reset,
1308 * as the device then is in a faulty state.
1309 */
Keith Busch07836e62015-02-19 10:34:48 -07001310 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001311}
1312
Keith Buschf435c282014-07-07 09:14:42 -06001313static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001314{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001315 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001316 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001317 if (!nvmeq->sq_cmds)
1318 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001319
Christoph Hellwig63223072018-12-02 17:46:18 +01001320 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001321 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001322 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001323 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001324 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001325 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001326 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001327}
1328
Keith Buscha1a5ef92013-12-16 13:50:00 -05001329static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001330{
1331 int i;
1332
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001333 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001334 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001335 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001336 }
Keith Busch22404272013-07-15 15:02:20 -06001337}
1338
Keith Busch4d115422013-12-10 13:10:40 -07001339/**
1340 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001341 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001342 */
1343static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001344{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001345 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001346 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001347
Christoph Hellwig4e224102018-12-02 17:46:17 +01001348 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001349 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001350
Christoph Hellwig4e224102018-12-02 17:46:17 +01001351 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001352 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001353 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001354 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1355 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001356 return 0;
1357}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001358
Keith Busch8fae2682019-01-04 15:04:33 -07001359static void nvme_suspend_io_queues(struct nvme_dev *dev)
1360{
1361 int i;
1362
1363 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1364 nvme_suspend_queue(&dev->queues[i]);
1365}
1366
Keith Buscha5cdb682016-01-12 14:41:18 -07001367static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001368{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001369 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001370
Keith Buscha5cdb682016-01-12 14:41:18 -07001371 if (shutdown)
1372 nvme_shutdown_ctrl(&dev->ctrl);
1373 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001374 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001375
Keith Buschbf392a52020-03-02 08:45:04 -08001376 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001377}
1378
Keith Buschfa46c6f2020-02-13 01:41:05 +09001379/*
1380 * Called only on a device that has been disabled and after all other threads
Dongli Zhang9210c072020-05-27 09:13:52 -07001381 * that can check this device's completion queues have synced, except
1382 * nvme_poll(). This is the last chance for the driver to see a natural
1383 * completion before nvme_cancel_request() terminates all incomplete requests.
Keith Buschfa46c6f2020-02-13 01:41:05 +09001384 */
1385static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1386{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001387 int i;
1388
Dongli Zhang9210c072020-05-27 09:13:52 -07001389 for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1390 spin_lock(&dev->queues[i].cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001391 nvme_process_cq(&dev->queues[i]);
Dongli Zhang9210c072020-05-27 09:13:52 -07001392 spin_unlock(&dev->queues[i].cq_poll_lock);
1393 }
Keith Buschfa46c6f2020-02-13 01:41:05 +09001394}
1395
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001396static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1397 int entry_size)
1398{
1399 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001400 unsigned q_size_aligned = roundup(q_depth * entry_size,
1401 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001402
1403 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001404 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001405 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001406 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001407
1408 /*
1409 * Ensure the reduced q_depth is above some threshold where it
1410 * would be better to map queues in system memory with the
1411 * original depth
1412 */
1413 if (q_depth < 64)
1414 return -ENOMEM;
1415 }
1416
1417 return q_depth;
1418}
1419
1420static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001421 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001422{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001423 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001424
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001425 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001426 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001427 if (nvmeq->sq_cmds) {
1428 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1429 nvmeq->sq_cmds);
1430 if (nvmeq->sq_dma_addr) {
1431 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1432 return 0;
1433 }
1434
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001435 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001436 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001437 }
1438
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001439 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001440 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001441 if (!nvmeq->sq_cmds)
1442 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001443 return 0;
1444}
1445
Keith Buscha6ff7262018-04-12 09:16:09 -06001446static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001447{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001448 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001449
Keith Busch62314e42018-01-23 09:16:19 -07001450 if (dev->ctrl.queue_count > qid)
1451 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001452
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001453 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001454 nvmeq->q_depth = depth;
1455 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001456 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001457 if (!nvmeq->cqes)
1458 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001459
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001460 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001461 goto free_cqdma;
1462
Matthew Wilcox091b6092011-02-10 09:56:01 -05001463 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001464 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001465 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001466 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001467 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001468 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001469 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001470 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001471
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001472 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001473
1474 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001475 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1476 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001477 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001478 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001479}
1480
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001481static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001482{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001483 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1484 int nr = nvmeq->dev->ctrl.instance;
1485
1486 if (use_threaded_interrupts) {
1487 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1488 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1489 } else {
1490 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1491 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1492 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001493}
1494
Keith Busch22404272013-07-15 15:02:20 -06001495static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001496{
Keith Busch22404272013-07-15 15:02:20 -06001497 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001498
Keith Busch22404272013-07-15 15:02:20 -06001499 nvmeq->sq_tail = 0;
1500 nvmeq->cq_head = 0;
1501 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001502 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001503 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001504 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001505 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001506 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001507}
1508
Jens Axboe4b04cc62018-11-05 12:44:33 -07001509static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001510{
1511 struct nvme_dev *dev = nvmeq->dev;
1512 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001513 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001514
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001515 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1516
Keith Busch22b55602018-04-12 09:16:10 -06001517 /*
1518 * A queue's vector matches the queue identifier unless the controller
1519 * has only one vector available.
1520 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001521 if (!polled)
1522 vector = dev->num_vecs == 1 ? 0 : qid;
1523 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001524 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001525
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001526 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001527 if (result)
1528 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001529
1530 result = adapter_alloc_sq(dev, qid, nvmeq);
1531 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001532 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001533 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001534 goto release_cq;
1535
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001536 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001537 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001538
Keith Busch7c349dd2019-03-08 10:43:06 -07001539 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001540 result = queue_request_irq(nvmeq);
1541 if (result < 0)
1542 goto release_sq;
1543 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001544
Christoph Hellwig4e224102018-12-02 17:46:17 +01001545 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001546 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001547
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001548release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001549 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001550 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001551release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001552 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001553 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001554}
1555
Eric Biggersf363b082017-03-30 13:39:16 -07001556static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001557 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001558 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001559 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001560 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001561 .timeout = nvme_timeout,
1562};
1563
Eric Biggersf363b082017-03-30 13:39:16 -07001564static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001565 .queue_rq = nvme_queue_rq,
1566 .complete = nvme_pci_complete_rq,
1567 .commit_rqs = nvme_commit_rqs,
1568 .init_hctx = nvme_init_hctx,
1569 .init_request = nvme_init_request,
1570 .map_queues = nvme_pci_map_queues,
1571 .timeout = nvme_timeout,
1572 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001573};
1574
Keith Buschea191d22015-01-07 18:55:49 -07001575static void nvme_dev_remove_admin(struct nvme_dev *dev)
1576{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001577 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001578 /*
1579 * If the controller was reset during removal, it's possible
1580 * user requests may be waiting on a stopped queue. Start the
1581 * queue to flush these to completion.
1582 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001583 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001584 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001585 blk_mq_free_tag_set(&dev->admin_tagset);
1586 }
1587}
1588
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001589static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1590{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001591 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001592 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1593 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001594
Keith Busch38dabe22017-11-07 15:13:10 -07001595 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001596 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001597 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001598 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001599 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001600 dev->admin_tagset.driver_data = dev;
1601
1602 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1603 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001604 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001605
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001606 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1607 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001608 blk_mq_free_tag_set(&dev->admin_tagset);
1609 return -ENOMEM;
1610 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001611 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001612 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001613 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001614 return -ENODEV;
1615 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001616 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001617 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001618
1619 return 0;
1620}
1621
Xu Yu97f6ef62017-05-24 16:39:55 +08001622static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1623{
1624 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1625}
1626
1627static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1628{
1629 struct pci_dev *pdev = to_pci_dev(dev->dev);
1630
1631 if (size <= dev->bar_mapped_size)
1632 return 0;
1633 if (size > pci_resource_len(pdev, 0))
1634 return -ENOMEM;
1635 if (dev->bar)
1636 iounmap(dev->bar);
1637 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1638 if (!dev->bar) {
1639 dev->bar_mapped_size = 0;
1640 return -ENOMEM;
1641 }
1642 dev->bar_mapped_size = size;
1643 dev->dbs = dev->bar + NVME_REG_DBS;
1644
1645 return 0;
1646}
1647
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001648static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001649{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001650 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001651 u32 aqa;
1652 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001653
Xu Yu97f6ef62017-05-24 16:39:55 +08001654 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1655 if (result < 0)
1656 return result;
1657
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001658 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001659 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001660
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001661 if (dev->subsystem &&
1662 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1663 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001664
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001665 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001666 if (result < 0)
1667 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001668
Keith Buscha6ff7262018-04-12 09:16:09 -06001669 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001670 if (result)
1671 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001672
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001673 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001674 aqa = nvmeq->q_depth - 1;
1675 aqa |= aqa << 16;
1676
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001677 writel(aqa, dev->bar + NVME_REG_AQA);
1678 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1679 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001680
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001681 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001682 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001683 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001684
Keith Busch2b25d982014-12-22 12:59:04 -07001685 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001686 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001687 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001688 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001689 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001690 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001691 }
Keith Busch025c5572013-05-01 13:07:51 -06001692
Christoph Hellwig4e224102018-12-02 17:46:17 +01001693 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001694 return result;
1695}
1696
Christoph Hellwig749941f2015-11-26 11:46:39 +01001697static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001698{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001699 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001700 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001701
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001702 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001703 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001704 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001705 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001706 }
1707 }
Keith Busch42f61422014-03-24 10:46:25 -06001708
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001709 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001710 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1711 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1712 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001713 } else {
1714 rw_queues = max;
1715 }
1716
Keith Busch949928c2015-12-17 17:08:15 -07001717 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001718 bool polled = i > rw_queues;
1719
1720 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001721 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001722 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001723 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001724
1725 /*
1726 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001727 * than the desired amount of queues, and even a controller without
1728 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001729 * be useful to upgrade a buggy firmware for example.
1730 */
1731 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001732}
1733
Stephen Bates202021c2016-10-05 20:01:12 -06001734static ssize_t nvme_cmb_show(struct device *dev,
1735 struct device_attribute *attr,
1736 char *buf)
1737{
1738 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1739
Stephen Batesc9658092016-12-16 11:54:50 -07001740 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001741 ndev->cmbloc, ndev->cmbsz);
1742}
1743static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1744
Christoph Hellwig88de4592017-12-20 14:50:00 +01001745static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001746{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001747 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1748
1749 return 1ULL << (12 + 4 * szu);
1750}
1751
1752static u32 nvme_cmb_size(struct nvme_dev *dev)
1753{
1754 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1755}
1756
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001757static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001758{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001759 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001760 resource_size_t bar_size;
1761 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001762 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001763
Keith Busch9fe5c592018-10-31 13:15:29 -06001764 if (dev->cmb_size)
1765 return;
1766
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001767 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001768 if (!dev->cmbsz)
1769 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001770 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001771
Christoph Hellwig88de4592017-12-20 14:50:00 +01001772 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1773 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001774 bar = NVME_CMB_BIR(dev->cmbloc);
1775 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001776
1777 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001778 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001779
1780 /*
1781 * Controllers may support a CMB size larger than their BAR,
1782 * for example, due to being behind a bridge. Reduce the CMB to
1783 * the reported size of the BAR
1784 */
1785 if (size > bar_size - offset)
1786 size = bar_size - offset;
1787
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001788 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1789 dev_warn(dev->ctrl.device,
1790 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001791 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001792 }
1793
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001794 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001795 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1796
1797 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1798 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1799 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001800
1801 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1802 &dev_attr_cmb.attr, NULL))
1803 dev_warn(dev->ctrl.device,
1804 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001805}
1806
1807static inline void nvme_release_cmb(struct nvme_dev *dev)
1808{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001809 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001810 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1811 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001812 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001813 }
1814}
1815
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001816static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001817{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001818 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001819 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001820 int ret;
1821
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001822 memset(&c, 0, sizeof(c));
1823 c.features.opcode = nvme_admin_set_features;
1824 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1825 c.features.dword11 = cpu_to_le32(bits);
1826 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1827 ilog2(dev->ctrl.page_size));
1828 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1829 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1830 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1831
1832 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1833 if (ret) {
1834 dev_warn(dev->ctrl.device,
1835 "failed to set host mem (err %d, flags %#x).\n",
1836 ret, bits);
1837 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001838 return ret;
1839}
1840
1841static void nvme_free_host_mem(struct nvme_dev *dev)
1842{
1843 int i;
1844
1845 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1846 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1847 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1848
Liviu Dudaucc667f62018-12-29 17:23:43 +00001849 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1850 le64_to_cpu(desc->addr),
1851 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001852 }
1853
1854 kfree(dev->host_mem_desc_bufs);
1855 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001856 dma_free_coherent(dev->dev,
1857 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1858 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001859 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001860 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001861}
1862
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001863static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1864 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001865{
1866 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001867 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001868 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001869 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001870 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001871 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001872
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001873 tmp = (preferred + chunk_size - 1);
1874 do_div(tmp, chunk_size);
1875 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001876
1877 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1878 max_entries = dev->ctrl.hmmaxd;
1879
Luis Chamberlain750afb02019-01-04 09:23:09 +01001880 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1881 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001882 if (!descs)
1883 goto out;
1884
1885 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1886 if (!bufs)
1887 goto out_free_descs;
1888
Minwoo Im244a8fe2017-11-17 01:34:24 +09001889 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890 dma_addr_t dma_addr;
1891
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001892 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001893 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1894 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1895 if (!bufs[i])
1896 break;
1897
1898 descs[i].addr = cpu_to_le64(dma_addr);
1899 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1900 i++;
1901 }
1902
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001903 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001904 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001905
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001906 dev->nr_host_mem_descs = i;
1907 dev->host_mem_size = size;
1908 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001909 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001910 dev->host_mem_desc_bufs = bufs;
1911 return 0;
1912
1913out_free_bufs:
1914 while (--i >= 0) {
1915 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1916
Liviu Dudaucc667f62018-12-29 17:23:43 +00001917 dma_free_attrs(dev->dev, size, bufs[i],
1918 le64_to_cpu(descs[i].addr),
1919 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001920 }
1921
1922 kfree(bufs);
1923out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001924 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1925 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001926out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001927 dev->host_mem_descs = NULL;
1928 return -ENOMEM;
1929}
1930
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001931static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1932{
1933 u32 chunk_size;
1934
1935 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001936 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001937 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001938 chunk_size /= 2) {
1939 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1940 if (!min || dev->host_mem_size >= min)
1941 return 0;
1942 nvme_free_host_mem(dev);
1943 }
1944 }
1945
1946 return -ENOMEM;
1947}
1948
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001949static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001950{
1951 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1952 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1953 u64 min = (u64)dev->ctrl.hmmin * 4096;
1954 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001955 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001956
1957 preferred = min(preferred, max);
1958 if (min > max) {
1959 dev_warn(dev->ctrl.device,
1960 "min host memory (%lld MiB) above limit (%d MiB).\n",
1961 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1962 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001963 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001964 }
1965
1966 /*
1967 * If we already have a buffer allocated check if we can reuse it.
1968 */
1969 if (dev->host_mem_descs) {
1970 if (dev->host_mem_size >= min)
1971 enable_bits |= NVME_HOST_MEM_RETURN;
1972 else
1973 nvme_free_host_mem(dev);
1974 }
1975
1976 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001977 if (nvme_alloc_host_mem(dev, min, preferred)) {
1978 dev_warn(dev->ctrl.device,
1979 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001980 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001981 }
1982
1983 dev_info(dev->ctrl.device,
1984 "allocated %lld MiB host memory buffer.\n",
1985 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001986 }
1987
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001988 ret = nvme_set_host_mem(dev, enable_bits);
1989 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001990 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001991 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001992}
1993
Ming Lei612b7282019-02-16 18:13:10 +01001994/*
1995 * nirqs is the number of interrupts available for write and read
1996 * queues. The core already reserved an interrupt for the admin queue.
1997 */
1998static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06001999{
Ming Lei612b7282019-02-16 18:13:10 +01002000 struct nvme_dev *dev = affd->priv;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002001 unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002002
Jens Axboe3b6592f2018-10-31 08:36:31 -06002003 /*
Ming Lei612b7282019-02-16 18:13:10 +01002004 * If there is no interupt available for queues, ensure that
2005 * the default queue is set to 1. The affinity set size is
2006 * also set to one, but the irq core ignores it for this case.
2007 *
2008 * If only one interrupt is available or 'write_queue' == 0, combine
2009 * write and read queues.
2010 *
2011 * If 'write_queues' > 0, ensure it leaves room for at least one read
2012 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002013 */
Ming Lei612b7282019-02-16 18:13:10 +01002014 if (!nrirqs) {
2015 nrirqs = 1;
2016 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002017 } else if (nrirqs == 1 || !nr_write_queues) {
Ming Lei612b7282019-02-16 18:13:10 +01002018 nr_read_queues = 0;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002019 } else if (nr_write_queues >= nrirqs) {
Ming Lei612b7282019-02-16 18:13:10 +01002020 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002021 } else {
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002022 nr_read_queues = nrirqs - nr_write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002023 }
Ming Lei612b7282019-02-16 18:13:10 +01002024
2025 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2026 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2027 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2028 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2029 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002030}
2031
Jens Axboe6451fe72018-12-09 11:21:45 -07002032static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002033{
2034 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002035 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002036 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002037 .calc_sets = nvme_calc_irq_sets,
2038 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002039 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002040 unsigned int irq_queues, this_p_queues;
2041
2042 /*
2043 * Poll queues don't need interrupts, but we need at least one IO
2044 * queue left over for non-polled IO.
2045 */
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002046 this_p_queues = dev->nr_poll_queues;
Jens Axboe6451fe72018-12-09 11:21:45 -07002047 if (this_p_queues >= nr_io_queues) {
2048 this_p_queues = nr_io_queues - 1;
2049 irq_queues = 1;
2050 } else {
Keith Busch7e4c6b92019-12-06 08:11:17 +09002051 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002052 }
2053 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002054
Ming Lei612b7282019-02-16 18:13:10 +01002055 /* Initialize for the single interrupt case */
2056 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2057 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002058
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002059 /*
2060 * Some Apple controllers require all queues to use the
2061 * first vector.
2062 */
2063 if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
2064 irq_queues = 1;
2065
Ming Lei612b7282019-02-16 18:13:10 +01002066 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2067 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002068}
2069
Keith Busch8fae2682019-01-04 15:04:33 -07002070static void nvme_disable_io_queues(struct nvme_dev *dev)
2071{
2072 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2073 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2074}
2075
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002076static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2077{
2078 return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2079}
2080
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002081static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002082{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002083 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002084 struct pci_dev *pdev = to_pci_dev(dev->dev);
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002085 unsigned int nr_io_queues;
Xu Yu97f6ef62017-05-24 16:39:55 +08002086 unsigned long size;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002087 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002088
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002089 /*
2090 * Sample the module parameters once at reset time so that we have
2091 * stable values to work with.
2092 */
2093 dev->nr_write_queues = write_queues;
2094 dev->nr_poll_queues = poll_queues;
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002095
2096 /*
2097 * If tags are shared with admin queue (Apple bug), then
2098 * make sure we only use one IO queue.
2099 */
2100 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2101 nr_io_queues = 1;
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002102 else
2103 nr_io_queues = min(nvme_max_io_queues(dev),
2104 dev->nr_allocated_queues - 1);
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002105
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002106 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2107 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002108 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002109
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002110 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002111 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002112
2113 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002114
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002115 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002116 result = nvme_cmb_qdepth(dev, nr_io_queues,
2117 sizeof(struct nvme_command));
2118 if (result > 0)
2119 dev->q_depth = result;
2120 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002121 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002122 }
2123
Xu Yu97f6ef62017-05-24 16:39:55 +08002124 do {
2125 size = db_bar_size(dev, nr_io_queues);
2126 result = nvme_remap_bar(dev, size);
2127 if (!result)
2128 break;
2129 if (!--nr_io_queues)
2130 return -ENOMEM;
2131 } while (1);
2132 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002133
Keith Busch8fae2682019-01-04 15:04:33 -07002134 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002135 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002136 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002137
Jens Axboee32efbf2014-11-14 09:49:26 -07002138 /*
2139 * If we enable msix early due to not intx, disable it again before
2140 * setting up the full range we need.
2141 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002142 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002143
2144 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002145 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002146 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002147
Keith Busch22b55602018-04-12 09:16:10 -06002148 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002149 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002150 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002151
Matthew Wilcox063a8092013-06-20 10:53:48 -04002152 /*
2153 * Should investigate if there's a performance win from allocating
2154 * more queues than interrupt vectors; it might allow the submission
2155 * path to scale better, even if the receive path is limited by the
2156 * number of interrupts.
2157 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002158 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002159 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002160 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002161 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002162
2163 result = nvme_create_io_queues(dev);
2164 if (result || dev->online_queues < 2)
2165 return result;
2166
2167 if (dev->online_queues - 1 < dev->max_qid) {
2168 nr_io_queues = dev->online_queues - 1;
2169 nvme_disable_io_queues(dev);
2170 nvme_suspend_io_queues(dev);
2171 goto retry;
2172 }
2173 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2174 dev->io_queues[HCTX_TYPE_DEFAULT],
2175 dev->io_queues[HCTX_TYPE_READ],
2176 dev->io_queues[HCTX_TYPE_POLL]);
2177 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002178}
2179
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002180static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002181{
2182 struct nvme_queue *nvmeq = req->end_io_data;
2183
2184 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002185 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002186}
2187
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002188static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002189{
2190 struct nvme_queue *nvmeq = req->end_io_data;
2191
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002192 if (error)
2193 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002194
2195 nvme_del_queue_end(req, error);
2196}
2197
2198static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2199{
2200 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2201 struct request *req;
2202 struct nvme_command cmd;
2203
2204 memset(&cmd, 0, sizeof(cmd));
2205 cmd.delete_queue.opcode = opcode;
2206 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2207
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002208 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002209 if (IS_ERR(req))
2210 return PTR_ERR(req);
2211
2212 req->timeout = ADMIN_TIMEOUT;
2213 req->end_io_data = nvmeq;
2214
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002215 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002216 blk_execute_rq_nowait(q, NULL, req, false,
2217 opcode == nvme_admin_delete_cq ?
2218 nvme_del_cq_end : nvme_del_queue_end);
2219 return 0;
2220}
2221
Keith Busch8fae2682019-01-04 15:04:33 -07002222static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002223{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002224 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002225 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002226
Keith Buschdb3cbff2016-01-12 14:41:17 -07002227 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002228 timeout = ADMIN_TIMEOUT;
2229 while (nr_queues > 0) {
2230 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2231 break;
2232 nr_queues--;
2233 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002234 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002235 while (sent) {
2236 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2237
2238 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002239 timeout);
2240 if (timeout == 0)
2241 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002242
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002243 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002244 if (nr_queues)
2245 goto retry;
2246 }
2247 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002248}
2249
Keith Busch5d02a5c2019-09-03 09:22:24 -06002250static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002251{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002252 int ret;
2253
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002254 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002255 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002256 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002257 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002258 if (dev->io_queues[HCTX_TYPE_POLL])
2259 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002260 dev->tagset.timeout = NVME_IO_TIMEOUT;
2261 dev->tagset.numa_node = dev_to_node(dev->dev);
2262 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002263 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002264 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002265 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2266 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002267
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002268 /*
2269 * Some Apple controllers requires tags to be unique
2270 * across admin and IO queue, so reserve the first 32
2271 * tags of the IO queue.
2272 */
2273 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2274 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2275
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002276 ret = blk_mq_alloc_tag_set(&dev->tagset);
2277 if (ret) {
2278 dev_warn(dev->ctrl.device,
2279 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002280 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002281 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002282 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002283 } else {
2284 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2285
2286 /* Free previously allocated queues that are no longer usable */
2287 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002288 }
Keith Busch949928c2015-12-17 17:08:15 -07002289
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002290 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002291}
2292
Keith Buschb00a7262016-02-24 09:15:52 -07002293static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002294{
Keith Buschb00a7262016-02-24 09:15:52 -07002295 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002296 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002297
2298 if (pci_enable_device_mem(pdev))
2299 return result;
2300
Keith Busch0877cb02013-07-15 15:02:19 -06002301 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002302
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002303 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002304 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002305
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002306 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002307 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002308 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002309 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002310
2311 /*
Keith Buscha5229052016-04-08 16:09:10 -06002312 * Some devices and/or platforms don't advertise or work with INTx
2313 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2314 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002315 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002316 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2317 if (result < 0)
2318 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002319
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002320 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002321
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002322 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002323 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002324 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002325 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002326 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002327
2328 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002329 * Some Apple controllers require a non-standard SQE size.
2330 * Interestingly they also seem to ignore the CC:IOSQES register
2331 * so we don't bother updating it here.
2332 */
2333 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2334 dev->io_sqes = 7;
2335 else
2336 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002337
2338 /*
2339 * Temporary fix for the Apple controller found in the MacBook8,1 and
2340 * some MacBook7,1 to avoid controller resets and data loss.
2341 */
2342 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2343 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002344 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2345 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002346 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002347 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2348 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002349 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002350 dev->q_depth = 64;
2351 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2352 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002353 }
2354
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002355 /*
2356 * Controllers with the shared tags quirk need the IO queue to be
2357 * big enough so that we get 32 tags for the admin queue
2358 */
2359 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2360 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2361 dev->q_depth = NVME_AQ_DEPTH + 2;
2362 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2363 dev->q_depth);
2364 }
2365
2366
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002367 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002368
Keith Buscha0a34082015-12-07 15:30:31 -07002369 pci_enable_pcie_error_reporting(pdev);
2370 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002371 return 0;
2372
2373 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002374 pci_disable_device(pdev);
2375 return result;
2376}
2377
2378static void nvme_dev_unmap(struct nvme_dev *dev)
2379{
Keith Buschb00a7262016-02-24 09:15:52 -07002380 if (dev->bar)
2381 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002382 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002383}
2384
2385static void nvme_pci_disable(struct nvme_dev *dev)
2386{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002387 struct pci_dev *pdev = to_pci_dev(dev->dev);
2388
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002389 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002390
Keith Buscha0a34082015-12-07 15:30:31 -07002391 if (pci_is_enabled(pdev)) {
2392 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002393 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002394 }
Keith Busch4d115422013-12-10 13:10:40 -07002395}
2396
Keith Buscha5cdb682016-01-12 14:41:18 -07002397static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002398{
Keith Busche43269e2019-05-14 14:07:38 -06002399 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002400 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002401
Keith Busch77bf25e2015-11-26 12:21:29 +01002402 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002403 if (pci_is_enabled(pdev)) {
2404 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2405
Keith Buschebef7362017-06-27 17:44:05 -06002406 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002407 dev->ctrl.state == NVME_CTRL_RESETTING) {
2408 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002409 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002410 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002411 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2412 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002413 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002414
Keith Busch302ad8c2017-03-01 14:22:12 -05002415 /*
2416 * Give the controller a chance to complete all entered requests if
2417 * doing a safe shutdown.
2418 */
Keith Busche43269e2019-05-14 14:07:38 -06002419 if (!dead && shutdown && freeze)
2420 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002421
Jianchao Wang9a915a52018-02-12 20:57:24 +08002422 nvme_stop_queues(&dev->ctrl);
2423
Keith Busch64ee0ac2018-04-12 09:16:08 -06002424 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002425 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002426 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002427 }
Keith Busch8fae2682019-01-04 15:04:33 -07002428 nvme_suspend_io_queues(dev);
2429 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002430 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002431 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002432
Ming Line1958e62016-05-18 14:05:01 -07002433 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2434 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002435 blk_mq_tagset_wait_completed_request(&dev->tagset);
2436 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002437
2438 /*
2439 * The driver will not be starting up queues again if shutting down so
2440 * must flush all entered requests to their failed completion to avoid
2441 * deadlocking blk-mq hot-cpu notifier.
2442 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002443 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002444 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002445 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2446 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2447 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002448 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002449}
2450
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002451static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2452{
2453 if (!nvme_wait_reset(&dev->ctrl))
2454 return -EBUSY;
2455 nvme_dev_disable(dev, shutdown);
2456 return 0;
2457}
2458
Matthew Wilcox091b6092011-02-10 09:56:01 -05002459static int nvme_setup_prp_pools(struct nvme_dev *dev)
2460{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002461 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002462 PAGE_SIZE, PAGE_SIZE, 0);
2463 if (!dev->prp_page_pool)
2464 return -ENOMEM;
2465
Matthew Wilcox99802a72011-02-10 10:30:34 -05002466 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002467 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002468 256, 256, 0);
2469 if (!dev->prp_small_pool) {
2470 dma_pool_destroy(dev->prp_page_pool);
2471 return -ENOMEM;
2472 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002473 return 0;
2474}
2475
2476static void nvme_release_prp_pools(struct nvme_dev *dev)
2477{
2478 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002479 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002480}
2481
Keith Busch770597e2019-09-05 07:52:33 -06002482static void nvme_free_tagset(struct nvme_dev *dev)
2483{
2484 if (dev->tagset.tags)
2485 blk_mq_free_tag_set(&dev->tagset);
2486 dev->ctrl.tagset = NULL;
2487}
2488
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002489static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002490{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002491 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002492
Helen Koikef9f38e32017-04-10 12:51:07 -03002493 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002494 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002495 if (dev->ctrl.admin_q)
2496 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002497 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002498 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002499 put_device(dev->dev);
2500 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002501 kfree(dev);
2502}
2503
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002504static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002505{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002506 /*
2507 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2508 * may be holding this pci_dev's device lock.
2509 */
2510 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002511 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002512 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002513 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002514 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002515 nvme_put_ctrl(&dev->ctrl);
2516}
2517
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002518static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002519{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002520 struct nvme_dev *dev =
2521 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002522 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002523 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002524
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002525 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2526 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002527 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002528 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002529
2530 /*
2531 * If we're called to reset a live controller first shut it down before
2532 * moving on.
2533 */
Keith Buschb00a7262016-02-24 09:15:52 -07002534 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002535 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002536 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002537
Keith Busch5c959d72019-01-23 18:46:11 -07002538 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002539 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002540 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002541 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002542
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002543 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002544 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002545 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002546
Keith Busch0fb59cb2015-01-07 18:55:50 -07002547 result = nvme_alloc_admin_tags(dev);
2548 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002549 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002550
Jens Axboe943e9422018-06-21 09:49:37 -06002551 /*
2552 * Limit the max command size to prevent iod->sg allocations going
2553 * over a single page.
2554 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002555 dev->ctrl.max_hw_sectors = min_t(u32,
2556 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002557 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002558
2559 /*
2560 * Don't limit the IOMMU merged segment size.
2561 */
2562 dma_set_max_seg_size(dev->dev, 0xffffffff);
2563
Keith Busch5c959d72019-01-23 18:46:11 -07002564 mutex_unlock(&dev->shutdown_lock);
2565
2566 /*
2567 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2568 * initializing procedure here.
2569 */
2570 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2571 dev_warn(dev->ctrl.device,
2572 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002573 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002574 goto out;
2575 }
Jens Axboe943e9422018-06-21 09:49:37 -06002576
Max Gurtovoy95093352020-05-19 17:05:52 +03002577 /*
2578 * We do not support an SGL for metadata (yet), so we are limited to a
2579 * single integrity segment for the separate metadata pointer.
2580 */
2581 dev->ctrl.max_integrity_segments = 1;
2582
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002583 result = nvme_init_identify(&dev->ctrl);
2584 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002585 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002586
Scott Bauere286bcf2017-02-22 10:15:07 -07002587 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2588 if (!dev->ctrl.opal_dev)
2589 dev->ctrl.opal_dev =
2590 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2591 else if (was_suspend)
2592 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2593 } else {
2594 free_opal_dev(dev->ctrl.opal_dev);
2595 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002596 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002597
Helen Koikef9f38e32017-04-10 12:51:07 -03002598 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2599 result = nvme_dbbuf_dma_alloc(dev);
2600 if (result)
2601 dev_warn(dev->dev,
2602 "unable to allocate dma for dbbuf\n");
2603 }
2604
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002605 if (dev->ctrl.hmpre) {
2606 result = nvme_setup_host_mem(dev);
2607 if (result < 0)
2608 goto out;
2609 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002610
Keith Buschf0b50732013-07-15 15:02:21 -06002611 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002612 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002613 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002614
Keith Busch21f033f2016-04-12 11:13:11 -06002615 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002616 * Keep the controller around but remove all namespaces if we don't have
2617 * any working I/O queue.
2618 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002619 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002620 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002621 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002622 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002623 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002624 } else {
Keith Busch25646262016-01-04 09:10:57 -07002625 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002626 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002627 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002628 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002629 }
2630
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002631 /*
2632 * If only admin queue live, keep it to do further investigation or
2633 * recovery.
2634 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002635 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002636 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002637 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002638 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002639 goto out;
2640 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002641
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002642 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002643 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002644
Keith Busch4726bcf2019-02-11 09:23:50 -07002645 out_unlock:
2646 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002647 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002648 if (result)
2649 dev_warn(dev->ctrl.device,
2650 "Removing after probe failure status: %d\n", result);
2651 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002652}
2653
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002654static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002655{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002656 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002657 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002658
2659 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002660 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002661 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002662}
2663
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002664static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002665{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002666 *val = readl(to_nvme_dev(ctrl)->bar + off);
2667 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002668}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002669
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002670static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2671{
2672 writel(val, to_nvme_dev(ctrl)->bar + off);
2673 return 0;
2674}
2675
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002676static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2677{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002678 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002679 return 0;
2680}
2681
Keith Busch97c12222018-03-08 14:50:32 -07002682static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2683{
2684 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2685
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002686 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002687}
2688
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002689static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002690 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002691 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002692 .flags = NVME_F_METADATA_SUPPORTED |
2693 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002694 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002695 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002696 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002697 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002698 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002699 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002700};
Keith Busch4cc06522015-06-05 10:30:08 -06002701
Keith Buschb00a7262016-02-24 09:15:52 -07002702static int nvme_dev_map(struct nvme_dev *dev)
2703{
Keith Buschb00a7262016-02-24 09:15:52 -07002704 struct pci_dev *pdev = to_pci_dev(dev->dev);
2705
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002706 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002707 return -ENODEV;
2708
Xu Yu97f6ef62017-05-24 16:39:55 +08002709 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002710 goto release;
2711
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002712 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002713 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002714 pci_release_mem_regions(pdev);
2715 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002716}
2717
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002718static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002719{
2720 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2721 /*
2722 * Several Samsung devices seem to drop off the PCIe bus
2723 * randomly when APST is on and uses the deepest sleep state.
2724 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2725 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2726 * 950 PRO 256GB", but it seems to be restricted to two Dell
2727 * laptops.
2728 */
2729 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2730 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2731 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2732 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002733 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2734 /*
2735 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002736 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2737 * within few minutes after bootup on a Coffee Lake board -
2738 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002739 */
2740 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002741 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2742 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002743 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002744 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2745 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2746 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2747 /*
2748 * Forcing to use host managed nvme power settings for
2749 * lowest idle power with quick resume latency on
2750 * Samsung and Toshiba SSDs based on suspend behavior
2751 * on Coffee Lake board for LENOVO C640
2752 */
2753 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2754 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2755 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002756 }
2757
2758 return 0;
2759}
2760
Keith Busch181197752018-04-27 13:42:52 -06002761static void nvme_async_probe(void *data, async_cookie_t cookie)
2762{
2763 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002764
Keith Buschbd46a902019-07-29 16:34:52 -06002765 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002766 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002767 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002768}
2769
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002770static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002771{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002772 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002773 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002774 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002775 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002776
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002777 node = dev_to_node(&pdev->dev);
2778 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002779 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002780
2781 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002782 if (!dev)
2783 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002784
Weiping Zhang2a5bcfdd2020-05-02 15:29:41 +08002785 dev->nr_write_queues = write_queues;
2786 dev->nr_poll_queues = poll_queues;
2787 dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2788 dev->queues = kcalloc_node(dev->nr_allocated_queues,
2789 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002790 if (!dev->queues)
2791 goto free;
2792
Christoph Hellwige75ec752015-05-22 11:12:39 +02002793 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002794 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002795
Keith Buschb00a7262016-02-24 09:15:52 -07002796 result = nvme_dev_map(dev);
2797 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002798 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002799
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002800 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002801 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002802 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002803
2804 result = nvme_setup_prp_pools(dev);
2805 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002806 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002807
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002808 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002809
Jens Axboe943e9422018-06-21 09:49:37 -06002810 /*
2811 * Double check that our mempool alloc size will cover the biggest
2812 * command we support.
2813 */
2814 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2815 NVME_MAX_SEGS, true);
2816 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2817
2818 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2819 mempool_kfree,
2820 (void *) alloc_size,
2821 GFP_KERNEL, node);
2822 if (!dev->iod_mempool) {
2823 result = -ENOMEM;
2824 goto release_pools;
2825 }
2826
Keith Buschb6e44b42018-07-11 16:44:44 -06002827 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2828 quirks);
2829 if (result)
2830 goto release_mempool;
2831
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002832 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2833
Keith Buschbd46a902019-07-29 16:34:52 -06002834 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002835 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002836
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002837 return 0;
2838
Keith Buschb6e44b42018-07-11 16:44:44 -06002839 release_mempool:
2840 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002841 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002842 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002843 unmap:
2844 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002845 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002846 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002847 free:
2848 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002849 kfree(dev);
2850 return result;
2851}
2852
Christoph Hellwig775755e2017-06-01 13:10:38 +02002853static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002854{
Keith Buscha6739472014-06-23 16:03:21 -06002855 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002856
2857 /*
2858 * We don't need to check the return value from waiting for the reset
2859 * state as pci_dev device lock is held, making it impossible to race
2860 * with ->remove().
2861 */
2862 nvme_disable_prepare_reset(dev, false);
2863 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002864}
Keith Buschf0d54a52014-05-02 10:40:43 -06002865
Christoph Hellwig775755e2017-06-01 13:10:38 +02002866static void nvme_reset_done(struct pci_dev *pdev)
2867{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002868 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002869
2870 if (!nvme_try_sched_reset(&dev->ctrl))
2871 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002872}
2873
Keith Busch09ece142014-01-27 11:29:40 -05002874static void nvme_shutdown(struct pci_dev *pdev)
2875{
2876 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002877 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002878}
2879
Keith Buschf58944e2016-02-24 09:15:55 -07002880/*
2881 * The driver's remove may be called on a device in a partially initialized
2882 * state. This function must not have any dependencies on the device state in
2883 * order to proceed.
2884 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002885static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002886{
2887 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002888
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002889 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002890 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002891
Keith Busch6db28ed2017-02-10 18:15:49 -05002892 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002893 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002894 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002895 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002896 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002897
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002898 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002899 nvme_stop_ctrl(&dev->ctrl);
2900 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002901 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002902 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002903 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002904 nvme_dev_remove_admin(dev);
2905 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002906 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002907 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02002908 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002909}
2910
Jingoo Han671a6012014-02-13 11:19:14 +09002911#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002912static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2913{
2914 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2915}
2916
2917static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2918{
2919 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2920}
2921
2922static int nvme_resume(struct device *dev)
2923{
2924 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2925 struct nvme_ctrl *ctrl = &ndev->ctrl;
2926
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002927 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06002928 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002929 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06002930 return 0;
2931}
2932
Keith Buschcd638942013-07-15 15:02:23 -06002933static int nvme_suspend(struct device *dev)
2934{
2935 struct pci_dev *pdev = to_pci_dev(dev);
2936 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002937 struct nvme_ctrl *ctrl = &ndev->ctrl;
2938 int ret = -EBUSY;
2939
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002940 ndev->last_ps = U32_MAX;
2941
Keith Buschd916b1b2019-05-23 09:27:35 -06002942 /*
2943 * The platform does not remove power for a kernel managed suspend so
2944 * use host managed nvme power settings for lowest idle power if
2945 * possible. This should have quicker resume latency than a full device
2946 * shutdown. But if the firmware is involved after the suspend or the
2947 * device does not support any non-default power states, shut down the
2948 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002949 *
2950 * If ASPM is not enabled for the device, shut down the device and allow
2951 * the PCI bus layer to put it into D3 in order to take the PCIe link
2952 * down, so as to allow the platform to achieve its minimum low-power
2953 * state (which may not be possible if the link is up).
Christoph Hellwigb97120b2020-06-03 08:24:17 +02002954 *
2955 * If a host memory buffer is enabled, shut down the device as the NVMe
2956 * specification allows the device to access the host memory buffer in
2957 * host DRAM from all power states, but hosts will fail access to DRAM
2958 * during S3.
Keith Buschd916b1b2019-05-23 09:27:35 -06002959 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002960 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05002961 !pcie_aspm_enabled(pdev) ||
Christoph Hellwigb97120b2020-06-03 08:24:17 +02002962 ndev->nr_host_mem_descs ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002963 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
2964 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002965
2966 nvme_start_freeze(ctrl);
2967 nvme_wait_freeze(ctrl);
2968 nvme_sync_queues(ctrl);
2969
Keith Busch5d02a5c2019-09-03 09:22:24 -06002970 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06002971 goto unfreeze;
2972
Keith Buschd916b1b2019-05-23 09:27:35 -06002973 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2974 if (ret < 0)
2975 goto unfreeze;
2976
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002977 /*
2978 * A saved state prevents pci pm from generically controlling the
2979 * device's power. If we're using protocol specific settings, we don't
2980 * want pci interfering.
2981 */
2982 pci_save_state(pdev);
2983
Keith Buschd916b1b2019-05-23 09:27:35 -06002984 ret = nvme_set_power_state(ctrl, ctrl->npss);
2985 if (ret < 0)
2986 goto unfreeze;
2987
2988 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002989 /* discard the saved state */
2990 pci_load_saved_state(pdev, NULL);
2991
Keith Buschd916b1b2019-05-23 09:27:35 -06002992 /*
2993 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02002994 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06002995 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002996 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002997 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06002998 }
Keith Buschd916b1b2019-05-23 09:27:35 -06002999unfreeze:
3000 nvme_unfreeze(ctrl);
3001 return ret;
3002}
3003
3004static int nvme_simple_suspend(struct device *dev)
3005{
3006 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003007 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06003008}
3009
Keith Buschd916b1b2019-05-23 09:27:35 -06003010static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06003011{
3012 struct pci_dev *pdev = to_pci_dev(dev);
3013 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06003014
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003015 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003016}
3017
YueHaibing21774222019-06-26 10:09:02 +08003018static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003019 .suspend = nvme_suspend,
3020 .resume = nvme_resume,
3021 .freeze = nvme_simple_suspend,
3022 .thaw = nvme_simple_resume,
3023 .poweroff = nvme_simple_suspend,
3024 .restore = nvme_simple_resume,
3025};
3026#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003027
Keith Buscha0a34082015-12-07 15:30:31 -07003028static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3029 pci_channel_state_t state)
3030{
3031 struct nvme_dev *dev = pci_get_drvdata(pdev);
3032
3033 /*
3034 * A frozen channel requires a reset. When detected, this method will
3035 * shutdown the controller to quiesce. The controller will be restarted
3036 * after the slot reset through driver's slot_reset callback.
3037 */
Keith Buscha0a34082015-12-07 15:30:31 -07003038 switch (state) {
3039 case pci_channel_io_normal:
3040 return PCI_ERS_RESULT_CAN_RECOVER;
3041 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003042 dev_warn(dev->ctrl.device,
3043 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003044 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003045 return PCI_ERS_RESULT_NEED_RESET;
3046 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003047 dev_warn(dev->ctrl.device,
3048 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003049 return PCI_ERS_RESULT_DISCONNECT;
3050 }
3051 return PCI_ERS_RESULT_NEED_RESET;
3052}
3053
3054static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3055{
3056 struct nvme_dev *dev = pci_get_drvdata(pdev);
3057
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003058 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003059 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003060 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003061 return PCI_ERS_RESULT_RECOVERED;
3062}
3063
3064static void nvme_error_resume(struct pci_dev *pdev)
3065{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003066 struct nvme_dev *dev = pci_get_drvdata(pdev);
3067
3068 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003069}
3070
Stephen Hemminger1d352032012-09-07 09:33:17 -07003071static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003072 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003073 .slot_reset = nvme_slot_reset,
3074 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003075 .reset_prepare = nvme_reset_prepare,
3076 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003077};
3078
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003079static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01003080 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07003081 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003082 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003083 { PCI_VDEVICE(INTEL, 0x0a53),
3084 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003085 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003086 { PCI_VDEVICE(INTEL, 0x0a54),
3087 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003088 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003089 { PCI_VDEVICE(INTEL, 0x0a55),
3090 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3091 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003092 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003093 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003094 NVME_QUIRK_MEDIUM_PRIO_SQ |
3095 NVME_QUIRK_NO_TEMP_THRESH_CHANGE },
James Dingwall62993582019-01-08 10:20:51 -07003096 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3097 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003098 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003099 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3100 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003101 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3102 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003103 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3104 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003105 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3106 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003107 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3108 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003109 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3110 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3111 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3112 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003113 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3114 .driver_data = NVME_QUIRK_LIGHTNVM, },
3115 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3116 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003117 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3118 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003119 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3120 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003121 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3122 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3123 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003124 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003125 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3126 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003127 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003128 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3129 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003130 NVME_QUIRK_128_BYTES_SQES |
3131 NVME_QUIRK_SHARED_TAGS },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003132 { 0, }
3133};
3134MODULE_DEVICE_TABLE(pci, nvme_id_table);
3135
3136static struct pci_driver nvme_driver = {
3137 .name = "nvme",
3138 .id_table = nvme_id_table,
3139 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003140 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003141 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003142#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003143 .driver = {
3144 .pm = &nvme_dev_pm_ops,
3145 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003146#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003147 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003148 .err_handler = &nvme_err_handler,
3149};
3150
3151static int __init nvme_init(void)
3152{
Christoph Hellwig81101542019-04-30 11:36:52 -04003153 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3154 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3155 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003156 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003157
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003158 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003159}
3160
3161static void __exit nvme_exit(void)
3162{
3163 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003164 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003165}
3166
3167MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3168MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003169MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003170module_init(nvme_init);
3171module_exit(nvme_exit);