blob: 446ea9c175fe8b490bfc0904c9c8ca9465b13ca2 [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100031#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100032#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Keith Busch3f68baf2019-12-07 01:51:54 +090071static unsigned int write_queues;
72module_param(write_queues, uint, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060073MODULE_PARM_DESC(write_queues,
74 "Number of queues to use for writes. If not set, reads and writes "
75 "will share a queue set.");
76
Keith Busch3f68baf2019-12-07 01:51:54 +090077static unsigned int poll_queues;
78module_param(poll_queues, uint, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070079MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
80
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081struct nvme_dev;
82struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070083
Keith Buscha5cdb682016-01-12 14:41:18 -070084static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070085static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070086
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050087/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 * Represents an NVM Express device. Each nvme_dev is a PCI function.
89 */
90struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020091 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct blk_mq_tag_set tagset;
93 struct blk_mq_tag_set admin_tagset;
94 u32 __iomem *dbs;
95 struct device *dev;
96 struct dma_pool *prp_page_pool;
97 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 unsigned online_queues;
99 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100100 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600101 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 int q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000103 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100105 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800106 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100107 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100108 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600111 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100112 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600113 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600115 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200116
Jens Axboe943e9422018-06-21 09:49:37 -0600117 mempool_t *iod_mempool;
118
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200119 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300120 u32 *dbbuf_dbs;
121 dma_addr_t dbbuf_dbs_dma_addr;
122 u32 *dbbuf_eis;
123 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200124
125 /* host memory buffer support: */
126 u64 host_mem_size;
127 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200128 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200129 struct nvme_host_mem_buf_desc *host_mem_descs;
130 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500131};
132
weiping zhangb27c1e62017-07-10 16:46:59 +0800133static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
134{
135 int n = 0, ret;
136
137 ret = kstrtoint(val, 10, &n);
138 if (ret != 0 || n < 2)
139 return -EINVAL;
140
141 return param_set_int(val, kp);
142}
143
Helen Koikef9f38e32017-04-10 12:51:07 -0300144static inline unsigned int sq_idx(unsigned int qid, u32 stride)
145{
146 return qid * 2 * stride;
147}
148
149static inline unsigned int cq_idx(unsigned int qid, u32 stride)
150{
151 return (qid * 2 + 1) * stride;
152}
153
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100154static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
155{
156 return container_of(ctrl, struct nvme_dev, ctrl);
157}
158
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 * An NVM Express queue. Each device has at least two (one for admin
161 * commands and one for I/O commands).
162 */
163struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500164 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200165 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000166 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100167 /* only used for poll queues: */
168 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600170 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500171 dma_addr_t sq_dma_addr;
172 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500173 u32 __iomem *q_db;
174 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700175 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500176 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700177 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500178 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700179 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400180 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000181 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100182 unsigned long flags;
183#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100184#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100185#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700186#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300187 u32 *dbbuf_sq_db;
188 u32 *dbbuf_cq_db;
189 u32 *dbbuf_sq_ei;
190 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100191 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500192};
193
194/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700195 * The nvme_iod describes the data in an I/O.
196 *
197 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
198 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200199 */
200struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800201 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100202 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700203 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100204 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200205 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200206 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200207 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700208 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700209 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100210 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500211};
212
Jens Axboe3b6592f2018-10-31 08:36:31 -0600213static unsigned int max_io_queues(void)
214{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700215 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600216}
217
218static unsigned int max_queue_count(void)
219{
220 /* IO queues + admin queue */
221 return 1 + max_io_queues();
222}
223
Helen Koikef9f38e32017-04-10 12:51:07 -0300224static inline unsigned int nvme_dbbuf_size(u32 stride)
225{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600226 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300227}
228
229static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
230{
231 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
232
233 if (dev->dbbuf_dbs)
234 return 0;
235
236 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
237 &dev->dbbuf_dbs_dma_addr,
238 GFP_KERNEL);
239 if (!dev->dbbuf_dbs)
240 return -ENOMEM;
241 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
242 &dev->dbbuf_eis_dma_addr,
243 GFP_KERNEL);
244 if (!dev->dbbuf_eis) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 return -ENOMEM;
249 }
250
251 return 0;
252}
253
254static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
255{
256 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
257
258 if (dev->dbbuf_dbs) {
259 dma_free_coherent(dev->dev, mem_size,
260 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
261 dev->dbbuf_dbs = NULL;
262 }
263 if (dev->dbbuf_eis) {
264 dma_free_coherent(dev->dev, mem_size,
265 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
266 dev->dbbuf_eis = NULL;
267 }
268}
269
270static void nvme_dbbuf_init(struct nvme_dev *dev,
271 struct nvme_queue *nvmeq, int qid)
272{
273 if (!dev->dbbuf_dbs || !qid)
274 return;
275
276 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
277 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
278 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
279 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
280}
281
282static void nvme_dbbuf_set(struct nvme_dev *dev)
283{
284 struct nvme_command c;
285
286 if (!dev->dbbuf_dbs)
287 return;
288
289 memset(&c, 0, sizeof(c));
290 c.dbbuf.opcode = nvme_admin_dbbuf;
291 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
292 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
293
294 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200295 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300296 /* Free memory and continue on */
297 nvme_dbbuf_dma_free(dev);
298 }
299}
300
301static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
302{
303 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
304}
305
306/* Update dbbuf and return true if an MMIO is required */
307static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
308 volatile u32 *dbbuf_ei)
309{
310 if (dbbuf_db) {
311 u16 old_value;
312
313 /*
314 * Ensure that the queue is written before updating
315 * the doorbell in memory
316 */
317 wmb();
318
319 old_value = *dbbuf_db;
320 *dbbuf_db = value;
321
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700322 /*
323 * Ensure that the doorbell is updated before reading the event
324 * index from memory. The controller needs to provide similar
325 * ordering to ensure the envent index is updated before reading
326 * the doorbell.
327 */
328 mb();
329
Helen Koikef9f38e32017-04-10 12:51:07 -0300330 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
331 return false;
332 }
333
334 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500335}
336
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700337/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700338 * Will slightly overestimate the number of pages needed. This is OK
339 * as it only leads to a small amount of wasted memory for the lifetime of
340 * the I/O.
341 */
342static int nvme_npages(unsigned size, struct nvme_dev *dev)
343{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100344 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
345 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700346 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
347}
348
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700349/*
350 * Calculates the number of pages needed for the SGL segments. For example a 4k
351 * page can accommodate 256 SGL descriptors.
352 */
353static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100354{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700355 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100356}
357
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700358static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
359 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700360{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700361 size_t alloc_size;
362
363 if (use_sgl)
364 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
365 else
366 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
367
368 return alloc_size + sizeof(struct scatterlist) * nseg;
369}
370
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
372 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500373{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700374 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200375 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700376
Keith Busch42483222015-06-01 09:29:54 -0600377 WARN_ON(hctx_idx != 0);
378 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
379 WARN_ON(nvmeq->tags);
380
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700381 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600382 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700383 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500384}
385
Keith Busch4af0e212015-06-08 10:08:13 -0600386static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
387{
388 struct nvme_queue *nvmeq = hctx->driver_data;
389
390 nvmeq->tags = NULL;
391}
392
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700393static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
394 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500395{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700396 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200397 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500398
Keith Busch42483222015-06-01 09:29:54 -0600399 if (!nvmeq->tags)
400 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500401
Keith Busch42483222015-06-01 09:29:54 -0600402 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700403 hctx->driver_data = nvmeq;
404 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500405}
406
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600407static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
408 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500409{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600410 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100411 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200412 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200413 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700414
415 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100416 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600417
418 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700419 return 0;
420}
421
Jens Axboe3b6592f2018-10-31 08:36:31 -0600422static int queue_irq_offset(struct nvme_dev *dev)
423{
424 /* if we have more than 1 vec, admin queue offsets us by 1 */
425 if (dev->num_vecs > 1)
426 return 1;
427
428 return 0;
429}
430
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200431static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
432{
433 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600434 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200435
Jens Axboe3b6592f2018-10-31 08:36:31 -0600436 offset = queue_irq_offset(dev);
437 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
438 struct blk_mq_queue_map *map = &set->map[i];
439
440 map->nr_queues = dev->io_queues[i];
441 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100442 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100443 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600444 }
445
Jens Axboe4b04cc62018-11-05 12:44:33 -0700446 /*
447 * The poll queue(s) doesn't have an IRQ (and hence IRQ
448 * affinity), so use the regular blk-mq cpu mapping
449 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600450 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600451 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700452 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
453 else
454 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600455 qoff += map->nr_queues;
456 offset += map->nr_queues;
457 }
458
459 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200460}
461
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700462/*
463 * Write sq tail if we are asked to, or if the next command would wrap.
464 */
465static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
466{
467 if (!write_sq) {
468 u16 next_tail = nvmeq->sq_tail + 1;
469
470 if (next_tail == nvmeq->q_depth)
471 next_tail = 0;
472 if (next_tail != nvmeq->last_sq_tail)
473 return;
474 }
475
476 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
477 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
478 writel(nvmeq->sq_tail, nvmeq->q_db);
479 nvmeq->last_sq_tail = nvmeq->sq_tail;
480}
481
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500482/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200483 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500484 * @nvmeq: The queue to use
485 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700486 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500487 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700488static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
489 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500490{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200491 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000492 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
493 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200494 if (++nvmeq->sq_tail == nvmeq->q_depth)
495 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700496 nvme_write_sq_db(nvmeq, write_sq);
497 spin_unlock(&nvmeq->sq_lock);
498}
499
500static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
501{
502 struct nvme_queue *nvmeq = hctx->driver_data;
503
504 spin_lock(&nvmeq->sq_lock);
505 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
506 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200507 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500508}
509
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700510static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700511{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100512 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700513 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700514}
515
Minwoo Im955b1b52017-12-20 16:30:50 +0900516static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
517{
518 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100519 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900520 unsigned int avg_seg_size;
521
Keith Busch20469a32018-01-17 22:04:37 +0100522 if (nseg == 0)
523 return false;
524
525 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900526
527 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
528 return false;
529 if (!iod->nvmeq->qid)
530 return false;
531 if (!sgl_threshold || avg_seg_size < sgl_threshold)
532 return false;
533 return true;
534}
535
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700536static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500537{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100538 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700539 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
540 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500541 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500542
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700543 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300544 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
545 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700546 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700547 }
548
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700549 WARN_ON_ONCE(!iod->nents);
550
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600551 if (is_pci_p2pdma_page(sg_page(iod->sg)))
552 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
553 rq_dma_dir(req));
554 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700555 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
556
557
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500558 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700559 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
560 dma_addr);
561
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500562 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700563 void *addr = nvme_pci_iod_list(req)[i];
564
565 if (iod->use_sgl) {
566 struct nvme_sgl_desc *sg_list = addr;
567
568 next_dma_addr =
569 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
570 } else {
571 __le64 *prp_list = addr;
572
573 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
574 }
575
576 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
577 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500578 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700579
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700580 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600581}
582
Keith Buschd0877472017-09-15 13:05:38 -0400583static void nvme_print_sgl(struct scatterlist *sgl, int nents)
584{
585 int i;
586 struct scatterlist *sg;
587
588 for_each_sg(sgl, sg, nents, i) {
589 dma_addr_t phys = sg_phys(sg);
590 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
591 "dma_address:%pad dma_length:%d\n",
592 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
593 sg_dma_len(sg));
594 }
595}
596
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700597static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
598 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500599{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100600 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500601 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100602 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500603 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500604 int dma_len = sg_dma_len(sg);
605 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100606 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500607 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500608 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700609 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500610 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500611 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500612
Keith Busch1d090622014-06-23 11:34:01 -0600613 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200614 if (length <= 0) {
615 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700616 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200617 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500618
Keith Busch1d090622014-06-23 11:34:01 -0600619 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500620 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600621 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500622 } else {
623 sg = sg_next(sg);
624 dma_addr = sg_dma_address(sg);
625 dma_len = sg_dma_len(sg);
626 }
627
Keith Busch1d090622014-06-23 11:34:01 -0600628 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600629 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700630 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500631 }
632
Keith Busch1d090622014-06-23 11:34:01 -0600633 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500634 if (nprps <= (256 / 8)) {
635 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500636 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500637 } else {
638 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500639 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500640 }
641
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200642 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400643 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600644 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500645 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400646 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400647 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500648 list[0] = prp_list;
649 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500650 i = 0;
651 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600652 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500653 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200654 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500655 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400656 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500657 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400658 prp_list[0] = old_prp_list[i - 1];
659 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
660 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500661 }
662 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600663 dma_len -= page_size;
664 dma_addr += page_size;
665 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500666 if (length <= 0)
667 break;
668 if (dma_len > 0)
669 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400670 if (unlikely(dma_len < 0))
671 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500672 sg = sg_next(sg);
673 dma_addr = sg_dma_address(sg);
674 dma_len = sg_dma_len(sg);
675 }
676
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700677done:
678 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
679 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
680
Keith Busch86eea282017-07-12 15:59:07 -0400681 return BLK_STS_OK;
682
683 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400684 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
685 "Invalid SGL for payload:%d nents:%d\n",
686 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400687 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500688}
689
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700690static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
691 struct scatterlist *sg)
692{
693 sge->addr = cpu_to_le64(sg_dma_address(sg));
694 sge->length = cpu_to_le32(sg_dma_len(sg));
695 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
696}
697
698static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
699 dma_addr_t dma_addr, int entries)
700{
701 sge->addr = cpu_to_le64(dma_addr);
702 if (entries < SGES_PER_PAGE) {
703 sge->length = cpu_to_le32(entries * sizeof(*sge));
704 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
705 } else {
706 sge->length = cpu_to_le32(PAGE_SIZE);
707 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
708 }
709}
710
711static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100712 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700713{
714 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700715 struct dma_pool *pool;
716 struct nvme_sgl_desc *sg_list;
717 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700718 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100719 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700720
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700721 /* setting the transfer type as SGL */
722 cmd->flags = NVME_CMD_SGL_METABUF;
723
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100724 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700725 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
726 return BLK_STS_OK;
727 }
728
729 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
730 pool = dev->prp_small_pool;
731 iod->npages = 0;
732 } else {
733 pool = dev->prp_page_pool;
734 iod->npages = 1;
735 }
736
737 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
738 if (!sg_list) {
739 iod->npages = -1;
740 return BLK_STS_RESOURCE;
741 }
742
743 nvme_pci_iod_list(req)[0] = sg_list;
744 iod->first_dma = sgl_dma;
745
746 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
747
748 do {
749 if (i == SGES_PER_PAGE) {
750 struct nvme_sgl_desc *old_sg_desc = sg_list;
751 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
752
753 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
754 if (!sg_list)
755 return BLK_STS_RESOURCE;
756
757 i = 0;
758 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
759 sg_list[i++] = *link;
760 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
761 }
762
763 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700764 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100765 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700766
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700767 return BLK_STS_OK;
768}
769
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700770static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
771 struct request *req, struct nvme_rw_command *cmnd,
772 struct bio_vec *bv)
773{
774 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Kevin Haoa4f40482019-10-18 10:53:14 +0800775 unsigned int offset = bv->bv_offset & (dev->ctrl.page_size - 1);
776 unsigned int first_prp_len = dev->ctrl.page_size - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700777
778 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
779 if (dma_mapping_error(dev->dev, iod->first_dma))
780 return BLK_STS_RESOURCE;
781 iod->dma_len = bv->bv_len;
782
783 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
784 if (bv->bv_len > first_prp_len)
785 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
786 return 0;
787}
788
Christoph Hellwig29791052019-03-05 05:54:18 -0700789static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
790 struct request *req, struct nvme_rw_command *cmnd,
791 struct bio_vec *bv)
792{
793 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
794
795 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
796 if (dma_mapping_error(dev->dev, iod->first_dma))
797 return BLK_STS_RESOURCE;
798 iod->dma_len = bv->bv_len;
799
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200800 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700801 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
802 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
803 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
804 return 0;
805}
806
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200807static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100808 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200809{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100810 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700811 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100812 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200813
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700814 if (blk_rq_nr_phys_segments(req) == 1) {
815 struct bio_vec bv = req_bvec(req);
816
817 if (!is_pci_p2pdma_page(bv.bv_page)) {
818 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
819 return nvme_setup_prp_simple(dev, req,
820 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700821
822 if (iod->nvmeq->qid &&
823 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
824 return nvme_setup_sgl_simple(dev, req,
825 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700826 }
827 }
828
829 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700830 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
831 if (!iod->sg)
832 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700833 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700834 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200835 if (!iod->nents)
836 goto out;
837
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600838 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600839 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
840 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600841 else
842 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700843 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100844 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200845 goto out;
846
Christoph Hellwig70479b72019-03-05 05:59:02 -0700847 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900848 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100849 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700850 else
851 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200852out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700853 if (ret != BLK_STS_OK)
854 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200855 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200856}
857
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700858static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
859 struct nvme_command *cmnd)
860{
861 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
862
863 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
864 rq_dma_dir(req), 0);
865 if (dma_mapping_error(dev->dev, iod->meta_dma))
866 return BLK_STS_IOERR;
867 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
868 return 0;
869}
870
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700871/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200872 * NOTE: ns is NULL when called on the admin queue.
873 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200874static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700875 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600876{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700877 struct nvme_ns *ns = hctx->queue->queuedata;
878 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200879 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700880 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700881 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200882 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200883 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700884
Christoph Hellwig9b048112019-03-03 08:04:01 -0700885 iod->aborted = 0;
886 iod->npages = -1;
887 iod->nents = 0;
888
Jens Axboed1f06f42018-05-17 18:31:49 +0200889 /*
890 * We should not need to do this, but we're still using this to
891 * ensure we can drain requests on a dying queue.
892 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100893 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200894 return BLK_STS_IOERR;
895
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700896 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200897 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100898 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600899
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200900 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100901 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200902 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700903 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200904 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700905
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700906 if (blk_integrity_rq(req)) {
907 ret = nvme_map_metadata(dev, req, &cmnd);
908 if (ret)
909 goto out_unmap_data;
910 }
911
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100912 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700913 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200914 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700915out_unmap_data:
916 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700917out_free_cmd:
918 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200919 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500920}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500921
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200922static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100923{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100924 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700925 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100926
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700927 if (blk_integrity_rq(req))
928 dma_unmap_page(dev->dev, iod->meta_dma,
929 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700930 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700931 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200932 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500933}
934
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100935/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600936static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100937{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600938 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
939 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100940}
941
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300942static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500943{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300944 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500945
Keith Busch397c6992018-06-06 08:13:05 -0600946 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
947 nvmeq->dbbuf_cq_ei))
948 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300949}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500950
Jens Axboe5cb525c2018-05-17 18:31:50 +0200951static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300952{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200953 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300954 struct request *req;
955
956 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
957 dev_warn(nvmeq->dev->ctrl.device,
958 "invalid id %d completed on queue %d\n",
959 cqe->command_id, le16_to_cpu(cqe->sq_id));
960 return;
961 }
962
963 /*
964 * AEN requests are special as they don't time out and can
965 * survive any kind of queue freeze and often don't respond to
966 * aborts. We don't even bother to allocate a struct request
967 * for them but rather special case them here.
968 */
Israel Rukshin58a8df62019-10-13 19:57:31 +0300969 if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300970 nvme_complete_async_event(&nvmeq->dev->ctrl,
971 cqe->status, &cqe->result);
972 return;
973 }
974
975 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100976 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300977 nvme_end_request(req, cqe->status, cqe->result);
978}
979
Jens Axboe5cb525c2018-05-17 18:31:50 +0200980static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500981{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200982 while (start != end) {
983 nvme_handle_cqe(nvmeq, start);
984 if (++start == nvmeq->q_depth)
985 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300986 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700987}
988
Jens Axboe5cb525c2018-05-17 18:31:50 +0200989static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700990{
Hongbo Yaodcca1662019-01-07 10:22:07 +0800991 if (nvmeq->cq_head == nvmeq->q_depth - 1) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200992 nvmeq->cq_head = 0;
993 nvmeq->cq_phase = !nvmeq->cq_phase;
Hongbo Yaodcca1662019-01-07 10:22:07 +0800994 } else {
995 nvmeq->cq_head++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500996 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200997}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500998
Jens Axboe1052b8a2018-11-26 08:21:49 -0700999static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
1000 u16 *end, unsigned int tag)
Jens Axboe5cb525c2018-05-17 18:31:50 +02001001{
Jens Axboe1052b8a2018-11-26 08:21:49 -07001002 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001003
1004 *start = nvmeq->cq_head;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001005 while (nvme_cqe_pending(nvmeq)) {
1006 if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
1007 found++;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001008 nvme_update_cq_head(nvmeq);
1009 }
1010 *end = nvmeq->cq_head;
1011
1012 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +03001013 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001014 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001015}
1016
1017static irqreturn_t nvme_irq(int irq, void *data)
1018{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001019 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001020 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001021 u16 start, end;
1022
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001023 /*
1024 * The rmb/wmb pair ensures we see all updates from a previous run of
1025 * the irq handler, even if that was on another CPU.
1026 */
1027 rmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001028 nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001029 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001030
Jens Axboe68fa9db2018-05-21 08:41:52 -06001031 if (start != end) {
1032 nvme_complete_cqes(nvmeq, start, end);
1033 return IRQ_HANDLED;
1034 }
1035
1036 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001037}
1038
1039static irqreturn_t nvme_irq_check(int irq, void *data)
1040{
1041 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001042 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001043 return IRQ_WAKE_THREAD;
1044 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001045}
1046
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001047/*
1048 * Poll for completions any queue, including those not dedicated to polling.
1049 * Can be called from any context.
1050 */
1051static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001052{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001053 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001054 u16 start, end;
Jens Axboe1052b8a2018-11-26 08:21:49 -07001055 int found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001056
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001057 /*
1058 * For a poll queue we need to protect against the polling thread
1059 * using the CQ lock. For normal interrupt driven threads we have
1060 * to disable the interrupt to avoid racing with it.
1061 */
Keith Busch7c349dd2019-03-08 10:43:06 -07001062 if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001063 spin_lock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001064 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001065 spin_unlock(&nvmeq->cq_poll_lock);
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001066 } else {
1067 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1068 found = nvme_process_cq(nvmeq, &start, &end, tag);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001069 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Christoph Hellwig91a509f2018-12-13 09:48:00 +01001070 }
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001071
Jens Axboe5cb525c2018-05-17 18:31:50 +02001072 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001073 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001074}
1075
Jens Axboe97431392018-11-16 09:48:21 -07001076static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001077{
1078 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001079 u16 start, end;
1080 bool found;
1081
1082 if (!nvme_cqe_pending(nvmeq))
1083 return 0;
1084
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001085 spin_lock(&nvmeq->cq_poll_lock);
Jens Axboe97431392018-11-16 09:48:21 -07001086 found = nvme_process_cq(nvmeq, &start, &end, -1);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001087 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001088
1089 nvme_complete_cqes(nvmeq, start, end);
1090 return found;
1091}
1092
Keith Buschad22c352017-11-07 15:13:12 -07001093static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001094{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001095 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001096 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001097 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001098
1099 memset(&c, 0, sizeof(c));
1100 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001101 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001102 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001103}
1104
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001105static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1106{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001107 struct nvme_command c;
1108
1109 memset(&c, 0, sizeof(c));
1110 c.delete_queue.opcode = opcode;
1111 c.delete_queue.qid = cpu_to_le16(id);
1112
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001113 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001114}
1115
1116static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001117 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001118{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001119 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001120 int flags = NVME_QUEUE_PHYS_CONTIG;
1121
Keith Busch7c349dd2019-03-08 10:43:06 -07001122 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001123 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001124
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001125 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001126 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001127 * is attached to the request.
1128 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001129 memset(&c, 0, sizeof(c));
1130 c.create_cq.opcode = nvme_admin_create_cq;
1131 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1132 c.create_cq.cqid = cpu_to_le16(qid);
1133 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1134 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001135 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001137 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001138}
1139
1140static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1141 struct nvme_queue *nvmeq)
1142{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001143 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001144 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001145 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001146
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001147 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001148 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1149 * set. Since URGENT priority is zeroes, it makes all queues
1150 * URGENT.
1151 */
1152 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1153 flags |= NVME_SQ_PRIO_MEDIUM;
1154
1155 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001156 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001157 * is attached to the request.
1158 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001159 memset(&c, 0, sizeof(c));
1160 c.create_sq.opcode = nvme_admin_create_sq;
1161 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1162 c.create_sq.sqid = cpu_to_le16(qid);
1163 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1164 c.create_sq.sq_flags = cpu_to_le16(flags);
1165 c.create_sq.cqid = cpu_to_le16(qid);
1166
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001167 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001168}
1169
1170static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1171{
1172 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1173}
1174
1175static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1176{
1177 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1178}
1179
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001180static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001181{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001182 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1183 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001184
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001185 dev_warn(nvmeq->dev->ctrl.device,
1186 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001187 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001188 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001189}
1190
Keith Buschb2a0eb12017-06-07 20:32:50 +02001191static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1192{
1193
1194 /* If true, indicates loss of adapter communication, possibly by a
1195 * NVMe Subsystem reset.
1196 */
1197 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1198
Jianchao Wangad700622018-01-22 22:03:16 +08001199 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1200 switch (dev->ctrl.state) {
1201 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001202 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001203 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001204 default:
1205 break;
1206 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001207
1208 /* We shouldn't reset unless the controller is on fatal error state
1209 * _or_ if we lost the communication with it.
1210 */
1211 if (!(csts & NVME_CSTS_CFS) && !nssro)
1212 return false;
1213
Keith Buschb2a0eb12017-06-07 20:32:50 +02001214 return true;
1215}
1216
1217static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1218{
1219 /* Read a config register to help see what died. */
1220 u16 pci_status;
1221 int result;
1222
1223 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1224 &pci_status);
1225 if (result == PCIBIOS_SUCCESSFUL)
1226 dev_warn(dev->ctrl.device,
1227 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1228 csts, pci_status);
1229 else
1230 dev_warn(dev->ctrl.device,
1231 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1232 csts, result);
1233}
1234
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001235static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001236{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001237 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1238 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001239 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001240 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001241 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001242 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1243
Wen Xiong651438b2018-02-15 14:05:10 -06001244 /* If PCI error recovery process is happening, we cannot reset or
1245 * the recovery mechanism will surely fail.
1246 */
1247 mb();
1248 if (pci_channel_offline(to_pci_dev(dev->dev)))
1249 return BLK_EH_RESET_TIMER;
1250
Keith Buschb2a0eb12017-06-07 20:32:50 +02001251 /*
1252 * Reset immediately if the controller is failed
1253 */
1254 if (nvme_should_reset(dev, csts)) {
1255 nvme_warn_reset(dev, csts);
1256 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001257 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001258 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001259 }
Keith Buschc30341d2013-12-10 13:10:38 -07001260
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001261 /*
Keith Busch7776db12017-02-24 17:59:28 -05001262 * Did we miss an interrupt?
1263 */
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001264 if (nvme_poll_irqdisable(nvmeq, req->tag)) {
Keith Busch7776db12017-02-24 17:59:28 -05001265 dev_warn(dev->ctrl.device,
1266 "I/O %d QID %d timeout, completion polled\n",
1267 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001268 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001269 }
1270
1271 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001272 * Shutdown immediately if controller times out while starting. The
1273 * reset work will see the pci device disabled when it gets the forced
1274 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001275 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001276 */
Keith Busch42441402018-02-08 08:55:34 -07001277 switch (dev->ctrl.state) {
1278 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001279 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1280 /* fall through */
1281 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001282 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001283 "I/O %d QID %d timeout, disable controller\n",
1284 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001285 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001286 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001287 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001288 case NVME_CTRL_RESETTING:
1289 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001290 default:
1291 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001292 }
1293
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001294 /*
1295 * Shutdown the controller immediately and schedule a reset if the
1296 * command was already aborted once before and still hasn't been
1297 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001298 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001299 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001300 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001301 "I/O %d QID %d timeout, reset controller\n",
1302 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001303 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001304 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001305
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001306 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001307 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001308 }
Keith Buschc30341d2013-12-10 13:10:38 -07001309
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001310 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1311 atomic_inc(&dev->ctrl.abort_limit);
1312 return BLK_EH_RESET_TIMER;
1313 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001314 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001315
Keith Buschc30341d2013-12-10 13:10:38 -07001316 memset(&cmd, 0, sizeof(cmd));
1317 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001318 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001319 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001320
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001321 dev_warn(nvmeq->dev->ctrl.device,
1322 "I/O %d QID %d timeout, aborting\n",
1323 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001324
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001325 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001326 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001327 if (IS_ERR(abort_req)) {
1328 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001329 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001330 }
Keith Buschc30341d2013-12-10 13:10:38 -07001331
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001332 abort_req->timeout = ADMIN_TIMEOUT;
1333 abort_req->end_io_data = NULL;
1334 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001335
Keith Busch7a509a62015-01-07 18:55:53 -07001336 /*
1337 * The aborted req will be completed on receiving the abort req.
1338 * We enable the timer again. If hit twice, it'll cause a device reset,
1339 * as the device then is in a faulty state.
1340 */
Keith Busch07836e62015-02-19 10:34:48 -07001341 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001342}
1343
Keith Buschf435c282014-07-07 09:14:42 -06001344static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001345{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001346 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001347 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001348 if (!nvmeq->sq_cmds)
1349 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001350
Christoph Hellwig63223072018-12-02 17:46:18 +01001351 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001352 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001353 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001354 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001355 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001356 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001357 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001358}
1359
Keith Buscha1a5ef92013-12-16 13:50:00 -05001360static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001361{
1362 int i;
1363
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001364 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001365 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001366 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001367 }
Keith Busch22404272013-07-15 15:02:20 -06001368}
1369
Keith Busch4d115422013-12-10 13:10:40 -07001370/**
1371 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001372 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001373 */
1374static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001375{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001376 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001377 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001378
Christoph Hellwig4e224102018-12-02 17:46:17 +01001379 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001380 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001381
Christoph Hellwig4e224102018-12-02 17:46:17 +01001382 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001383 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001384 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001385 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1386 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001387 return 0;
1388}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001389
Keith Busch8fae2682019-01-04 15:04:33 -07001390static void nvme_suspend_io_queues(struct nvme_dev *dev)
1391{
1392 int i;
1393
1394 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1395 nvme_suspend_queue(&dev->queues[i]);
1396}
1397
Keith Buscha5cdb682016-01-12 14:41:18 -07001398static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001399{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001400 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001401
Keith Buscha5cdb682016-01-12 14:41:18 -07001402 if (shutdown)
1403 nvme_shutdown_ctrl(&dev->ctrl);
1404 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001405 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001406
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001407 nvme_poll_irqdisable(nvmeq, -1);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001408}
1409
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001410static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1411 int entry_size)
1412{
1413 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001414 unsigned q_size_aligned = roundup(q_depth * entry_size,
1415 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001416
1417 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001418 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001419 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001420 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001421
1422 /*
1423 * Ensure the reduced q_depth is above some threshold where it
1424 * would be better to map queues in system memory with the
1425 * original depth
1426 */
1427 if (q_depth < 64)
1428 return -ENOMEM;
1429 }
1430
1431 return q_depth;
1432}
1433
1434static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001435 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001436{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001437 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001438
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001439 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001440 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001441 if (nvmeq->sq_cmds) {
1442 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1443 nvmeq->sq_cmds);
1444 if (nvmeq->sq_dma_addr) {
1445 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1446 return 0;
1447 }
1448
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001449 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001450 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001451 }
1452
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001453 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001454 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001455 if (!nvmeq->sq_cmds)
1456 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001457 return 0;
1458}
1459
Keith Buscha6ff7262018-04-12 09:16:09 -06001460static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001461{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001462 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001463
Keith Busch62314e42018-01-23 09:16:19 -07001464 if (dev->ctrl.queue_count > qid)
1465 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001466
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001467 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001468 nvmeq->q_depth = depth;
1469 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001470 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001471 if (!nvmeq->cqes)
1472 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001473
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001474 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001475 goto free_cqdma;
1476
Matthew Wilcox091b6092011-02-10 09:56:01 -05001477 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001478 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001479 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001480 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001481 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001482 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001483 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001484 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001485
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001486 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001487
1488 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001489 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1490 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001491 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001492 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001493}
1494
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001495static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001496{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001497 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1498 int nr = nvmeq->dev->ctrl.instance;
1499
1500 if (use_threaded_interrupts) {
1501 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1502 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1503 } else {
1504 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1505 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1506 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001507}
1508
Keith Busch22404272013-07-15 15:02:20 -06001509static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001510{
Keith Busch22404272013-07-15 15:02:20 -06001511 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001512
Keith Busch22404272013-07-15 15:02:20 -06001513 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001514 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001515 nvmeq->cq_head = 0;
1516 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001517 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001518 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001519 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001520 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001521 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001522}
1523
Jens Axboe4b04cc62018-11-05 12:44:33 -07001524static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001525{
1526 struct nvme_dev *dev = nvmeq->dev;
1527 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001528 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001529
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001530 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1531
Keith Busch22b55602018-04-12 09:16:10 -06001532 /*
1533 * A queue's vector matches the queue identifier unless the controller
1534 * has only one vector available.
1535 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001536 if (!polled)
1537 vector = dev->num_vecs == 1 ? 0 : qid;
1538 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001539 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001540
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001541 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001542 if (result)
1543 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001544
1545 result = adapter_alloc_sq(dev, qid, nvmeq);
1546 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001547 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001548 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001549 goto release_cq;
1550
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001551 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001552 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001553
Keith Busch7c349dd2019-03-08 10:43:06 -07001554 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001555 result = queue_request_irq(nvmeq);
1556 if (result < 0)
1557 goto release_sq;
1558 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001559
Christoph Hellwig4e224102018-12-02 17:46:17 +01001560 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001561 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001562
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001563release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001564 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001565 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001566release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001567 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001568 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001569}
1570
Eric Biggersf363b082017-03-30 13:39:16 -07001571static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001572 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001573 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001574 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001575 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001576 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001577 .timeout = nvme_timeout,
1578};
1579
Eric Biggersf363b082017-03-30 13:39:16 -07001580static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001581 .queue_rq = nvme_queue_rq,
1582 .complete = nvme_pci_complete_rq,
1583 .commit_rqs = nvme_commit_rqs,
1584 .init_hctx = nvme_init_hctx,
1585 .init_request = nvme_init_request,
1586 .map_queues = nvme_pci_map_queues,
1587 .timeout = nvme_timeout,
1588 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001589};
1590
Keith Buschea191d22015-01-07 18:55:49 -07001591static void nvme_dev_remove_admin(struct nvme_dev *dev)
1592{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001593 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001594 /*
1595 * If the controller was reset during removal, it's possible
1596 * user requests may be waiting on a stopped queue. Start the
1597 * queue to flush these to completion.
1598 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001599 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001600 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001601 blk_mq_free_tag_set(&dev->admin_tagset);
1602 }
1603}
1604
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001605static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1606{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001607 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001608 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1609 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001610
Keith Busch38dabe22017-11-07 15:13:10 -07001611 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001612 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001613 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001614 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001615 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001616 dev->admin_tagset.driver_data = dev;
1617
1618 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1619 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001620 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001621
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001622 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1623 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001624 blk_mq_free_tag_set(&dev->admin_tagset);
1625 return -ENOMEM;
1626 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001627 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001628 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001629 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001630 return -ENODEV;
1631 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001632 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001633 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001634
1635 return 0;
1636}
1637
Xu Yu97f6ef62017-05-24 16:39:55 +08001638static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1639{
1640 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1641}
1642
1643static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1644{
1645 struct pci_dev *pdev = to_pci_dev(dev->dev);
1646
1647 if (size <= dev->bar_mapped_size)
1648 return 0;
1649 if (size > pci_resource_len(pdev, 0))
1650 return -ENOMEM;
1651 if (dev->bar)
1652 iounmap(dev->bar);
1653 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1654 if (!dev->bar) {
1655 dev->bar_mapped_size = 0;
1656 return -ENOMEM;
1657 }
1658 dev->bar_mapped_size = size;
1659 dev->dbs = dev->bar + NVME_REG_DBS;
1660
1661 return 0;
1662}
1663
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001664static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001665{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001666 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001667 u32 aqa;
1668 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001669
Xu Yu97f6ef62017-05-24 16:39:55 +08001670 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1671 if (result < 0)
1672 return result;
1673
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001674 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001675 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001676
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001677 if (dev->subsystem &&
1678 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1679 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001680
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001681 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001682 if (result < 0)
1683 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001684
Keith Buscha6ff7262018-04-12 09:16:09 -06001685 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001686 if (result)
1687 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001688
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001689 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001690 aqa = nvmeq->q_depth - 1;
1691 aqa |= aqa << 16;
1692
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001693 writel(aqa, dev->bar + NVME_REG_AQA);
1694 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1695 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001696
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001697 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001698 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001699 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001700
Keith Busch2b25d982014-12-22 12:59:04 -07001701 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001702 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001703 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001704 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001705 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001706 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001707 }
Keith Busch025c5572013-05-01 13:07:51 -06001708
Christoph Hellwig4e224102018-12-02 17:46:17 +01001709 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001710 return result;
1711}
1712
Christoph Hellwig749941f2015-11-26 11:46:39 +01001713static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001714{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001715 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001716 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001717
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001718 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001719 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001720 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001721 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001722 }
1723 }
Keith Busch42f61422014-03-24 10:46:25 -06001724
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001725 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001726 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1727 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1728 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001729 } else {
1730 rw_queues = max;
1731 }
1732
Keith Busch949928c2015-12-17 17:08:15 -07001733 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001734 bool polled = i > rw_queues;
1735
1736 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001737 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001738 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001739 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001740
1741 /*
1742 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001743 * than the desired amount of queues, and even a controller without
1744 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001745 * be useful to upgrade a buggy firmware for example.
1746 */
1747 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001748}
1749
Stephen Bates202021c2016-10-05 20:01:12 -06001750static ssize_t nvme_cmb_show(struct device *dev,
1751 struct device_attribute *attr,
1752 char *buf)
1753{
1754 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1755
Stephen Batesc9658092016-12-16 11:54:50 -07001756 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001757 ndev->cmbloc, ndev->cmbsz);
1758}
1759static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1760
Christoph Hellwig88de4592017-12-20 14:50:00 +01001761static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001762{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001763 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1764
1765 return 1ULL << (12 + 4 * szu);
1766}
1767
1768static u32 nvme_cmb_size(struct nvme_dev *dev)
1769{
1770 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1771}
1772
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001773static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001774{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001775 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001776 resource_size_t bar_size;
1777 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001778 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001779
Keith Busch9fe5c592018-10-31 13:15:29 -06001780 if (dev->cmb_size)
1781 return;
1782
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001783 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001784 if (!dev->cmbsz)
1785 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001786 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001787
Christoph Hellwig88de4592017-12-20 14:50:00 +01001788 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1789 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001790 bar = NVME_CMB_BIR(dev->cmbloc);
1791 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001792
1793 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001794 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001795
1796 /*
1797 * Controllers may support a CMB size larger than their BAR,
1798 * for example, due to being behind a bridge. Reduce the CMB to
1799 * the reported size of the BAR
1800 */
1801 if (size > bar_size - offset)
1802 size = bar_size - offset;
1803
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001804 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1805 dev_warn(dev->ctrl.device,
1806 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001807 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001808 }
1809
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001810 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001811 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1812
1813 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1814 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1815 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001816
1817 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1818 &dev_attr_cmb.attr, NULL))
1819 dev_warn(dev->ctrl.device,
1820 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001821}
1822
1823static inline void nvme_release_cmb(struct nvme_dev *dev)
1824{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001825 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001826 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1827 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001828 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001829 }
1830}
1831
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001832static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001833{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001834 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001835 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001836 int ret;
1837
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001838 memset(&c, 0, sizeof(c));
1839 c.features.opcode = nvme_admin_set_features;
1840 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1841 c.features.dword11 = cpu_to_le32(bits);
1842 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1843 ilog2(dev->ctrl.page_size));
1844 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1845 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1846 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1847
1848 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1849 if (ret) {
1850 dev_warn(dev->ctrl.device,
1851 "failed to set host mem (err %d, flags %#x).\n",
1852 ret, bits);
1853 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001854 return ret;
1855}
1856
1857static void nvme_free_host_mem(struct nvme_dev *dev)
1858{
1859 int i;
1860
1861 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1862 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1863 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1864
Liviu Dudaucc667f62018-12-29 17:23:43 +00001865 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1866 le64_to_cpu(desc->addr),
1867 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001868 }
1869
1870 kfree(dev->host_mem_desc_bufs);
1871 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001872 dma_free_coherent(dev->dev,
1873 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1874 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001875 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001876 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001877}
1878
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001879static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1880 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001881{
1882 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001883 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001884 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001885 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001886 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001887 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001888
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001889 tmp = (preferred + chunk_size - 1);
1890 do_div(tmp, chunk_size);
1891 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001892
1893 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1894 max_entries = dev->ctrl.hmmaxd;
1895
Luis Chamberlain750afb02019-01-04 09:23:09 +01001896 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1897 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001898 if (!descs)
1899 goto out;
1900
1901 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1902 if (!bufs)
1903 goto out_free_descs;
1904
Minwoo Im244a8fe2017-11-17 01:34:24 +09001905 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001906 dma_addr_t dma_addr;
1907
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001908 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001909 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1910 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1911 if (!bufs[i])
1912 break;
1913
1914 descs[i].addr = cpu_to_le64(dma_addr);
1915 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1916 i++;
1917 }
1918
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001919 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001920 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001921
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001922 dev->nr_host_mem_descs = i;
1923 dev->host_mem_size = size;
1924 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001925 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001926 dev->host_mem_desc_bufs = bufs;
1927 return 0;
1928
1929out_free_bufs:
1930 while (--i >= 0) {
1931 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1932
Liviu Dudaucc667f62018-12-29 17:23:43 +00001933 dma_free_attrs(dev->dev, size, bufs[i],
1934 le64_to_cpu(descs[i].addr),
1935 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001936 }
1937
1938 kfree(bufs);
1939out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001940 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1941 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001942out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001943 dev->host_mem_descs = NULL;
1944 return -ENOMEM;
1945}
1946
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001947static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1948{
1949 u32 chunk_size;
1950
1951 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001952 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001953 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001954 chunk_size /= 2) {
1955 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1956 if (!min || dev->host_mem_size >= min)
1957 return 0;
1958 nvme_free_host_mem(dev);
1959 }
1960 }
1961
1962 return -ENOMEM;
1963}
1964
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001965static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001966{
1967 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1968 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1969 u64 min = (u64)dev->ctrl.hmmin * 4096;
1970 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001971 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001972
1973 preferred = min(preferred, max);
1974 if (min > max) {
1975 dev_warn(dev->ctrl.device,
1976 "min host memory (%lld MiB) above limit (%d MiB).\n",
1977 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1978 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001979 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001980 }
1981
1982 /*
1983 * If we already have a buffer allocated check if we can reuse it.
1984 */
1985 if (dev->host_mem_descs) {
1986 if (dev->host_mem_size >= min)
1987 enable_bits |= NVME_HOST_MEM_RETURN;
1988 else
1989 nvme_free_host_mem(dev);
1990 }
1991
1992 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001993 if (nvme_alloc_host_mem(dev, min, preferred)) {
1994 dev_warn(dev->ctrl.device,
1995 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001996 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001997 }
1998
1999 dev_info(dev->ctrl.device,
2000 "allocated %lld MiB host memory buffer.\n",
2001 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002002 }
2003
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002004 ret = nvme_set_host_mem(dev, enable_bits);
2005 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002006 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002007 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06002008}
2009
Ming Lei612b7282019-02-16 18:13:10 +01002010/*
2011 * nirqs is the number of interrupts available for write and read
2012 * queues. The core already reserved an interrupt for the admin queue.
2013 */
2014static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002015{
Ming Lei612b7282019-02-16 18:13:10 +01002016 struct nvme_dev *dev = affd->priv;
2017 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08002018
Jens Axboe3b6592f2018-10-31 08:36:31 -06002019 /*
Ming Lei612b7282019-02-16 18:13:10 +01002020 * If there is no interupt available for queues, ensure that
2021 * the default queue is set to 1. The affinity set size is
2022 * also set to one, but the irq core ignores it for this case.
2023 *
2024 * If only one interrupt is available or 'write_queue' == 0, combine
2025 * write and read queues.
2026 *
2027 * If 'write_queues' > 0, ensure it leaves room for at least one read
2028 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002029 */
Ming Lei612b7282019-02-16 18:13:10 +01002030 if (!nrirqs) {
2031 nrirqs = 1;
2032 nr_read_queues = 0;
2033 } else if (nrirqs == 1 || !write_queues) {
2034 nr_read_queues = 0;
2035 } else if (write_queues >= nrirqs) {
2036 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002037 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002038 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002039 }
Ming Lei612b7282019-02-16 18:13:10 +01002040
2041 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2042 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2043 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2044 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2045 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002046}
2047
Jens Axboe6451fe72018-12-09 11:21:45 -07002048static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002049{
2050 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002051 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002052 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002053 .calc_sets = nvme_calc_irq_sets,
2054 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002055 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002056 unsigned int irq_queues, this_p_queues;
Minwoo Imdad77d62019-06-09 03:02:19 +09002057 unsigned int nr_cpus = num_possible_cpus();
Jens Axboe6451fe72018-12-09 11:21:45 -07002058
2059 /*
2060 * Poll queues don't need interrupts, but we need at least one IO
2061 * queue left over for non-polled IO.
2062 */
2063 this_p_queues = poll_queues;
2064 if (this_p_queues >= nr_io_queues) {
2065 this_p_queues = nr_io_queues - 1;
2066 irq_queues = 1;
2067 } else {
Minwoo Imdad77d62019-06-09 03:02:19 +09002068 if (nr_cpus < nr_io_queues - this_p_queues)
2069 irq_queues = nr_cpus + 1;
2070 else
2071 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002072 }
2073 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002074
Ming Lei612b7282019-02-16 18:13:10 +01002075 /* Initialize for the single interrupt case */
2076 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2077 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002078
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002079 /*
2080 * Some Apple controllers require all queues to use the
2081 * first vector.
2082 */
2083 if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
2084 irq_queues = 1;
2085
Ming Lei612b7282019-02-16 18:13:10 +01002086 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2087 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002088}
2089
Keith Busch8fae2682019-01-04 15:04:33 -07002090static void nvme_disable_io_queues(struct nvme_dev *dev)
2091{
2092 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2093 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2094}
2095
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002096static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002097{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002098 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002099 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002100 int result, nr_io_queues;
2101 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002102
Jens Axboe3b6592f2018-10-31 08:36:31 -06002103 nr_io_queues = max_io_queues();
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002104
2105 /*
2106 * If tags are shared with admin queue (Apple bug), then
2107 * make sure we only use one IO queue.
2108 */
2109 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2110 nr_io_queues = 1;
2111
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002112 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2113 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002114 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002115
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002116 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002117 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002118
2119 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002120
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002121 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002122 result = nvme_cmb_qdepth(dev, nr_io_queues,
2123 sizeof(struct nvme_command));
2124 if (result > 0)
2125 dev->q_depth = result;
2126 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002127 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002128 }
2129
Xu Yu97f6ef62017-05-24 16:39:55 +08002130 do {
2131 size = db_bar_size(dev, nr_io_queues);
2132 result = nvme_remap_bar(dev, size);
2133 if (!result)
2134 break;
2135 if (!--nr_io_queues)
2136 return -ENOMEM;
2137 } while (1);
2138 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002139
Keith Busch8fae2682019-01-04 15:04:33 -07002140 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002141 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002142 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002143
Jens Axboee32efbf2014-11-14 09:49:26 -07002144 /*
2145 * If we enable msix early due to not intx, disable it again before
2146 * setting up the full range we need.
2147 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002148 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002149
2150 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002151 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002152 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002153
Keith Busch22b55602018-04-12 09:16:10 -06002154 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002155 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002156 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002157
Matthew Wilcox063a8092013-06-20 10:53:48 -04002158 /*
2159 * Should investigate if there's a performance win from allocating
2160 * more queues than interrupt vectors; it might allow the submission
2161 * path to scale better, even if the receive path is limited by the
2162 * number of interrupts.
2163 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002164 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002165 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002166 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002167 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002168
2169 result = nvme_create_io_queues(dev);
2170 if (result || dev->online_queues < 2)
2171 return result;
2172
2173 if (dev->online_queues - 1 < dev->max_qid) {
2174 nr_io_queues = dev->online_queues - 1;
2175 nvme_disable_io_queues(dev);
2176 nvme_suspend_io_queues(dev);
2177 goto retry;
2178 }
2179 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2180 dev->io_queues[HCTX_TYPE_DEFAULT],
2181 dev->io_queues[HCTX_TYPE_READ],
2182 dev->io_queues[HCTX_TYPE_POLL]);
2183 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002184}
2185
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002186static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002187{
2188 struct nvme_queue *nvmeq = req->end_io_data;
2189
2190 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002191 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002192}
2193
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002194static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002195{
2196 struct nvme_queue *nvmeq = req->end_io_data;
2197
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002198 if (error)
2199 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002200
2201 nvme_del_queue_end(req, error);
2202}
2203
2204static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2205{
2206 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2207 struct request *req;
2208 struct nvme_command cmd;
2209
2210 memset(&cmd, 0, sizeof(cmd));
2211 cmd.delete_queue.opcode = opcode;
2212 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2213
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002214 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002215 if (IS_ERR(req))
2216 return PTR_ERR(req);
2217
2218 req->timeout = ADMIN_TIMEOUT;
2219 req->end_io_data = nvmeq;
2220
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002221 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002222 blk_execute_rq_nowait(q, NULL, req, false,
2223 opcode == nvme_admin_delete_cq ?
2224 nvme_del_cq_end : nvme_del_queue_end);
2225 return 0;
2226}
2227
Keith Busch8fae2682019-01-04 15:04:33 -07002228static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002229{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002230 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002231 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002232
Keith Buschdb3cbff2016-01-12 14:41:17 -07002233 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002234 timeout = ADMIN_TIMEOUT;
2235 while (nr_queues > 0) {
2236 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2237 break;
2238 nr_queues--;
2239 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002240 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002241 while (sent) {
2242 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2243
2244 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002245 timeout);
2246 if (timeout == 0)
2247 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002248
2249 /* handle any remaining CQEs */
2250 if (opcode == nvme_admin_delete_cq &&
2251 !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2252 nvme_poll_irqdisable(nvmeq, -1);
2253
2254 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002255 if (nr_queues)
2256 goto retry;
2257 }
2258 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002259}
2260
Keith Busch5d02a5c2019-09-03 09:22:24 -06002261static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002262{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002263 int ret;
2264
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002265 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002266 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002267 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002268 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002269 if (dev->io_queues[HCTX_TYPE_POLL])
2270 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002271 dev->tagset.timeout = NVME_IO_TIMEOUT;
2272 dev->tagset.numa_node = dev_to_node(dev->dev);
2273 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002274 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002275 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002276 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2277 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002278
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002279 /*
2280 * Some Apple controllers requires tags to be unique
2281 * across admin and IO queue, so reserve the first 32
2282 * tags of the IO queue.
2283 */
2284 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2285 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2286
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002287 ret = blk_mq_alloc_tag_set(&dev->tagset);
2288 if (ret) {
2289 dev_warn(dev->ctrl.device,
2290 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002291 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002292 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002293 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002294 } else {
2295 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2296
2297 /* Free previously allocated queues that are no longer usable */
2298 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002299 }
Keith Busch949928c2015-12-17 17:08:15 -07002300
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002301 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002302}
2303
Keith Buschb00a7262016-02-24 09:15:52 -07002304static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002305{
Keith Buschb00a7262016-02-24 09:15:52 -07002306 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002307 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002308
2309 if (pci_enable_device_mem(pdev))
2310 return result;
2311
Keith Busch0877cb02013-07-15 15:02:19 -06002312 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002313
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002314 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002315 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002316
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002317 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002318 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002319 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002320 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002321
2322 /*
Keith Buscha5229052016-04-08 16:09:10 -06002323 * Some devices and/or platforms don't advertise or work with INTx
2324 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2325 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002326 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002327 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2328 if (result < 0)
2329 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002330
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002331 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002332
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002333 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002334 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002335 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002336 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002337 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002338
2339 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002340 * Some Apple controllers require a non-standard SQE size.
2341 * Interestingly they also seem to ignore the CC:IOSQES register
2342 * so we don't bother updating it here.
2343 */
2344 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2345 dev->io_sqes = 7;
2346 else
2347 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002348
2349 /*
2350 * Temporary fix for the Apple controller found in the MacBook8,1 and
2351 * some MacBook7,1 to avoid controller resets and data loss.
2352 */
2353 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2354 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002355 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2356 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002357 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002358 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2359 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002360 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002361 dev->q_depth = 64;
2362 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2363 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002364 }
2365
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002366 /*
2367 * Controllers with the shared tags quirk need the IO queue to be
2368 * big enough so that we get 32 tags for the admin queue
2369 */
2370 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2371 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2372 dev->q_depth = NVME_AQ_DEPTH + 2;
2373 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2374 dev->q_depth);
2375 }
2376
2377
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002378 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002379
Keith Buscha0a34082015-12-07 15:30:31 -07002380 pci_enable_pcie_error_reporting(pdev);
2381 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002382 return 0;
2383
2384 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002385 pci_disable_device(pdev);
2386 return result;
2387}
2388
2389static void nvme_dev_unmap(struct nvme_dev *dev)
2390{
Keith Buschb00a7262016-02-24 09:15:52 -07002391 if (dev->bar)
2392 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002393 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002394}
2395
2396static void nvme_pci_disable(struct nvme_dev *dev)
2397{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002398 struct pci_dev *pdev = to_pci_dev(dev->dev);
2399
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002400 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002401
Keith Buscha0a34082015-12-07 15:30:31 -07002402 if (pci_is_enabled(pdev)) {
2403 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002404 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002405 }
Keith Busch4d115422013-12-10 13:10:40 -07002406}
2407
Keith Buscha5cdb682016-01-12 14:41:18 -07002408static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002409{
Keith Busche43269e2019-05-14 14:07:38 -06002410 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002411 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002412
Keith Busch77bf25e2015-11-26 12:21:29 +01002413 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002414 if (pci_is_enabled(pdev)) {
2415 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2416
Keith Buschebef7362017-06-27 17:44:05 -06002417 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002418 dev->ctrl.state == NVME_CTRL_RESETTING) {
2419 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002420 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002421 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002422 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2423 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002424 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002425
Keith Busch302ad8c2017-03-01 14:22:12 -05002426 /*
2427 * Give the controller a chance to complete all entered requests if
2428 * doing a safe shutdown.
2429 */
Keith Busche43269e2019-05-14 14:07:38 -06002430 if (!dead && shutdown && freeze)
2431 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002432
Jianchao Wang9a915a52018-02-12 20:57:24 +08002433 nvme_stop_queues(&dev->ctrl);
2434
Keith Busch64ee0ac2018-04-12 09:16:08 -06002435 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002436 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002437 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002438 }
Keith Busch8fae2682019-01-04 15:04:33 -07002439 nvme_suspend_io_queues(dev);
2440 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002441 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002442
Ming Line1958e62016-05-18 14:05:01 -07002443 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2444 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002445 blk_mq_tagset_wait_completed_request(&dev->tagset);
2446 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002447
2448 /*
2449 * The driver will not be starting up queues again if shutting down so
2450 * must flush all entered requests to their failed completion to avoid
2451 * deadlocking blk-mq hot-cpu notifier.
2452 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002453 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002454 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002455 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2456 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2457 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002458 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002459}
2460
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002461static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2462{
2463 if (!nvme_wait_reset(&dev->ctrl))
2464 return -EBUSY;
2465 nvme_dev_disable(dev, shutdown);
2466 return 0;
2467}
2468
Matthew Wilcox091b6092011-02-10 09:56:01 -05002469static int nvme_setup_prp_pools(struct nvme_dev *dev)
2470{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002471 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002472 PAGE_SIZE, PAGE_SIZE, 0);
2473 if (!dev->prp_page_pool)
2474 return -ENOMEM;
2475
Matthew Wilcox99802a72011-02-10 10:30:34 -05002476 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002477 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002478 256, 256, 0);
2479 if (!dev->prp_small_pool) {
2480 dma_pool_destroy(dev->prp_page_pool);
2481 return -ENOMEM;
2482 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002483 return 0;
2484}
2485
2486static void nvme_release_prp_pools(struct nvme_dev *dev)
2487{
2488 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002489 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002490}
2491
Keith Busch770597e2019-09-05 07:52:33 -06002492static void nvme_free_tagset(struct nvme_dev *dev)
2493{
2494 if (dev->tagset.tags)
2495 blk_mq_free_tag_set(&dev->tagset);
2496 dev->ctrl.tagset = NULL;
2497}
2498
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002499static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002500{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002501 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002502
Helen Koikef9f38e32017-04-10 12:51:07 -03002503 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002504 put_device(dev->dev);
Keith Busch770597e2019-09-05 07:52:33 -06002505 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002506 if (dev->ctrl.admin_q)
2507 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002508 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002509 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002510 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002511 kfree(dev);
2512}
2513
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002514static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002515{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002516 /*
2517 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2518 * may be holding this pci_dev's device lock.
2519 */
2520 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002521 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002522 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002523 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002524 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002525 nvme_put_ctrl(&dev->ctrl);
2526}
2527
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002528static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002529{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002530 struct nvme_dev *dev =
2531 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002532 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002533 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002534
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002535 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2536 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002537 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002538 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002539
2540 /*
2541 * If we're called to reset a live controller first shut it down before
2542 * moving on.
2543 */
Keith Buschb00a7262016-02-24 09:15:52 -07002544 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002545 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002546 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002547
Keith Busch5c959d72019-01-23 18:46:11 -07002548 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002549 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002550 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002551 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002552
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002553 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002554 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002555 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002556
Keith Busch0fb59cb2015-01-07 18:55:50 -07002557 result = nvme_alloc_admin_tags(dev);
2558 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002559 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002560
Jens Axboe943e9422018-06-21 09:49:37 -06002561 /*
2562 * Limit the max command size to prevent iod->sg allocations going
2563 * over a single page.
2564 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002565 dev->ctrl.max_hw_sectors = min_t(u32,
2566 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002567 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002568
2569 /*
2570 * Don't limit the IOMMU merged segment size.
2571 */
2572 dma_set_max_seg_size(dev->dev, 0xffffffff);
2573
Keith Busch5c959d72019-01-23 18:46:11 -07002574 mutex_unlock(&dev->shutdown_lock);
2575
2576 /*
2577 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2578 * initializing procedure here.
2579 */
2580 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2581 dev_warn(dev->ctrl.device,
2582 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002583 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002584 goto out;
2585 }
Jens Axboe943e9422018-06-21 09:49:37 -06002586
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002587 result = nvme_init_identify(&dev->ctrl);
2588 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002589 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002590
Scott Bauere286bcf2017-02-22 10:15:07 -07002591 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2592 if (!dev->ctrl.opal_dev)
2593 dev->ctrl.opal_dev =
2594 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2595 else if (was_suspend)
2596 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2597 } else {
2598 free_opal_dev(dev->ctrl.opal_dev);
2599 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002600 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002601
Helen Koikef9f38e32017-04-10 12:51:07 -03002602 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2603 result = nvme_dbbuf_dma_alloc(dev);
2604 if (result)
2605 dev_warn(dev->dev,
2606 "unable to allocate dma for dbbuf\n");
2607 }
2608
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002609 if (dev->ctrl.hmpre) {
2610 result = nvme_setup_host_mem(dev);
2611 if (result < 0)
2612 goto out;
2613 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002614
Keith Buschf0b50732013-07-15 15:02:21 -06002615 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002616 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002617 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002618
Keith Busch21f033f2016-04-12 11:13:11 -06002619 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002620 * Keep the controller around but remove all namespaces if we don't have
2621 * any working I/O queue.
2622 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002623 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002624 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002625 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002626 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002627 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002628 } else {
Keith Busch25646262016-01-04 09:10:57 -07002629 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002630 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002631 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002632 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002633 }
2634
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002635 /*
2636 * If only admin queue live, keep it to do further investigation or
2637 * recovery.
2638 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002639 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002640 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002641 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002642 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002643 goto out;
2644 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002645
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002646 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002647 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002648
Keith Busch4726bcf2019-02-11 09:23:50 -07002649 out_unlock:
2650 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002651 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002652 if (result)
2653 dev_warn(dev->ctrl.device,
2654 "Removing after probe failure status: %d\n", result);
2655 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002656}
2657
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002658static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002659{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002660 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002661 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002662
2663 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002664 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002665 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002666}
2667
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002668static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002669{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002670 *val = readl(to_nvme_dev(ctrl)->bar + off);
2671 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002672}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002673
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002674static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2675{
2676 writel(val, to_nvme_dev(ctrl)->bar + off);
2677 return 0;
2678}
2679
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002680static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2681{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002682 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002683 return 0;
2684}
2685
Keith Busch97c12222018-03-08 14:50:32 -07002686static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2687{
2688 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2689
2690 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2691}
2692
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002693static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002694 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002695 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002696 .flags = NVME_F_METADATA_SUPPORTED |
2697 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002698 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002699 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002700 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002701 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002702 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002703 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002704};
Keith Busch4cc06522015-06-05 10:30:08 -06002705
Keith Buschb00a7262016-02-24 09:15:52 -07002706static int nvme_dev_map(struct nvme_dev *dev)
2707{
Keith Buschb00a7262016-02-24 09:15:52 -07002708 struct pci_dev *pdev = to_pci_dev(dev->dev);
2709
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002710 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002711 return -ENODEV;
2712
Xu Yu97f6ef62017-05-24 16:39:55 +08002713 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002714 goto release;
2715
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002716 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002717 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002718 pci_release_mem_regions(pdev);
2719 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002720}
2721
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002722static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002723{
2724 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2725 /*
2726 * Several Samsung devices seem to drop off the PCIe bus
2727 * randomly when APST is on and uses the deepest sleep state.
2728 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2729 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2730 * 950 PRO 256GB", but it seems to be restricted to two Dell
2731 * laptops.
2732 */
2733 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2734 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2735 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2736 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002737 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2738 /*
2739 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002740 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2741 * within few minutes after bootup on a Coffee Lake board -
2742 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002743 */
2744 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002745 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2746 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002747 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002748 }
2749
2750 return 0;
2751}
2752
Keith Busch181197752018-04-27 13:42:52 -06002753static void nvme_async_probe(void *data, async_cookie_t cookie)
2754{
2755 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002756
Keith Buschbd46a902019-07-29 16:34:52 -06002757 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002758 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002759 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002760}
2761
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002762static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002763{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002764 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002765 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002766 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002767 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002768
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002769 node = dev_to_node(&pdev->dev);
2770 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002771 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002772
2773 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002774 if (!dev)
2775 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002776
Jens Axboe3b6592f2018-10-31 08:36:31 -06002777 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2778 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002779 if (!dev->queues)
2780 goto free;
2781
Christoph Hellwige75ec752015-05-22 11:12:39 +02002782 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002783 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002784
Keith Buschb00a7262016-02-24 09:15:52 -07002785 result = nvme_dev_map(dev);
2786 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002787 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002788
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002789 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002790 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002791 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002792
2793 result = nvme_setup_prp_pools(dev);
2794 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002795 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002796
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002797 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002798
Jens Axboe943e9422018-06-21 09:49:37 -06002799 /*
2800 * Double check that our mempool alloc size will cover the biggest
2801 * command we support.
2802 */
2803 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2804 NVME_MAX_SEGS, true);
2805 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2806
2807 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2808 mempool_kfree,
2809 (void *) alloc_size,
2810 GFP_KERNEL, node);
2811 if (!dev->iod_mempool) {
2812 result = -ENOMEM;
2813 goto release_pools;
2814 }
2815
Keith Buschb6e44b42018-07-11 16:44:44 -06002816 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2817 quirks);
2818 if (result)
2819 goto release_mempool;
2820
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002821 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2822
Keith Buschbd46a902019-07-29 16:34:52 -06002823 nvme_reset_ctrl(&dev->ctrl);
Keith Busch80f513b2018-05-07 08:30:24 -06002824 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002825 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002826
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002827 return 0;
2828
Keith Buschb6e44b42018-07-11 16:44:44 -06002829 release_mempool:
2830 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002831 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002832 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002833 unmap:
2834 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002835 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002836 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002837 free:
2838 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002839 kfree(dev);
2840 return result;
2841}
2842
Christoph Hellwig775755e2017-06-01 13:10:38 +02002843static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002844{
Keith Buscha6739472014-06-23 16:03:21 -06002845 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002846
2847 /*
2848 * We don't need to check the return value from waiting for the reset
2849 * state as pci_dev device lock is held, making it impossible to race
2850 * with ->remove().
2851 */
2852 nvme_disable_prepare_reset(dev, false);
2853 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002854}
Keith Buschf0d54a52014-05-02 10:40:43 -06002855
Christoph Hellwig775755e2017-06-01 13:10:38 +02002856static void nvme_reset_done(struct pci_dev *pdev)
2857{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002858 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002859
2860 if (!nvme_try_sched_reset(&dev->ctrl))
2861 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002862}
2863
Keith Busch09ece142014-01-27 11:29:40 -05002864static void nvme_shutdown(struct pci_dev *pdev)
2865{
2866 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002867 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002868}
2869
Keith Buschf58944e2016-02-24 09:15:55 -07002870/*
2871 * The driver's remove may be called on a device in a partially initialized
2872 * state. This function must not have any dependencies on the device state in
2873 * order to proceed.
2874 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002875static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002876{
2877 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002878
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002879 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002880 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002881
Keith Busch6db28ed2017-02-10 18:15:49 -05002882 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002883 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002884 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002885 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002886 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002887
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002888 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002889 nvme_stop_ctrl(&dev->ctrl);
2890 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002891 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002892 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002893 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002894 nvme_dev_remove_admin(dev);
2895 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002896 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002897 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002898 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002899 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002900}
2901
Jingoo Han671a6012014-02-13 11:19:14 +09002902#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002903static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2904{
2905 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2906}
2907
2908static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2909{
2910 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2911}
2912
2913static int nvme_resume(struct device *dev)
2914{
2915 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2916 struct nvme_ctrl *ctrl = &ndev->ctrl;
2917
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002918 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06002919 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002920 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06002921 return 0;
2922}
2923
Keith Buschcd638942013-07-15 15:02:23 -06002924static int nvme_suspend(struct device *dev)
2925{
2926 struct pci_dev *pdev = to_pci_dev(dev);
2927 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002928 struct nvme_ctrl *ctrl = &ndev->ctrl;
2929 int ret = -EBUSY;
2930
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002931 ndev->last_ps = U32_MAX;
2932
Keith Buschd916b1b2019-05-23 09:27:35 -06002933 /*
2934 * The platform does not remove power for a kernel managed suspend so
2935 * use host managed nvme power settings for lowest idle power if
2936 * possible. This should have quicker resume latency than a full device
2937 * shutdown. But if the firmware is involved after the suspend or the
2938 * device does not support any non-default power states, shut down the
2939 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002940 *
2941 * If ASPM is not enabled for the device, shut down the device and allow
2942 * the PCI bus layer to put it into D3 in order to take the PCIe link
2943 * down, so as to allow the platform to achieve its minimum low-power
2944 * state (which may not be possible if the link is up).
Keith Buschd916b1b2019-05-23 09:27:35 -06002945 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002946 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05002947 !pcie_aspm_enabled(pdev) ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002948 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
2949 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002950
2951 nvme_start_freeze(ctrl);
2952 nvme_wait_freeze(ctrl);
2953 nvme_sync_queues(ctrl);
2954
Keith Busch5d02a5c2019-09-03 09:22:24 -06002955 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06002956 goto unfreeze;
2957
Keith Buschd916b1b2019-05-23 09:27:35 -06002958 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2959 if (ret < 0)
2960 goto unfreeze;
2961
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002962 /*
2963 * A saved state prevents pci pm from generically controlling the
2964 * device's power. If we're using protocol specific settings, we don't
2965 * want pci interfering.
2966 */
2967 pci_save_state(pdev);
2968
Keith Buschd916b1b2019-05-23 09:27:35 -06002969 ret = nvme_set_power_state(ctrl, ctrl->npss);
2970 if (ret < 0)
2971 goto unfreeze;
2972
2973 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002974 /* discard the saved state */
2975 pci_load_saved_state(pdev, NULL);
2976
Keith Buschd916b1b2019-05-23 09:27:35 -06002977 /*
2978 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02002979 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06002980 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002981 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002982 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06002983 }
Keith Buschd916b1b2019-05-23 09:27:35 -06002984unfreeze:
2985 nvme_unfreeze(ctrl);
2986 return ret;
2987}
2988
2989static int nvme_simple_suspend(struct device *dev)
2990{
2991 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002992 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002993}
2994
Keith Buschd916b1b2019-05-23 09:27:35 -06002995static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06002996{
2997 struct pci_dev *pdev = to_pci_dev(dev);
2998 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002999
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06003000 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06003001}
3002
YueHaibing21774222019-06-26 10:09:02 +08003003static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06003004 .suspend = nvme_suspend,
3005 .resume = nvme_resume,
3006 .freeze = nvme_simple_suspend,
3007 .thaw = nvme_simple_resume,
3008 .poweroff = nvme_simple_suspend,
3009 .restore = nvme_simple_resume,
3010};
3011#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003012
Keith Buscha0a34082015-12-07 15:30:31 -07003013static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3014 pci_channel_state_t state)
3015{
3016 struct nvme_dev *dev = pci_get_drvdata(pdev);
3017
3018 /*
3019 * A frozen channel requires a reset. When detected, this method will
3020 * shutdown the controller to quiesce. The controller will be restarted
3021 * after the slot reset through driver's slot_reset callback.
3022 */
Keith Buscha0a34082015-12-07 15:30:31 -07003023 switch (state) {
3024 case pci_channel_io_normal:
3025 return PCI_ERS_RESULT_CAN_RECOVER;
3026 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003027 dev_warn(dev->ctrl.device,
3028 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003029 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003030 return PCI_ERS_RESULT_NEED_RESET;
3031 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003032 dev_warn(dev->ctrl.device,
3033 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003034 return PCI_ERS_RESULT_DISCONNECT;
3035 }
3036 return PCI_ERS_RESULT_NEED_RESET;
3037}
3038
3039static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3040{
3041 struct nvme_dev *dev = pci_get_drvdata(pdev);
3042
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003043 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003044 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003045 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003046 return PCI_ERS_RESULT_RECOVERED;
3047}
3048
3049static void nvme_error_resume(struct pci_dev *pdev)
3050{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003051 struct nvme_dev *dev = pci_get_drvdata(pdev);
3052
3053 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003054}
3055
Stephen Hemminger1d352032012-09-07 09:33:17 -07003056static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003057 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003058 .slot_reset = nvme_slot_reset,
3059 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003060 .reset_prepare = nvme_reset_prepare,
3061 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003062};
3063
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003064static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01003065 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07003066 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003067 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003068 { PCI_VDEVICE(INTEL, 0x0a53),
3069 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003070 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003071 { PCI_VDEVICE(INTEL, 0x0a54),
3072 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003073 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003074 { PCI_VDEVICE(INTEL, 0x0a55),
3075 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3076 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003077 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003078 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003079 NVME_QUIRK_MEDIUM_PRIO_SQ |
3080 NVME_QUIRK_NO_TEMP_THRESH_CHANGE },
James Dingwall62993582019-01-08 10:20:51 -07003081 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3082 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003083 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003084 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3085 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003086 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3087 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003088 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3089 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003090 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3091 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003092 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3093 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003094 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3095 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3096 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3097 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003098 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3099 .driver_data = NVME_QUIRK_LIGHTNVM, },
3100 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3101 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003102 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3103 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003104 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3105 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003106 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3107 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3108 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003109 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01003110 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07003111 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003112 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3113 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003114 NVME_QUIRK_128_BYTES_SQES |
3115 NVME_QUIRK_SHARED_TAGS },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003116 { 0, }
3117};
3118MODULE_DEVICE_TABLE(pci, nvme_id_table);
3119
3120static struct pci_driver nvme_driver = {
3121 .name = "nvme",
3122 .id_table = nvme_id_table,
3123 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003124 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003125 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003126#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003127 .driver = {
3128 .pm = &nvme_dev_pm_ops,
3129 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003130#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003131 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003132 .err_handler = &nvme_err_handler,
3133};
3134
3135static int __init nvme_init(void)
3136{
Christoph Hellwig81101542019-04-30 11:36:52 -04003137 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3138 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3139 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003140 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003141 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003142}
3143
3144static void __exit nvme_exit(void)
3145{
3146 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003147 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003148}
3149
3150MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3151MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003152MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003153module_init(nvme_init);
3154module_exit(nvme_exit);