blob: 454f97bbbb2cb38354c0ee9def359f0514d70bf1 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050028#include <linux/poison.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010030#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020033#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070034#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090035
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
39#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070040
Christoph Hellwigadf68f22015-11-28 15:42:28 +010041/*
42 * We handle AEN commands ourselves and don't even let the
43 * block layer know about them.
44 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020045#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050046
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050047static int use_threaded_interrupts;
48module_param(use_threaded_interrupts, int, 0);
49
Jon Derrick8ffaadf2015-07-20 10:14:09 -060050static bool use_cmb_sqes = true;
51module_param(use_cmb_sqes, bool, 0644);
52MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
53
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020054static unsigned int max_host_mem_size_mb = 128;
55module_param(max_host_mem_size_mb, uint, 0444);
56MODULE_PARM_DESC(max_host_mem_size_mb,
57 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050058
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Jens Axboea0fa9642015-11-03 20:37:26 -070072static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070073static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070074
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050075/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010076 * Represents an NVM Express device. Each nvme_dev is a PCI function.
77 */
78struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct nvme_queue **queues;
80 struct blk_mq_tag_set tagset;
81 struct blk_mq_tag_set admin_tagset;
82 u32 __iomem *dbs;
83 struct device *dev;
84 struct dma_pool *prp_page_pool;
85 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 unsigned online_queues;
87 unsigned max_qid;
88 int q_depth;
89 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080091 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010092 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010093 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 void __iomem *cmb;
96 dma_addr_t cmb_dma_addr;
97 u64 cmb_size;
98 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060099 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700101 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200102
103 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
112 struct nvme_host_mem_buf_desc *host_mem_descs;
113 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500114};
115
weiping zhangb27c1e62017-07-10 16:46:59 +0800116static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
117{
118 int n = 0, ret;
119
120 ret = kstrtoint(val, 10, &n);
121 if (ret != 0 || n < 2)
122 return -EINVAL;
123
124 return param_set_int(val, kp);
125}
126
Helen Koikef9f38e32017-04-10 12:51:07 -0300127static inline unsigned int sq_idx(unsigned int qid, u32 stride)
128{
129 return qid * 2 * stride;
130}
131
132static inline unsigned int cq_idx(unsigned int qid, u32 stride)
133{
134 return (qid * 2 + 1) * stride;
135}
136
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
138{
139 return container_of(ctrl, struct nvme_dev, ctrl);
140}
141
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500142/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143 * An NVM Express queue. Each device has at least two (one for admin
144 * commands and one for I/O commands).
145 */
146struct nvme_queue {
147 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500148 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500149 spinlock_t q_lock;
150 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600151 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600153 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 dma_addr_t sq_dma_addr;
155 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 u32 __iomem *q_db;
157 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700158 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159 u16 sq_tail;
160 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700161 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400162 u8 cq_phase;
163 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300164 u32 *dbbuf_sq_db;
165 u32 *dbbuf_cq_db;
166 u32 *dbbuf_sq_ei;
167 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168};
169
170/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200171 * The nvme_iod describes the data in an I/O, including the list of PRP
172 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100173 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200174 * allocated to store the PRP list.
175 */
176struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800177 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100178 struct nvme_queue *nvmeq;
179 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200180 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200181 int nents; /* Used in scatterlist */
182 int length; /* Of data, in bytes */
183 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900184 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100185 struct scatterlist *sg;
186 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500187};
188
189/*
190 * Check we didin't inadvertently grow the command struct
191 */
192static inline void _nvme_check_size(void)
193{
194 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
195 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400199 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700200 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500201 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200202 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
203 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500204 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600205 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300206 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
207}
208
209static inline unsigned int nvme_dbbuf_size(u32 stride)
210{
211 return ((num_possible_cpus() + 1) * 8 * stride);
212}
213
214static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
215{
216 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
217
218 if (dev->dbbuf_dbs)
219 return 0;
220
221 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
222 &dev->dbbuf_dbs_dma_addr,
223 GFP_KERNEL);
224 if (!dev->dbbuf_dbs)
225 return -ENOMEM;
226 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
227 &dev->dbbuf_eis_dma_addr,
228 GFP_KERNEL);
229 if (!dev->dbbuf_eis) {
230 dma_free_coherent(dev->dev, mem_size,
231 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
232 dev->dbbuf_dbs = NULL;
233 return -ENOMEM;
234 }
235
236 return 0;
237}
238
239static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
240{
241 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
242
243 if (dev->dbbuf_dbs) {
244 dma_free_coherent(dev->dev, mem_size,
245 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
246 dev->dbbuf_dbs = NULL;
247 }
248 if (dev->dbbuf_eis) {
249 dma_free_coherent(dev->dev, mem_size,
250 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
251 dev->dbbuf_eis = NULL;
252 }
253}
254
255static void nvme_dbbuf_init(struct nvme_dev *dev,
256 struct nvme_queue *nvmeq, int qid)
257{
258 if (!dev->dbbuf_dbs || !qid)
259 return;
260
261 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
262 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
265}
266
267static void nvme_dbbuf_set(struct nvme_dev *dev)
268{
269 struct nvme_command c;
270
271 if (!dev->dbbuf_dbs)
272 return;
273
274 memset(&c, 0, sizeof(c));
275 c.dbbuf.opcode = nvme_admin_dbbuf;
276 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
277 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
278
279 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200280 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300281 /* Free memory and continue on */
282 nvme_dbbuf_dma_free(dev);
283 }
284}
285
286static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
287{
288 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
289}
290
291/* Update dbbuf and return true if an MMIO is required */
292static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
293 volatile u32 *dbbuf_ei)
294{
295 if (dbbuf_db) {
296 u16 old_value;
297
298 /*
299 * Ensure that the queue is written before updating
300 * the doorbell in memory
301 */
302 wmb();
303
304 old_value = *dbbuf_db;
305 *dbbuf_db = value;
306
307 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
308 return false;
309 }
310
311 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500312}
313
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700314/*
315 * Max size of iod being embedded in the request payload
316 */
317#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100318#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700319
320/*
321 * Will slightly overestimate the number of pages needed. This is OK
322 * as it only leads to a small amount of wasted memory for the lifetime of
323 * the I/O.
324 */
325static int nvme_npages(unsigned size, struct nvme_dev *dev)
326{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100327 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
328 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700329 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
330}
331
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100332static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
333 unsigned int size, unsigned int nseg)
334{
335 return sizeof(__le64 *) * nvme_npages(size, dev) +
336 sizeof(struct scatterlist) * nseg;
337}
338
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700339static unsigned int nvme_cmd_size(struct nvme_dev *dev)
340{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100341 return sizeof(struct nvme_iod) +
342 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700343}
344
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700345static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
346 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500347{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700348 struct nvme_dev *dev = data;
349 struct nvme_queue *nvmeq = dev->queues[0];
350
Keith Busch42483222015-06-01 09:29:54 -0600351 WARN_ON(hctx_idx != 0);
352 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
353 WARN_ON(nvmeq->tags);
354
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700355 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600356 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700357 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500358}
359
Keith Busch4af0e212015-06-08 10:08:13 -0600360static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
361{
362 struct nvme_queue *nvmeq = hctx->driver_data;
363
364 nvmeq->tags = NULL;
365}
366
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700367static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
368 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500369{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700370 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600371 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500372
Keith Busch42483222015-06-01 09:29:54 -0600373 if (!nvmeq->tags)
374 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500375
Keith Busch42483222015-06-01 09:29:54 -0600376 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700377 hctx->driver_data = nvmeq;
378 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500379}
380
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600381static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
382 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500383{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600384 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100385 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200386 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
387 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700388
389 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100390 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700391 return 0;
392}
393
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200394static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
395{
396 struct nvme_dev *dev = set->driver_data;
397
398 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
399}
400
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500401/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100402 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500403 * @nvmeq: The queue to use
404 * @cmd: The command to send
405 *
406 * Safe to use from interrupt context
407 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530408static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
409 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500410{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700411 u16 tail = nvmeq->sq_tail;
412
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600413 if (nvmeq->sq_cmds_io)
414 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
415 else
416 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
417
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500418 if (++tail == nvmeq->q_depth)
419 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300420 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
421 nvmeq->dbbuf_sq_ei))
422 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500423 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500424}
425
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100426static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700427{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100428 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700429 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700430}
431
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200432static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500433{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100434 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700435 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100436 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500437
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100438 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
439 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
440 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200441 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100442 } else {
443 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700444 }
445
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100446 iod->aborted = 0;
447 iod->npages = -1;
448 iod->nents = 0;
449 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700450
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200451 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700452}
453
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100454static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500455{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100456 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100457 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500458 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100459 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500460 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500461
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500462 if (iod->npages == 0)
463 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
464 for (i = 0; i < iod->npages; i++) {
465 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500466 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500467 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500468 prp_dma = next_prp_dma;
469 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700470
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100471 if (iod->sg != iod->inline_sg)
472 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600473}
474
Keith Busch52b68d72015-02-23 09:16:21 -0700475#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700476static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
477{
478 if (be32_to_cpu(pi->ref_tag) == v)
479 pi->ref_tag = cpu_to_be32(p);
480}
481
482static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
483{
484 if (be32_to_cpu(pi->ref_tag) == p)
485 pi->ref_tag = cpu_to_be32(v);
486}
487
488/**
489 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
490 *
491 * The virtual start sector is the one that was originally submitted by the
492 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
493 * start sector may be different. Remap protection information to match the
494 * physical LBA on writes, and back to the original seed on reads.
495 *
496 * Type 0 and 3 do not have a ref tag, so no remapping required.
497 */
498static void nvme_dif_remap(struct request *req,
499 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
500{
501 struct nvme_ns *ns = req->rq_disk->private_data;
502 struct bio_integrity_payload *bip;
503 struct t10_pi_tuple *pi;
504 void *p, *pmap;
505 u32 i, nlb, ts, phys, virt;
506
507 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
508 return;
509
510 bip = bio_integrity(req->bio);
511 if (!bip)
512 return;
513
514 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700515
516 p = pmap;
517 virt = bip_get_seed(bip);
518 phys = nvme_block_nr(ns, blk_rq_pos(req));
519 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400520 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700521
522 for (i = 0; i < nlb; i++, virt++, phys++) {
523 pi = (struct t10_pi_tuple *)p;
524 dif_swap(phys, virt, pi);
525 p += ts;
526 }
527 kunmap_atomic(pmap);
528}
Keith Busch52b68d72015-02-23 09:16:21 -0700529#else /* CONFIG_BLK_DEV_INTEGRITY */
530static void nvme_dif_remap(struct request *req,
531 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
532{
533}
534static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
535{
536}
537static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
538{
539}
Keith Busch52b68d72015-02-23 09:16:21 -0700540#endif
541
Christoph Hellwigb131c612017-01-13 12:29:12 +0100542static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500543{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100544 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500545 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100546 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500547 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500548 int dma_len = sg_dma_len(sg);
549 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100550 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500551 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500552 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100553 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500554 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500555 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500556
Keith Busch1d090622014-06-23 11:34:01 -0600557 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500558 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200559 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500560
Keith Busch1d090622014-06-23 11:34:01 -0600561 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500562 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600563 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500564 } else {
565 sg = sg_next(sg);
566 dma_addr = sg_dma_address(sg);
567 dma_len = sg_dma_len(sg);
568 }
569
Keith Busch1d090622014-06-23 11:34:01 -0600570 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600571 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200572 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500573 }
574
Keith Busch1d090622014-06-23 11:34:01 -0600575 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500576 if (nprps <= (256 / 8)) {
577 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500578 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500579 } else {
580 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500581 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500582 }
583
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200584 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400585 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600586 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500587 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200588 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400589 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500590 list[0] = prp_list;
591 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500592 i = 0;
593 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600594 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500595 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200596 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500597 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200598 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500599 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400600 prp_list[0] = old_prp_list[i - 1];
601 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
602 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500603 }
604 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600605 dma_len -= page_size;
606 dma_addr += page_size;
607 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500608 if (length <= 0)
609 break;
610 if (dma_len > 0)
611 continue;
612 BUG_ON(dma_len < 0);
613 sg = sg_next(sg);
614 dma_addr = sg_dma_address(sg);
615 dma_len = sg_dma_len(sg);
616 }
617
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200618 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500619}
620
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200621static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100622 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200623{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100624 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200625 struct request_queue *q = req->q;
626 enum dma_data_direction dma_dir = rq_data_dir(req) ?
627 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200628 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200629
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700630 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200631 iod->nents = blk_rq_map_sg(q, req, iod->sg);
632 if (!iod->nents)
633 goto out;
634
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200635 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700636 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
637 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200638 goto out;
639
Christoph Hellwigb131c612017-01-13 12:29:12 +0100640 if (!nvme_setup_prps(dev, req))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200641 goto out_unmap;
642
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200643 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200644 if (blk_integrity_rq(req)) {
645 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
646 goto out_unmap;
647
Christoph Hellwigbf684052015-10-26 17:12:51 +0900648 sg_init_table(&iod->meta_sg, 1);
649 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200650 goto out_unmap;
651
652 if (rq_data_dir(req))
653 nvme_dif_remap(req, nvme_dif_prep);
654
Christoph Hellwigbf684052015-10-26 17:12:51 +0900655 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200656 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200657 }
658
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200659 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
660 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200661 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900662 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200663 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200664
665out_unmap:
666 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
667out:
668 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200669}
670
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100671static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100672{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100673 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100674 enum dma_data_direction dma_dir = rq_data_dir(req) ?
675 DMA_TO_DEVICE : DMA_FROM_DEVICE;
676
677 if (iod->nents) {
678 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
679 if (blk_integrity_rq(req)) {
680 if (!rq_data_dir(req))
681 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900682 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100683 }
684 }
685
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700686 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100687 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500688}
689
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700690/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200691 * NOTE: ns is NULL when called on the admin queue.
692 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200693static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700694 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600695{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700696 struct nvme_ns *ns = hctx->queue->queuedata;
697 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200698 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700699 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200700 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200701 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700702
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700703 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200704 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100705 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600706
Christoph Hellwigb131c612017-01-13 12:29:12 +0100707 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200708 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700709 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600710
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200711 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100712 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200713 if (ret)
714 goto out_cleanup_iod;
715 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700716
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100717 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200718
719 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700720 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200721 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700722 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700723 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700724 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200725 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700726 nvme_process_cq(nvmeq);
727 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200728 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700729out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100730 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700731out_free_cmd:
732 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200733 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500734}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500735
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200736static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100737{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100738 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100739
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200740 nvme_unmap_data(iod->nvmeq->dev, req);
741 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500742}
743
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100744/* We read the CQE phase first to check if the rest of the entry is valid */
745static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
746 u16 phase)
747{
748 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
749}
750
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300751static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500752{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300753 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500754
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300755 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300756 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
757 nvmeq->dbbuf_cq_ei))
758 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300759 }
760}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500761
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300762static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
763 struct nvme_completion *cqe)
764{
765 struct request *req;
766
767 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
768 dev_warn(nvmeq->dev->ctrl.device,
769 "invalid id %d completed on queue %d\n",
770 cqe->command_id, le16_to_cpu(cqe->sq_id));
771 return;
772 }
773
774 /*
775 * AEN requests are special as they don't time out and can
776 * survive any kind of queue freeze and often don't respond to
777 * aborts. We don't even bother to allocate a struct request
778 * for them but rather special case them here.
779 */
780 if (unlikely(nvmeq->qid == 0 &&
781 cqe->command_id >= NVME_AQ_BLKMQ_DEPTH)) {
782 nvme_complete_async_event(&nvmeq->dev->ctrl,
783 cqe->status, &cqe->result);
784 return;
785 }
786
787 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
788 nvme_end_request(req, cqe->status, cqe->result);
789}
790
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300791static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
792 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500793{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300794 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
795 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500796
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300797 if (++nvmeq->cq_head == nvmeq->q_depth) {
798 nvmeq->cq_head = 0;
799 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500800 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300801 return true;
802 }
803 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700804}
805
806static void nvme_process_cq(struct nvme_queue *nvmeq)
807{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300808 struct nvme_completion cqe;
809 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500810
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300811 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300812 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300813 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500814 }
815
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300816 if (consumed) {
817 nvme_ring_cq_doorbell(nvmeq);
818 nvmeq->cqe_seen = 1;
819 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500820}
821
822static irqreturn_t nvme_irq(int irq, void *data)
823{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500824 irqreturn_t result;
825 struct nvme_queue *nvmeq = data;
826 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400827 nvme_process_cq(nvmeq);
828 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
829 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500830 spin_unlock(&nvmeq->q_lock);
831 return result;
832}
833
834static irqreturn_t nvme_irq_check(int irq, void *data)
835{
836 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100837 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
838 return IRQ_WAKE_THREAD;
839 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500840}
841
Keith Busch7776db12017-02-24 17:59:28 -0500842static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700843{
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300844 struct nvme_completion cqe;
845 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700846
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300847 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
848 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700849
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300850 spin_lock_irq(&nvmeq->q_lock);
851 while (nvme_read_cqe(nvmeq, &cqe)) {
852 nvme_handle_cqe(nvmeq, &cqe);
853 consumed++;
854
855 if (tag == cqe.command_id) {
856 found = 1;
857 break;
858 }
859 }
860
861 if (consumed)
862 nvme_ring_cq_doorbell(nvmeq);
863 spin_unlock_irq(&nvmeq->q_lock);
864
865 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700866}
867
Keith Busch7776db12017-02-24 17:59:28 -0500868static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
869{
870 struct nvme_queue *nvmeq = hctx->driver_data;
871
872 return __nvme_poll(nvmeq, tag);
873}
874
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200875static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500876{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200877 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100878 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700879 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700880
881 memset(&c, 0, sizeof(c));
882 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200883 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700884
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100885 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200886 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100887 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700888}
889
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500890static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
891{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500892 struct nvme_command c;
893
894 memset(&c, 0, sizeof(c));
895 c.delete_queue.opcode = opcode;
896 c.delete_queue.qid = cpu_to_le16(id);
897
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100898 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500899}
900
901static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
902 struct nvme_queue *nvmeq)
903{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500904 struct nvme_command c;
905 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
906
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200907 /*
908 * Note: we (ab)use the fact the the prp fields survive if no data
909 * is attached to the request.
910 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500911 memset(&c, 0, sizeof(c));
912 c.create_cq.opcode = nvme_admin_create_cq;
913 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
914 c.create_cq.cqid = cpu_to_le16(qid);
915 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
916 c.create_cq.cq_flags = cpu_to_le16(flags);
917 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
918
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100919 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500920}
921
922static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
923 struct nvme_queue *nvmeq)
924{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500925 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400926 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500927
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200928 /*
929 * Note: we (ab)use the fact the the prp fields survive if no data
930 * is attached to the request.
931 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500932 memset(&c, 0, sizeof(c));
933 c.create_sq.opcode = nvme_admin_create_sq;
934 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
935 c.create_sq.sqid = cpu_to_le16(qid);
936 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
937 c.create_sq.sq_flags = cpu_to_le16(flags);
938 c.create_sq.cqid = cpu_to_le16(qid);
939
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100940 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500941}
942
943static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
944{
945 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
946}
947
948static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
949{
950 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
951}
952
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200953static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400954{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100955 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
956 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400957
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200958 dev_warn(nvmeq->dev->ctrl.device,
959 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100960 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100961 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200962}
963
Keith Buschb2a0eb12017-06-07 20:32:50 +0200964static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
965{
966
967 /* If true, indicates loss of adapter communication, possibly by a
968 * NVMe Subsystem reset.
969 */
970 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
971
972 /* If there is a reset ongoing, we shouldn't reset again. */
973 if (dev->ctrl.state == NVME_CTRL_RESETTING)
974 return false;
975
976 /* We shouldn't reset unless the controller is on fatal error state
977 * _or_ if we lost the communication with it.
978 */
979 if (!(csts & NVME_CSTS_CFS) && !nssro)
980 return false;
981
982 /* If PCI error recovery process is happening, we cannot reset or
983 * the recovery mechanism will surely fail.
984 */
985 if (pci_channel_offline(to_pci_dev(dev->dev)))
986 return false;
987
988 return true;
989}
990
991static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
992{
993 /* Read a config register to help see what died. */
994 u16 pci_status;
995 int result;
996
997 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
998 &pci_status);
999 if (result == PCIBIOS_SUCCESSFUL)
1000 dev_warn(dev->ctrl.device,
1001 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1002 csts, pci_status);
1003 else
1004 dev_warn(dev->ctrl.device,
1005 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1006 csts, result);
1007}
1008
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001009static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001010{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001011 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1012 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001013 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001014 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001015 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001016 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1017
1018 /*
1019 * Reset immediately if the controller is failed
1020 */
1021 if (nvme_should_reset(dev, csts)) {
1022 nvme_warn_reset(dev, csts);
1023 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001024 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001025 return BLK_EH_HANDLED;
1026 }
Keith Buschc30341d2013-12-10 13:10:38 -07001027
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001028 /*
Keith Busch7776db12017-02-24 17:59:28 -05001029 * Did we miss an interrupt?
1030 */
1031 if (__nvme_poll(nvmeq, req->tag)) {
1032 dev_warn(dev->ctrl.device,
1033 "I/O %d QID %d timeout, completion polled\n",
1034 req->tag, nvmeq->qid);
1035 return BLK_EH_HANDLED;
1036 }
1037
1038 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001039 * Shutdown immediately if controller times out while starting. The
1040 * reset work will see the pci device disabled when it gets the forced
1041 * cancellation error. All outstanding requests are completed on
1042 * shutdown, so we return BLK_EH_HANDLED.
1043 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001044 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001045 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001046 "I/O %d QID %d timeout, disable controller\n",
1047 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001048 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001049 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001050 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001051 }
1052
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001053 /*
1054 * Shutdown the controller immediately and schedule a reset if the
1055 * command was already aborted once before and still hasn't been
1056 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001057 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001058 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001059 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001060 "I/O %d QID %d timeout, reset controller\n",
1061 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001062 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001063 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001064
Keith Busche1569a12015-11-26 12:11:07 +01001065 /*
1066 * Mark the request as handled, since the inline shutdown
1067 * forces all outstanding requests to complete.
1068 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001069 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001070 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001071 }
Keith Buschc30341d2013-12-10 13:10:38 -07001072
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001073 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1074 atomic_inc(&dev->ctrl.abort_limit);
1075 return BLK_EH_RESET_TIMER;
1076 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001077 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001078
Keith Buschc30341d2013-12-10 13:10:38 -07001079 memset(&cmd, 0, sizeof(cmd));
1080 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001081 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001082 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001083
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001084 dev_warn(nvmeq->dev->ctrl.device,
1085 "I/O %d QID %d timeout, aborting\n",
1086 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001087
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001088 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001089 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001090 if (IS_ERR(abort_req)) {
1091 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001092 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001093 }
Keith Buschc30341d2013-12-10 13:10:38 -07001094
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001095 abort_req->timeout = ADMIN_TIMEOUT;
1096 abort_req->end_io_data = NULL;
1097 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001098
Keith Busch7a509a62015-01-07 18:55:53 -07001099 /*
1100 * The aborted req will be completed on receiving the abort req.
1101 * We enable the timer again. If hit twice, it'll cause a device reset,
1102 * as the device then is in a faulty state.
1103 */
Keith Busch07836e62015-02-19 10:34:48 -07001104 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001105}
1106
Keith Buschf435c282014-07-07 09:14:42 -06001107static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001108{
1109 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1110 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001111 if (nvmeq->sq_cmds)
1112 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001113 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1114 kfree(nvmeq);
1115}
1116
Keith Buscha1a5ef92013-12-16 13:50:00 -05001117static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001118{
1119 int i;
1120
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001121 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001122 struct nvme_queue *nvmeq = dev->queues[i];
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001123 dev->ctrl.queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001124 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001125 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001126 }
Keith Busch22404272013-07-15 15:02:20 -06001127}
1128
Keith Busch4d115422013-12-10 13:10:40 -07001129/**
1130 * nvme_suspend_queue - put queue into suspended state
1131 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001132 */
1133static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001134{
Keith Busch2b25d982014-12-22 12:59:04 -07001135 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001137 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001138 if (nvmeq->cq_vector == -1) {
1139 spin_unlock_irq(&nvmeq->q_lock);
1140 return 1;
1141 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001142 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001143 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001144 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001145 spin_unlock_irq(&nvmeq->q_lock);
1146
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001147 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001148 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001149
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001150 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001151
Keith Busch4d115422013-12-10 13:10:40 -07001152 return 0;
1153}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001154
Keith Buscha5cdb682016-01-12 14:41:18 -07001155static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001156{
Keith Buscha5cdb682016-01-12 14:41:18 -07001157 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001158
1159 if (!nvmeq)
1160 return;
1161 if (nvme_suspend_queue(nvmeq))
1162 return;
1163
Keith Buscha5cdb682016-01-12 14:41:18 -07001164 if (shutdown)
1165 nvme_shutdown_ctrl(&dev->ctrl);
1166 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001167 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001168
1169 spin_lock_irq(&nvmeq->q_lock);
1170 nvme_process_cq(nvmeq);
1171 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001172}
1173
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001174static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1175 int entry_size)
1176{
1177 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001178 unsigned q_size_aligned = roundup(q_depth * entry_size,
1179 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001180
1181 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001182 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001183 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001184 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001185
1186 /*
1187 * Ensure the reduced q_depth is above some threshold where it
1188 * would be better to map queues in system memory with the
1189 * original depth
1190 */
1191 if (q_depth < 64)
1192 return -ENOMEM;
1193 }
1194
1195 return q_depth;
1196}
1197
1198static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1199 int qid, int depth)
1200{
1201 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001202 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1203 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001204 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1205 nvmeq->sq_cmds_io = dev->cmb + offset;
1206 } else {
1207 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1208 &nvmeq->sq_dma_addr, GFP_KERNEL);
1209 if (!nvmeq->sq_cmds)
1210 return -ENOMEM;
1211 }
1212
1213 return 0;
1214}
1215
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001216static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001217 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001218{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001219 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1220 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001221 if (!nvmeq)
1222 return NULL;
1223
Christoph Hellwige75ec752015-05-22 11:12:39 +02001224 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001225 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001226 if (!nvmeq->cqes)
1227 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001228
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001229 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001230 goto free_cqdma;
1231
Christoph Hellwige75ec752015-05-22 11:12:39 +02001232 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001233 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001234 spin_lock_init(&nvmeq->q_lock);
1235 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001236 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001237 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001238 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001239 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001240 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001241 dev->queues[qid] = nvmeq;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001242 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001243
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001244 return nvmeq;
1245
1246 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001247 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001248 nvmeq->cq_dma_addr);
1249 free_nvmeq:
1250 kfree(nvmeq);
1251 return NULL;
1252}
1253
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001254static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001255{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001256 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1257 int nr = nvmeq->dev->ctrl.instance;
1258
1259 if (use_threaded_interrupts) {
1260 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1261 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1262 } else {
1263 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1264 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1265 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001266}
1267
Keith Busch22404272013-07-15 15:02:20 -06001268static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001269{
Keith Busch22404272013-07-15 15:02:20 -06001270 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001271
Keith Busch7be50e92014-09-10 15:48:47 -06001272 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001273 nvmeq->sq_tail = 0;
1274 nvmeq->cq_head = 0;
1275 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001276 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001277 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001278 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001279 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001280 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001281}
1282
1283static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1284{
1285 struct nvme_dev *dev = nvmeq->dev;
1286 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001287
Keith Busch2b25d982014-12-22 12:59:04 -07001288 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001289 result = adapter_alloc_cq(dev, qid, nvmeq);
1290 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001291 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001292
1293 result = adapter_alloc_sq(dev, qid, nvmeq);
1294 if (result < 0)
1295 goto release_cq;
1296
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001297 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001298 if (result < 0)
1299 goto release_sq;
1300
Keith Busch22404272013-07-15 15:02:20 -06001301 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001302 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001303
1304 release_sq:
1305 adapter_delete_sq(dev, qid);
1306 release_cq:
1307 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001308 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001309}
1310
Eric Biggersf363b082017-03-30 13:39:16 -07001311static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001312 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001313 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001314 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001315 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001316 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001317 .timeout = nvme_timeout,
1318};
1319
Eric Biggersf363b082017-03-30 13:39:16 -07001320static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001321 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001322 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001323 .init_hctx = nvme_init_hctx,
1324 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001325 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001326 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001327 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001328};
1329
Keith Buschea191d22015-01-07 18:55:49 -07001330static void nvme_dev_remove_admin(struct nvme_dev *dev)
1331{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001332 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001333 /*
1334 * If the controller was reset during removal, it's possible
1335 * user requests may be waiting on a stopped queue. Start the
1336 * queue to flush these to completion.
1337 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001338 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001339 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001340 blk_mq_free_tag_set(&dev->admin_tagset);
1341 }
1342}
1343
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001344static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1345{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001346 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001347 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1348 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001349
1350 /*
1351 * Subtract one to leave an empty queue entry for 'Full Queue'
1352 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1353 */
1354 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001355 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001356 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001357 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001358 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001359 dev->admin_tagset.driver_data = dev;
1360
1361 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1362 return -ENOMEM;
1363
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001364 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1365 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001366 blk_mq_free_tag_set(&dev->admin_tagset);
1367 return -ENOMEM;
1368 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001369 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001370 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001371 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001372 return -ENODEV;
1373 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001374 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001375 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001376
1377 return 0;
1378}
1379
Xu Yu97f6ef62017-05-24 16:39:55 +08001380static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1381{
1382 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1383}
1384
1385static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1386{
1387 struct pci_dev *pdev = to_pci_dev(dev->dev);
1388
1389 if (size <= dev->bar_mapped_size)
1390 return 0;
1391 if (size > pci_resource_len(pdev, 0))
1392 return -ENOMEM;
1393 if (dev->bar)
1394 iounmap(dev->bar);
1395 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1396 if (!dev->bar) {
1397 dev->bar_mapped_size = 0;
1398 return -ENOMEM;
1399 }
1400 dev->bar_mapped_size = size;
1401 dev->dbs = dev->bar + NVME_REG_DBS;
1402
1403 return 0;
1404}
1405
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001406static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001407{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001408 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409 u32 aqa;
1410 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001411
Xu Yu97f6ef62017-05-24 16:39:55 +08001412 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1413 if (result < 0)
1414 return result;
1415
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001416 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001417 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001418
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001419 if (dev->subsystem &&
1420 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1421 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001422
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001423 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001424 if (result < 0)
1425 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001426
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001427 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001428 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001429 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1430 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001431 if (!nvmeq)
1432 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001433 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001434
1435 aqa = nvmeq->q_depth - 1;
1436 aqa |= aqa << 16;
1437
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001438 writel(aqa, dev->bar + NVME_REG_AQA);
1439 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1440 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001441
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001442 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001443 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001444 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001445
Keith Busch2b25d982014-12-22 12:59:04 -07001446 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001447 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001448 if (result) {
1449 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001450 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001451 }
Keith Busch025c5572013-05-01 13:07:51 -06001452
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001453 return result;
1454}
1455
Christoph Hellwig749941f2015-11-26 11:46:39 +01001456static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001457{
Keith Busch949928c2015-12-17 17:08:15 -07001458 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001459 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001460
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001461 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001462 /* vector == qid - 1, match nvme_create_queue */
1463 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1464 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001465 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001466 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001467 }
1468 }
Keith Busch42f61422014-03-24 10:46:25 -06001469
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001470 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001471 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001472 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001473 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001474 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001475 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001476
1477 /*
1478 * Ignore failing Create SQ/CQ commands, we can continue with less
1479 * than the desired aount of queues, and even a controller without
1480 * I/O queues an still be used to issue admin commands. This might
1481 * be useful to upgrade a buggy firmware for example.
1482 */
1483 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001484}
1485
Stephen Bates202021c2016-10-05 20:01:12 -06001486static ssize_t nvme_cmb_show(struct device *dev,
1487 struct device_attribute *attr,
1488 char *buf)
1489{
1490 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1491
Stephen Batesc9658092016-12-16 11:54:50 -07001492 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001493 ndev->cmbloc, ndev->cmbsz);
1494}
1495static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1496
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001497static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1498{
1499 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001500 resource_size_t bar_size;
1501 struct pci_dev *pdev = to_pci_dev(dev->dev);
1502 void __iomem *cmb;
1503 dma_addr_t dma_addr;
1504
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001505 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001506 if (!(NVME_CMB_SZ(dev->cmbsz)))
1507 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001508 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001509
Stephen Bates202021c2016-10-05 20:01:12 -06001510 if (!use_cmb_sqes)
1511 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001512
1513 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1514 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001515 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1516 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001517
1518 if (offset > bar_size)
1519 return NULL;
1520
1521 /*
1522 * Controllers may support a CMB size larger than their BAR,
1523 * for example, due to being behind a bridge. Reduce the CMB to
1524 * the reported size of the BAR
1525 */
1526 if (size > bar_size - offset)
1527 size = bar_size - offset;
1528
Stephen Bates202021c2016-10-05 20:01:12 -06001529 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001530 cmb = ioremap_wc(dma_addr, size);
1531 if (!cmb)
1532 return NULL;
1533
1534 dev->cmb_dma_addr = dma_addr;
1535 dev->cmb_size = size;
1536 return cmb;
1537}
1538
1539static inline void nvme_release_cmb(struct nvme_dev *dev)
1540{
1541 if (dev->cmb) {
1542 iounmap(dev->cmb);
1543 dev->cmb = NULL;
Jon Derrickf63572d2017-05-05 14:52:06 -06001544 if (dev->cmbsz) {
1545 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1546 &dev_attr_cmb.attr, NULL);
1547 dev->cmbsz = 0;
1548 }
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001549 }
1550}
1551
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001552static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001553{
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001554 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1555 struct nvme_command c;
1556 u64 dma_addr;
1557 int ret;
1558
1559 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1560 DMA_TO_DEVICE);
1561 if (dma_mapping_error(dev->dev, dma_addr))
1562 return -ENOMEM;
1563
1564 memset(&c, 0, sizeof(c));
1565 c.features.opcode = nvme_admin_set_features;
1566 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1567 c.features.dword11 = cpu_to_le32(bits);
1568 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1569 ilog2(dev->ctrl.page_size));
1570 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1571 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1572 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1573
1574 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1575 if (ret) {
1576 dev_warn(dev->ctrl.device,
1577 "failed to set host mem (err %d, flags %#x).\n",
1578 ret, bits);
1579 }
1580 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1581 return ret;
1582}
1583
1584static void nvme_free_host_mem(struct nvme_dev *dev)
1585{
1586 int i;
1587
1588 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1589 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1590 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1591
1592 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1593 le64_to_cpu(desc->addr));
1594 }
1595
1596 kfree(dev->host_mem_desc_bufs);
1597 dev->host_mem_desc_bufs = NULL;
1598 kfree(dev->host_mem_descs);
1599 dev->host_mem_descs = NULL;
1600}
1601
1602static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1603{
1604 struct nvme_host_mem_buf_desc *descs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001605 u32 chunk_size, max_entries;
1606 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001607 void **bufs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001608 u64 size = 0, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001609
1610 /* start big and work our way down */
1611 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1612retry:
1613 tmp = (preferred + chunk_size - 1);
1614 do_div(tmp, chunk_size);
1615 max_entries = tmp;
1616 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1617 if (!descs)
1618 goto out;
1619
1620 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1621 if (!bufs)
1622 goto out_free_descs;
1623
1624 for (size = 0; size < preferred; size += chunk_size) {
1625 u32 len = min_t(u64, chunk_size, preferred - size);
1626 dma_addr_t dma_addr;
1627
1628 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1629 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1630 if (!bufs[i])
1631 break;
1632
1633 descs[i].addr = cpu_to_le64(dma_addr);
1634 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1635 i++;
1636 }
1637
1638 if (!size || (min && size < min)) {
1639 dev_warn(dev->ctrl.device,
1640 "failed to allocate host memory buffer.\n");
1641 goto out_free_bufs;
1642 }
1643
1644 dev_info(dev->ctrl.device,
1645 "allocated %lld MiB host memory buffer.\n",
1646 size >> ilog2(SZ_1M));
1647 dev->nr_host_mem_descs = i;
1648 dev->host_mem_size = size;
1649 dev->host_mem_descs = descs;
1650 dev->host_mem_desc_bufs = bufs;
1651 return 0;
1652
1653out_free_bufs:
1654 while (--i >= 0) {
1655 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1656
1657 dma_free_coherent(dev->dev, size, bufs[i],
1658 le64_to_cpu(descs[i].addr));
1659 }
1660
1661 kfree(bufs);
1662out_free_descs:
1663 kfree(descs);
1664out:
1665 /* try a smaller chunk size if we failed early */
1666 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1667 chunk_size /= 2;
1668 goto retry;
1669 }
1670 dev->host_mem_descs = NULL;
1671 return -ENOMEM;
1672}
1673
1674static void nvme_setup_host_mem(struct nvme_dev *dev)
1675{
1676 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1677 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1678 u64 min = (u64)dev->ctrl.hmmin * 4096;
1679 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1680
1681 preferred = min(preferred, max);
1682 if (min > max) {
1683 dev_warn(dev->ctrl.device,
1684 "min host memory (%lld MiB) above limit (%d MiB).\n",
1685 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1686 nvme_free_host_mem(dev);
1687 return;
1688 }
1689
1690 /*
1691 * If we already have a buffer allocated check if we can reuse it.
1692 */
1693 if (dev->host_mem_descs) {
1694 if (dev->host_mem_size >= min)
1695 enable_bits |= NVME_HOST_MEM_RETURN;
1696 else
1697 nvme_free_host_mem(dev);
1698 }
1699
1700 if (!dev->host_mem_descs) {
1701 if (nvme_alloc_host_mem(dev, min, preferred))
1702 return;
1703 }
1704
1705 if (nvme_set_host_mem(dev, enable_bits))
1706 nvme_free_host_mem(dev);
Keith Busch9d713c22013-07-15 15:02:24 -06001707}
1708
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001709static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001710{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001711 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001712 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001713 int result, nr_io_queues;
1714 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001715
Christoph Hellwig425a17c2017-06-26 12:20:58 +02001716 nr_io_queues = num_present_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001717 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1718 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001719 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001720
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001721 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001722 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001723
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001724 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1725 result = nvme_cmb_qdepth(dev, nr_io_queues,
1726 sizeof(struct nvme_command));
1727 if (result > 0)
1728 dev->q_depth = result;
1729 else
1730 nvme_release_cmb(dev);
1731 }
1732
Xu Yu97f6ef62017-05-24 16:39:55 +08001733 do {
1734 size = db_bar_size(dev, nr_io_queues);
1735 result = nvme_remap_bar(dev, size);
1736 if (!result)
1737 break;
1738 if (!--nr_io_queues)
1739 return -ENOMEM;
1740 } while (1);
1741 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001742
Keith Busch9d713c22013-07-15 15:02:24 -06001743 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001744 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001745
Jens Axboee32efbf2014-11-14 09:49:26 -07001746 /*
1747 * If we enable msix early due to not intx, disable it again before
1748 * setting up the full range we need.
1749 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001750 pci_free_irq_vectors(pdev);
1751 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1752 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1753 if (nr_io_queues <= 0)
1754 return -EIO;
1755 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001756
Matthew Wilcox063a8092013-06-20 10:53:48 -04001757 /*
1758 * Should investigate if there's a performance win from allocating
1759 * more queues than interrupt vectors; it might allow the submission
1760 * path to scale better, even if the receive path is limited by the
1761 * number of interrupts.
1762 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001763
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001764 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001765 if (result) {
1766 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001767 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001768 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001769 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001770}
1771
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001772static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001773{
1774 struct nvme_queue *nvmeq = req->end_io_data;
1775
1776 blk_mq_free_request(req);
1777 complete(&nvmeq->dev->ioq_wait);
1778}
1779
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001780static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001781{
1782 struct nvme_queue *nvmeq = req->end_io_data;
1783
1784 if (!error) {
1785 unsigned long flags;
1786
Ming Lin2e39e0f2016-04-05 10:32:04 -07001787 /*
1788 * We might be called with the AQ q_lock held
1789 * and the I/O queue q_lock should always
1790 * nest inside the AQ one.
1791 */
1792 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1793 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001794 nvme_process_cq(nvmeq);
1795 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1796 }
1797
1798 nvme_del_queue_end(req, error);
1799}
1800
1801static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1802{
1803 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1804 struct request *req;
1805 struct nvme_command cmd;
1806
1807 memset(&cmd, 0, sizeof(cmd));
1808 cmd.delete_queue.opcode = opcode;
1809 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1810
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001811 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001812 if (IS_ERR(req))
1813 return PTR_ERR(req);
1814
1815 req->timeout = ADMIN_TIMEOUT;
1816 req->end_io_data = nvmeq;
1817
1818 blk_execute_rq_nowait(q, NULL, req, false,
1819 opcode == nvme_admin_delete_cq ?
1820 nvme_del_cq_end : nvme_del_queue_end);
1821 return 0;
1822}
1823
Keith Busch70659062016-10-12 09:22:16 -06001824static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001825{
Keith Busch70659062016-10-12 09:22:16 -06001826 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001827 unsigned long timeout;
1828 u8 opcode = nvme_admin_delete_sq;
1829
1830 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001831 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001832
1833 reinit_completion(&dev->ioq_wait);
1834 retry:
1835 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001836 for (; i > 0; i--, sent++)
1837 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001838 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001839
Keith Buschdb3cbff2016-01-12 14:41:17 -07001840 while (sent--) {
1841 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1842 if (timeout == 0)
1843 return;
1844 if (i)
1845 goto retry;
1846 }
1847 opcode = nvme_admin_delete_cq;
1848 }
1849}
1850
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001851/*
1852 * Return: error value if an error occurred setting up the queues or calling
1853 * Identify Device. 0 if these succeeded, even if adding some of the
1854 * namespaces failed. At the moment, these failures are silent. TBD which
1855 * failures should be reported.
1856 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001857static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001858{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001859 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001860 dev->tagset.ops = &nvme_mq_ops;
1861 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1862 dev->tagset.timeout = NVME_IO_TIMEOUT;
1863 dev->tagset.numa_node = dev_to_node(dev->dev);
1864 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001865 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001866 dev->tagset.cmd_size = nvme_cmd_size(dev);
1867 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1868 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001869
Keith Buschffe77042015-06-08 10:08:15 -06001870 if (blk_mq_alloc_tag_set(&dev->tagset))
1871 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001872 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001873
1874 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001875 } else {
1876 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1877
1878 /* Free previously allocated queues that are no longer usable */
1879 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001880 }
Keith Busch949928c2015-12-17 17:08:15 -07001881
Keith Busche1e5e562015-02-19 13:39:03 -07001882 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001883}
1884
Keith Buschb00a7262016-02-24 09:15:52 -07001885static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001886{
Keith Buschb00a7262016-02-24 09:15:52 -07001887 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001888 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001889
1890 if (pci_enable_device_mem(pdev))
1891 return result;
1892
Keith Busch0877cb02013-07-15 15:02:19 -06001893 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001894
Christoph Hellwige75ec752015-05-22 11:12:39 +02001895 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1896 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001897 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001898
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001899 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001900 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001901 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001902 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001903
1904 /*
Keith Buscha5229052016-04-08 16:09:10 -06001905 * Some devices and/or platforms don't advertise or work with INTx
1906 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1907 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001908 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001909 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1910 if (result < 0)
1911 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001912
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001913 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001914
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001915 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08001916 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001917 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001918 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001919
1920 /*
1921 * Temporary fix for the Apple controller found in the MacBook8,1 and
1922 * some MacBook7,1 to avoid controller resets and data loss.
1923 */
1924 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1925 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001926 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1927 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001928 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04001929 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
1930 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001931 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04001932 dev->q_depth = 64;
1933 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
1934 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07001935 }
1936
Stephen Bates202021c2016-10-05 20:01:12 -06001937 /*
1938 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1939 * populate sysfs if a CMB is implemented. Note that we add the
1940 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1941 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1942 * NULL as final argument to sysfs_add_file_to_group.
1943 */
1944
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001945 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001946 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001947
Stephen Bates202021c2016-10-05 20:01:12 -06001948 if (dev->cmbsz) {
1949 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1950 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001951 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001952 "failed to add sysfs attribute for CMB\n");
1953 }
1954 }
1955
Keith Buscha0a34082015-12-07 15:30:31 -07001956 pci_enable_pcie_error_reporting(pdev);
1957 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001958 return 0;
1959
1960 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001961 pci_disable_device(pdev);
1962 return result;
1963}
1964
1965static void nvme_dev_unmap(struct nvme_dev *dev)
1966{
Keith Buschb00a7262016-02-24 09:15:52 -07001967 if (dev->bar)
1968 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001969 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001970}
1971
1972static void nvme_pci_disable(struct nvme_dev *dev)
1973{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001974 struct pci_dev *pdev = to_pci_dev(dev->dev);
1975
Jon Derrickf63572d2017-05-05 14:52:06 -06001976 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001977 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001978
Keith Buscha0a34082015-12-07 15:30:31 -07001979 if (pci_is_enabled(pdev)) {
1980 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001981 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001982 }
Keith Busch4d115422013-12-10 13:10:40 -07001983}
1984
Keith Buscha5cdb682016-01-12 14:41:18 -07001985static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001986{
Keith Busch70659062016-10-12 09:22:16 -06001987 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05001988 bool dead = true;
1989 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06001990
Keith Busch77bf25e2015-11-26 12:21:29 +01001991 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05001992 if (pci_is_enabled(pdev)) {
1993 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1994
Keith Buschebef7362017-06-27 17:44:05 -06001995 if (dev->ctrl.state == NVME_CTRL_LIVE ||
1996 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05001997 nvme_start_freeze(&dev->ctrl);
1998 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1999 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002000 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002001
Keith Busch302ad8c2017-03-01 14:22:12 -05002002 /*
2003 * Give the controller a chance to complete all entered requests if
2004 * doing a safe shutdown.
2005 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002006 if (!dead) {
2007 if (shutdown)
2008 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2009
2010 /*
2011 * If the controller is still alive tell it to stop using the
2012 * host memory buffer. In theory the shutdown / reset should
2013 * make sure that it doesn't access the host memoery anymore,
2014 * but I'd rather be safe than sorry..
2015 */
2016 if (dev->host_mem_descs)
2017 nvme_set_host_mem(dev, 0);
2018
2019 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002020 nvme_stop_queues(&dev->ctrl);
2021
Keith Busch70659062016-10-12 09:22:16 -06002022 queues = dev->online_queues - 1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002023 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002024 nvme_suspend_queue(dev->queues[i]);
2025
Keith Busch302ad8c2017-03-01 14:22:12 -05002026 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002027 /* A device might become IO incapable very soon during
2028 * probe, before the admin queue is configured. Thus,
2029 * queue_count can be 0 here.
2030 */
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002031 if (dev->ctrl.queue_count)
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002032 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002033 } else {
Keith Busch70659062016-10-12 09:22:16 -06002034 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002035 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002036 }
Keith Buschb00a7262016-02-24 09:15:52 -07002037 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002038
Ming Line1958e62016-05-18 14:05:01 -07002039 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2040 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002041
2042 /*
2043 * The driver will not be starting up queues again if shutting down so
2044 * must flush all entered requests to their failed completion to avoid
2045 * deadlocking blk-mq hot-cpu notifier.
2046 */
2047 if (shutdown)
2048 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002049 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002050}
2051
Matthew Wilcox091b6092011-02-10 09:56:01 -05002052static int nvme_setup_prp_pools(struct nvme_dev *dev)
2053{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002054 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002055 PAGE_SIZE, PAGE_SIZE, 0);
2056 if (!dev->prp_page_pool)
2057 return -ENOMEM;
2058
Matthew Wilcox99802a72011-02-10 10:30:34 -05002059 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002060 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002061 256, 256, 0);
2062 if (!dev->prp_small_pool) {
2063 dma_pool_destroy(dev->prp_page_pool);
2064 return -ENOMEM;
2065 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002066 return 0;
2067}
2068
2069static void nvme_release_prp_pools(struct nvme_dev *dev)
2070{
2071 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002072 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002073}
2074
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002075static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002076{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002077 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002078
Helen Koikef9f38e32017-04-10 12:51:07 -03002079 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002080 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002081 if (dev->tagset.tags)
2082 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002083 if (dev->ctrl.admin_q)
2084 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002085 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002086 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002087 kfree(dev);
2088}
2089
Keith Buschf58944e2016-02-24 09:15:55 -07002090static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2091{
Linus Torvalds237045f2016-03-18 17:13:31 -07002092 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002093
2094 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002095 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002096 if (!schedule_work(&dev->remove_work))
2097 nvme_put_ctrl(&dev->ctrl);
2098}
2099
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002100static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002101{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002102 struct nvme_dev *dev =
2103 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002104 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002105 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002106
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002107 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002108 goto out;
2109
2110 /*
2111 * If we're called to reset a live controller first shut it down before
2112 * moving on.
2113 */
Keith Buschb00a7262016-02-24 09:15:52 -07002114 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002115 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002116
Keith Buschb00a7262016-02-24 09:15:52 -07002117 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002118 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002119 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002120
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002121 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002122 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002123 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002124
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002125 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002126 result = nvme_alloc_admin_tags(dev);
2127 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002128 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002129
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002130 result = nvme_init_identify(&dev->ctrl);
2131 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002132 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002133
Scott Bauere286bcf2017-02-22 10:15:07 -07002134 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2135 if (!dev->ctrl.opal_dev)
2136 dev->ctrl.opal_dev =
2137 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2138 else if (was_suspend)
2139 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2140 } else {
2141 free_opal_dev(dev->ctrl.opal_dev);
2142 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002143 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002144
Helen Koikef9f38e32017-04-10 12:51:07 -03002145 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2146 result = nvme_dbbuf_dma_alloc(dev);
2147 if (result)
2148 dev_warn(dev->dev,
2149 "unable to allocate dma for dbbuf\n");
2150 }
2151
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002152 if (dev->ctrl.hmpre)
2153 nvme_setup_host_mem(dev);
2154
Keith Buschf0b50732013-07-15 15:02:21 -06002155 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002156 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002157 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002158
Keith Busch21f033f2016-04-12 11:13:11 -06002159 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002160 * Keep the controller around but remove all namespaces if we don't have
2161 * any working I/O queue.
2162 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002163 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002164 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002165 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002166 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002167 } else {
Keith Busch25646262016-01-04 09:10:57 -07002168 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002169 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002170 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002171 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002172 }
2173
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002174 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2175 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2176 goto out;
2177 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002178
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002179 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002180 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002181
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002182 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002183 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002184}
2185
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002186static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002187{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002188 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002189 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002190
Keith Busch69d9a992016-02-24 09:15:56 -07002191 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002192 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002193 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002194 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002195}
2196
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002197static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002198{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002199 *val = readl(to_nvme_dev(ctrl)->bar + off);
2200 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002201}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002202
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002203static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2204{
2205 writel(val, to_nvme_dev(ctrl)->bar + off);
2206 return 0;
2207}
2208
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002209static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2210{
2211 *val = readq(to_nvme_dev(ctrl)->bar + off);
2212 return 0;
2213}
2214
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002215static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002216 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002217 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002218 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002219 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002220 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002221 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002222 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002223 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002224};
Keith Busch4cc06522015-06-05 10:30:08 -06002225
Keith Buschb00a7262016-02-24 09:15:52 -07002226static int nvme_dev_map(struct nvme_dev *dev)
2227{
Keith Buschb00a7262016-02-24 09:15:52 -07002228 struct pci_dev *pdev = to_pci_dev(dev->dev);
2229
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002230 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002231 return -ENODEV;
2232
Xu Yu97f6ef62017-05-24 16:39:55 +08002233 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002234 goto release;
2235
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002236 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002237 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002238 pci_release_mem_regions(pdev);
2239 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002240}
2241
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002242static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2243{
2244 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2245 /*
2246 * Several Samsung devices seem to drop off the PCIe bus
2247 * randomly when APST is on and uses the deepest sleep state.
2248 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2249 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2250 * 950 PRO 256GB", but it seems to be restricted to two Dell
2251 * laptops.
2252 */
2253 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2254 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2255 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2256 return NVME_QUIRK_NO_DEEPEST_PS;
2257 }
2258
2259 return 0;
2260}
2261
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002262static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002263{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002264 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002265 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002266 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002267
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002268 node = dev_to_node(&pdev->dev);
2269 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002270 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002271
2272 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002273 if (!dev)
2274 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002275 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2276 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002277 if (!dev->queues)
2278 goto free;
2279
Christoph Hellwige75ec752015-05-22 11:12:39 +02002280 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002281 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002282
Keith Buschb00a7262016-02-24 09:15:52 -07002283 result = nvme_dev_map(dev);
2284 if (result)
2285 goto free;
2286
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002287 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002288 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002289 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002290 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002291
2292 result = nvme_setup_prp_pools(dev);
2293 if (result)
2294 goto put_pci;
2295
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002296 quirks |= check_dell_samsung_bug(pdev);
2297
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002298 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002299 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002300 if (result)
2301 goto release_pools;
2302
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002303 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002304 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2305
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002306 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002307 return 0;
2308
Keith Busch0877cb02013-07-15 15:02:19 -06002309 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002310 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002311 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002312 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002313 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002314 free:
2315 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002316 kfree(dev);
2317 return result;
2318}
2319
Christoph Hellwig775755e2017-06-01 13:10:38 +02002320static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002321{
Keith Buscha6739472014-06-23 16:03:21 -06002322 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002323 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002324}
Keith Buschf0d54a52014-05-02 10:40:43 -06002325
Christoph Hellwig775755e2017-06-01 13:10:38 +02002326static void nvme_reset_done(struct pci_dev *pdev)
2327{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002328 struct nvme_dev *dev = pci_get_drvdata(pdev);
2329 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002330}
2331
Keith Busch09ece142014-01-27 11:29:40 -05002332static void nvme_shutdown(struct pci_dev *pdev)
2333{
2334 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002335 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002336}
2337
Keith Buschf58944e2016-02-24 09:15:55 -07002338/*
2339 * The driver's remove may be called on a device in a partially initialized
2340 * state. This function must not have any dependencies on the device state in
2341 * order to proceed.
2342 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002343static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002344{
2345 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002346
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002347 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2348
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002349 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002350 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002351
Keith Busch6db28ed2017-02-10 18:15:49 -05002352 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002353 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002354 nvme_dev_disable(dev, false);
2355 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002356
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002357 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002358 nvme_stop_ctrl(&dev->ctrl);
2359 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002360 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002361 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002362 nvme_dev_remove_admin(dev);
2363 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002364 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002365 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002366 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002367 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002368}
2369
Keith Busch13880f52016-06-20 09:41:06 -06002370static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2371{
2372 int ret = 0;
2373
2374 if (numvfs == 0) {
2375 if (pci_vfs_assigned(pdev)) {
2376 dev_warn(&pdev->dev,
2377 "Cannot disable SR-IOV VFs while assigned\n");
2378 return -EPERM;
2379 }
2380 pci_disable_sriov(pdev);
2381 return 0;
2382 }
2383
2384 ret = pci_enable_sriov(pdev, numvfs);
2385 return ret ? ret : numvfs;
2386}
2387
Jingoo Han671a6012014-02-13 11:19:14 +09002388#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002389static int nvme_suspend(struct device *dev)
2390{
2391 struct pci_dev *pdev = to_pci_dev(dev);
2392 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2393
Keith Buscha5cdb682016-01-12 14:41:18 -07002394 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002395 return 0;
2396}
2397
2398static int nvme_resume(struct device *dev)
2399{
2400 struct pci_dev *pdev = to_pci_dev(dev);
2401 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002402
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002403 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002404 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002405}
Jingoo Han671a6012014-02-13 11:19:14 +09002406#endif
Keith Buschcd638942013-07-15 15:02:23 -06002407
2408static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002409
Keith Buscha0a34082015-12-07 15:30:31 -07002410static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2411 pci_channel_state_t state)
2412{
2413 struct nvme_dev *dev = pci_get_drvdata(pdev);
2414
2415 /*
2416 * A frozen channel requires a reset. When detected, this method will
2417 * shutdown the controller to quiesce. The controller will be restarted
2418 * after the slot reset through driver's slot_reset callback.
2419 */
Keith Buscha0a34082015-12-07 15:30:31 -07002420 switch (state) {
2421 case pci_channel_io_normal:
2422 return PCI_ERS_RESULT_CAN_RECOVER;
2423 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002424 dev_warn(dev->ctrl.device,
2425 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002426 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002427 return PCI_ERS_RESULT_NEED_RESET;
2428 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002429 dev_warn(dev->ctrl.device,
2430 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002431 return PCI_ERS_RESULT_DISCONNECT;
2432 }
2433 return PCI_ERS_RESULT_NEED_RESET;
2434}
2435
2436static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2437{
2438 struct nvme_dev *dev = pci_get_drvdata(pdev);
2439
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002440 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002441 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002442 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002443 return PCI_ERS_RESULT_RECOVERED;
2444}
2445
2446static void nvme_error_resume(struct pci_dev *pdev)
2447{
2448 pci_cleanup_aer_uncorrect_error_status(pdev);
2449}
2450
Stephen Hemminger1d352032012-09-07 09:33:17 -07002451static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002452 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002453 .slot_reset = nvme_slot_reset,
2454 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002455 .reset_prepare = nvme_reset_prepare,
2456 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002457};
2458
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002459static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002460 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002461 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002462 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002463 { PCI_VDEVICE(INTEL, 0x0a53),
2464 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002465 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002466 { PCI_VDEVICE(INTEL, 0x0a54),
2467 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002468 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002469 { PCI_VDEVICE(INTEL, 0x0a55),
2470 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2471 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002472 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2473 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002474 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2475 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002476 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2477 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002478 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2479 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002480 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2481 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2482 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2483 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002484 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002485 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002486 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002487 { 0, }
2488};
2489MODULE_DEVICE_TABLE(pci, nvme_id_table);
2490
2491static struct pci_driver nvme_driver = {
2492 .name = "nvme",
2493 .id_table = nvme_id_table,
2494 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002495 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002496 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002497 .driver = {
2498 .pm = &nvme_dev_pm_ops,
2499 },
Keith Busch13880f52016-06-20 09:41:06 -06002500 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002501 .err_handler = &nvme_err_handler,
2502};
2503
2504static int __init nvme_init(void)
2505{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002506 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002507}
2508
2509static void __exit nvme_exit(void)
2510{
2511 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002512 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002513}
2514
2515MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2516MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002517MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002518module_init(nvme_init);
2519module_exit(nvme_exit);