Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | */ |
| 23 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 24 | /** |
| 25 | * DOC: Frame Buffer Compression (FBC) |
| 26 | * |
| 27 | * FBC tries to save memory bandwidth (and so power consumption) by |
| 28 | * compressing the amount of memory used by the display. It is total |
| 29 | * transparent to user space and completely handled in the kernel. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 30 | * |
| 31 | * The benefits of FBC are mostly visible with solid backgrounds and |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 32 | * variation-less patterns. It comes from keeping the memory footprint small |
| 33 | * and having fewer memory pages opened and accessed for refreshing the display. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 34 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 35 | * i915 is responsible to reserve stolen memory for FBC and configure its |
| 36 | * offset on proper registers. The hardware takes care of all |
| 37 | * compress/decompress. However there are many known cases where we have to |
| 38 | * forcibly disable it to allow proper screen updates. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 39 | */ |
| 40 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 41 | #include "intel_drv.h" |
| 42 | #include "i915_drv.h" |
| 43 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 44 | static inline bool fbc_supported(struct drm_i915_private *dev_priv) |
| 45 | { |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 46 | return HAS_FBC(dev_priv); |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 47 | } |
| 48 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 49 | static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv) |
| 50 | { |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 51 | return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8; |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 52 | } |
| 53 | |
Paulo Zanoni | e6cd6dc | 2015-10-16 17:55:40 -0300 | [diff] [blame] | 54 | static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv) |
| 55 | { |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 56 | return INTEL_GEN(dev_priv) < 4; |
Paulo Zanoni | e6cd6dc | 2015-10-16 17:55:40 -0300 | [diff] [blame] | 57 | } |
| 58 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 59 | static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv) |
| 60 | { |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 61 | return INTEL_GEN(dev_priv) <= 3; |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 62 | } |
| 63 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 64 | /* |
| 65 | * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the |
| 66 | * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's |
| 67 | * origin so the x and y offsets can actually fit the registers. As a |
| 68 | * consequence, the fence doesn't really start exactly at the display plane |
| 69 | * address we program because it starts at the real start of the buffer, so we |
| 70 | * have to take this into consideration here. |
| 71 | */ |
| 72 | static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc) |
| 73 | { |
| 74 | return crtc->base.y - crtc->adjusted_y; |
| 75 | } |
| 76 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 77 | /* |
| 78 | * For SKL+, the plane source size used by the hardware is based on the value we |
| 79 | * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value |
| 80 | * we wrote to PIPESRC. |
| 81 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 82 | static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache, |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 83 | int *width, int *height) |
| 84 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 85 | int w, h; |
| 86 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 87 | if (drm_rotation_90_or_270(cache->plane.rotation)) { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 88 | w = cache->plane.src_h; |
| 89 | h = cache->plane.src_w; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 90 | } else { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 91 | w = cache->plane.src_w; |
| 92 | h = cache->plane.src_h; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 93 | } |
| 94 | |
| 95 | if (width) |
| 96 | *width = w; |
| 97 | if (height) |
| 98 | *height = h; |
| 99 | } |
| 100 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 101 | static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv, |
| 102 | struct intel_fbc_state_cache *cache) |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 103 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 104 | int lines; |
| 105 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 106 | intel_fbc_get_plane_source_size(cache, NULL, &lines); |
Paulo Zanoni | 79f2624 | 2016-10-21 13:55:45 -0200 | [diff] [blame] | 107 | if (INTEL_GEN(dev_priv) == 7) |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 108 | lines = min(lines, 2048); |
Paulo Zanoni | 79f2624 | 2016-10-21 13:55:45 -0200 | [diff] [blame] | 109 | else if (INTEL_GEN(dev_priv) >= 8) |
| 110 | lines = min(lines, 2560); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 111 | |
| 112 | /* Hardware needs the full buffer stride, not just the active area. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 113 | return lines * cache->fb.stride; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 114 | } |
| 115 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 116 | static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 117 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 118 | u32 fbc_ctl; |
| 119 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 120 | /* Disable compression */ |
| 121 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 122 | if ((fbc_ctl & FBC_CTL_EN) == 0) |
| 123 | return; |
| 124 | |
| 125 | fbc_ctl &= ~FBC_CTL_EN; |
| 126 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 127 | |
| 128 | /* Wait for compressing bit to clear */ |
Chris Wilson | 8d90dfd | 2016-06-30 15:33:21 +0100 | [diff] [blame] | 129 | if (intel_wait_for_register(dev_priv, |
| 130 | FBC_STATUS, FBC_STAT_COMPRESSING, 0, |
| 131 | 10)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 132 | DRM_DEBUG_KMS("FBC idle timed out\n"); |
| 133 | return; |
| 134 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 135 | } |
| 136 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 137 | static void i8xx_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 138 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 139 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 140 | int cfb_pitch; |
| 141 | int i; |
| 142 | u32 fbc_ctl; |
| 143 | |
Jani Nikula | 60ee5cd | 2015-02-05 12:04:27 +0200 | [diff] [blame] | 144 | /* Note: fbc.threshold == 1 for i8xx */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 145 | cfb_pitch = params->cfb_size / FBC_LL_SIZE; |
| 146 | if (params->fb.stride < cfb_pitch) |
| 147 | cfb_pitch = params->fb.stride; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 148 | |
| 149 | /* FBC_CTL wants 32B or 64B units */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 150 | if (IS_GEN2(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 151 | cfb_pitch = (cfb_pitch / 32) - 1; |
| 152 | else |
| 153 | cfb_pitch = (cfb_pitch / 64) - 1; |
| 154 | |
| 155 | /* Clear old tags */ |
| 156 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) |
Ville Syrjälä | 4d110c7 | 2015-09-18 20:03:18 +0300 | [diff] [blame] | 157 | I915_WRITE(FBC_TAG(i), 0); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 158 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 159 | if (IS_GEN4(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 160 | u32 fbc_ctl2; |
| 161 | |
| 162 | /* Set it up... */ |
| 163 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 164 | fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 165 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 166 | I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | /* enable it... */ |
| 170 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 171 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; |
| 172 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 173 | if (IS_I945GM(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 174 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ |
| 175 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 176 | fbc_ctl |= params->vma->fence->id; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 177 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 178 | } |
| 179 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 180 | static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 181 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 182 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; |
| 183 | } |
| 184 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 185 | static void g4x_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 186 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 187 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 188 | u32 dpfc_ctl; |
| 189 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 190 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN; |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 191 | if (params->fb.format->cpp[0] == 2) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 192 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 193 | else |
| 194 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 195 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 196 | if (params->vma->fence) { |
| 197 | dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id; |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 198 | I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
| 199 | } else { |
| 200 | I915_WRITE(DPFC_FENCE_YOFF, 0); |
| 201 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 202 | |
| 203 | /* enable it... */ |
| 204 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 205 | } |
| 206 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 207 | static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 208 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 209 | u32 dpfc_ctl; |
| 210 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 211 | /* Disable compression */ |
| 212 | dpfc_ctl = I915_READ(DPFC_CONTROL); |
| 213 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 214 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 215 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 216 | } |
| 217 | } |
| 218 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 219 | static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 220 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 221 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; |
| 222 | } |
| 223 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 224 | /* This function forces a CFB recompression through the nuke operation. */ |
| 225 | static void intel_fbc_recompress(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 226 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 227 | I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE); |
| 228 | POSTING_READ(MSG_FBC_REND_STATE); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 229 | } |
| 230 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 231 | static void ilk_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 232 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 233 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 234 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 235 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 236 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 237 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane); |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 238 | if (params->fb.format->cpp[0] == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 239 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 240 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 241 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 242 | case 4: |
| 243 | case 3: |
| 244 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 245 | break; |
| 246 | case 2: |
| 247 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 248 | break; |
| 249 | case 1: |
| 250 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 251 | break; |
| 252 | } |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 253 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 254 | if (params->vma->fence) { |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 255 | dpfc_ctl |= DPFC_CTL_FENCE_EN; |
| 256 | if (IS_GEN5(dev_priv)) |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 257 | dpfc_ctl |= params->vma->fence->id; |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 258 | if (IS_GEN6(dev_priv)) { |
| 259 | I915_WRITE(SNB_DPFC_CTL_SA, |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 260 | SNB_CPU_FENCE_ENABLE | |
| 261 | params->vma->fence->id); |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 262 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, |
| 263 | params->crtc.fence_y_offset); |
| 264 | } |
| 265 | } else { |
| 266 | if (IS_GEN6(dev_priv)) { |
| 267 | I915_WRITE(SNB_DPFC_CTL_SA, 0); |
| 268 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0); |
| 269 | } |
| 270 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 271 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 272 | I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 273 | I915_WRITE(ILK_FBC_RT_BASE, |
| 274 | i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 275 | /* enable it... */ |
| 276 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 277 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 278 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 279 | } |
| 280 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 281 | static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 282 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 283 | u32 dpfc_ctl; |
| 284 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 285 | /* Disable compression */ |
| 286 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); |
| 287 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 288 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 289 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 290 | } |
| 291 | } |
| 292 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 293 | static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 294 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 295 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; |
| 296 | } |
| 297 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 298 | static void gen7_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 299 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 300 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 301 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 302 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 303 | |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 304 | dpfc_ctl = 0; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 305 | if (IS_IVYBRIDGE(dev_priv)) |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 306 | dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane); |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 307 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 308 | if (params->fb.format->cpp[0] == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 309 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 310 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 311 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 312 | case 4: |
| 313 | case 3: |
| 314 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 315 | break; |
| 316 | case 2: |
| 317 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 318 | break; |
| 319 | case 1: |
| 320 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 321 | break; |
| 322 | } |
| 323 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 324 | if (params->vma->fence) { |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 325 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; |
| 326 | I915_WRITE(SNB_DPFC_CTL_SA, |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 327 | SNB_CPU_FENCE_ENABLE | |
| 328 | params->vma->fence->id); |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 329 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset); |
| 330 | } else { |
| 331 | I915_WRITE(SNB_DPFC_CTL_SA,0); |
| 332 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0); |
| 333 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 334 | |
| 335 | if (dev_priv->fbc.false_color) |
| 336 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; |
| 337 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 338 | if (IS_IVYBRIDGE(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 339 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ |
| 340 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 341 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 342 | ILK_FBCQ_DIS); |
Paulo Zanoni | 40f4022 | 2015-09-14 15:20:01 -0300 | [diff] [blame] | 343 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 344 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 345 | I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe), |
| 346 | I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 347 | HSW_FBCQ_DIS); |
| 348 | } |
| 349 | |
Paulo Zanoni | 57012be9 | 2015-09-14 15:20:00 -0300 | [diff] [blame] | 350 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 351 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 352 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 353 | } |
| 354 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 355 | static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv) |
| 356 | { |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 357 | if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 358 | return ilk_fbc_is_active(dev_priv); |
| 359 | else if (IS_GM45(dev_priv)) |
| 360 | return g4x_fbc_is_active(dev_priv); |
| 361 | else |
| 362 | return i8xx_fbc_is_active(dev_priv); |
| 363 | } |
| 364 | |
| 365 | static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv) |
| 366 | { |
Paulo Zanoni | 5375ce9 | 2016-01-29 18:57:40 -0200 | [diff] [blame] | 367 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 368 | |
| 369 | fbc->active = true; |
| 370 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 371 | if (INTEL_GEN(dev_priv) >= 7) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 372 | gen7_fbc_activate(dev_priv); |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 373 | else if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 374 | ilk_fbc_activate(dev_priv); |
| 375 | else if (IS_GM45(dev_priv)) |
| 376 | g4x_fbc_activate(dev_priv); |
| 377 | else |
| 378 | i8xx_fbc_activate(dev_priv); |
| 379 | } |
| 380 | |
| 381 | static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv) |
| 382 | { |
Paulo Zanoni | 5375ce9 | 2016-01-29 18:57:40 -0200 | [diff] [blame] | 383 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 384 | |
| 385 | fbc->active = false; |
| 386 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 387 | if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 388 | ilk_fbc_deactivate(dev_priv); |
| 389 | else if (IS_GM45(dev_priv)) |
| 390 | g4x_fbc_deactivate(dev_priv); |
| 391 | else |
| 392 | i8xx_fbc_deactivate(dev_priv); |
| 393 | } |
| 394 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 395 | /** |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 396 | * intel_fbc_is_active - Is FBC active? |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 397 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 398 | * |
| 399 | * This function is used to verify the current state of FBC. |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 400 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 401 | * FIXME: This should be tracked in the plane config eventually |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 402 | * instead of queried at runtime for most callers. |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 403 | */ |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 404 | bool intel_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 405 | { |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 406 | return dev_priv->fbc.active; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 407 | } |
| 408 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 409 | static void intel_fbc_work_fn(struct work_struct *__work) |
| 410 | { |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 411 | struct drm_i915_private *dev_priv = |
| 412 | container_of(__work, struct drm_i915_private, fbc.work.work); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 413 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 414 | struct intel_fbc_work *work = &fbc->work; |
| 415 | struct intel_crtc *crtc = fbc->crtc; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 416 | struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe]; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 417 | |
| 418 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 419 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 420 | pipe_name(crtc->pipe)); |
| 421 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 422 | mutex_lock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 423 | work->scheduled = false; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 424 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 425 | return; |
| 426 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 427 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 428 | retry: |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 429 | /* Delay the actual enabling to let pageflipping cease and the |
| 430 | * display to settle before starting the compression. Note that |
| 431 | * this delay also serves a second purpose: it allows for a |
| 432 | * vblank to pass after disabling the FBC before we attempt |
| 433 | * to modify the control registers. |
| 434 | * |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 435 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 436 | * |
| 437 | * It is also worth mentioning that since work->scheduled_vblank can be |
| 438 | * updated multiple times by the other threads, hitting the timeout is |
| 439 | * not an error condition. We'll just end up hitting the "goto retry" |
| 440 | * case below. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 441 | */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 442 | wait_event_timeout(vblank->queue, |
| 443 | drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank, |
| 444 | msecs_to_jiffies(50)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 445 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 446 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 447 | |
| 448 | /* Were we cancelled? */ |
| 449 | if (!work->scheduled) |
| 450 | goto out; |
| 451 | |
| 452 | /* Were we delayed again while this function was sleeping? */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 453 | if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 454 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 455 | goto retry; |
| 456 | } |
| 457 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 458 | intel_fbc_hw_activate(dev_priv); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 459 | |
| 460 | work->scheduled = false; |
| 461 | |
| 462 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 463 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 464 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 465 | } |
| 466 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 467 | static void intel_fbc_schedule_activation(struct intel_crtc *crtc) |
| 468 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 469 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 470 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 471 | struct intel_fbc_work *work = &fbc->work; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 472 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 473 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 474 | |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 475 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 476 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 477 | pipe_name(crtc->pipe)); |
| 478 | return; |
| 479 | } |
| 480 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 481 | /* It is useless to call intel_fbc_cancel_work() or cancel_work() in |
| 482 | * this function since we're not releasing fbc.lock, so it won't have an |
| 483 | * opportunity to grab it to discover that it was cancelled. So we just |
| 484 | * update the expected jiffy count. */ |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 485 | work->scheduled = true; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 486 | work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base); |
| 487 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 488 | |
| 489 | schedule_work(&work->work); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 490 | } |
| 491 | |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 492 | static void intel_fbc_deactivate(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 493 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 494 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 495 | |
| 496 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 497 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 498 | /* Calling cancel_work() here won't help due to the fact that the work |
| 499 | * function grabs fbc->lock. Just set scheduled to false so the work |
| 500 | * function can know it was cancelled. */ |
| 501 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 502 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 503 | if (fbc->active) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 504 | intel_fbc_hw_deactivate(dev_priv); |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 505 | } |
| 506 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 507 | static bool multiple_pipes_ok(struct intel_crtc *crtc, |
| 508 | struct intel_plane_state *plane_state) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 509 | { |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 510 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 511 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 512 | enum pipe pipe = crtc->pipe; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 513 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 514 | /* Don't even bother tracking anything we don't need. */ |
| 515 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 516 | return true; |
| 517 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 518 | if (plane_state->base.visible) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 519 | fbc->visible_pipes_mask |= (1 << pipe); |
| 520 | else |
| 521 | fbc->visible_pipes_mask &= ~(1 << pipe); |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 522 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 523 | return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 524 | } |
| 525 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 526 | static int find_compression_threshold(struct drm_i915_private *dev_priv, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 527 | struct drm_mm_node *node, |
| 528 | int size, |
| 529 | int fb_cpp) |
| 530 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 531 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 532 | int compression_threshold = 1; |
| 533 | int ret; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 534 | u64 end; |
| 535 | |
| 536 | /* The FBC hardware for BDW/SKL doesn't have access to the stolen |
| 537 | * reserved range size, so it always assumes the maximum (8mb) is used. |
| 538 | * If we enable FBC using a CFB on that memory range we'll get FIFO |
| 539 | * underruns, even if that range is not reserved by the BIOS. */ |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 540 | if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv)) |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 541 | end = ggtt->stolen_size - 8 * 1024 * 1024; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 542 | else |
Paulo Zanoni | 3c6b29b | 2016-12-15 11:23:55 -0200 | [diff] [blame] | 543 | end = U64_MAX; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 544 | |
| 545 | /* HACK: This code depends on what we will do in *_enable_fbc. If that |
| 546 | * code changes, this code needs to change as well. |
| 547 | * |
| 548 | * The enable_fbc code will attempt to use one of our 2 compression |
| 549 | * thresholds, therefore, in that case, we only have 1 resort. |
| 550 | */ |
| 551 | |
| 552 | /* Try to over-allocate to reduce reallocations and fragmentation. */ |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 553 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1, |
| 554 | 4096, 0, end); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 555 | if (ret == 0) |
| 556 | return compression_threshold; |
| 557 | |
| 558 | again: |
| 559 | /* HW's ability to limit the CFB is 1:4 */ |
| 560 | if (compression_threshold > 4 || |
| 561 | (fb_cpp == 2 && compression_threshold == 2)) |
| 562 | return 0; |
| 563 | |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 564 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1, |
| 565 | 4096, 0, end); |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 566 | if (ret && INTEL_GEN(dev_priv) <= 4) { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 567 | return 0; |
| 568 | } else if (ret) { |
| 569 | compression_threshold <<= 1; |
| 570 | goto again; |
| 571 | } else { |
| 572 | return compression_threshold; |
| 573 | } |
| 574 | } |
| 575 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 576 | static int intel_fbc_alloc_cfb(struct intel_crtc *crtc) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 577 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 578 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 579 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 580 | struct drm_mm_node *uninitialized_var(compressed_llb); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 581 | int size, fb_cpp, ret; |
| 582 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 583 | WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb)); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 584 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 585 | size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache); |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 586 | fb_cpp = fbc->state_cache.fb.format->cpp[0]; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 587 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 588 | ret = find_compression_threshold(dev_priv, &fbc->compressed_fb, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 589 | size, fb_cpp); |
| 590 | if (!ret) |
| 591 | goto err_llb; |
| 592 | else if (ret > 1) { |
| 593 | DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n"); |
| 594 | |
| 595 | } |
| 596 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 597 | fbc->threshold = ret; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 598 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 599 | if (INTEL_GEN(dev_priv) >= 5) |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 600 | I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 601 | else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 602 | I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 603 | } else { |
| 604 | compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL); |
| 605 | if (!compressed_llb) |
| 606 | goto err_fb; |
| 607 | |
| 608 | ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb, |
| 609 | 4096, 4096); |
| 610 | if (ret) |
| 611 | goto err_fb; |
| 612 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 613 | fbc->compressed_llb = compressed_llb; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 614 | |
| 615 | I915_WRITE(FBC_CFB_BASE, |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 616 | dev_priv->mm.stolen_base + fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 617 | I915_WRITE(FBC_LL_BASE, |
| 618 | dev_priv->mm.stolen_base + compressed_llb->start); |
| 619 | } |
| 620 | |
Paulo Zanoni | b8bf5d7 | 2015-09-14 15:19:58 -0300 | [diff] [blame] | 621 | DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n", |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 622 | fbc->compressed_fb.size, fbc->threshold); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 623 | |
| 624 | return 0; |
| 625 | |
| 626 | err_fb: |
| 627 | kfree(compressed_llb); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 628 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 629 | err_llb: |
Chris Wilson | 8d0e9bc | 2017-02-23 12:20:37 +0000 | [diff] [blame] | 630 | if (drm_mm_initialized(&dev_priv->mm.stolen)) |
| 631 | pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 632 | return -ENOSPC; |
| 633 | } |
| 634 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 635 | static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 636 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 637 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 638 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 639 | if (drm_mm_node_allocated(&fbc->compressed_fb)) |
| 640 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
| 641 | |
| 642 | if (fbc->compressed_llb) { |
| 643 | i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb); |
| 644 | kfree(fbc->compressed_llb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 645 | } |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 646 | } |
| 647 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 648 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 649 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 650 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 651 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 652 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 653 | return; |
| 654 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 655 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 656 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 657 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 658 | } |
| 659 | |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 660 | static bool stride_is_valid(struct drm_i915_private *dev_priv, |
| 661 | unsigned int stride) |
| 662 | { |
| 663 | /* These should have been caught earlier. */ |
| 664 | WARN_ON(stride < 512); |
| 665 | WARN_ON((stride & (64 - 1)) != 0); |
| 666 | |
| 667 | /* Below are the additional FBC restrictions. */ |
| 668 | |
| 669 | if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv)) |
| 670 | return stride == 4096 || stride == 8192; |
| 671 | |
| 672 | if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048) |
| 673 | return false; |
| 674 | |
| 675 | if (stride > 16384) |
| 676 | return false; |
| 677 | |
| 678 | return true; |
| 679 | } |
| 680 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 681 | static bool pixel_format_is_valid(struct drm_i915_private *dev_priv, |
| 682 | uint32_t pixel_format) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 683 | { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 684 | switch (pixel_format) { |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 685 | case DRM_FORMAT_XRGB8888: |
| 686 | case DRM_FORMAT_XBGR8888: |
| 687 | return true; |
| 688 | case DRM_FORMAT_XRGB1555: |
| 689 | case DRM_FORMAT_RGB565: |
| 690 | /* 16bpp not supported on gen2 */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 691 | if (IS_GEN2(dev_priv)) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 692 | return false; |
| 693 | /* WaFbcOnly1to1Ratio:ctg */ |
| 694 | if (IS_G4X(dev_priv)) |
| 695 | return false; |
| 696 | return true; |
| 697 | default: |
| 698 | return false; |
| 699 | } |
| 700 | } |
| 701 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 702 | /* |
| 703 | * For some reason, the hardware tracking starts looking at whatever we |
| 704 | * programmed as the display plane base address register. It does not look at |
| 705 | * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y} |
| 706 | * variables instead of just looking at the pipe/plane size. |
| 707 | */ |
| 708 | static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc) |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 709 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 710 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 711 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 712 | unsigned int effective_w, effective_h, max_w, max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 713 | |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 714 | if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) { |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 715 | max_w = 4096; |
| 716 | max_h = 4096; |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 717 | } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 718 | max_w = 4096; |
| 719 | max_h = 2048; |
| 720 | } else { |
| 721 | max_w = 2048; |
| 722 | max_h = 1536; |
| 723 | } |
| 724 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 725 | intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w, |
| 726 | &effective_h); |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 727 | effective_w += crtc->adjusted_x; |
| 728 | effective_h += crtc->adjusted_y; |
| 729 | |
| 730 | return effective_w <= max_w && effective_h <= max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 731 | } |
| 732 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 733 | static void intel_fbc_update_state_cache(struct intel_crtc *crtc, |
| 734 | struct intel_crtc_state *crtc_state, |
| 735 | struct intel_plane_state *plane_state) |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 736 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 737 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 738 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 739 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 740 | struct drm_framebuffer *fb = plane_state->base.fb; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 741 | |
| 742 | cache->vma = NULL; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 743 | |
| 744 | cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags; |
| 745 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 746 | cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 747 | |
| 748 | cache->plane.rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 749 | cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 750 | cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16; |
| 751 | cache->plane.visible = plane_state->base.visible; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 752 | |
| 753 | if (!cache->plane.visible) |
| 754 | return; |
| 755 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 756 | cache->fb.format = fb->format; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 757 | cache->fb.stride = fb->pitches[0]; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 758 | |
| 759 | cache->vma = plane_state->vma; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 760 | } |
| 761 | |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 762 | static bool intel_fbc_can_activate(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 763 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 764 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 765 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 766 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 767 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 768 | /* We don't need to use a state cache here since this information is |
| 769 | * global for all CRTC. |
| 770 | */ |
| 771 | if (fbc->underrun_detected) { |
| 772 | fbc->no_fbc_reason = "underrun detected"; |
| 773 | return false; |
| 774 | } |
| 775 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 776 | if (!cache->vma) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 777 | fbc->no_fbc_reason = "primary plane not visible"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 778 | return false; |
| 779 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 780 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 781 | if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) || |
| 782 | (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 783 | fbc->no_fbc_reason = "incompatible mode"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 784 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 785 | } |
| 786 | |
Paulo Zanoni | 45b32a2 | 2015-11-04 17:10:49 -0200 | [diff] [blame] | 787 | if (!intel_fbc_hw_tracking_covers_screen(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 788 | fbc->no_fbc_reason = "mode too large for compression"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 789 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 790 | } |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 791 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 792 | /* The use of a CPU fence is mandatory in order to detect writes |
| 793 | * by the CPU to the scanout and trigger updates to the FBC. |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 794 | * |
| 795 | * Note that is possible for a tiled surface to be unmappable (and |
| 796 | * so have no fence associated with it) due to aperture constaints |
| 797 | * at the time of pinning. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 798 | */ |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 799 | if (!cache->vma->fence) { |
Chris Wilson | c82dd88 | 2016-08-24 19:00:53 +0100 | [diff] [blame] | 800 | fbc->no_fbc_reason = "framebuffer not tiled or fenced"; |
| 801 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 802 | } |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 803 | if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) && |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 804 | cache->plane.rotation != DRM_ROTATE_0) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 805 | fbc->no_fbc_reason = "rotation unsupported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 806 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 807 | } |
| 808 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 809 | if (!stride_is_valid(dev_priv, cache->fb.stride)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 810 | fbc->no_fbc_reason = "framebuffer stride not supported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 811 | return false; |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 812 | } |
| 813 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 814 | if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 815 | fbc->no_fbc_reason = "pixel format is invalid"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 816 | return false; |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 817 | } |
| 818 | |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 819 | /* WaFbcExceedCdClockThreshold:hsw,bdw */ |
| 820 | if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) && |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 821 | cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 822 | fbc->no_fbc_reason = "pixel rate is too big"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 823 | return false; |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 824 | } |
| 825 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 826 | /* It is possible for the required CFB size change without a |
| 827 | * crtc->disable + crtc->enable since it is possible to change the |
| 828 | * stride without triggering a full modeset. Since we try to |
| 829 | * over-allocate the CFB, there's a chance we may keep FBC enabled even |
| 830 | * if this happens, but if we exceed the current CFB size we'll have to |
| 831 | * disable FBC. Notice that it would be possible to disable FBC, wait |
| 832 | * for a frame, free the stolen node, then try to reenable FBC in case |
| 833 | * we didn't get any invalidate/deactivate calls, but this would require |
| 834 | * a lot of tracking just for a specific case. If we conclude it's an |
| 835 | * important case, we can implement it later. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 836 | if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) > |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 837 | fbc->compressed_fb.size * fbc->threshold) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 838 | fbc->no_fbc_reason = "CFB requirements changed"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 839 | return false; |
| 840 | } |
| 841 | |
| 842 | return true; |
| 843 | } |
| 844 | |
Paulo Zanoni | ee2be30 | 2016-11-11 14:57:37 -0200 | [diff] [blame] | 845 | static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 846 | { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 847 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 848 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 849 | if (intel_vgpu_active(dev_priv)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 850 | fbc->no_fbc_reason = "VGPU is active"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 851 | return false; |
| 852 | } |
| 853 | |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 854 | if (!i915.enable_fbc) { |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 855 | fbc->no_fbc_reason = "disabled per module param or by default"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 856 | return false; |
| 857 | } |
| 858 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 859 | if (fbc->underrun_detected) { |
| 860 | fbc->no_fbc_reason = "underrun detected"; |
| 861 | return false; |
| 862 | } |
| 863 | |
Paulo Zanoni | ee2be30 | 2016-11-11 14:57:37 -0200 | [diff] [blame] | 864 | return true; |
| 865 | } |
| 866 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 867 | static void intel_fbc_get_reg_params(struct intel_crtc *crtc, |
| 868 | struct intel_fbc_reg_params *params) |
| 869 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 870 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 871 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 872 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 873 | |
| 874 | /* Since all our fields are integer types, use memset here so the |
| 875 | * comparison function can rely on memcmp because the padding will be |
| 876 | * zero. */ |
| 877 | memset(params, 0, sizeof(*params)); |
| 878 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 879 | params->vma = cache->vma; |
| 880 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 881 | params->crtc.pipe = crtc->pipe; |
| 882 | params->crtc.plane = crtc->plane; |
| 883 | params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc); |
| 884 | |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 885 | params->fb.format = cache->fb.format; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 886 | params->fb.stride = cache->fb.stride; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 887 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 888 | params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 889 | } |
| 890 | |
| 891 | static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1, |
| 892 | struct intel_fbc_reg_params *params2) |
| 893 | { |
| 894 | /* We can use this since intel_fbc_get_reg_params() does a memset. */ |
| 895 | return memcmp(params1, params2, sizeof(*params1)) == 0; |
| 896 | } |
| 897 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 898 | void intel_fbc_pre_update(struct intel_crtc *crtc, |
| 899 | struct intel_crtc_state *crtc_state, |
| 900 | struct intel_plane_state *plane_state) |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 901 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 902 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 903 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 904 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 905 | if (!fbc_supported(dev_priv)) |
| 906 | return; |
| 907 | |
| 908 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 909 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 910 | if (!multiple_pipes_ok(crtc, plane_state)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 911 | fbc->no_fbc_reason = "more than one pipe active"; |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 912 | goto deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 913 | } |
| 914 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 915 | if (!fbc->enabled || fbc->crtc != crtc) |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 916 | goto unlock; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 917 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 918 | intel_fbc_update_state_cache(crtc, crtc_state, plane_state); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 919 | |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 920 | deactivate: |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 921 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 922 | unlock: |
| 923 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 924 | } |
| 925 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 926 | static void __intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 927 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 928 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 929 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 930 | struct intel_fbc_reg_params old_params; |
| 931 | |
| 932 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 933 | |
| 934 | if (!fbc->enabled || fbc->crtc != crtc) |
| 935 | return; |
| 936 | |
| 937 | if (!intel_fbc_can_activate(crtc)) { |
| 938 | WARN_ON(fbc->active); |
| 939 | return; |
| 940 | } |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 941 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 942 | old_params = fbc->params; |
| 943 | intel_fbc_get_reg_params(crtc, &fbc->params); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 944 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 945 | /* If the scanout has not changed, don't modify the FBC settings. |
| 946 | * Note that we make the fundamental assumption that the fb->obj |
| 947 | * cannot be unpinned (and have its GTT offset and fence revoked) |
| 948 | * without first being decoupled from the scanout and FBC disabled. |
| 949 | */ |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 950 | if (fbc->active && |
| 951 | intel_fbc_reg_params_equal(&old_params, &fbc->params)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 952 | return; |
| 953 | |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 954 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 955 | intel_fbc_schedule_activation(crtc); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 956 | fbc->no_fbc_reason = "FBC enabled (active or scheduled)"; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 957 | } |
| 958 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 959 | void intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 960 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 961 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 962 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 963 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 964 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 965 | return; |
| 966 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 967 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 968 | __intel_fbc_post_update(crtc); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 969 | mutex_unlock(&fbc->lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 970 | } |
| 971 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 972 | static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc) |
| 973 | { |
| 974 | if (fbc->enabled) |
| 975 | return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit; |
| 976 | else |
| 977 | return fbc->possible_framebuffer_bits; |
| 978 | } |
| 979 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 980 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 981 | unsigned int frontbuffer_bits, |
| 982 | enum fb_op_origin origin) |
| 983 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 984 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 985 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 986 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 987 | return; |
| 988 | |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 989 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 990 | return; |
| 991 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 992 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 993 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 994 | fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 995 | |
Paulo Zanoni | 5bc4047 | 2016-01-19 11:35:53 -0200 | [diff] [blame] | 996 | if (fbc->enabled && fbc->busy_bits) |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 997 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 998 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 999 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1000 | } |
| 1001 | |
| 1002 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1003 | unsigned int frontbuffer_bits, enum fb_op_origin origin) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1004 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1005 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1006 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 1007 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 1008 | return; |
| 1009 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1010 | mutex_lock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1011 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1012 | fbc->busy_bits &= ~frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1013 | |
Paulo Zanoni | ab28a54 | 2016-04-04 18:17:15 -0300 | [diff] [blame] | 1014 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
| 1015 | goto out; |
| 1016 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 1017 | if (!fbc->busy_bits && fbc->enabled && |
| 1018 | (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) { |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1019 | if (fbc->active) |
Paulo Zanoni | ee7d6cfa | 2015-11-11 14:46:22 -0200 | [diff] [blame] | 1020 | intel_fbc_recompress(dev_priv); |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1021 | else |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1022 | __intel_fbc_post_update(fbc->crtc); |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1023 | } |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1024 | |
Paulo Zanoni | ab28a54 | 2016-04-04 18:17:15 -0300 | [diff] [blame] | 1025 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1026 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1027 | } |
| 1028 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1029 | /** |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1030 | * intel_fbc_choose_crtc - select a CRTC to enable FBC on |
| 1031 | * @dev_priv: i915 device instance |
| 1032 | * @state: the atomic state structure |
| 1033 | * |
| 1034 | * This function looks at the proposed state for CRTCs and planes, then chooses |
| 1035 | * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to |
| 1036 | * true. |
| 1037 | * |
| 1038 | * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe |
| 1039 | * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc. |
| 1040 | */ |
| 1041 | void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv, |
| 1042 | struct drm_atomic_state *state) |
| 1043 | { |
| 1044 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1045 | struct drm_plane *plane; |
| 1046 | struct drm_plane_state *plane_state; |
Paulo Zanoni | 4f8f225 | 2016-11-11 14:57:39 -0200 | [diff] [blame] | 1047 | bool crtc_chosen = false; |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1048 | int i; |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1049 | |
| 1050 | mutex_lock(&fbc->lock); |
| 1051 | |
Paulo Zanoni | 4f8f225 | 2016-11-11 14:57:39 -0200 | [diff] [blame] | 1052 | /* Does this atomic commit involve the CRTC currently tied to FBC? */ |
| 1053 | if (fbc->crtc && |
| 1054 | !drm_atomic_get_existing_crtc_state(state, &fbc->crtc->base)) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1055 | goto out; |
| 1056 | |
Paulo Zanoni | ee2be30 | 2016-11-11 14:57:37 -0200 | [diff] [blame] | 1057 | if (!intel_fbc_can_enable(dev_priv)) |
| 1058 | goto out; |
| 1059 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1060 | /* Simply choose the first CRTC that is compatible and has a visible |
| 1061 | * plane. We could go for fancier schemes such as checking the plane |
| 1062 | * size, but this would just affect the few platforms that don't tie FBC |
| 1063 | * to pipe or plane A. */ |
Maarten Lankhorst | e96b206 | 2017-03-09 15:52:02 +0100 | [diff] [blame^] | 1064 | for_each_new_plane_in_state(state, plane, plane_state, i) { |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1065 | struct intel_plane_state *intel_plane_state = |
| 1066 | to_intel_plane_state(plane_state); |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1067 | struct intel_crtc_state *intel_crtc_state; |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1068 | struct intel_crtc *crtc = to_intel_crtc(plane_state->crtc); |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1069 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1070 | if (!intel_plane_state->base.visible) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1071 | continue; |
| 1072 | |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1073 | if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) |
| 1074 | continue; |
| 1075 | |
| 1076 | if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) |
Paulo Zanoni | 03e3910 | 2016-11-11 14:57:35 -0200 | [diff] [blame] | 1077 | continue; |
| 1078 | |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1079 | intel_crtc_state = to_intel_crtc_state( |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1080 | drm_atomic_get_existing_crtc_state(state, &crtc->base)); |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1081 | |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1082 | intel_crtc_state->enable_fbc = true; |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1083 | crtc_chosen = true; |
Paulo Zanoni | ba67fab | 2016-11-11 14:57:36 -0200 | [diff] [blame] | 1084 | break; |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1085 | } |
| 1086 | |
Paulo Zanoni | f7e9b00 | 2016-11-11 14:57:38 -0200 | [diff] [blame] | 1087 | if (!crtc_chosen) |
| 1088 | fbc->no_fbc_reason = "no suitable CRTC for FBC"; |
| 1089 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1090 | out: |
| 1091 | mutex_unlock(&fbc->lock); |
| 1092 | } |
| 1093 | |
| 1094 | /** |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1095 | * intel_fbc_enable: tries to enable FBC on the CRTC |
| 1096 | * @crtc: the CRTC |
Daniel Vetter | 62f90b3 | 2016-07-15 21:48:07 +0200 | [diff] [blame] | 1097 | * @crtc_state: corresponding &drm_crtc_state for @crtc |
| 1098 | * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1099 | * |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1100 | * This function checks if the given CRTC was chosen for FBC, then enables it if |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1101 | * possible. Notice that it doesn't activate FBC. It is valid to call |
| 1102 | * intel_fbc_enable multiple times for the same pipe without an |
| 1103 | * intel_fbc_disable in the middle, as long as it is deactivated. |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1104 | */ |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1105 | void intel_fbc_enable(struct intel_crtc *crtc, |
| 1106 | struct intel_crtc_state *crtc_state, |
| 1107 | struct intel_plane_state *plane_state) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1108 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1109 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1110 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1111 | |
| 1112 | if (!fbc_supported(dev_priv)) |
| 1113 | return; |
| 1114 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1115 | mutex_lock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1116 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1117 | if (fbc->enabled) { |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1118 | WARN_ON(fbc->crtc == NULL); |
| 1119 | if (fbc->crtc == crtc) { |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1120 | WARN_ON(!crtc_state->enable_fbc); |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1121 | WARN_ON(fbc->active); |
| 1122 | } |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1123 | goto out; |
| 1124 | } |
| 1125 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1126 | if (!crtc_state->enable_fbc) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1127 | goto out; |
| 1128 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1129 | WARN_ON(fbc->active); |
| 1130 | WARN_ON(fbc->crtc != NULL); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1131 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1132 | intel_fbc_update_state_cache(crtc, crtc_state, plane_state); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1133 | if (intel_fbc_alloc_cfb(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 1134 | fbc->no_fbc_reason = "not enough stolen memory"; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1135 | goto out; |
| 1136 | } |
| 1137 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1138 | DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1139 | fbc->no_fbc_reason = "FBC enabled but not active yet\n"; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1140 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1141 | fbc->enabled = true; |
| 1142 | fbc->crtc = crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1143 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1144 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1145 | } |
| 1146 | |
| 1147 | /** |
| 1148 | * __intel_fbc_disable - disable FBC |
| 1149 | * @dev_priv: i915 device instance |
| 1150 | * |
| 1151 | * This is the low level function that actually disables FBC. Callers should |
| 1152 | * grab the FBC lock. |
| 1153 | */ |
| 1154 | static void __intel_fbc_disable(struct drm_i915_private *dev_priv) |
| 1155 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1156 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1157 | struct intel_crtc *crtc = fbc->crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1158 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1159 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 1160 | WARN_ON(!fbc->enabled); |
| 1161 | WARN_ON(fbc->active); |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 1162 | WARN_ON(crtc->active); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1163 | |
| 1164 | DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
| 1165 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1166 | __intel_fbc_cleanup_cfb(dev_priv); |
| 1167 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1168 | fbc->enabled = false; |
| 1169 | fbc->crtc = NULL; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1170 | } |
| 1171 | |
| 1172 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1173 | * intel_fbc_disable - disable FBC if it's associated with crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1174 | * @crtc: the CRTC |
| 1175 | * |
| 1176 | * This function disables FBC if it's associated with the provided CRTC. |
| 1177 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1178 | void intel_fbc_disable(struct intel_crtc *crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1179 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1180 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1181 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1182 | |
| 1183 | if (!fbc_supported(dev_priv)) |
| 1184 | return; |
| 1185 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1186 | mutex_lock(&fbc->lock); |
Matthew Auld | 4da4561 | 2016-07-05 10:28:34 +0100 | [diff] [blame] | 1187 | if (fbc->crtc == crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1188 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1189 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1190 | |
| 1191 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1192 | } |
| 1193 | |
| 1194 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1195 | * intel_fbc_global_disable - globally disable FBC |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1196 | * @dev_priv: i915 device instance |
| 1197 | * |
| 1198 | * This function disables FBC regardless of which CRTC is associated with it. |
| 1199 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1200 | void intel_fbc_global_disable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1201 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1202 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1203 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1204 | if (!fbc_supported(dev_priv)) |
| 1205 | return; |
| 1206 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1207 | mutex_lock(&fbc->lock); |
| 1208 | if (fbc->enabled) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1209 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1210 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1211 | |
| 1212 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1213 | } |
| 1214 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1215 | static void intel_fbc_underrun_work_fn(struct work_struct *work) |
| 1216 | { |
| 1217 | struct drm_i915_private *dev_priv = |
| 1218 | container_of(work, struct drm_i915_private, fbc.underrun_work); |
| 1219 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1220 | |
| 1221 | mutex_lock(&fbc->lock); |
| 1222 | |
| 1223 | /* Maybe we were scheduled twice. */ |
| 1224 | if (fbc->underrun_detected) |
| 1225 | goto out; |
| 1226 | |
| 1227 | DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n"); |
| 1228 | fbc->underrun_detected = true; |
| 1229 | |
| 1230 | intel_fbc_deactivate(dev_priv); |
| 1231 | out: |
| 1232 | mutex_unlock(&fbc->lock); |
| 1233 | } |
| 1234 | |
| 1235 | /** |
| 1236 | * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun |
| 1237 | * @dev_priv: i915 device instance |
| 1238 | * |
| 1239 | * Without FBC, most underruns are harmless and don't really cause too many |
| 1240 | * problems, except for an annoying message on dmesg. With FBC, underruns can |
| 1241 | * become black screens or even worse, especially when paired with bad |
| 1242 | * watermarks. So in order for us to be on the safe side, completely disable FBC |
| 1243 | * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe |
| 1244 | * already suggests that watermarks may be bad, so try to be as safe as |
| 1245 | * possible. |
| 1246 | * |
| 1247 | * This function is called from the IRQ handler. |
| 1248 | */ |
| 1249 | void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv) |
| 1250 | { |
| 1251 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1252 | |
| 1253 | if (!fbc_supported(dev_priv)) |
| 1254 | return; |
| 1255 | |
| 1256 | /* There's no guarantee that underrun_detected won't be set to true |
| 1257 | * right after this check and before the work is scheduled, but that's |
| 1258 | * not a problem since we'll check it again under the work function |
| 1259 | * while FBC is locked. This check here is just to prevent us from |
| 1260 | * unnecessarily scheduling the work, and it relies on the fact that we |
| 1261 | * never switch underrun_detect back to false after it's true. */ |
| 1262 | if (READ_ONCE(fbc->underrun_detected)) |
| 1263 | return; |
| 1264 | |
| 1265 | schedule_work(&fbc->underrun_work); |
| 1266 | } |
| 1267 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1268 | /** |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1269 | * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking |
| 1270 | * @dev_priv: i915 device instance |
| 1271 | * |
| 1272 | * The FBC code needs to track CRTC visibility since the older platforms can't |
| 1273 | * have FBC enabled while multiple pipes are used. This function does the |
| 1274 | * initial setup at driver load to make sure FBC is matching the real hardware. |
| 1275 | */ |
| 1276 | void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv) |
| 1277 | { |
| 1278 | struct intel_crtc *crtc; |
| 1279 | |
| 1280 | /* Don't even bother tracking anything if we don't need. */ |
| 1281 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
| 1282 | return; |
| 1283 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1284 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 1285 | if (intel_crtc_active(crtc) && |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 1286 | crtc->base.primary->state->visible) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1287 | dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe); |
| 1288 | } |
| 1289 | |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1290 | /* |
| 1291 | * The DDX driver changes its behavior depending on the value it reads from |
| 1292 | * i915.enable_fbc, so sanitize it by translating the default value into either |
| 1293 | * 0 or 1 in order to allow it to know what's going on. |
| 1294 | * |
| 1295 | * Notice that this is done at driver initialization and we still allow user |
| 1296 | * space to change the value during runtime without sanitizing it again. IGT |
| 1297 | * relies on being able to change i915.enable_fbc at runtime. |
| 1298 | */ |
| 1299 | static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv) |
| 1300 | { |
| 1301 | if (i915.enable_fbc >= 0) |
| 1302 | return !!i915.enable_fbc; |
| 1303 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1304 | if (!HAS_FBC(dev_priv)) |
| 1305 | return 0; |
| 1306 | |
Paulo Zanoni | fd7d6c5 | 2016-12-23 10:23:58 -0200 | [diff] [blame] | 1307 | if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1308 | return 1; |
| 1309 | |
| 1310 | return 0; |
| 1311 | } |
| 1312 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1313 | static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv) |
| 1314 | { |
| 1315 | #ifdef CONFIG_INTEL_IOMMU |
| 1316 | /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */ |
| 1317 | if (intel_iommu_gfx_mapped && |
| 1318 | (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) { |
| 1319 | DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n"); |
| 1320 | return true; |
| 1321 | } |
| 1322 | #endif |
| 1323 | |
| 1324 | return false; |
| 1325 | } |
| 1326 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1327 | /** |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1328 | * intel_fbc_init - Initialize FBC |
| 1329 | * @dev_priv: the i915 device |
| 1330 | * |
| 1331 | * This function might be called during PM init process. |
| 1332 | */ |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1333 | void intel_fbc_init(struct drm_i915_private *dev_priv) |
| 1334 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1335 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1336 | enum pipe pipe; |
| 1337 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1338 | INIT_WORK(&fbc->work.work, intel_fbc_work_fn); |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1339 | INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1340 | mutex_init(&fbc->lock); |
| 1341 | fbc->enabled = false; |
| 1342 | fbc->active = false; |
| 1343 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1344 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1345 | if (need_fbc_vtd_wa(dev_priv)) |
| 1346 | mkwrite_device_info(dev_priv)->has_fbc = false; |
| 1347 | |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1348 | i915.enable_fbc = intel_sanitize_fbc_option(dev_priv); |
| 1349 | DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc); |
| 1350 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1351 | if (!HAS_FBC(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1352 | fbc->no_fbc_reason = "unsupported by this chipset"; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1353 | return; |
| 1354 | } |
| 1355 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1356 | for_each_pipe(dev_priv, pipe) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1357 | fbc->possible_framebuffer_bits |= |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1358 | INTEL_FRONTBUFFER_PRIMARY(pipe); |
| 1359 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 1360 | if (fbc_on_pipe_a_only(dev_priv)) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1361 | break; |
| 1362 | } |
| 1363 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 1364 | /* This value was pulled out of someone's hat */ |
Paulo Zanoni | 5697d60 | 2016-11-11 14:57:41 -0200 | [diff] [blame] | 1365 | if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1366 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1367 | |
Paulo Zanoni | b07ea0f | 2015-11-04 17:10:52 -0200 | [diff] [blame] | 1368 | /* We still don't have any sort of hardware state readout for FBC, so |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1369 | * deactivate it in case the BIOS activated it to make sure software |
| 1370 | * matches the hardware state. */ |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 1371 | if (intel_fbc_hw_is_active(dev_priv)) |
| 1372 | intel_fbc_hw_deactivate(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1373 | } |